stm32f0xx_hal_dma.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /**
  2. ******************************************************************************
  3. * @file stm32f0xx_hal_dma.h
  4. * @author MCD Application Team
  5. * @version V1.5.0
  6. * @date 04-November-2016
  7. * @brief Header file of DMA HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F0xx_HAL_DMA_H
  39. #define __STM32F0xx_HAL_DMA_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f0xx_hal_def.h"
  45. /** @addtogroup STM32F0xx_HAL_Driver
  46. * @{
  47. */
  48. /** @addtogroup DMA
  49. * @{
  50. */
  51. /* Exported types ------------------------------------------------------------*/
  52. /** @defgroup DMA_Exported_Types DMA Exported Types
  53. * @{
  54. */
  55. /**
  56. * @brief DMA Configuration Structure definition
  57. */
  58. typedef struct
  59. {
  60. uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
  61. from memory to memory or from peripheral to memory.
  62. This parameter can be a value of @ref DMA_Data_transfer_direction */
  63. uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
  64. This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
  65. uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
  66. This parameter can be a value of @ref DMA_Memory_incremented_mode */
  67. uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
  68. This parameter can be a value of @ref DMA_Peripheral_data_size */
  69. uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
  70. This parameter can be a value of @ref DMA_Memory_data_size */
  71. uint32_t Mode; /*!< Specifies the operation mode of the DMAy Channelx.
  72. This parameter can be a value of @ref DMA_mode
  73. @note The circular buffer mode cannot be used if the memory-to-memory
  74. data transfer is configured on the selected Channel */
  75. uint32_t Priority; /*!< Specifies the software priority for the DMAy Channelx.
  76. This parameter can be a value of @ref DMA_Priority_level */
  77. } DMA_InitTypeDef;
  78. /**
  79. * @brief HAL DMA State structures definition
  80. */
  81. typedef enum
  82. {
  83. HAL_DMA_STATE_RESET = 0x00U, /*!< DMA not yet initialized or disabled */
  84. HAL_DMA_STATE_READY = 0x01U, /*!< DMA initialized and ready for use */
  85. HAL_DMA_STATE_BUSY = 0x02U, /*!< DMA process is ongoing */
  86. HAL_DMA_STATE_TIMEOUT = 0x03U /*!< DMA timeout state */
  87. }HAL_DMA_StateTypeDef;
  88. /**
  89. * @brief HAL DMA Error Code structure definition
  90. */
  91. typedef enum
  92. {
  93. HAL_DMA_FULL_TRANSFER = 0x00U, /*!< Full transfer */
  94. HAL_DMA_HALF_TRANSFER = 0x01U /*!< Half Transfer */
  95. }HAL_DMA_LevelCompleteTypeDef;
  96. /**
  97. * @brief HAL DMA Callback ID structure definition
  98. */
  99. typedef enum
  100. {
  101. HAL_DMA_XFER_CPLT_CB_ID = 0x00U, /*!< Full transfer */
  102. HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01U, /*!< Half transfer */
  103. HAL_DMA_XFER_ERROR_CB_ID = 0x02U, /*!< Error */
  104. HAL_DMA_XFER_ABORT_CB_ID = 0x03U, /*!< Abort */
  105. HAL_DMA_XFER_ALL_CB_ID = 0x04U /*!< All */
  106. }HAL_DMA_CallbackIDTypeDef;
  107. /**
  108. * @brief DMA handle Structure definition
  109. */
  110. typedef struct __DMA_HandleTypeDef
  111. {
  112. DMA_Channel_TypeDef *Instance; /*!< Register base address */
  113. DMA_InitTypeDef Init; /*!< DMA communication parameters */
  114. HAL_LockTypeDef Lock; /*!< DMA locking object */
  115. __IO HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
  116. void *Parent; /*!< Parent object state */
  117. void (* XferCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
  118. void (* XferHalfCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
  119. void (* XferErrorCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
  120. void (* XferAbortCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer abort callback */
  121. __IO uint32_t ErrorCode; /*!< DMA Error code */
  122. DMA_TypeDef *DmaBaseAddress; /*!< DMA Channel Base Address */
  123. uint32_t ChannelIndex; /*!< DMA Channel Index */
  124. } DMA_HandleTypeDef;
  125. /**
  126. * @}
  127. */
  128. /* Exported constants --------------------------------------------------------*/
  129. /** @defgroup DMA_Exported_Constants DMA Exported Constants
  130. * @{
  131. */
  132. /** @defgroup DMA_Error_Code DMA Error Code
  133. * @{
  134. */
  135. #define HAL_DMA_ERROR_NONE (0x00000000U) /*!< No error */
  136. #define HAL_DMA_ERROR_TE (0x00000001U) /*!< Transfer error */
  137. #define HAL_DMA_ERROR_NO_XFER (0x00000004U) /*!< no ongoin transfer */
  138. #define HAL_DMA_ERROR_TIMEOUT (0x00000020U) /*!< Timeout error */
  139. #define HAL_DMA_ERROR_NOT_SUPPORTED (0x00000100U) /*!< Not supported mode */
  140. /**
  141. * @}
  142. */
  143. /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
  144. * @{
  145. */
  146. #define DMA_PERIPH_TO_MEMORY (0x00000000U) /*!< Peripheral to memory direction */
  147. #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_CCR_DIR) /*!< Memory to peripheral direction */
  148. #define DMA_MEMORY_TO_MEMORY ((uint32_t)(DMA_CCR_MEM2MEM)) /*!< Memory to memory direction */
  149. /**
  150. * @}
  151. */
  152. /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
  153. * @{
  154. */
  155. #define DMA_PINC_ENABLE ((uint32_t)DMA_CCR_PINC) /*!< Peripheral increment mode Enable */
  156. #define DMA_PINC_DISABLE (0x00000000U) /*!< Peripheral increment mode Disable */
  157. /**
  158. * @}
  159. */
  160. /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
  161. * @{
  162. */
  163. #define DMA_MINC_ENABLE ((uint32_t)DMA_CCR_MINC) /*!< Memory increment mode Enable */
  164. #define DMA_MINC_DISABLE (0x00000000U) /*!< Memory increment mode Disable */
  165. /**
  166. * @}
  167. */
  168. /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
  169. * @{
  170. */
  171. #define DMA_PDATAALIGN_BYTE (0x00000000U) /*!< Peripheral data alignment : Byte */
  172. #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_PSIZE_0) /*!< Peripheral data alignment : HalfWord */
  173. #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_CCR_PSIZE_1) /*!< Peripheral data alignment : Word */
  174. /**
  175. * @}
  176. */
  177. /** @defgroup DMA_Memory_data_size DMA Memory data size
  178. * @{
  179. */
  180. #define DMA_MDATAALIGN_BYTE (0x00000000U) /*!< Memory data alignment : Byte */
  181. #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_MSIZE_0) /*!< Memory data alignment : HalfWord */
  182. #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_CCR_MSIZE_1) /*!< Memory data alignment : Word */
  183. /**
  184. * @}
  185. */
  186. /** @defgroup DMA_mode DMA mode
  187. * @{
  188. */
  189. #define DMA_NORMAL (0x00000000U) /*!< Normal Mode */
  190. #define DMA_CIRCULAR ((uint32_t)DMA_CCR_CIRC) /*!< Circular Mode */
  191. /**
  192. * @}
  193. */
  194. /** @defgroup DMA_Priority_level DMA Priority level
  195. * @{
  196. */
  197. #define DMA_PRIORITY_LOW (0x00000000U) /*!< Priority level : Low */
  198. #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_CCR_PL_0) /*!< Priority level : Medium */
  199. #define DMA_PRIORITY_HIGH ((uint32_t)DMA_CCR_PL_1) /*!< Priority level : High */
  200. #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_CCR_PL) /*!< Priority level : Very_High */
  201. /**
  202. * @}
  203. */
  204. /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
  205. * @{
  206. */
  207. #define DMA_IT_TC ((uint32_t)DMA_CCR_TCIE)
  208. #define DMA_IT_HT ((uint32_t)DMA_CCR_HTIE)
  209. #define DMA_IT_TE ((uint32_t)DMA_CCR_TEIE)
  210. /**
  211. * @}
  212. */
  213. /** @defgroup DMA_flag_definitions DMA flag definitions
  214. * @{
  215. */
  216. #define DMA_FLAG_GL1 (0x00000001U) /*!< Channel 1 global interrupt flag */
  217. #define DMA_FLAG_TC1 (0x00000002U) /*!< Channel 1 transfer complete flag */
  218. #define DMA_FLAG_HT1 (0x00000004U) /*!< Channel 1 half transfer flag */
  219. #define DMA_FLAG_TE1 (0x00000008U) /*!< Channel 1 transfer error flag */
  220. #define DMA_FLAG_GL2 (0x00000010U) /*!< Channel 2 global interrupt flag */
  221. #define DMA_FLAG_TC2 (0x00000020U) /*!< Channel 2 transfer complete flag */
  222. #define DMA_FLAG_HT2 (0x00000040U) /*!< Channel 2 half transfer flag */
  223. #define DMA_FLAG_TE2 (0x00000080U) /*!< Channel 2 transfer error flag */
  224. #define DMA_FLAG_GL3 (0x00000100U) /*!< Channel 3 global interrupt flag */
  225. #define DMA_FLAG_TC3 (0x00000200U) /*!< Channel 3 transfer complete flag */
  226. #define DMA_FLAG_HT3 (0x00000400U) /*!< Channel 3 half transfer flag */
  227. #define DMA_FLAG_TE3 (0x00000800U) /*!< Channel 3 transfer error flag */
  228. #define DMA_FLAG_GL4 (0x00001000U) /*!< Channel 4 global interrupt flag */
  229. #define DMA_FLAG_TC4 (0x00002000U) /*!< Channel 4 transfer complete flag */
  230. #define DMA_FLAG_HT4 (0x00004000U) /*!< Channel 4 half transfer flag */
  231. #define DMA_FLAG_TE4 (0x00008000U) /*!< Channel 4 transfer error flag */
  232. #define DMA_FLAG_GL5 (0x00010000U) /*!< Channel 5 global interrupt flag */
  233. #define DMA_FLAG_TC5 (0x00020000U) /*!< Channel 5 transfer complete flag */
  234. #define DMA_FLAG_HT5 (0x00040000U) /*!< Channel 5 half transfer flag */
  235. #define DMA_FLAG_TE5 (0x00080000U) /*!< Channel 5 transfer error flag */
  236. #define DMA_FLAG_GL6 (0x00100000U) /*!< Channel 6 global interrupt flag */
  237. #define DMA_FLAG_TC6 (0x00200000U) /*!< Channel 6 transfer complete flag */
  238. #define DMA_FLAG_HT6 (0x00400000U) /*!< Channel 6 half transfer flag */
  239. #define DMA_FLAG_TE6 (0x00800000U) /*!< Channel 6 transfer error flag */
  240. #define DMA_FLAG_GL7 (0x01000000U) /*!< Channel 7 global interrupt flag */
  241. #define DMA_FLAG_TC7 (0x02000000U) /*!< Channel 7 transfer complete flag */
  242. #define DMA_FLAG_HT7 (0x04000000U) /*!< Channel 7 half transfer flag */
  243. #define DMA_FLAG_TE7 (0x08000000U) /*!< Channel 7 transfer error flag */
  244. /**
  245. * @}
  246. */
  247. #if defined(SYSCFG_CFGR1_DMA_RMP)
  248. /** @defgroup HAL_DMA_remapping HAL DMA remapping
  249. * Elements values convention: 0xYYYYYYYY
  250. * - YYYYYYYY : Position in the SYSCFG register CFGR1
  251. * @{
  252. */
  253. #define DMA_REMAP_ADC_DMA_CH2 ((uint32_t)SYSCFG_CFGR1_ADC_DMA_RMP) /*!< ADC DMA remap
  254. 0: No remap (ADC DMA requests mapped on DMA channel 1
  255. 1: Remap (ADC DMA requests mapped on DMA channel 2 */
  256. #define DMA_REMAP_USART1_TX_DMA_CH4 ((uint32_t)SYSCFG_CFGR1_USART1TX_DMA_RMP) /*!< USART1 TX DMA remap
  257. 0: No remap (USART1_TX DMA request mapped on DMA channel 2
  258. 1: Remap (USART1_TX DMA request mapped on DMA channel 4 */
  259. #define DMA_REMAP_USART1_RX_DMA_CH5 ((uint32_t)SYSCFG_CFGR1_USART1RX_DMA_RMP) /*!< USART1 RX DMA remap
  260. 0: No remap (USART1_RX DMA request mapped on DMA channel 3
  261. 1: Remap (USART1_RX DMA request mapped on DMA channel 5 */
  262. #define DMA_REMAP_TIM16_DMA_CH4 ((uint32_t)SYSCFG_CFGR1_TIM16_DMA_RMP) /*!< TIM16 DMA request remap
  263. 0: No remap (TIM16_CH1 and TIM16_UP DMA requests mapped on DMA channel 3)
  264. 1: Remap (TIM16_CH1 and TIM16_UP DMA requests mapped on DMA channel 4) */
  265. #define DMA_REMAP_TIM17_DMA_CH2 ((uint32_t)SYSCFG_CFGR1_TIM17_DMA_RMP) /*!< TIM17 DMA request remap
  266. 0: No remap (TIM17_CH1 and TIM17_UP DMA requests mapped on DMA channel 1
  267. 1: Remap (TIM17_CH1 and TIM17_UP DMA requests mapped on DMA channel 2) */
  268. #if defined (STM32F070xB)
  269. #define DMA_REMAP_USART3_DMA_CH32 ((uint32_t)SYSCFG_CFGR1_USART3_DMA_RMP) /*!< USART3 DMA request remapping bit. Available on STM32F070xB devices only.
  270. 0: Disabled, need to remap before use
  271. 1: Remap (USART3_RX and USART3_TX DMA requests mapped on DMA channel 3 and 2 respectively) */
  272. #endif
  273. #if defined (STM32F071xB) || defined (STM32F072xB) || defined (STM32F078xx)
  274. #define DMA_REMAP_TIM16_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM16_DMA_RMP2) /*!< TIM16 alternate DMA request remapping bit. Available on STM32F07x devices only
  275. 0: No alternate remap (TIM16 DMA requestsmapped according to TIM16_DMA_RMP bit)
  276. 1: Alternate remap (TIM16_CH1 and TIM16_UP DMA requests mapped on DMA channel 6) */
  277. #define DMA_REMAP_TIM17_DMA_CH7 ((uint32_t)SYSCFG_CFGR1_TIM17_DMA_RMP2) /*!< TIM17 alternate DMA request remapping bit. Available on STM32F07x devices only
  278. 0: No alternate remap (TIM17 DMA requestsmapped according to TIM17_DMA_RMP bit)
  279. 1: Alternate remap (TIM17_CH1 and TIM17_UP DMA requests mapped on DMA channel 7) */
  280. #define DMA_REMAP_SPI2_DMA_CH67 ((uint32_t)SYSCFG_CFGR1_SPI2_DMA_RMP) /*!< SPI2 DMA request remapping bit. Available on STM32F07x devices only.
  281. 0: No remap (SPI2_RX and SPI2_TX DMA requests mapped on DMA channel 4 and 5 respectively)
  282. 1: Remap (SPI2_RX and SPI2_TX DMA requests mapped on DMA channel 6 and 7 respectively) */
  283. #define DMA_REMAP_USART2_DMA_CH67 ((uint32_t)SYSCFG_CFGR1_USART2_DMA_RMP) /*!< USART2 DMA request remapping bit. Available on STM32F07x devices only.
  284. 0: No remap (USART2_RX and USART2_TX DMA requests mapped on DMA channel 5 and 4 respectively)
  285. 1: 1: Remap (USART2_RX and USART2_TX DMA requests mapped on DMA channel 6 and 7 respectively) */
  286. #define DMA_REMAP_USART3_DMA_CH32 ((uint32_t)SYSCFG_CFGR1_USART3_DMA_RMP) /*!< USART3 DMA request remapping bit. Available on STM32F07x devices only.
  287. 0: No remap (USART3_RX and USART3_TX DMA requests mapped on DMA channel 6 and 7 respectively)
  288. 1: Remap (USART3_RX and USART3_TX DMA requests mapped on DMA channel 3 and 2 respectively) */
  289. #define DMA_REMAP_I2C1_DMA_CH76 ((uint32_t)SYSCFG_CFGR1_I2C1_DMA_RMP) /*!< I2C1 DMA request remapping bit. Available on STM32F07x devices only.
  290. 0: No remap (I2C1_RX and I2C1_TX DMA requests mapped on DMA channel 3 and 2 respectively)
  291. 1: Remap (I2C1_RX and I2C1_TX DMA requests mapped on DMA channel 7 and 6 respectively) */
  292. #define DMA_REMAP_TIM1_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM1_DMA_RMP) /*!< TIM1 DMA request remapping bit. Available on STM32F07x devices only.
  293. 0: No remap (TIM1_CH1, TIM1_CH2 and TIM1_CH3 DMA requests mapped on DMA channel 2, 3 and 4 respectively)
  294. 1: Remap (TIM1_CH1, TIM1_CH2 and TIM1_CH3 DMA requests mapped on DMA channel 6 */
  295. #define DMA_REMAP_TIM2_DMA_CH7 ((uint32_t)SYSCFG_CFGR1_TIM2_DMA_RMP) /*!< TIM2 DMA request remapping bit. Available on STM32F07x devices only.
  296. 0: No remap (TIM2_CH2 and TIM2_CH4 DMA requests mapped on DMA channel 3 and 4 respectively)
  297. 1: Remap (TIM2_CH2 and TIM2_CH4 DMA requests mapped on DMA channel 7 */
  298. #define DMA_REMAP_TIM3_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM3_DMA_RMP) /*!< TIM3 DMA request remapping bit. Available on STM32F07x devices only.
  299. 0: No remap (TIM3_CH1 and TIM3_TRIG DMA requests mapped on DMA channel 4)
  300. 1: Remap (TIM3_CH1 and TIM3_TRIG DMA requests mapped on DMA channel 6) */
  301. #endif
  302. /**
  303. * @}
  304. */
  305. #endif /* SYSCFG_CFGR1_DMA_RMP */
  306. /**
  307. * @}
  308. */
  309. /* Exported macro ------------------------------------------------------------*/
  310. /** @defgroup DMA_Exported_Macros DMA Exported Macros
  311. * @{
  312. */
  313. /** @brief Reset DMA handle state
  314. * @param __HANDLE__: DMA handle.
  315. * @retval None
  316. */
  317. #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
  318. /**
  319. * @brief Enable the specified DMA Channel.
  320. * @param __HANDLE__: DMA handle
  321. * @retval None
  322. */
  323. #define __HAL_DMA_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR |= DMA_CCR_EN)
  324. /**
  325. * @brief Disable the specified DMA Channel.
  326. * @param __HANDLE__: DMA handle
  327. * @retval None
  328. */
  329. #define __HAL_DMA_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR &= ~DMA_CCR_EN)
  330. /* Interrupt & Flag management */
  331. /**
  332. * @brief Enables the specified DMA Channel interrupts.
  333. * @param __HANDLE__: DMA handle
  334. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  335. * This parameter can be any combination of the following values:
  336. * @arg DMA_IT_TC: Transfer complete interrupt mask
  337. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  338. * @arg DMA_IT_TE: Transfer error interrupt mask
  339. * @retval None
  340. */
  341. #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR |= (__INTERRUPT__))
  342. /**
  343. * @brief Disables the specified DMA Channel interrupts.
  344. * @param __HANDLE__: DMA handle
  345. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  346. * This parameter can be any combination of the following values:
  347. * @arg DMA_IT_TC: Transfer complete interrupt mask
  348. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  349. * @arg DMA_IT_TE: Transfer error interrupt mask
  350. * @retval None
  351. */
  352. #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR &= ~(__INTERRUPT__))
  353. /**
  354. * @brief Checks whether the specified DMA Channel interrupt is enabled or disabled.
  355. * @param __HANDLE__: DMA handle
  356. * @param __INTERRUPT__: specifies the DMA interrupt source to check.
  357. * This parameter can be one of the following values:
  358. * @arg DMA_IT_TC: Transfer complete interrupt mask
  359. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  360. * @arg DMA_IT_TE: Transfer error interrupt mask
  361. * @retval The state of DMA_IT (SET or RESET).
  362. */
  363. #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CCR & (__INTERRUPT__)))
  364. /**
  365. * @brief Returns the number of remaining data units in the current DMAy Channelx transfer.
  366. * @param __HANDLE__: DMA handle
  367. *
  368. * @retval The number of remaining data units in the current DMA Channel transfer.
  369. */
  370. #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNDTR)
  371. #if defined(SYSCFG_CFGR1_DMA_RMP)
  372. /** @brief DMA remapping enable/disable macros
  373. * @param __DMA_REMAP__: This parameter can be a value of @ref HAL_DMA_remapping
  374. */
  375. #define __HAL_DMA_REMAP_CHANNEL_ENABLE(__DMA_REMAP__) do {assert_param(IS_DMA_REMAP((__DMA_REMAP__))); \
  376. SYSCFG->CFGR1 |= (__DMA_REMAP__); \
  377. }while(0)
  378. #define __HAL_DMA_REMAP_CHANNEL_DISABLE(__DMA_REMAP__) do {assert_param(IS_DMA_REMAP((__DMA_REMAP__))); \
  379. SYSCFG->CFGR1 &= ~(__DMA_REMAP__); \
  380. }while(0)
  381. #endif /* SYSCFG_CFGR1_DMA_RMP */
  382. /**
  383. * @}
  384. */
  385. /* Include DMA HAL Extension module */
  386. #include "stm32f0xx_hal_dma_ex.h"
  387. /* Exported functions --------------------------------------------------------*/
  388. /** @addtogroup DMA_Exported_Functions
  389. * @{
  390. */
  391. /** @addtogroup DMA_Exported_Functions_Group1
  392. * @{
  393. */
  394. /* Initialization and de-initialization functions *****************************/
  395. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
  396. HAL_StatusTypeDef HAL_DMA_DeInit (DMA_HandleTypeDef *hdma);
  397. /**
  398. * @}
  399. */
  400. /** @addtogroup DMA_Exported_Functions_Group2
  401. * @{
  402. */
  403. /* Input and Output operation functions *****************************************************/
  404. HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  405. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  406. HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
  407. HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
  408. HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, uint32_t CompleteLevel, uint32_t Timeout);
  409. void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
  410. HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)( DMA_HandleTypeDef * _hdma));
  411. HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
  412. /**
  413. * @}
  414. */
  415. /** @addtogroup DMA_Exported_Functions_Group3
  416. * @{
  417. */
  418. /* Peripheral State and Error functions ***************************************/
  419. HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
  420. uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
  421. /**
  422. * @}
  423. */
  424. /**
  425. * @}
  426. */
  427. /** @addtogroup DMA_Private_Macros
  428. * @{
  429. */
  430. #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
  431. ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
  432. ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
  433. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
  434. ((STATE) == DMA_PINC_DISABLE))
  435. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
  436. ((STATE) == DMA_MINC_DISABLE))
  437. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
  438. ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
  439. ((SIZE) == DMA_PDATAALIGN_WORD))
  440. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
  441. ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
  442. ((SIZE) == DMA_MDATAALIGN_WORD ))
  443. #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
  444. ((MODE) == DMA_CIRCULAR))
  445. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
  446. ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
  447. ((PRIORITY) == DMA_PRIORITY_HIGH) || \
  448. ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
  449. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1U) && ((SIZE) < 0x10000U))
  450. #if defined(SYSCFG_CFGR1_DMA_RMP)
  451. #if defined (STM32F071xB) || defined (STM32F072xB) || defined (STM32F078xx)
  452. #define IS_DMA_REMAP(RMP) (((RMP) == DMA_REMAP_ADC_DMA_CH2) || \
  453. ((RMP) == DMA_REMAP_USART1_TX_DMA_CH4) || \
  454. ((RMP) == DMA_REMAP_USART1_RX_DMA_CH5) || \
  455. ((RMP) == DMA_REMAP_TIM16_DMA_CH4) || \
  456. ((RMP) == DMA_REMAP_TIM17_DMA_CH2) || \
  457. ((RMP) == DMA_REMAP_TIM16_DMA_CH6) || \
  458. ((RMP) == DMA_REMAP_TIM17_DMA_CH7) || \
  459. ((RMP) == DMA_REMAP_SPI2_DMA_CH67) || \
  460. ((RMP) == DMA_REMAP_USART2_DMA_CH67) || \
  461. ((RMP) == DMA_REMAP_USART3_DMA_CH32) || \
  462. ((RMP) == DMA_REMAP_I2C1_DMA_CH76) || \
  463. ((RMP) == DMA_REMAP_TIM1_DMA_CH6) || \
  464. ((RMP) == DMA_REMAP_TIM2_DMA_CH7) || \
  465. ((RMP) == DMA_REMAP_TIM3_DMA_CH6))
  466. #elif defined (STM32F070xB)
  467. #define IS_DMA_REMAP(RMP) (((RMP) == DMA_REMAP_USART3_DMA_CH32) || \
  468. ((RMP) == DMA_REMAP_ADC_DMA_CH2) || \
  469. ((RMP) == DMA_REMAP_USART1_TX_DMA_CH4) || \
  470. ((RMP) == DMA_REMAP_USART1_RX_DMA_CH5) || \
  471. ((RMP) == DMA_REMAP_TIM16_DMA_CH4) || \
  472. ((RMP) == DMA_REMAP_TIM17_DMA_CH2))
  473. #else
  474. #define IS_DMA_REMAP(RMP) (((RMP) == DMA_REMAP_ADC_DMA_CH2) || \
  475. ((RMP) == DMA_REMAP_USART1_TX_DMA_CH4) || \
  476. ((RMP) == DMA_REMAP_USART1_RX_DMA_CH5) || \
  477. ((RMP) == DMA_REMAP_TIM16_DMA_CH4) || \
  478. ((RMP) == DMA_REMAP_TIM17_DMA_CH2))
  479. #endif
  480. #endif /* SYSCFG_CFGR1_DMA_RMP */
  481. /**
  482. * @}
  483. */
  484. /**
  485. * @}
  486. */
  487. /**
  488. * @}
  489. */
  490. #ifdef __cplusplus
  491. }
  492. #endif
  493. #endif /* __STM32F0xx_HAL_DMA_H */
  494. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/