123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581 |
-
- #ifndef __STM32F0xx_HAL_DMA_H
- #define __STM32F0xx_HAL_DMA_H
- #ifdef __cplusplus
- extern "C" {
- #endif
- #include "stm32f0xx_hal_def.h"
-
-
- typedef struct
- {
- uint32_t Direction;
- uint32_t PeriphInc;
-
- uint32_t MemInc;
-
- uint32_t PeriphDataAlignment;
- uint32_t MemDataAlignment;
-
- uint32_t Mode;
-
- uint32_t Priority;
- } DMA_InitTypeDef;
- typedef enum
- {
- HAL_DMA_STATE_RESET = 0x00U,
- HAL_DMA_STATE_READY = 0x01U,
- HAL_DMA_STATE_BUSY = 0x02U,
- HAL_DMA_STATE_TIMEOUT = 0x03U
- }HAL_DMA_StateTypeDef;
-
- typedef enum
- {
- HAL_DMA_FULL_TRANSFER = 0x00U,
- HAL_DMA_HALF_TRANSFER = 0x01U
- }HAL_DMA_LevelCompleteTypeDef;
- typedef enum
- {
- HAL_DMA_XFER_CPLT_CB_ID = 0x00U,
- HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01U,
- HAL_DMA_XFER_ERROR_CB_ID = 0x02U,
- HAL_DMA_XFER_ABORT_CB_ID = 0x03U,
- HAL_DMA_XFER_ALL_CB_ID = 0x04U
-
- }HAL_DMA_CallbackIDTypeDef;
-
- typedef struct __DMA_HandleTypeDef
- {
- DMA_Channel_TypeDef *Instance;
-
- DMA_InitTypeDef Init;
-
- HAL_LockTypeDef Lock;
-
- __IO HAL_DMA_StateTypeDef State;
-
- void *Parent;
-
- void (* XferCpltCallback)( struct __DMA_HandleTypeDef * hdma);
-
- void (* XferHalfCpltCallback)( struct __DMA_HandleTypeDef * hdma);
-
- void (* XferErrorCallback)( struct __DMA_HandleTypeDef * hdma);
-
- void (* XferAbortCallback)( struct __DMA_HandleTypeDef * hdma);
-
- __IO uint32_t ErrorCode;
-
- DMA_TypeDef *DmaBaseAddress;
-
- uint32_t ChannelIndex;
- } DMA_HandleTypeDef;
-
- #define HAL_DMA_ERROR_NONE (0x00000000U)
- #define HAL_DMA_ERROR_TE (0x00000001U)
- #define HAL_DMA_ERROR_NO_XFER (0x00000004U)
- #define HAL_DMA_ERROR_TIMEOUT (0x00000020U)
- #define HAL_DMA_ERROR_NOT_SUPPORTED (0x00000100U)
-
- #define DMA_PERIPH_TO_MEMORY (0x00000000U)
- #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_CCR_DIR)
- #define DMA_MEMORY_TO_MEMORY ((uint32_t)(DMA_CCR_MEM2MEM))
-
-
- #define DMA_PINC_ENABLE ((uint32_t)DMA_CCR_PINC)
- #define DMA_PINC_DISABLE (0x00000000U)
-
-
- #define DMA_MINC_ENABLE ((uint32_t)DMA_CCR_MINC)
- #define DMA_MINC_DISABLE (0x00000000U)
-
- #define DMA_PDATAALIGN_BYTE (0x00000000U)
- #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_PSIZE_0)
- #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_CCR_PSIZE_1)
-
- #define DMA_MDATAALIGN_BYTE (0x00000000U)
- #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_MSIZE_0)
- #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_CCR_MSIZE_1)
-
- #define DMA_NORMAL (0x00000000U)
- #define DMA_CIRCULAR ((uint32_t)DMA_CCR_CIRC)
- #define DMA_PRIORITY_LOW (0x00000000U)
- #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_CCR_PL_0)
- #define DMA_PRIORITY_HIGH ((uint32_t)DMA_CCR_PL_1)
- #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_CCR_PL)
-
- #define DMA_IT_TC ((uint32_t)DMA_CCR_TCIE)
- #define DMA_IT_HT ((uint32_t)DMA_CCR_HTIE)
- #define DMA_IT_TE ((uint32_t)DMA_CCR_TEIE)
-
- #define DMA_FLAG_GL1 (0x00000001U)
- #define DMA_FLAG_TC1 (0x00000002U)
- #define DMA_FLAG_HT1 (0x00000004U)
- #define DMA_FLAG_TE1 (0x00000008U)
- #define DMA_FLAG_GL2 (0x00000010U)
- #define DMA_FLAG_TC2 (0x00000020U)
- #define DMA_FLAG_HT2 (0x00000040U)
- #define DMA_FLAG_TE2 (0x00000080U)
- #define DMA_FLAG_GL3 (0x00000100U)
- #define DMA_FLAG_TC3 (0x00000200U)
- #define DMA_FLAG_HT3 (0x00000400U)
- #define DMA_FLAG_TE3 (0x00000800U)
- #define DMA_FLAG_GL4 (0x00001000U)
- #define DMA_FLAG_TC4 (0x00002000U)
- #define DMA_FLAG_HT4 (0x00004000U)
- #define DMA_FLAG_TE4 (0x00008000U)
- #define DMA_FLAG_GL5 (0x00010000U)
- #define DMA_FLAG_TC5 (0x00020000U)
- #define DMA_FLAG_HT5 (0x00040000U)
- #define DMA_FLAG_TE5 (0x00080000U)
- #define DMA_FLAG_GL6 (0x00100000U)
- #define DMA_FLAG_TC6 (0x00200000U)
- #define DMA_FLAG_HT6 (0x00400000U)
- #define DMA_FLAG_TE6 (0x00800000U)
- #define DMA_FLAG_GL7 (0x01000000U)
- #define DMA_FLAG_TC7 (0x02000000U)
- #define DMA_FLAG_HT7 (0x04000000U)
- #define DMA_FLAG_TE7 (0x08000000U)
- #if defined(SYSCFG_CFGR1_DMA_RMP)
- #define DMA_REMAP_ADC_DMA_CH2 ((uint32_t)SYSCFG_CFGR1_ADC_DMA_RMP)
- #define DMA_REMAP_USART1_TX_DMA_CH4 ((uint32_t)SYSCFG_CFGR1_USART1TX_DMA_RMP)
- #define DMA_REMAP_USART1_RX_DMA_CH5 ((uint32_t)SYSCFG_CFGR1_USART1RX_DMA_RMP)
- #define DMA_REMAP_TIM16_DMA_CH4 ((uint32_t)SYSCFG_CFGR1_TIM16_DMA_RMP)
- #define DMA_REMAP_TIM17_DMA_CH2 ((uint32_t)SYSCFG_CFGR1_TIM17_DMA_RMP)
- #if defined (STM32F070xB)
- #define DMA_REMAP_USART3_DMA_CH32 ((uint32_t)SYSCFG_CFGR1_USART3_DMA_RMP)
- #endif
- #if defined (STM32F071xB) || defined (STM32F072xB) || defined (STM32F078xx)
- #define DMA_REMAP_TIM16_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM16_DMA_RMP2)
- #define DMA_REMAP_TIM17_DMA_CH7 ((uint32_t)SYSCFG_CFGR1_TIM17_DMA_RMP2)
- #define DMA_REMAP_SPI2_DMA_CH67 ((uint32_t)SYSCFG_CFGR1_SPI2_DMA_RMP)
- #define DMA_REMAP_USART2_DMA_CH67 ((uint32_t)SYSCFG_CFGR1_USART2_DMA_RMP)
- #define DMA_REMAP_USART3_DMA_CH32 ((uint32_t)SYSCFG_CFGR1_USART3_DMA_RMP)
- #define DMA_REMAP_I2C1_DMA_CH76 ((uint32_t)SYSCFG_CFGR1_I2C1_DMA_RMP)
- #define DMA_REMAP_TIM1_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM1_DMA_RMP)
- #define DMA_REMAP_TIM2_DMA_CH7 ((uint32_t)SYSCFG_CFGR1_TIM2_DMA_RMP)
- #define DMA_REMAP_TIM3_DMA_CH6 ((uint32_t)SYSCFG_CFGR1_TIM3_DMA_RMP)
- #endif
- #endif
- #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
- #define __HAL_DMA_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR |= DMA_CCR_EN)
- #define __HAL_DMA_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR &= ~DMA_CCR_EN)
- #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR |= (__INTERRUPT__))
- #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR &= ~(__INTERRUPT__))
- #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CCR & (__INTERRUPT__)))
- #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNDTR)
- #if defined(SYSCFG_CFGR1_DMA_RMP)
- #define __HAL_DMA_REMAP_CHANNEL_ENABLE(__DMA_REMAP__) do {assert_param(IS_DMA_REMAP((__DMA_REMAP__))); \
- SYSCFG->CFGR1 |= (__DMA_REMAP__); \
- }while(0)
- #define __HAL_DMA_REMAP_CHANNEL_DISABLE(__DMA_REMAP__) do {assert_param(IS_DMA_REMAP((__DMA_REMAP__))); \
- SYSCFG->CFGR1 &= ~(__DMA_REMAP__); \
- }while(0)
- #endif
- #include "stm32f0xx_hal_dma_ex.h"
- HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
- HAL_StatusTypeDef HAL_DMA_DeInit (DMA_HandleTypeDef *hdma);
- HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
- HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
- HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
- HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
- HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, uint32_t CompleteLevel, uint32_t Timeout);
- void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
- HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)( DMA_HandleTypeDef * _hdma));
- HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
- HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
- uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
-
-
- #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
- ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
- ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
- #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
- ((STATE) == DMA_PINC_DISABLE))
- #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
- ((STATE) == DMA_MINC_DISABLE))
- #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
- ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
- ((SIZE) == DMA_PDATAALIGN_WORD))
- #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
- ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
- ((SIZE) == DMA_MDATAALIGN_WORD ))
- #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
- ((MODE) == DMA_CIRCULAR))
- #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
- ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
- ((PRIORITY) == DMA_PRIORITY_HIGH) || \
- ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
- #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1U) && ((SIZE) < 0x10000U))
- #if defined(SYSCFG_CFGR1_DMA_RMP)
- #if defined (STM32F071xB) || defined (STM32F072xB) || defined (STM32F078xx)
- #define IS_DMA_REMAP(RMP) (((RMP) == DMA_REMAP_ADC_DMA_CH2) || \
- ((RMP) == DMA_REMAP_USART1_TX_DMA_CH4) || \
- ((RMP) == DMA_REMAP_USART1_RX_DMA_CH5) || \
- ((RMP) == DMA_REMAP_TIM16_DMA_CH4) || \
- ((RMP) == DMA_REMAP_TIM17_DMA_CH2) || \
- ((RMP) == DMA_REMAP_TIM16_DMA_CH6) || \
- ((RMP) == DMA_REMAP_TIM17_DMA_CH7) || \
- ((RMP) == DMA_REMAP_SPI2_DMA_CH67) || \
- ((RMP) == DMA_REMAP_USART2_DMA_CH67) || \
- ((RMP) == DMA_REMAP_USART3_DMA_CH32) || \
- ((RMP) == DMA_REMAP_I2C1_DMA_CH76) || \
- ((RMP) == DMA_REMAP_TIM1_DMA_CH6) || \
- ((RMP) == DMA_REMAP_TIM2_DMA_CH7) || \
- ((RMP) == DMA_REMAP_TIM3_DMA_CH6))
- #elif defined (STM32F070xB)
- #define IS_DMA_REMAP(RMP) (((RMP) == DMA_REMAP_USART3_DMA_CH32) || \
- ((RMP) == DMA_REMAP_ADC_DMA_CH2) || \
- ((RMP) == DMA_REMAP_USART1_TX_DMA_CH4) || \
- ((RMP) == DMA_REMAP_USART1_RX_DMA_CH5) || \
- ((RMP) == DMA_REMAP_TIM16_DMA_CH4) || \
- ((RMP) == DMA_REMAP_TIM17_DMA_CH2))
- #else
- #define IS_DMA_REMAP(RMP) (((RMP) == DMA_REMAP_ADC_DMA_CH2) || \
- ((RMP) == DMA_REMAP_USART1_TX_DMA_CH4) || \
- ((RMP) == DMA_REMAP_USART1_RX_DMA_CH5) || \
- ((RMP) == DMA_REMAP_TIM16_DMA_CH4) || \
- ((RMP) == DMA_REMAP_TIM17_DMA_CH2))
- #endif
- #endif
-
- #ifdef __cplusplus
- }
- #endif
- #endif
|