123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441 |
- /**************************************************************************/
- /* FILE NAME: mpc567xR_c.h COPYRIGHT (c) Freescale 2011 */
- /* VERSION: 1.0c All Rights Reserved */
- /* */
- /* DESCRIPTION: */
- /* This file contains all of the register and bit field definitions for */
- /* MPC567xR with modifications and conditional definitions to support */
- /* Monaco header file version 1.6. A #define COMP_TO_MPC5634M_V1_6_ON */
- /* must be added to enable the Monaco V1.6 compatibility. */
- /*========================================================================*/
- /* UPDATE HISTORY */
- /* REV AUTHOR DATE DESCRIPTION OF CHANGE */
- /* --- ----------- --------- --------------------- */
- /* 0.1 R. Dees 08/Jan/2010 Split from revision 1.03 of the */
- /* MPC5674F.h. Added DTS module */
- /* Added SIU Core MMU PID Control Registers */
- /* 0.2 D. Erazmus 18/Jun/2010 Merged updates from revision 1.08 of */
- /* MPC5674f.h. */
- /* 0.3 D. Erazmus 02/Nov/2010 Merged updates from revision 1.09 of */
- /* MPC5674f.h */
- /* - Added FlexCAN RXFIFO structure. */
- /* - Added CLKCFG_DIS field to ESYNCR2 */
- /* 0.4 D. Erazmus 09/Dec/2010 Initial complete MPC567xR header file. */
- /* 0.5 D. Erazmus 03/Mar/2011 Updated Flexray ECC and buffer regs. */
- /* 0.6 D. Erazmus 24/Mar/2011 Added EDMA GWRH/GWRL */
- /* 0.7 D. Erazmus 31/Mar/2011 Reversed bit-field order in SIU.DECFIL */
- /* registers due to reference manual errata.*/
- /* 0.8 D. Erazmus 05/Apr/2011 Fixed BIUCR3 M1PFE field. Removed M0PFE. */
- /* 0.8c D. Erazmus 05/Apr/2011 Added MPC5634M compatibility with #define*/
- /* Branches from standard MPC5676R header */
- /* file starting at rev 0.8. */
- /* 0.9c D. Erazmus 26/May/2011 Added missing fields to MPU RGD and */
- /* RDGAAC registers. */
- /* 1.0c D. Erazmus 18/Jul/2011 Fixed ETPU_DATA_RAM_END. It is 6k total */
- /* for ETPUA and ETPUB (3k per engine). */
- /* Fixed definition of flash registers HLR */
- /* and HSR. HBLOCK and HBSEL fields are 10 */
- /* bits wide for MPC5676R. */
- /**************************************************************************/
- #ifndef _MPC567xR_H_
- #define _MPC567xR_H_
- #include "../util/typedefs.h"
- #include "s32_core_e200.h"
- #ifdef __cplusplus
- extern "C" {
- #endif
- #ifdef __MWERKS__
- #pragma push
- #pragma ANSI_strict off
- #endif
- /* ----------------------------------------------------------------------------
- -- Generic macros
- ---------------------------------------------------------------------------- */
- /* IO definitions (access restrictions to peripheral registers) */
- /**
- * IO Type Qualifiers are used
- * \li to specify the access to peripheral variables.
- * \li for automatic generation of peripheral register debug information.
- */
- #ifndef __IO
- #ifdef __cplusplus
- #define __I volatile /*!< Defines 'read only' permissions */
- #else
- #define __I volatile const /*!< Defines 'read only' permissions */
- #endif
- #define __O volatile /*!< Defines 'write only' permissions */
- #define __IO volatile /*!< Defines 'read / write' permissions */
- #endif
- #define MPC5676R_SERIES
- /* ----------------------------------------------------------------------------
- -- Interrupt vector numbers for MPC5777C
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup Interrupt_vector_numbers_MPC5777C Interrupt vector numbers for MPC5777C
- * @{
- */
- /** Interrupt Number Definitions */
- #define NUMBER_OF_INT_VECTORS 512u /**< Number of interrupts in the Vector table */
- /**
- * @brief Defines the Interrupt Numbers definitions
- *
- * This enumeration is used to configure the interrupts.
- *
- * Implements : IRQn_Type_Class
- */
- typedef enum
- {
- /* Auxiliary constants */
- NotAvail_IRQn = -128, /**< Not available device specific interrupt */
- /* Core interrupts */
- /* Device specific interrupts */
- SS0_IRQn = 0u, /**< Software setable flag 0 SSCIR0[CLR0] */
- SS1_IRQn = 1u, /**< Software setable flag 1 SSCIR0[CLR1] */
- SS2_IRQn = 2u, /**< Software setable flag 2 SSCIR0[CLR2] */
- SS3_IRQn = 3u, /**< Software setable flag 3 SSCIR0[CLR3] */
- SS4_IRQn = 4u, /**< Software setable flag 4 SSCIR0[CLR4] */
- SS5_IRQn = 5u, /**< Software setable flag 5 SSCIR0[CLR5] */
- SS6_IRQn = 6u, /**< Software setable flag 6 SSCIR0[CLR6] */
- SS7_IRQn = 7u, /**< Software setable flag 7 SSCIR0[CLR7] */
- SWT0_IRQn = 8u, /**< Software Watchdog 0 Interrupt flag */
- FCCU_MISC_IRQn = 9u, /**< FCCU ALARM state entry | FCCU CONFIG state watchdog timeout */
- DMA0_ERR0_31_IRQn = 10u, /**< eDMA0 channel Error flags 0-31 */
- DMA0_0_IRQn = 11u, /**< eDMA0 channel Interrupt 0 */
- DMA0_1_IRQn = 12u, /**< eDMA0 channel Interrupt 1 */
- DMA0_2_IRQn = 13u, /**< eDMA0 channel Interrupt 2 */
- DMA0_3_IRQn = 14u, /**< eDMA0 channel Interrupt 3 */
- DMA0_4_IRQn = 15u, /**< eDMA0 channel Interrupt 4 */
- DMA0_5_IRQn = 16u, /**< eDMA0 channel Interrupt 5 */
- DMA0_6_IRQn = 17u, /**< eDMA0 channel Interrupt 6 */
- DMA0_7_IRQn = 18u, /**< eDMA0 channel Interrupt 7 */
- DMA0_8_IRQn = 19u, /**< eDMA0 channel Interrupt 8 */
- DMA0_9_IRQn = 20u, /**< eDMA0 channel Interrupt 9 */
- DMA0_10_IRQn = 21u, /**< eDMA0 channel Interrupt 10 */
- DMA0_11_IRQn = 22u, /**< eDMA0 channel Interrupt 11 */
- DMA0_12_IRQn = 23u, /**< eDMA0 channel Interrupt 12 */
- DMA0_13_IRQn = 24u, /**< eDMA0 channel Interrupt 13 */
- DMA0_14_IRQn = 25u, /**< eDMA0 channel Interrupt 14 */
- DMA0_15_IRQn = 26u, /**< eDMA0 channel Interrupt 15 */
- DMA0_16_IRQn = 27u, /**< eDMA0 channel Interrupt 16 */
- DMA0_17_IRQn = 28u, /**< eDMA0 channel Interrupt 17 */
- DMA0_18_IRQn = 29u, /**< eDMA0 channel Interrupt 18 */
- DMA0_19_IRQn = 30u, /**< eDMA0 channel Interrupt 19 */
- DMA0_20_IRQn = 31u, /**< eDMA0 channel Interrupt 20 */
- DMA0_21_IRQn = 32u, /**< eDMA0 channel Interrupt 21 */
- DMA0_22_IRQn = 33u, /**< eDMA0 channel Interrupt 22 */
- DMA0_23_IRQn = 34u, /**< eDMA0 channel Interrupt 23 */
- DMA0_24_IRQn = 35u, /**< eDMA0 channel Interrupt 24 */
- DMA0_25_IRQn = 36u, /**< eDMA0 channel Interrupt 25 */
- DMA0_26_IRQn = 37u, /**< eDMA0 channel Interrupt 26 */
- DMA0_27_IRQn = 38u, /**< eDMA0 channel Interrupt 27 */
- DMA0_28_IRQn = 39u, /**< eDMA0 channel Interrupt 28 */
- DMA0_29_IRQn = 40u, /**< eDMA0 channel Interrupt 29 */
- DMA0_30_IRQn = 41u, /**< eDMA0 channel Interrupt 30 */
- DMA0_31_IRQn = 42u, /**< eDMA0 channel Interrupt 31 */
- PCS_IRQn = 43u, /**< Progressive Clock Switch Interrupt SIU_PCSIFR[PCSI] */
- PLL_IRQn = 44u, /**< PLL Loss of Lock Flags PLL0_SR[LOLF] | PLL1_SR[LOLF] */
- SIU_OVF_IRQn = 45u, /**< SIU combined overrun interrupt requests of the external interrupt Overrun Flags */
- SIU_0_IRQn = 46u, /**< SIU External Interrupt Flag 0 SIU_EIISR[EIF0] */
- SIU_1_IRQn = 47u, /**< SIU External Interrupt Flag 1 SIU_EIISR[EIF1] */
- SIU_2_IRQn = 48u, /**< SIU External Interrupt Flag 2 SIU_EIISR[EIF2] */
- SIU_3_IRQn = 49u, /**< SIU External Interrupt Flag 3 SIU_EIISR[EIF3] */
- SIU_4_15_IRQn = 50u, /**< SIU External Interrupt Flag 15-4 SIU_EIISR[EIF15:EIF4] */
- EMIOS0_F0_IRQn = 51u, /**< eMIOS_0 channel 0 Flag */
- EMIOS0_F1_IRQn = 52u, /**< eMIOS_0 channel 1 Flag */
- EMIOS0_F2_IRQn = 53u, /**< eMIOS_0 channel 2 Flag */
- EMIOS0_F3_IRQn = 54u, /**< eMIOS_0 channel 3 Flag */
- EMIOS0_F4_IRQn = 55u, /**< eMIOS_0 channel 4 Flag */
- EMIOS0_F5_IRQn = 56u, /**< eMIOS_0 channel 5 Flag */
- EMIOS0_F6_IRQn = 57u, /**< eMIOS_0 channel 6 Flag */
- EMIOS0_F7_IRQn = 58u, /**< eMIOS_0 channel 7 Flag */
- EMIOS1_F0_IRQn = 59u, /**< eMIOS_1 channel 0 Flag */
- EMIOS1_F1_IRQn = 60u, /**< eMIOS_1 channel 1 Flag */
- EMIOS1_F2_IRQn = 61u, /**< eMIOS_1 channel 2 Flag */
- EMIOS1_F3_IRQn = 62u, /**< eMIOS_1 channel 3 Flag */
- EMIOS1_F4_IRQn = 63u, /**< eMIOS_1 channel 4 Flag */
- EMIOS1_F5_IRQn = 64u, /**< eMIOS_1 channel 5 Flag */
- EMIOS1_F6_IRQn = 65u, /**< eMIOS_1 channel 6 Flag */
- EMIOS1_F7_IRQn = 66u, /**< eMIOS_1 channel 7 Flag */
- ETPU01_GE_IRQn = 67u, /**< eTPU Engine 0 and 1 Global Exception */
- ETPU0_CIS0_IRQn = 68u, /**< eTPU Engine 0 Channel 0 Interrupt Status */
- ETPU0_CIS1_IRQn = 69u, /**< eTPU Engine 0 Channel 1 Interrupt Status */
- ETPU0_CIS2_IRQn = 70u, /**< eTPU Engine 0 Channel 2 Interrupt Status */
- ETPU0_CIS3_IRQn = 71u, /**< eTPU Engine 0 Channel 3 Interrupt Status */
- ETPU0_CIS4_IRQn = 72u, /**< eTPU Engine 0 Channel 4 Interrupt Status */
- ETPU0_CIS5_IRQn = 73u, /**< eTPU Engine 0 Channel 5 Interrupt Status */
- ETPU0_CIS6_IRQn = 74u, /**< eTPU Engine 0 Channel 6 Interrupt Status */
- ETPU0_CIS7_IRQn = 75u, /**< eTPU Engine 0 Channel 7 Interrupt Status */
- ETPU0_CIS8_IRQn = 76u, /**< eTPU Engine 0 Channel 8 Interrupt Status */
- ETPU0_CIS9_IRQn = 77u, /**< eTPU Engine 0 Channel 9 Interrupt Status */
- ETPU0_CIS10_IRQn = 78u, /**< eTPU Engine 0 Channel 10 Interrupt Status */
- ETPU0_CIS11_IRQn = 79u, /**< eTPU Engine 0 Channel 11 Interrupt Status */
- ETPU0_CIS12_IRQn = 80u, /**< eTPU Engine 0 Channel 12 Interrupt Status */
- ETPU0_CIS13_IRQn = 81u, /**< eTPU Engine 0 Channel 13 Interrupt Status */
- ETPU0_CIS14_IRQn = 82u, /**< eTPU Engine 0 Channel 14 Interrupt Status */
- ETPU0_CIS15_IRQn = 83u, /**< eTPU Engine 0 Channel 15 Interrupt Status */
- ETPU0_CIS16_IRQn = 84u, /**< eTPU Engine 0 Channel 16 Interrupt Status */
- ETPU0_CIS17_IRQn = 85u, /**< eTPU Engine 0 Channel 17 Interrupt Status */
- ETPU0_CIS18_IRQn = 86u, /**< eTPU Engine 0 Channel 18 Interrupt Status */
- ETPU0_CIS19_IRQn = 87u, /**< eTPU Engine 0 Channel 19 Interrupt Status */
- ETPU0_CIS20_IRQn = 88u, /**< eTPU Engine 0 Channel 20 Interrupt Status */
- ETPU0_CIS21_IRQn = 89u, /**< eTPU Engine 0 Channel 21 Interrupt Status */
- ETPU0_CIS22_IRQn = 90u, /**< eTPU Engine 0 Channel 22 Interrupt Status */
- ETPU0_CIS23_IRQn = 91u, /**< eTPU Engine 0 Channel 23 Interrupt Status */
- ETPU0_CIS24_IRQn = 92u, /**< eTPU Engine 0 Channel 24 Interrupt Status */
- ETPU0_CIS25_IRQn = 93u, /**< eTPU Engine 0 Channel 25 Interrupt Status */
- ETPU0_CIS26_IRQn = 94u, /**< eTPU Engine 0 Channel 26 Interrupt Status */
- ETPU0_CIS27_IRQn = 95u, /**< eTPU Engine 0 Channel 27 Interrupt Status */
- ETPU0_CIS28_IRQn = 96u, /**< eTPU Engine 0 Channel 28 Interrupt Status */
- ETPU0_CIS29_IRQn = 97u, /**< eTPU Engine 0 Channel 29 Interrupt Status */
- ETPU0_CIS30_IRQn = 98u, /**< eTPU Engine 0 Channel 30 Interrupt Status */
- ETPU0_CIS31_IRQn = 99u, /**< eTPU Engine 0 Channel 31 Interrupt Status */
- EQADC0_OVRx_IRQn = 100u, /**< eQADC combined overrun interrupt requests from all of the FIFOs: Trigger Overrun, Receive FIFO Overflow and command FIFO Underflow */
- EQADC0_FIFO0_NCF_IRQn = 101u, /**< eQADC command FIFO 0 Non-Coherency Flag */
- EQADC0_FIFO0_PF_IRQn = 102u, /**< eQADC command FIFO 0 Pause Flag */
- EQADC0_FIFO0_EOQF_IRQn = 103u, /**< eQADC command FIFO 0 command queue End of Queue Flag */
- EQADC0_FIFO0_CFFF_IRQn = 104u, /**< eQADC Command FIFO 0 Fill Flag */
- EQADC0_FIFO0_RFDF_IRQn = 105u, /**< eQADC Receive FIFO 0 Drain Flag */
- EQADC0_FIFO1_NCF_IRQn = 106u, /**< eQADC command FIFO 1 Non-Coherency Flag */
- EQADC0_FIFO1_PF_IRQn = 107u, /**< eQADC command FIFO 1 Pause Flag */
- EQADC0_FIFO1_EOQF_IRQn = 108u, /**< eQADC command FIFO 1 command queue End of Queue Flag */
- EQADC0_FIFO1_CFFF_IRQn = 109u, /**< eQADC Command FIFO 1 Fill Flag */
- EQADC0_FIFO1_RFDF_IRQn = 110u, /**< eQADC Receive FIFO 1 Drain Flag */
- EQADC0_FIFO2_NCF_IRQn = 111u, /**< eQADC command FIFO 2 Non-Coherency Flag */
- EQADC0_FIFO2_PF_IRQn = 112u, /**< eQADC command FIFO 2 Pause Flag */
- EQADC0_FIFO2_EOQF_IRQn = 113u, /**< eQADC command FIFO 2 command queue End of Queue Flag */
- EQADC0_FIFO2_CFFF_IRQn = 114u, /**< eQADC Command FIFO 2 Fill Flag */
- EQADC0_FIFO2_RFDF_IRQn = 115u, /**< eQADC Receive FIFO 2 Drain Flag */
- EQADC0_FIFO3_NCF_IRQn = 116u, /**< eQADC command FIFO 3 Non-Coherency Flag */
- EQADC0_FIFO3_PF_IRQn = 117u, /**< eQADC command FIFO 3 Pause Flag */
- EQADC0_FIFO3_EOQF_IRQn = 118u, /**< eQADC command FIFO 3 command queue End of Queue Flag */
- EQADC0_FIFO3_CFFF_IRQn = 119u, /**< eQADC Command FIFO 3 Fill Flag */
- EQADC0_FIFO3_RFDF_IRQn = 120u, /**< eQADC Receive FIFO 3 Drain Flag */
- EQADC0_FIFO4_NCF_IRQn = 121u, /**< eQADC command FIFO 4 Non-Coherency Flag */
- EQADC0_FIFO4_PF_IRQn = 122u, /**< eQADC command FIFO 4 Pause Flag */
- EQADC0_FIFO4_EOQF_IRQn = 123u, /**< eQADC command FIFO 4 command queue End of Queue Flag */
- EQADC0_FIFO4_CFFF_IRQn = 124u, /**< eQADC Command FIFO 4 Fill Flag */
- EQADC0_FIFO4_RFDF_IRQn = 125u, /**< eQADC Receive FIFO 4 Drain Flag */
- EQADC0_FIFO5_NCF_IRQn = 126u, /**< eQADC command FIFO 5 Non-Coherency Flag */
- EQADC0_FIFO5_PF_IRQn = 127u, /**< eQADC command FIFO 5 Pause Flag */
- EQADC0_FIFO5_EOQF_IRQn = 128u, /**< eQADC command FIFO 5 command queue End of Queue Flag */
- EQADC0_FIFO5_CFFF_IRQn = 129u, /**< eQADC Command FIFO 5 Fill Flag */
- EQADC0_FIFO5_RFDF_IRQn = 130u, /**< eQADC Receive FIFO 5 Drain Flag */
- DSPI1_ERR_IRQn = 131u, /**< DSPI_1 combined overrun and parity error interrupt requests: Transmit FIFO Underflow/Receive FIFO Overflow SPI Parity Error/DSI Parity Error */
- DSPI1_TXFIFO_EOQF_IRQn = 132u, /**< DSPI_1 transmit FIFO End of Queue Flag */
- DSPI1_TXFIFO_TFFF_IRQn = 133u, /**< DSPI_1 Transmit FIFO Fill Flag */
- DSPI1_TCF_IRQn = 134u, /**< DSPI_1 Transfer Complete/DSI Data Match Flag */
- DSPI1_RXFIFO_RFDF_IRQn = 135u, /**< DSPI_1 Receive FIFO Drain Flag */
- DSPI2_ERR_IRQn = 136u, /**< DSPI_2 combined overrun and parity error interrupt requests: Transmit FIFO Underflow/Receive FIFO Overflow SPI Parity Error/DSI Parity Error */
- DSPI2_TXFIFO_EOQF_IRQn = 137u, /**< DSPI_2 transmit FIFO End of Queue Flag */
- DSPI2_TXFIFO_TFFF_IRQn = 138u, /**< DSPI_2 Transmit FIFO Fill Flag */
- DSPI2_TCF_IRQn = 139u, /**< DSPI_2 Transfer Complete/DSI Data Match Flag */
- DSPI2_RXFIFO_RFDF_IRQn = 140u, /**< DSPI_2 Receive FIFO Drain Flag */
- DSPI3_ERR_IRQn = 141u, /**< DSPI_3 combined overrun and parity error interrupt requests: Transmit FIFO Underflow/Receive FIFO Overflow SPI Parity Error/DSI Parity Error */
- DSPI3_TXFIFO_EOQF_IRQn = 142u, /**< DSPI_3 transmit FIFO End of Queue Flag */
- DSPI3_TXFIFO_TFFF_IRQn = 143u, /**< DSPI_3 Transmit FIFO Fill Flag */
- DSPI3_TCF_IRQn = 144u, /**< DSPI_3 Transfer Complete/DSI Data Match Flag */
- DSPI3_RXFIFO_RFDF_IRQn = 145u, /**< DSPI_3 Receive FIFO Drain Flag */
- ESCI0_CIR_IRQn = 146u, /**< Combined Interrupt Requests of ESCI Module 0 */
- PCU_MASTER0_IRQn = 147u, /**< PCU_IR0[OIF] | PCU_IR0[EIF] */
- PCU_MASTER1_IRQn = 148u, /**< PCU_IR1[OIF] | PCU_IR1[EIF] */
- ESCI1_CIR_IRQn = 149u, /**< Combined Interrupt Requests of ESCI Module 1 */
- PSI50_SDOE_IRQn = 150u, /**< PSI5_0 DMA Status, New data, OverWrite, Error interrupts */
- PSI51_SDOE_IRQn = 151u, /**< PSI5_1 DMA Status, New data, OverWrite, Error interrupts */
- CAN0_ESR1_IRQn = 152u, /**< FlexCAN_0 Bus Off, Transmit Warning, Receive Warning */
- CAN0_ESR2_IRQn = 153u, /**< FlexCAN_0 Error, FlexCAN_0 ECC Correctable Error, FlexCAN_0 ECC Host Access Non-Correctable Error, FlexCAN_0 ECC CAN Access Non-Correctable Error */
- CAN0_BUF0_IRQn = 155u, /**< FlexCAN_0 Buffer 0 Interrupt */
- CAN0_BUF1_IRQn = 156u, /**< FlexCAN_0 Buffer 1 Interrupt */
- CAN0_BUF2_IRQn = 157u, /**< FlexCAN_0 Buffer 2 Interrupt */
- CAN0_BUF3_IRQn = 158u, /**< FlexCAN_0 Buffer 3 Interrupt */
- CAN0_BUF4_IRQn = 159u, /**< FlexCAN_0 Buffer 4 Interrupt */
- CAN0_BUF5_IRQn = 160u, /**< FlexCAN_0 Buffer 5 Interrupt */
- CAN0_BUF6_IRQn = 161u, /**< FlexCAN_0 Buffer 6 Interrupt */
- CAN0_BUF7_IRQn = 162u, /**< FlexCAN_0 Buffer 7 Interrupt */
- CAN0_BUF8_IRQn = 163u, /**< FlexCAN_0 Buffer 8 Interrupt */
- CAN0_BUF9_IRQn = 164u, /**< FlexCAN_0 Buffer 9 Interrupt */
- CAN0_BUF10_IRQn = 165u, /**< FlexCAN_0 Buffer 10 Interrupt */
- CAN0_BUF11_IRQn = 166u, /**< FlexCAN_0 Buffer 11 Interrupt */
- CAN0_BUF12_IRQn = 167u, /**< FlexCAN_0 Buffer 12 Interrupt */
- CAN0_BUF13_IRQn = 168u, /**< FlexCAN_0 Buffer 13 Interrupt */
- CAN0_BUF14_IRQn = 169u, /**< FlexCAN_0 Buffer 14 Interrupt */
- CAN0_BUF15_IRQn = 170u, /**< FlexCAN_0 Buffer 15 Interrupt */
- CAN0_BUF16_31_IRQn = 171u, /**< FlexCAN_0 Buffers 31-16 Interrupts */
- CAN0_BUF32_63_IRQn = 172u, /**< FlexCAN_0 Buffers 63-32 Interrupts */
- CAN2_ESR1_IRQn = 173u, /**< FlexCAN_2 Bus Off, Transmit Warning, Receive Warning */
- CAN2_ESR2_IRQn = 174u, /**< FlexCAN_2 Error, FlexCAN_2 ECC Correctable Error, FlexCAN_2 ECC Host Access Non-Correctable Error, FlexCAN_2 ECC CAN Access Non-Correctable Error */
- CAN2_BUF0_IRQn = 176u, /**< FlexCAN_2 Buffer 0 Interrupt */
- CAN2_BUF1_IRQn = 177u, /**< FlexCAN_2 Buffer 1 Interrupt */
- CAN2_BUF2_IRQn = 178u, /**< FlexCAN_2 Buffer 2 Interrupt */
- CAN2_BUF3_IRQn = 179u, /**< FlexCAN_2 Buffer 3 Interrupt */
- CAN2_BUF4_IRQn = 180u, /**< FlexCAN_2 Buffer 4 Interrupt */
- CAN2_BUF5_IRQn = 181u, /**< FlexCAN_2 Buffer 5 Interrupt */
- CAN2_BUF6_IRQn = 182u, /**< FlexCAN_2 Buffer 6 Interrupt */
- CAN2_BUF7_IRQn = 183u, /**< FlexCAN_2 Buffer 7 Interrupt */
- CAN2_BUF8_IRQn = 184u, /**< FlexCAN_2 Buffer 8 Interrupt */
- CAN2_BUF9_IRQn = 185u, /**< FlexCAN_2 Buffer 9 Interrupt */
- CAN2_BUF10_IRQn = 186u, /**< FlexCAN_2 Buffer 10 Interrupt */
- CAN2_BUF11_IRQn = 187u, /**< FlexCAN_2 Buffer 11 Interrupt */
- CAN2_BUF12_IRQn = 188u, /**< FlexCAN_2 Buffer 12 Interrupt */
- CAN2_BUF13_IRQn = 189u, /**< FlexCAN_2 Buffer 13 Interrupt */
- CAN2_BUF14_IRQn = 190u, /**< FlexCAN_2 Buffer 14 Interrupt */
- CAN2_BUF15_IRQn = 191u, /**< FlexCAN_2 Buffer 15 Interrupt */
- CAN2_BUF16_31_IRQn = 192u, /**< FlexCAN_2 Buffers 31-16 Interrupts */
- CAN2_BUF32_63_IRQn = 193u, /**< FlexCAN_2 Buffers 63-32 Interrupts */
- FEC_TXF_IRQn = 194u, /**< FEC Transmit Frame flag */
- FEC_RXF_IRQn = 195u, /**< FEC Receive Frame flag */
- FEC_ERR_IRQn = 196u, /**< Combined Interrupt Requests of the FEC Ethernet Interrupt Event Register */
- DEC0_IDF_IRQn = 197u, /**< Decimation 0 Input (Fill) */
- DEC0_OD_SD_IRQn = 198u, /**< Decimation 0 Output/Integ (Drain/Integ) */
- DEC0_ERR_IRQn = 199u, /**< Decimation 0 Error */
- STM_Ch0_IRQn = 200u, /**< System Timer Module Interrupt 0 */
- STM_Ch123_IRQn = 201u, /**< System Timer Module Interrupts 1, 2, 3 */
- EMIOS0_CH16_IRQn = 202u, /**< eMIOS_0 channel 16 Flag */
- EMIOS0_CH17_IRQn = 203u, /**< eMIOS_0 channel 17 Flag */
- EMIOS0_CH18_IRQn = 204u, /**< eMIOS_0 channel 18 Flag */
- EMIOS0_CH19_IRQn = 205u, /**< eMIOS_0 channel 19 Flag */
- EMIOS0_CH20_IRQn = 206u, /**< eMIOS_0 channel 20 Flag */
- EMIOS0_CH21_IRQn = 207u, /**< eMIOS_0 channel 21 Flag */
- EMIOS0_CH22_IRQn = 208u, /**< eMIOS_0 channel 22 Flag */
- EMIOS0_CH23_IRQn = 209u, /**< eMIOS_0 channel 23 Flag */
- DMA0_ERR32_63_IRQn = 210u, /**< eDMA0 channel Error flags 32-63 */
- DMA0_32_IRQn = 211u, /**< eDMA0 channel Interrupt 32 */
- DMA0_33_IRQn = 212u, /**< eDMA0 channel Interrupt 33 */
- DMA0_34_IRQn = 213u, /**< eDMA0 channel Interrupt 34 */
- DMA0_35_IRQn = 214u, /**< eDMA0 channel Interrupt 35 */
- DMA0_36_IRQn = 215u, /**< eDMA0 channel Interrupt 36 */
- DMA0_37_IRQn = 216u, /**< eDMA0 channel Interrupt 37 */
- DMA0_38_IRQn = 217u, /**< eDMA0 channel Interrupt 38 */
- DMA0_39_IRQn = 218u, /**< eDMA0 channel Interrupt 39 */
- DMA0_40_IRQn = 219u, /**< eDMA0 channel Interrupt 40 */
- DMA0_41_IRQn = 220u, /**< eDMA0 channel Interrupt 41 */
- DMA0_42_IRQn = 221u, /**< eDMA0 channel Interrupt 42 */
- DMA0_43_IRQn = 222u, /**< eDMA0 channel Interrupt 43 */
- DMA0_44_IRQn = 223u, /**< eDMA0 channel Interrupt 44 */
- DMA0_45_IRQn = 224u, /**< eDMA0 channel Interrupt 45 */
- DMA0_46_IRQn = 225u, /**< eDMA0 channel Interrupt 46 */
- DMA0_47_IRQn = 226u, /**< eDMA0 channel Interrupt 47 */
- DMA0_48_IRQn = 227u, /**< eDMA0 channel Interrupt 48 */
- DMA0_49_IRQn = 228u, /**< eDMA0 channel Interrupt 49 */
- DMA0_50_IRQn = 229u, /**< eDMA0 channel Interrupt 50 */
- DMA0_51_IRQn = 230u, /**< eDMA0 channel Interrupt 51 */
- DMA0_52_IRQn = 231u, /**< eDMA0 channel Interrupt 52 */
- DMA0_53_IRQn = 232u, /**< eDMA0 channel Interrupt 53 */
- DMA0_54_IRQn = 233u, /**< eDMA0 channel Interrupt 54 */
- DMA0_55_IRQn = 234u, /**< eDMA0 channel Interrupt 55 */
- DMA0_56_IRQn = 235u, /**< eDMA0 channel Interrupt 56 */
- DMA0_57_IRQn = 236u, /**< eDMA0 channel Interrupt 57 */
- DMA0_58_IRQn = 237u, /**< eDMA0 channel Interrupt 58 */
- DMA0_59_IRQn = 238u, /**< eDMA0 channel Interrupt 59 */
- DMA0_60_IRQn = 239u, /**< eDMA0 channel Interrupt 60 */
- DMA0_61_IRQn = 240u, /**< eDMA0 channel Interrupt 61 */
- DMA0_62_IRQn = 241u, /**< eDMA0 channel Interrupt 62 */
- DMA0_63_IRQn = 242u, /**< eDMA0 channel Interrupt 63 */
- ETPU1_CIS0_IRQn = 243u, /**< eTPU Engine 1 Channel 0 Interrupt Status */
- ETPU1_CIS1_IRQn = 244u, /**< eTPU Engine 1 Channel 1 Interrupt Status */
- ETPU1_CIS2_IRQn = 245u, /**< eTPU Engine 1 Channel 2 Interrupt Status */
- ETPU1_CIS3_IRQn = 246u, /**< eTPU Engine 1 Channel 3 Interrupt Status */
- ETPU1_CIS4_IRQn = 247u, /**< eTPU Engine 1 Channel 4 Interrupt Status */
- ETPU1_CIS5_IRQn = 248u, /**< eTPU Engine 1 Channel 5 Interrupt Status */
- ETPU1_CIS6_IRQn = 249u, /**< eTPU Engine 1 Channel 6 Interrupt Status */
- ETPU1_CIS7_IRQn = 250u, /**< eTPU Engine 1 Channel 7 Interrupt Status */
- ETPU1_CIS8_IRQn = 251u, /**< eTPU Engine 1 Channel 8 Interrupt Status */
- ETPU1_CIS9_IRQn = 252u, /**< eTPU Engine 1 Channel 9 Interrupt Status */
- ETPU1_CIS10_IRQn = 253u, /**< eTPU Engine 1 Channel 10 Interrupt Status */
- ETPU1_CIS11_IRQn = 254u, /**< eTPU Engine 1 Channel 11 Interrupt Status */
- ETPU1_CIS12_IRQn = 255u, /**< eTPU Engine 1 Channel 12 Interrupt Status */
- ETPU1_CIS13_IRQn = 256u, /**< eTPU Engine 1 Channel 13 Interrupt Status */
- ETPU1_CIS14_IRQn = 257u, /**< eTPU Engine 1 Channel 14 Interrupt Status */
- ETPU1_CIS15_IRQn = 258u, /**< eTPU Engine 1 Channel 15 Interrupt Status */
- ETPU1_CIS16_IRQn = 259u, /**< eTPU Engine 1 Channel 16 Interrupt Status */
- ETPU1_CIS17_IRQn = 260u, /**< eTPU Engine 1 Channel 17 Interrupt Status */
- ETPU1_CIS18_IRQn = 261u, /**< eTPU Engine 1 Channel 18 Interrupt Status */
- ETPU1_CIS19_IRQn = 262u, /**< eTPU Engine 1 Channel 19 Interrupt Status */
- ETPU1_CIS20_IRQn = 263u, /**< eTPU Engine 1 Channel 20 Interrupt Status */
- ETPU1_CIS21_IRQn = 264u, /**< eTPU Engine 1 Channel 21 Interrupt Status */
- ETPU1_CIS22_IRQn = 265u, /**< eTPU Engine 1 Channel 22 Interrupt Status */
- ETPU1_CIS23_IRQn = 266u, /**< eTPU Engine 1 Channel 23 Interrupt Status */
- ETPU1_CIS24_IRQn = 267u, /**< eTPU Engine 1 Channel 24 Interrupt Status */
- ETPU1_CIS25_IRQn = 268u, /**< eTPU Engine 1 Channel 25 Interrupt Status */
- ETPU1_CIS26_IRQn = 269u, /**< eTPU Engine 1 Channel 26 Interrupt Status */
- ETPU1_CIS27_IRQn = 270u, /**< eTPU Engine 1 Channel 27 Interrupt Status */
- ETPU1_CIS28_IRQn = 271u, /**< eTPU Engine 1 Channel 28 Interrupt Status */
- ETPU1_CIS29_IRQn = 272u, /**< eTPU Engine 1 Channel 29 Interrupt Status */
- ETPU1_CIS30_IRQn = 273u, /**< eTPU Engine 1 Channel 30 Interrupt Status */
- ETPU1_CIS31_IRQn = 274u, /**< eTPU Engine 1 Channel 31 Interrupt Status */
- DSPI0_ERR_IRQn = 275u, /**< DSPI_0 combined overrun and parity error interrupt requests: Transmit FIFO Underflow/Receive FIFO Overflow SPI Parity Error/DSI Parity Error */
- DSPI0_TXFIFO_EOQF_IRQn = 276u, /**< DSPI_0 transmit FIFO End of Queue Flag */
- DSPI0_TXFIFO_TFFF_IRQn = 277u, /**< DSPI_0 Transmit FIFO Fill Flag */
- DSPI0_TCF_IRQn = 278u, /**< DSPI_0 Transfer Complete/DSI Data Match Flag */
- DSPI0_RXFIFO_RFDF_IRQn = 279u, /**< DSPI_0 Receive FIFO Drain Flag */
- CAN1_ESR1_IRQn = 280u, /**< FlexCAN_1 Bus Off, Transmit Warning, Receive Warning */
- CAN1_ESR2_IRQn = 281u, /**< FlexCAN_1 Error, FlexCAN_1 ECC Correctable Error, FlexCAN_1 ECC Host Access Non-Correctable Error, FlexCAN_1 ECC CAN Access Non-Correctable Error */
- CAN1_BUF0_IRQn = 283u, /**< FlexCAN_1 Buffer 0 Interrupt */
- CAN1_BUF1_IRQn = 284u, /**< FlexCAN_1 Buffer 1 Interrupt */
- CAN1_BUF2_IRQn = 285u, /**< FlexCAN_1 Buffer 2 Interrupt */
- CAN1_BUF3_IRQn = 286u, /**< FlexCAN_1 Buffer 3 Interrupt */
- CAN1_BUF4_IRQn = 287u, /**< FlexCAN_1 Buffer 4 Interrupt */
- CAN1_BUF5_IRQn = 288u, /**< FlexCAN_1 Buffer 5 Interrupt */
- CAN1_BUF6_IRQn = 289u, /**< FlexCAN_1 Buffer 6 Interrupt */
- CAN1_BUF7_IRQn = 290u, /**< FlexCAN_1 Buffer 7 Interrupt */
- CAN1_BUF8_IRQn = 291u, /**< FlexCAN_1 Buffer 8 Interrupt */
- CAN1_BUF9_IRQn = 292u, /**< FlexCAN_1 Buffer 9 Interrupt */
- CAN1_BUF10_IRQn = 293u, /**< FlexCAN_1 Buffer 10 Interrupt */
- CAN1_BUF11_IRQn = 294u, /**< FlexCAN_1 Buffer 11 Interrupt */
- CAN1_BUF12_IRQn = 295u, /**< FlexCAN_1 Buffer 12 Interrupt */
- CAN1_BUF13_IRQn = 296u, /**< FlexCAN_1 Buffer 13 Interrupt */
- CAN1_BUF14_IRQn = 297u, /**< FlexCAN_1 Buffer 14 Interrupt */
- CAN1_BUF15_IRQn = 298u, /**< FlexCAN_1 Buffer 15 Interrupt */
- CAN1_BUF16_31_IRQn = 299u, /**< FlexCAN_1 Buffers 31-16 Interrupts */
- CAN1_BUF32_63_IRQn = 300u, /**< FlexCAN_1 Buffers 63-32 Interrupts */
- PIT_RTI0_IRQn = 301u, /**< Periodic Interrupt Timer Interrupt 0 */
- PIT_RTI1_IRQn = 302u, /**< Periodic Interrupt Timer Interrupt 1 */
- PIT_RTI2_IRQn = 303u, /**< Periodic Interrupt Timer Interrupt 2 */
- PIT_RTI3_IRQn = 304u, /**< Periodic Interrupt Timer Interrupt 3 */
- PIT_RTIINT_IRQn = 305u, /**< Real Time Interrupt Interrupt */
- FMC_Done_IRQn = 307u, /**< Flash memory program/erase complete */
- CAN3_ESR1_IRQn = 308u, /**< FlexCAN_3 Bus Off, Transmit Warning, Receive Warning */
- CAN3_ESR2_IRQn = 309u, /**< FlexCAN_3 Error, FlexCAN_3 ECC Correctable Error, FlexCAN_3 ECC Host Access Non-Correctable Error, FlexCAN_3 ECC CAN Access Non-Correctable Error */
- CAN3_BUF0_IRQn = 311u, /**< FlexCAN_3 Buffer 0 Interrupt */
- CAN3_BUF1_IRQn = 312u, /**< FlexCAN_3 Buffer 1 Interrupt */
- CAN3_BUF2_IRQn = 313u, /**< FlexCAN_3 Buffer 2 Interrupt */
- CAN3_BUF3_IRQn = 314u, /**< FlexCAN_3 Buffer 3 Interrupt */
- CAN3_BUF4_IRQn = 315u, /**< FlexCAN_3 Buffer 4 Interrupt */
- CAN3_BUF5_IRQn = 316u, /**< FlexCAN_3 Buffer 5 Interrupt */
- CAN3_BUF6_IRQn = 317u, /**< FlexCAN_3 Buffer 6 Interrupt */
- CAN3_BUF7_IRQn = 318u, /**< FlexCAN_3 Buffer 7 Interrupt */
- CAN3_BUF8_IRQn = 319u, /**< FlexCAN_3 Buffer 8 Interrupt */
- CAN3_BUF9_IRQn = 320u, /**< FlexCAN_3 Buffer 9 Interrupt */
- CAN3_BUF10_IRQn = 321u, /**< FlexCAN_3 Buffer 10 Interrupt */
- CAN3_BUF11_IRQn = 322u, /**< FlexCAN_3 Buffer 11 Interrupt */
- CAN3_BUF12_IRQn = 323u, /**< FlexCAN_3 Buffer 12 Interrupt */
- CAN3_BUF13_IRQn = 324u, /**< FlexCAN_3 Buffer 13 Interrupt */
- CAN3_BUF14_IRQn = 325u, /**< FlexCAN_3 Buffer 14 Interrupt */
- CAN3_BUF15_IRQn = 326u, /**< FlexCAN_3 Buffer 15 Interrupt */
- CAN3_BUF16_31_IRQn = 327u, /**< FlexCAN_3 Buffers 31-16 Interrupts */
- CAN3_BUF32_63_IRQn = 328u, /**< FlexCAN_3 Buffers 63-32 Interrupts */
- SRX0_GBL_STATUS_IRQn = 329u, /**< SENT_0 Module Interrupts */
- SRX0_CH0_IRQn = 330u, /**< SENT_0_CH0 Interrupts */
- SRX0_CH1_IRQn = 331u, /**< SENT_0_CH1 Interrupts */
- SRX0_CH2_IRQn = 332u, /**< SENT_0_CH2 Interrupts */
- SRX0_CH3_IRQn = 333u, /**< SENT_0_CH3 Interrupts */
- SRX0_CH4_IRQn = 334u, /**< SENT_0_CH4 Interrupts */
- SRX0_CH5_IRQn = 335u, /**< SENT_0_CH5 Interrupts */
- SRX1_GBL_STATUS_IRQn = 336u, /**< SENT_1 Module Interrupts */
- SRX1_CH0_IRQn = 337u, /**< SENT_1_CH0 Interrupts */
- SRX1_CH1_IRQn = 338u, /**< SENT_1_CH1 Interrupts */
- SRX1_CH2_IRQn = 339u, /**< SENT_1_CH2 Interrupts */
- SRX1_CH3_IRQn = 340u, /**< SENT_1_CH3 Interrupts */
- SRX1_CH4_IRQn = 341u, /**< SENT_1_CH4 Interrupts */
- SRX1_CH5_IRQn = 342u, /**< SENT_1_CH5 Interrupts */
- PMC_IRQn = 343u, /**< Power Management Controller Interrupts */
- PMC_TEMP_IRQn = 344u, /**< Temperature Sensor Interrupts: TEMP0_0, TEMP0_2, TEMP0_3, TEMP1_0, TEMP1_2, TEMP1_3 of PMC_ESR_TD */
- JDC_IRQn = 345u, /**< JDC Interrupts: JDC_MSR[JIN_INT] | JDC_MSR[JOUT_INT] */
- SIPI0_IRQn = 346u, /**< SIPI Combined Interrupts: SIPI_ERR | SIPI_SR | SIPI_CSR0 */
- LFAST_IRQn = 347u, /**< LFAST Combined Interrupts */
- MCAN_IRQn = 348u, /**< M_CAN0_0, M_CAN0_1, M_CAN1_0, M_CAN1_1 Combined Interrupts */
- ERM_IRQn = 349u, /**< ERM Combined Interrupts: Single bit Correction | Multi bit Detection */
- CMU01_IRQn = 350u, /**< CMU_0, CMU_1 Clock Error Interrupts */
- CMU23_IRQn = 351u, /**< CMU_2, CMU_3 Clock Error Interrupts */
- CMU45_IRQn = 352u, /**< CMU_4, CMU_5 Clock Error Interrupts */
- CMU67_IRQn = 353u, /**< CMU_6, CMU_7 Clock Error Interrupts */
- CMU8_IRQn = 354u, /**< CMU_8 Clock Error Interrupts */
- CMU_RSV0_IRQn = 355u, /**< CMU_RSV0 */
- CMU_RSV1_IRQn = 356u, /**< CMU_RSV1 */
- CMU_RSV2_IRQn = 357u, /**< CMU_RSV2 */
- REACM_GBL_IRQn = 358u, /**< Reaction Module Global Interrupt: REACM_GEFR[OVR|EF7:0] */
- REACM_CH01_IRQn = 359u, /**< Reaction Channel 0 and Reaction Channel 1 Combined Interrupts */
- REACM_CH23_IRQn = 360u, /**< Reaction Channel 2 and Reaction Channel 3 Combined Interrupts */
- REACM_CH45_IRQn = 361u, /**< Reaction Channel 4 and Reaction Channel 5 Combined Interrupts */
- REACM_CH67_IRQn = 362u, /**< Reaction Channel 6 and Reaction Channel 7 Combined Interrupts */
- REACM_CH89_IRQn = 363u, /**< Reaction Channel 8 and Reaction Channel 9 Combined Interrupts */
- REACM_RSV0_IRQn = 364u, /**< REACM_RSV0 */
- REACM_RSV1_IRQn = 365u, /**< REACM_RSV1 */
- DEC1_IDF_IRQn = 366u, /**< Decimation 1 Input (Fill) */
- DEC1_OD_SD_IRQn = 367u, /**< Decimation 1 Output/Integ (Drain/Integ) */
- DEC1_ERR_IRQn = 368u, /**< Decimation 1 Error */
- ETPU2_GE_IRQn = 369u, /**< eTPU Engine 2 and 1 Global Exception */
- ETPU2_CIS0_IRQn = 370u, /**< eTPU Engine 2 Channel 0 Interrupt Status */
- ETPU2_CIS1_IRQn = 371u, /**< eTPU Engine 2 Channel 1 Interrupt Status */
- ETPU2_CIS2_IRQn = 372u, /**< eTPU Engine 2 Channel 2 Interrupt Status */
- ETPU2_CIS3_IRQn = 373u, /**< eTPU Engine 2 Channel 3 Interrupt Status */
- ETPU2_CIS4_IRQn = 374u, /**< eTPU Engine 2 Channel 4 Interrupt Status */
- ETPU2_CIS5_IRQn = 375u, /**< eTPU Engine 2 Channel 5 Interrupt Status */
- ETPU2_CIS6_IRQn = 376u, /**< eTPU Engine 2 Channel 6 Interrupt Status */
- ETPU2_CIS7_IRQn = 377u, /**< eTPU Engine 2 Channel 7 Interrupt Status */
- ETPU2_CIS8_IRQn = 378u, /**< eTPU Engine 2 Channel 8 Interrupt Status */
- ETPU2_CIS9_IRQn = 379u, /**< eTPU Engine 2 Channel 9 Interrupt Status */
- ETPU2_CIS10_IRQn = 380u, /**< eTPU Engine 2 Channel 10 Interrupt Status */
- ETPU2_CIS11_IRQn = 381u, /**< eTPU Engine 2 Channel 11 Interrupt Status */
- ETPU2_CIS12_IRQn = 382u, /**< eTPU Engine 2 Channel 12 Interrupt Status */
- ETPU2_CIS13_IRQn = 383u, /**< eTPU Engine 2 Channel 13 Interrupt Status */
- ETPU2_CIS14_IRQn = 384u, /**< eTPU Engine 2 Channel 14 Interrupt Status */
- ETPU2_CIS15_IRQn = 385u, /**< eTPU Engine 2 Channel 15 Interrupt Status */
- ETPU2_CIS16_IRQn = 386u, /**< eTPU Engine 2 Channel 16 Interrupt Status */
- ETPU2_CIS17_IRQn = 387u, /**< eTPU Engine 2 Channel 17 Interrupt Status */
- ETPU2_CIS18_IRQn = 388u, /**< eTPU Engine 2 Channel 18 Interrupt Status */
- ETPU2_CIS19_IRQn = 389u, /**< eTPU Engine 2 Channel 19 Interrupt Status */
- ETPU2_CIS20_IRQn = 390u, /**< eTPU Engine 2 Channel 20 Interrupt Status */
- ETPU2_CIS21_IRQn = 391u, /**< eTPU Engine 2 Channel 21 Interrupt Status */
- ETPU2_CIS22_IRQn = 392u, /**< eTPU Engine 2 Channel 22 Interrupt Status */
- ETPU2_CIS23_IRQn = 393u, /**< eTPU Engine 2 Channel 23 Interrupt Status */
- EQADC1_OVRx_IRQn = 394u, /**< eQADC combined overrun interrupt requests from all of the FIFOs: Trigger Overrun, Receive FIFO Overflow and command FIFO Underflow */
- EQADC1_FIFO0_NCF_IRQn = 395u, /**< eQADC command FIFO 0 Non-Coherency Flag */
- EQADC1_FIFO0_PF_IRQn = 396u, /**< eQADC command FIFO 0 Pause Flag */
- EQADC1_FIFO0_EOQF_IRQn = 397u, /**< eQADC command FIFO 0 command queue End of Queue Flag */
- EQADC1_FIFO0_CFFF_IRQn = 398u, /**< eQADC Command FIFO 0 Fill Flag */
- EQADC1_FIFO0_RFDF_IRQn = 399u, /**< eQADC Receive FIFO 0 Drain Flag */
- EQADC1_FIFO1_NCF_IRQn = 400u, /**< eQADC command FIFO 1 Non-Coherency Flag */
- EQADC1_FIFO1_PF_IRQn = 401u, /**< eQADC command FIFO 1 Pause Flag */
- EQADC1_FIFO1_EOQF_IRQn = 402u, /**< eQADC command FIFO 1 command queue End of Queue Flag */
- EQADC1_FIFO1_CFFF_IRQn = 403u, /**< eQADC Command FIFO 1 Fill Flag */
- EQADC1_FIFO1_RFDF_IRQn = 404u, /**< eQADC Receive FIFO 1 Drain Flag */
- EQADC1_FIFO2_NCF_IRQn = 405u, /**< eQADC command FIFO 2 Non-Coherency Flag */
- EQADC1_FIFO2_PF_IRQn = 406u, /**< eQADC command FIFO 2 Pause Flag */
- EQADC1_FIFO2_EOQF_IRQn = 407u, /**< eQADC command FIFO 2 command queue End of Queue Flag */
- EQADC1_FIFO2_CFFF_IRQn = 408u, /**< eQADC Command FIFO 2 Fill Flag */
- EQADC1_FIFO2_RFDF_IRQn = 409u, /**< eQADC Receive FIFO 2 Drain Flag */
- EQADC1_FIFO3_NCF_IRQn = 410u, /**< eQADC command FIFO 3 Non-Coherency Flag */
- EQADC1_FIFO3_PF_IRQn = 411u, /**< eQADC command FIFO 3 Pause Flag */
- EQADC1_FIFO3_EOQF_IRQn = 412u, /**< eQADC command FIFO 3 command queue End of Queue Flag */
- EQADC1_FIFO3_CFFF_IRQn = 413u, /**< eQADC Command FIFO 3 Fill Flag */
- EQADC1_FIFO3_RFDF_IRQn = 414u, /**< eQADC Receive FIFO 3 Drain Flag */
- EQADC1_FIFO4_NCF_IRQn = 415u, /**< eQADC command FIFO 4 Non-Coherency Flag */
- EQADC1_FIFO4_PF_IRQn = 416u, /**< eQADC command FIFO 4 Pause Flag */
- EQADC1_FIFO4_EOQF_IRQn = 417u, /**< eQADC command FIFO 4 command queue End of Queue Flag */
- EQADC1_FIFO4_CFFF_IRQn = 418u, /**< eQADC Command FIFO 4 Fill Flag */
- EQADC1_FIFO4_RFDF_IRQn = 419u, /**< eQADC Receive FIFO 4 Drain Flag */
- EQADC1_FIFO5_NCF_IRQn = 420u, /**< eQADC command FIFO 5 Non-Coherency Flag */
- EQADC1_FIFO5_PF_IRQn = 421u, /**< eQADC command FIFO 5 Pause Flag */
- EQADC1_FIFO5_EOQF_IRQn = 422u, /**< eQADC command FIFO 5 command queue End of Queue Flag */
- EQADC1_FIFO5_CFFF_IRQn = 423u, /**< eQADC Command FIFO 5 Fill Flag */
- EQADC1_FIFO5_RFDF_IRQn = 424u, /**< eQADC Receive FIFO 5 Drain Flag */
- DMA1_ERR0_31_IRQn = 425u, /**< eDMA1 channel Error flags 0-31 */
- DMA1_0_IRQn = 426u, /**< eDMA1 channel Interrupt 0 */
- DMA1_1_IRQn = 427u, /**< eDMA1 channel Interrupt 1 */
- DMA1_2_IRQn = 428u, /**< eDMA1 channel Interrupt 2 */
- DMA1_3_IRQn = 429u, /**< eDMA1 channel Interrupt 3 */
- DMA1_4_IRQn = 430u, /**< eDMA1 channel Interrupt 4 */
- DMA1_5_IRQn = 431u, /**< eDMA1 channel Interrupt 5 */
- DMA1_6_IRQn = 432u, /**< eDMA1 channel Interrupt 6 */
- DMA1_7_IRQn = 433u, /**< eDMA1 channel Interrupt 7 */
- DMA1_8_IRQn = 434u, /**< eDMA1 channel Interrupt 8 */
- DMA1_9_IRQn = 435u, /**< eDMA1 channel Interrupt 9 */
- DMA1_10_IRQn = 436u, /**< eDMA1 channel Interrupt 10 */
- DMA1_11_IRQn = 437u, /**< eDMA1 channel Interrupt 11 */
- DMA1_12_IRQn = 438u, /**< eDMA1 channel Interrupt 12 */
- DMA1_13_IRQn = 439u, /**< eDMA1 channel Interrupt 13 */
- DMA1_14_IRQn = 440u, /**< eDMA1 channel Interrupt 14 */
- DMA1_15_IRQn = 441u, /**< eDMA1 channel Interrupt 15 */
- DMA1_16_IRQn = 442u, /**< eDMA1 channel Interrupt 16 */
- DMA1_17_IRQn = 443u, /**< eDMA1 channel Interrupt 17 */
- DMA1_18_IRQn = 444u, /**< eDMA1 channel Interrupt 18 */
- DMA1_19_IRQn = 445u, /**< eDMA1 channel Interrupt 19 */
- DMA1_20_IRQn = 446u, /**< eDMA1 channel Interrupt 20 */
- DMA1_21_IRQn = 447u, /**< eDMA1 channel Interrupt 21 */
- DMA1_22_IRQn = 448u, /**< eDMA1 channel Interrupt 22 */
- DMA1_23_IRQn = 449u, /**< eDMA1 channel Interrupt 23 */
- DMA1_24_IRQn = 450u, /**< eDMA1 channel Interrupt 24 */
- DMA1_25_IRQn = 451u, /**< eDMA1 channel Interrupt 25 */
- DMA1_26_IRQn = 452u, /**< eDMA1 channel Interrupt 26 */
- DMA1_27_IRQn = 453u, /**< eDMA1 channel Interrupt 27 */
- DMA1_28_IRQn = 454u, /**< eDMA1 channel Interrupt 28 */
- DMA1_29_IRQn = 455u, /**< eDMA1 channel Interrupt 29 */
- DMA1_30_IRQn = 456u, /**< eDMA1 channel Interrupt 30 */
- DMA1_31_IRQn = 457u, /**< eDMA1 channel Interrupt 31 */
- SDADC1234_IRQn = 458u, /**< SDADC1 to SDADC4 Interrupts */
- EMIOS1_CH16_IRQn = 459u, /**< eMIOS_1 channel 16 Flag */
- EMIOS1_CH17_IRQn = 460u, /**< eMIOS_1 channel 17 Flag */
- EMIOS1_CH18_IRQn = 461u, /**< eMIOS_1 channel 18 Flag */
- EMIOS1_CH19_IRQn = 462u, /**< eMIOS_1 channel 19 Flag */
- EMIOS1_CH20_IRQn = 463u, /**< eMIOS_1 channel 20 Flag */
- EMIOS1_CH21_IRQn = 464u, /**< eMIOS_1 channel 21 Flag */
- EMIOS1_CH22_IRQn = 465u, /**< eMIOS_1 channel 22 Flag */
- EMIOS1_CH23_IRQn = 466u, /**< eMIOS_1 channel 23 Flag */
- DEC2_IDF_IRQn = 467u, /**< Decimation 2 Input (Fill) */
- DEC2_OD_SD_IRQn = 468u, /**< Decimation 2 Output/Integ (Drain/Integ) */
- DEC2_ERR_IRQn = 469u, /**< Decimation 2 Error */
- DEC3_IDF_IRQn = 470u, /**< Decimation 3 Input (Fill) */
- DEC3_OD_SD_IRQn = 471u, /**< Decimation 3 Output/Integ (Drain/Integ) */
- DEC3_ERR_IRQn = 472u, /**< Decimation 3 Error */
- ESCI2_CIR_IRQn = 473u, /**< Combined Interrupt Requests of ESCI Module 2 */
- ESCI3_CIR_IRQn = 474u, /**< Combined Interrupt Requests of ESCI Module 3 */
- ESCI4_CIR_IRQn = 475u, /**< Combined Interrupt Requests of ESCI Module 4 */
- DECFILTER4_IRQn = 476u, /**< Decimation Filter 4 Input/Output/Err/Intg (Fill/Drain/Error/Intg) */
- DECFILTER5_IRQn = 477u, /**< Decimation Filter 5 Input/Output/Err/Intg (Fill/Drain/Error/Intg) */
- DECFILTER6_IRQn = 478u, /**< Decimation Filter 6 Input/Output/Err/Intg (Fill/Drain/Error/Intg) */
- DECFILTER7_IRQn = 479u, /**< Decimation Filter 7 Input/Output/Err/Intg (Fill/Drain/Error/Intg) */
- DECFILTER8_IRQn = 480u, /**< Decimation Filter 8 Input/Output/Err/Intg (Fill/Drain/Error/Intg) */
- DECFILTER9_IRQn = 481u, /**< Decimation Filter 9 Input/Output/Err/Intg (Fill/Drain/Error/Intg) */
- DECFILTER10_IRQn = 482u, /**< Decimation Filter 10 Input/Output/Err/Intg (Fill/Drain/Error/Intg) */
- DECFILTER11_IRQn = 483u, /**< Decimation Filter 11 Input/Output/Err/Intg (Fill/Drain/Error/Intg) */
- DMA1_ERR32_63_IRQn = 488u, /**< eDMA1 channel Error flags 32-63 */
- DMA1_32_39_IRQn = 489u, /**< eDMA1 channel Interrupts 32-39 */
- DMA1_40_47_IRQn = 490u, /**< eDMA1 channel Interrupts 40-47 */
- DMA1_48_55_IRQn = 491u, /**< eDMA1 channel Interrupts 48-55 */
- DMA1_56_63_IRQn = 492u, /**< eDMA1 channel Interrupts 56-63 */
- ETPU2_CIS24_IRQn = 493u, /**< eTPU Engine 2 Channel 24 Interrupt Status */
- ETPU2_CIS25_IRQn = 494u, /**< eTPU Engine 2 Channel 25 Interrupt Status */
- ETPU2_CIS26_IRQn = 495u, /**< eTPU Engine 2 Channel 26 Interrupt Status */
- ETPU2_CIS27_IRQn = 496u, /**< eTPU Engine 2 Channel 27 Interrupt Status */
- ETPU2_CIS28_IRQn = 497u, /**< eTPU Engine 2 Channel 28 Interrupt Status */
- ETPU2_CIS29_IRQn = 498u, /**< eTPU Engine 2 Channel 29 Interrupt Status */
- ETPU2_CIS30_IRQn = 499u, /**< eTPU Engine 2 Channel 30 Interrupt Status */
- ETPU2_CIS31_IRQn = 500u, /**< eTPU Engine 2 Channel 31 Interrupt Status */
- SWT1_IRQn = 501u, /**< Software Watchdog 1 Interrupt flag */
- SEMA4_CORE0_IRQn = 502u, /**< Core 0 requested semaphore has unlocked */
- SEMA4_CORE1_IRQn = 503u, /**< Core 1 requested semaphore has unlocked */
- CSE_IRQ_IRQn = 504u, /**< CSE Interrupt */
- ESCI5_CIR_IRQn = 505u, /**< Combined Interrupt Requests of ESCI Module 5 */
- DSPI4_ERR_IRQn = 506u, /**< DSPI_4 combined overrun and parity error interrupt requests: Transmit FIFO Underflow/Receive FIFO Overflow SPI Parity Error/DSI Parity Error */
- DSPI4_TXFIFO_EOQF_IRQn = 507u, /**< DSPI_4 transmit FIFO End of Queue Flag */
- DSPI4_TXFIFO_TFFF_IRQn = 508u, /**< DSPI_4 Transmit FIFO Fill Flag */
- DSPI4_TCF_IRQn = 509u, /**< DSPI_4 Transfer Complete/DSI Data Match Flag */
- DSPI4_RXFIFO_RFDF_IRQn = 510u, /**< DSPI_4 Receive FIFO Drain Flag */
- STCU_IRQn = 511u /**< MBIST interrupt */
- } IRQn_Type;
- /*!
- * @}
- */ /* end of group Interrupt_vector_numbers_MPC5777C */
- /* ---------------------------------------------------------------*/
- /****************************************************************************/
- /* MODULE : FMPLL */
- /****************************************************************************/
- struct FMPLL_tag {
-
- uint32_t FMPLL_reserved0000; /* 0x0000-0x0003 */
-
- union { /* FMPLL Synthesizer Status Register */
- vuint32_t R;
- struct {
- vuint32_t:22;
- vuint32_t LOLF:1;
- vuint32_t LOC:1;
- vuint32_t MODE:1;
- vuint32_t PLLSEL:1;
- vuint32_t PLLREF:1;
- vuint32_t LOCKS:1;
- vuint32_t LOCK:1;
- vuint32_t LOCF:1;
- vuint32_t :2;
- } B;
- } SYNSR;
-
- union { /* FMPLL Enhanced Synthesizer Control Register 1 */
- vuint32_t R;
- struct {
- vuint32_t:1;
- vuint32_t CLKCFG:3;
- vuint32_t:8;
- vuint32_t EPREDIV:4;
- vuint32_t :8;
- vuint32_t EMFD:8;
- } B;
- } ESYNCR1;
-
- union { /* FMPLL Enhanced Synthesizer Control Register 2 */
- vuint32_t R;
- struct {
- vuint32_t:8;
- vuint32_t LOCEN:1;
- vuint32_t LOLRE:1;
- vuint32_t LOCRE:1;
- vuint32_t LOLIRQ:1;
- vuint32_t LOCIRQ:1;
- vuint32_t:1;
- vuint32_t ERATE:2;
- vuint32_t CLKCFG_DIS:1;
- vuint32_t:4;
- vuint32_t EDEPTH:3;
- vuint32_t:2;
- vuint32_t ERFD:6;
- } B;
- } ESYNCR2;
-
- uint32_t FMPLL_reserved0010[4]; /* 0x0010-0x001C */
-
- union { /* FMPLL Synthesizer FM Control Register */
- vuint32_t R;
- struct {
- vuint32_t:1;
- vuint32_t FMDAC_EN:1;
- vuint32_t:9;
- vuint32_t FMDAC_CTL:5;
- vuint32_t :16;
- } B;
- } SYNFMCR;
-
- uint32_t FMPLL_reserved0024[4090]; /* 0x0024-0x3FFF */
-
-
- };
- /****************************************************************************/
- /* MODULE : External Bus Interface (EBI) */
- /****************************************************************************/
- struct CAL_CS_tag {
- union { /* Calibration Base Register Bank */
- vuint32_t R;
- struct {
- vuint32_t BA:17;
- vuint32_t:2;
- vuint32_t LWRN:1;
- vuint32_t PS:1;
- vuint32_t EOE:2;
- vuint32_t SBL:1;
- vuint32_t AD_MUX:1;
- vuint32_t BL:1;
- vuint32_t WEBS:1;
- vuint32_t TBDIP:1;
- vuint32_t GCSN:1;
- vuint32_t SETA:1;
- vuint32_t BI:1;
- vuint32_t V:1;
- } B;
- } BR;
-
- union { /* Calibration Option Register Bank */
- vuint32_t R;
- struct {
- vuint32_t AM:17;
- vuint32_t:7;
- vuint32_t SCY:4;
- vuint32_t:1;
- vuint32_t BSCY:2;
- vuint32_t:1;
- } B;
- } OR;
- };
- struct EBI_tag {
-
- union { /* Module Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t ACGE:1;
- vuint32_t:8;
- vuint32_t MDIS:1;
- vuint32_t:3;
- vuint32_t D16_31:1;
- vuint32_t AD_MUX:1;
- vuint32_t DBM:1;
- } B;
- } MCR;
-
- uint32_t EBI_reserved0004; /* 0x0004-0x0007 */
-
- union { /* Transfer Error Status Register */
- vuint32_t R;
- struct {
- vuint32_t:30;
- vuint32_t TEAF:1;
- vuint32_t BMTF:1;
- } B;
- } TESR;
-
- union { /* Bus Monitor Control Register */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t BMT:8;
- vuint32_t BME:1;
- vuint32_t:7;
- } B;
- } BMCR;
-
- /* Base/Option registers */
- uint32_t EBI_reserved0010[8]; /* 0x0010-0x002F */
-
- uint32_t EBI_reserved0030[4]; /* 0x0030-0x003F */
-
- /* Calibration registers */
- struct CAL_CS_tag CS[4];
-
- uint32_t EBI_reserved0060[4000]; /* 0x0060-0x3FFF */
-
- };
- /****************************************************************************/
- /* MODULE : FLASH */
- /****************************************************************************/
- struct FLASH_tag {
-
- union { /* Module Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t:5;
- vuint32_t SIZE:3;
- vuint32_t:1;
- vuint32_t LAS:3;
- vuint32_t:3;
- vuint32_t MAS:1;
- vuint32_t EER:1;
- vuint32_t RWE:1;
- vuint32_t SBC:1;
- vuint32_t:1;
- vuint32_t PEAS:1;
- vuint32_t DONE:1;
- vuint32_t PEG:1;
- vuint32_t:4;
- vuint32_t PGM:1;
- vuint32_t PSUS:1;
- vuint32_t ERS:1;
- vuint32_t ESUS:1;
- vuint32_t EHV:1;
- } B;
- } MCR;
-
- union { /* Low/Mid Address Space Block Locking Register */
- vuint32_t R;
- struct {
- vuint32_t LME:1;
- vuint32_t:10;
- vuint32_t SLOCK:1;
- vuint32_t:2;
- vuint32_t MLOCK:2;
- vuint32_t:6;
- vuint32_t LLOCK:10;
- } B;
- } LMLR; /* Legacy naming - refer to LML in Reference Manual */
-
- union { /* High Address Space Block Locking Register */
- vuint32_t R;
- struct {
- vuint32_t HBE:1;
- vuint32_t:21;
- vuint32_t HBLOCK:10; /* Legacy naming - refer to HLOCK in Reference Manual */
- } B;
- } HLR; /* Legacy naming - refer to HBL in Reference Manual */
-
- union { /* Secondary Low/Mid Block Locking Register */
- vuint32_t R;
- struct {
- vuint32_t SLE:1;
- vuint32_t:10;
- vuint32_t SSLOCK:1;
- vuint32_t:2;
- vuint32_t SMLOCK:2;
- vuint32_t:6;
- vuint32_t SLLOCK:10;
- } B;
- } SLMLR; /* Legacy naming - refer to SLL in Reference Manual */
-
- union { /* Low/Mid Address Space Block Select Register */
- vuint32_t R;
- struct {
- vuint32_t:14;
- vuint32_t MSEL:2;
- vuint32_t:6;
- vuint32_t LSEL:10;
- } B;
- } LMSR; /* Legacy naming - refer to LMS in Reference Manual */
-
- union { /* High Address Space Block Select Register */
- vuint32_t R;
- struct {
- vuint32_t:22;
- vuint32_t HBSEL:10; /* Legacy naming - refer to HSEL in Reference Manual */
- } B;
- } HSR; /* Legacy naming - refer to HBS in Reference Manual */
-
- union { /* Address Register */
- vuint32_t R;
- struct {
- vuint32_t SAD:1;
- vuint32_t:13;
- vuint32_t ADDR:15;
- vuint32_t:3;
- } B;
- } AR; /* Legacy naming - refer to ADR in Reference Manual */
-
- union { /* Platform Flash Configuration Register 1 */
- vuint32_t R;
- struct {
- vuint32_t:7;
- #ifdef COMP_TO_MPC5634M_V1_6_ON
- vuint32_t GCE:1;
- #else
- vuint32_t M8PFE:1; /* Core 0 Nexus */
- #endif
- vuint32_t:1; /* EBI Testing - Reserved */
- vuint32_t:1; /* Reserved */
- vuint32_t:1; /* Reserved */
- vuint32_t:1; /* Reserved */
- vuint32_t:1; /* Reserved */
- vuint32_t:1; /* Reserved */
- vuint32_t:1; /* Reserved */
- vuint32_t M0PFE:1; /* Core 0 */
- vuint32_t APC:3;
- vuint32_t WWSC:2;
- vuint32_t RWSC:3;
- vuint32_t:1;
- vuint32_t DPFEN:1;
- vuint32_t ARB:1;
- vuint32_t IPFEN:1;
- vuint32_t PRI:1;
- vuint32_t PFLIM:2;
- vuint32_t BFEN:1;
- } B;
- } BIUCR; /* Legacy naming - PFCR1 */
-
- union { /*Platform Flash Access Protection Register */
- vuint32_t R;
- struct {
- vuint32_t:12;
- vuint32_t M9AP:2; /* Core 1 Nexus */
- vuint32_t M8AP:2; /* Core 0 Nexus */
- vuint32_t:2; /* EBI Testing - Reserved */
- vuint32_t M6AP:2; /* FlexRay */
- vuint32_t M5AP:2; /* eDMA_B */
- vuint32_t M4AP:2; /* eDMA_A */
- vuint32_t:2; /* Reserved */
- vuint32_t:2; /* Reserved */
- vuint32_t M1AP:2; /* Core 1 */
- vuint32_t M0AP:2; /* Core 0 */
- } B;
- } BIUAPR; /* Legacy naming - refer to PFAPR in Reference Manual */
-
- union { /* Platform Flash Configuration Register 2 */
- vuint32_t R;
- struct {
- vuint32_t LBCFG_P0:2;
- vuint32_t LBCFG_P1:2;
- vuint32_t:28;
- } B;
- } BIUCR2;
-
- union { /* Platform Flash Configuration Register 3 */
- vuint32_t R;
- struct {
- vuint32_t:6;
- vuint32_t M9PFE:1;
- vuint32_t:2;
- vuint32_t M6PFE:1;
- vuint32_t M5PFE:1;
- vuint32_t M4PFE:1;
- vuint32_t:2;
- vuint32_t M1PFE:1;
- vuint32_t:10;
- vuint32_t DPFEN:1;
- vuint32_t:1;
- vuint32_t IPFEN:1;
- vuint32_t:1;
- vuint32_t PFLIM:2;
- vuint32_t BFEN:1;
- } B;
- } BIUCR3;
- uint32_t FLASH_reserved002C[4]; /* 0x002C-0x003B */
- union { /* User Test Register 0 */
- vuint32_t R;
- struct {
- vuint32_t UTE:1;
- vuint32_t SCBE:1;
- vuint32_t:6;
- vuint32_t DSI:8;
- vuint32_t:8;
- vuint32_t EA:1;
- vuint32_t:1;
- vuint32_t MRE:1;
- vuint32_t MRV:1;
- vuint32_t EIE:1;
- vuint32_t AIS:1;
- vuint32_t AIE:1;
- vuint32_t AID:1;
- } B;
- } UT0;
- union { /* User Test Register 1 */
- vuint32_t R;
- struct {
- vuint32_t DAI:32;
- } B;
- } UT1;
- union { /* User Test Register 2 */
- vuint32_t R;
- struct {
- vuint32_t DAI:32;
- } B;
- } UT2;
- uint32_t FLASH_reserved0048[4078]; /* 0x0048-0x3FFF */
- };
- /****************************************************************************/
- /* MODULE : SIU */
- /****************************************************************************/
- /* ----------------------------------------------------------------------------
- -- SIU Peripheral Access Layer
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup SIU_Peripheral_Access_Layer SIU Peripheral Access Layer
- * @{
- */
- /** SIU - Size of Registers Arrays */
- #define SIU_PCR_COUNT 512u
- #define SIU_GPDO_COUNT 512u
- #define SIU_GPDIL_COUNT 256u
- #define SIU_TBG_CR_A_COUNT 6u
- #define SIU_TBG_CR_B_COUNT 6u
- #define SIU_PGPDO_COUNT 16u
- #define SIU_PGPDI_COUNT 16u
- #define SIU_MPGPDO_COUNT 32u
- #define SIU_DSPIx_COUNT 4u
- #define SIU_GPDI_COUNT 512u
- /** SIU - Register Layout Typedef */
- typedef struct {
- uint8_t RESERVED_0[4];
- __I uint32_t MIDR; /**< MCU Identification Register, offset: 0x4 */
- uint8_t RESERVED_1[4];
- __IO uint32_t RSR; /**< Reset Status Register, offset: 0xC */
- __IO uint32_t SRCR; /**< System Reset Control Register, offset: 0x10 */
- __IO uint32_t EISR; /**< External IRQ Status Register, offset: 0x14 */
- __IO uint32_t DIRER; /**< DMA/Interrupt Request Enable Register, offset: 0x18 */
- __IO uint32_t DIRSR; /**< DMA/Interrupt Request Select Register, offset: 0x1C */
- __IO uint32_t OSR; /**< Overrun Status Register, offset: 0x20 */
- __IO uint32_t ORER; /**< Overrun Request Enable Register, offset: 0x24 */
- __IO uint32_t IREER; /**< IRQ Rising-Edge Event Enable Register, offset: 0x28 */
- __IO uint32_t IFEER; /**< IRQ Falling-Edge Event Enable Register, offset: 0x2C */
- __IO uint32_t IDFR; /**< IRQ Digital Filter Register, offset: 0x30 */
- __I uint32_t IFIR; /**< IRQ Filtered Input Register, offset: 0x34 */
- uint8_t RESERVED_2[8];
- __IO uint16_t PCR[SIU_PCR_COUNT]; /**< Pad Configuration Register, array offset: 0x40, array step: 0x2 */
- uint8_t RESERVED_3[448];
- __IO uint8_t GPDO[SIU_GPDO_COUNT]; /**< GPIO Pin Data Output Register, array offset: 0x600, array step: 0x1 */
- __I uint8_t GPDIL[SIU_GPDIL_COUNT]; /**< GPIO Pin Data Input Register (legacy), array offset: 0x800, array step: 0x1 */
- uint8_t RESERVED_4[4];
- __IO uint32_t EIISR; /**< External IRQ Input Select Register, offset: 0x904 */
- __IO uint32_t DISR; /**< DSPI Input Select Register, offset: 0x908 */
- uint8_t RESERVED_5[4];
- __IO uint32_t ISEL4; /**< eQADC Command FIFO Trigger Source Registers, offset: 0x910 */
- __IO uint32_t ISEL5; /**< eQADC Command FIFO Trigger Source Registers, offset: 0x914 */
- __IO uint32_t ISEL6; /**< eQADC Command FIFO Trigger Source Registers, offset: 0x918 */
- __IO uint32_t ISEL7; /**< eQADC Command FIFO Trigger Source Registers, offset: 0x91C */
- __IO uint32_t ISEL8; /**< eTPU_A Input Select Register, offset: 0x920 */
- __IO uint32_t ISEL9; /**< eQADC Advance Trigger Source Register, offset: 0x924 */
- __IO uint32_t DECFIL1; /**< Decimation Filter Register 1, offset: 0x928 */
- __IO uint32_t DECFIL2; /**< Decimation Filter Register 2, offset: 0x92C */
- __IO uint32_t DECFIL3; /**< Decimation Filter Register 3, offset: 0x930 */
- __IO uint32_t DECFIL4; /**< Decimation Filter Register 4, offset: 0x934 */
- __IO uint32_t DECFIL5; /**< Decimation Filter Register 5, offset: 0x938 */
- uint32_t RESERVED_6[20];
- __IO uint32_t CCR; /**< Chip Configuration Register, offset: 0x980 */
- __IO uint32_t ECCR; /**< External Clock Control Register, offset: 0x984 */
- uint8_t RESERVED_7[12];
- __IO uint32_t SYSDIV; /**< System Clock Register, offset: 0x9A0 */
- __IO uint32_t HLT1; /**< Halt Register 1, offset: 0x9A4 */
- __I uint32_t HLTACK1; /**< Halt Acknowledge Register 1, offset: 0x9A8 */
- __IO uint32_t RSTVEC0; /**< Core0 Reset Vector Register, offset: 0x9AC */
- __IO uint32_t RSTVEC1; /**< Core1 Reset Vector Register, offset: 0x9B0 */
- __IO uint32_t C0PID; /**< Core0 PID mapping control register, offset: 0x9B4 */
- __IO uint32_t C1PID; /**< Core1 PID mapping control register, offset: 0x9B8 */
- uint32_t RESERVED_8[145];
- __IO uint32_t PGPDO[SIU_PGPDO_COUNT]; /**< Parallel GPIO Pin Data Output Registers, array offset: 0xC00, array step: 0x4 */
- __I uint32_t PGPDI[SIU_PGPDI_COUNT]; /**< Parallel GPIO Pin Data Input Registers, array offset: 0xC40, array step: 0x4 */
- __O uint32_t MPGPDO[SIU_MPGPDO_COUNT]; /**< Masked Parallel GPIO Pin Data Output Registers, array offset: 0xC80, array step: 0x4 */
- struct { /* offset: 0xD00, array step: 0x8 */
- __IO uint32_t DSPIH; /**< Mask-Output High Register, array offset: 0xD00, array step: 0x8 */
- __IO uint32_t DSPIL; /**< Mask-Output Low Register, array offset: 0xD04, array step: 0x8 */
- } DSPIx[SIU_DSPIx_COUNT];
- uint8_t RESERVED_9[32];
- __IO uint32_t ETPUBA; /**< Serialized Output Signal Selection Register for DSPI_A, offset: 0xD40 */
- __IO uint32_t EMIOSA; /**< Serialized Output Signal Selection Register for DSPI_A, offset: 0xD44 */
- __IO uint32_t DSPIAHLA; /**< Serialized Output Signal Selection Register for DSPI_A, offset: 0xD48 */
- uint8_t RESERVED_10[4];
- __IO uint32_t ETPUAB; /**< Serialized Output Signal Selection Register for DSPI_B, offset: 0xD50 */
- __IO uint32_t EMIOSB; /**< Serialized Output Signal Selection Register for DSPI_B, offset: 0xD54 */
- __IO uint32_t DSPIBHLB; /**< Serialized Output Signal Selection Register for DSPI_B, offset: 0xD58 */
- uint8_t RESERVED_11[4];
- __IO uint32_t ETPUAC; /**< Serialized Output Signal Selection Register for DSPI_C, offset: 0xD60 */
- __IO uint32_t EMIOSC; /**< Serialized Output Signal Selection Register for DSPI_C, offset: 0xD64 */
- __IO uint32_t DSPICHLC; /**< Serialized Output Signal Selection Register for DSPI_C, offset: 0xD68 */
- __IO uint32_t ETPUBC; /**< Serialized Output Signal Selection Register for DSPI_C, offset: 0xD6C */
- __IO uint32_t ETPUBD; /**< Serialized Output Signal Selection Register for DSPI_D, offset: 0xD70 */
- __IO uint32_t EMIOSD; /**< Serialized Output Signal Selection Register for DSPI_D, offset: 0xD74 */
- __IO uint32_t DSPIDHLD; /**< Serialized Output Signal Selection Register for DSPI_D, offset: 0xD78 */
- uint8_t RESERVED_12[132];
- __I uint8_t GPDI[SIU_GPDI_COUNT]; /**< GPIO Pin Data Input Register, array offset: 0xE00, array step: 0x1 */
- uint32_t RESERVED_13[512];
- } SIU_Type, *SIU_MemMapPtr;
- /** Number of instances of the SIU module. */
- #define SIU_INSTANCE_COUNT (1u)
- /* SIU - Peripheral instance base addresses */
- /** Peripheral SIU base address */
- #define SIU_BASE (0xC3F90000u)
- /** Peripheral SIU base pointer */
- #define SIU ((SIU_Type *)SIU_BASE)
- /** Array initializer of SIU peripheral base addresses */
- #define SIU_BASE_ADDRS { SIU_BASE }
- /** Array initializer of SIU peripheral base pointers */
- #define SIU_BASE_PTRS { SIU }
- /* ----------------------------------------------------------------------------
- -- SIU Register Masks
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup SIU_Register_Masks SIU Register Masks
- * @{
- */
- /* MIDR Bit Fields */
- #define SIU_MIDR_MASKNUM_MINOR_MASK 0xFu
- #define SIU_MIDR_MASKNUM_MINOR_SHIFT 0u
- #define SIU_MIDR_MASKNUM_MINOR_WIDTH 4u
- #define SIU_MIDR_MASKNUM_MINOR(x) (((uint32_t)(((uint32_t)(x))<<SIU_MIDR_MASKNUM_MINOR_SHIFT))&SIU_MIDR_MASKNUM_MINOR_MASK)
- #define SIU_MIDR_MASKNUM_MAJOR_MASK 0xF0u
- #define SIU_MIDR_MASKNUM_MAJOR_SHIFT 4u
- #define SIU_MIDR_MASKNUM_MAJOR_WIDTH 4u
- #define SIU_MIDR_MASKNUM_MAJOR(x) (((uint32_t)(((uint32_t)(x))<<SIU_MIDR_MASKNUM_MAJOR_SHIFT))&SIU_MIDR_MASKNUM_MAJOR_MASK)
- #define SIU_MIDR_PKG_MASK 0xF000u
- #define SIU_MIDR_PKG_SHIFT 12u
- #define SIU_MIDR_PKG_WIDTH 4u
- #define SIU_MIDR_PKG(x) (((uint32_t)(((uint32_t)(x))<<SIU_MIDR_PKG_SHIFT))&SIU_MIDR_PKG_MASK)
- #define SIU_MIDR_PARTNUM_MASK 0xFFFF0000u
- #define SIU_MIDR_PARTNUM_SHIFT 16u
- #define SIU_MIDR_PARTNUM_WIDTH 16u
- #define SIU_MIDR_PARTNUM(x) (((uint32_t)(((uint32_t)(x))<<SIU_MIDR_PARTNUM_SHIFT))&SIU_MIDR_PARTNUM_MASK)
- /* RSR Bit Fields */
- #define SIU_RSR_RGF_MASK 0x1u
- #define SIU_RSR_RGF_SHIFT 0u
- #define SIU_RSR_RGF_WIDTH 1u
- #define SIU_RSR_RGF(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_RGF_SHIFT))&SIU_RSR_RGF_MASK)
- #define SIU_RSR_BOOTCFG_MASK 0x6u
- #define SIU_RSR_BOOTCFG_SHIFT 1u
- #define SIU_RSR_BOOTCFG_WIDTH 2u
- #define SIU_RSR_BOOTCFG(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_BOOTCFG_SHIFT))&SIU_RSR_BOOTCFG_MASK)
- #define SIU_RSR_ABR_MASK 0x8u
- #define SIU_RSR_ABR_SHIFT 3u
- #define SIU_RSR_ABR_WIDTH 1u
- #define SIU_RSR_ABR(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_ABR_SHIFT))&SIU_RSR_ABR_MASK)
- #define SIU_RSR_XOSCHIGH_MASK 0x10u
- #define SIU_RSR_XOSCHIGH_SHIFT 4u
- #define SIU_RSR_XOSCHIGH_WIDTH 1u
- #define SIU_RSR_XOSCHIGH(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_XOSCHIGH_SHIFT))&SIU_RSR_XOSCHIGH_MASK)
- #define SIU_RSR_XOSC_MASK 0x80u
- #define SIU_RSR_XOSC_SHIFT 7u
- #define SIU_RSR_XOSC_WIDTH 1u
- #define SIU_RSR_XOSC(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_XOSC_SHIFT))&SIU_RSR_XOSC_MASK)
- #define SIU_RSR_WKPCFG_MASK 0x8000u
- #define SIU_RSR_WKPCFG_SHIFT 15u
- #define SIU_RSR_WKPCFG_WIDTH 1u
- #define SIU_RSR_WKPCFG(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_WKPCFG_SHIFT))&SIU_RSR_WKPCFG_MASK)
- #define SIU_RSR_SERF_MASK 0x10000u
- #define SIU_RSR_SERF_SHIFT 16u
- #define SIU_RSR_SERF_WIDTH 1u
- #define SIU_RSR_SERF(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_SERF_SHIFT))&SIU_RSR_SERF_MASK)
- #define SIU_RSR_SSRS_MASK 0x20000u
- #define SIU_RSR_SSRS_SHIFT 17u
- #define SIU_RSR_SSRS_WIDTH 1u
- #define SIU_RSR_SSRS(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_SSRS_SHIFT))&SIU_RSR_SSRS_MASK)
- #define SIU_RSR_STCURS_MASK 0x40000u
- #define SIU_RSR_STCURS_SHIFT 18u
- #define SIU_RSR_STCURS_WIDTH 1u
- #define SIU_RSR_STCURS(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_STCURS_SHIFT))&SIU_RSR_STCURS_MASK)
- #define SIU_RSR_FCCURS_MASK 0x80000u
- #define SIU_RSR_FCCURS_SHIFT 19u
- #define SIU_RSR_FCCURS_WIDTH 1u
- #define SIU_RSR_FCCURS(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_FCCURS_SHIFT))&SIU_RSR_FCCURS_MASK)
- #define SIU_RSR_FOSURS_MASK 0x100000u
- #define SIU_RSR_FOSURS_SHIFT 20u
- #define SIU_RSR_FOSURS_WIDTH 1u
- #define SIU_RSR_FOSURS(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_FOSURS_SHIFT))&SIU_RSR_FOSURS_MASK)
- #define SIU_RSR_CPURS_MASK 0x400000u
- #define SIU_RSR_CPURS_SHIFT 22u
- #define SIU_RSR_CPURS_WIDTH 1u
- #define SIU_RSR_CPURS(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_CPURS_SHIFT))&SIU_RSR_CPURS_MASK)
- #define SIU_RSR_ERS_MASK 0x40000000u
- #define SIU_RSR_ERS_SHIFT 30u
- #define SIU_RSR_ERS_WIDTH 1u
- #define SIU_RSR_ERS(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_ERS_SHIFT))&SIU_RSR_ERS_MASK)
- #define SIU_RSR_PORS_MASK 0x80000000u
- #define SIU_RSR_PORS_SHIFT 31u
- #define SIU_RSR_PORS_WIDTH 1u
- #define SIU_RSR_PORS(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSR_PORS_SHIFT))&SIU_RSR_PORS_MASK)
- /* SRCR Bit Fields */
- #define SIU_SRCR_SER_MASK 0x40000000u
- #define SIU_SRCR_SER_SHIFT 30u
- #define SIU_SRCR_SER_WIDTH 1u
- #define SIU_SRCR_SER(x) (((uint32_t)(((uint32_t)(x))<<SIU_SRCR_SER_SHIFT))&SIU_SRCR_SER_MASK)
- #define SIU_SRCR_SSR_MASK 0x80000000u
- #define SIU_SRCR_SSR_SHIFT 31u
- #define SIU_SRCR_SSR_WIDTH 1u
- #define SIU_SRCR_SSR(x) (((uint32_t)(((uint32_t)(x))<<SIU_SRCR_SSR_SHIFT))&SIU_SRCR_SSR_MASK)
- /* EISR Bit Fields */
- #define SIU_EISR_EIF0_MASK 0x1u
- #define SIU_EISR_EIF0_SHIFT 0u
- #define SIU_EISR_EIF0_WIDTH 1u
- #define SIU_EISR_EIF0(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF0_SHIFT))&SIU_EISR_EIF0_MASK)
- #define SIU_EISR_EIF1_MASK 0x2u
- #define SIU_EISR_EIF1_SHIFT 1u
- #define SIU_EISR_EIF1_WIDTH 1u
- #define SIU_EISR_EIF1(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF1_SHIFT))&SIU_EISR_EIF1_MASK)
- #define SIU_EISR_EIF2_MASK 0x4u
- #define SIU_EISR_EIF2_SHIFT 2u
- #define SIU_EISR_EIF2_WIDTH 1u
- #define SIU_EISR_EIF2(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF2_SHIFT))&SIU_EISR_EIF2_MASK)
- #define SIU_EISR_EIF3_MASK 0x8u
- #define SIU_EISR_EIF3_SHIFT 3u
- #define SIU_EISR_EIF3_WIDTH 1u
- #define SIU_EISR_EIF3(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF3_SHIFT))&SIU_EISR_EIF3_MASK)
- #define SIU_EISR_EIF4_MASK 0x10u
- #define SIU_EISR_EIF4_SHIFT 4u
- #define SIU_EISR_EIF4_WIDTH 1u
- #define SIU_EISR_EIF4(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF4_SHIFT))&SIU_EISR_EIF4_MASK)
- #define SIU_EISR_EIF5_MASK 0x20u
- #define SIU_EISR_EIF5_SHIFT 5u
- #define SIU_EISR_EIF5_WIDTH 1u
- #define SIU_EISR_EIF5(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF5_SHIFT))&SIU_EISR_EIF5_MASK)
- #define SIU_EISR_EIF6_MASK 0x40u
- #define SIU_EISR_EIF6_SHIFT 6u
- #define SIU_EISR_EIF6_WIDTH 1u
- #define SIU_EISR_EIF6(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF6_SHIFT))&SIU_EISR_EIF6_MASK)
- #define SIU_EISR_EIF7_MASK 0x80u
- #define SIU_EISR_EIF7_SHIFT 7u
- #define SIU_EISR_EIF7_WIDTH 1u
- #define SIU_EISR_EIF7(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF7_SHIFT))&SIU_EISR_EIF7_MASK)
- #define SIU_EISR_EIF8_MASK 0x100u
- #define SIU_EISR_EIF8_SHIFT 8u
- #define SIU_EISR_EIF8_WIDTH 1u
- #define SIU_EISR_EIF8(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF8_SHIFT))&SIU_EISR_EIF8_MASK)
- #define SIU_EISR_EIF9_MASK 0x200u
- #define SIU_EISR_EIF9_SHIFT 9u
- #define SIU_EISR_EIF9_WIDTH 1u
- #define SIU_EISR_EIF9(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF9_SHIFT))&SIU_EISR_EIF9_MASK)
- #define SIU_EISR_EIF10_MASK 0x400u
- #define SIU_EISR_EIF10_SHIFT 10u
- #define SIU_EISR_EIF10_WIDTH 1u
- #define SIU_EISR_EIF10(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF10_SHIFT))&SIU_EISR_EIF10_MASK)
- #define SIU_EISR_EIF11_MASK 0x800u
- #define SIU_EISR_EIF11_SHIFT 11u
- #define SIU_EISR_EIF11_WIDTH 1u
- #define SIU_EISR_EIF11(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF11_SHIFT))&SIU_EISR_EIF11_MASK)
- #define SIU_EISR_EIF12_MASK 0x1000u
- #define SIU_EISR_EIF12_SHIFT 12u
- #define SIU_EISR_EIF12_WIDTH 1u
- #define SIU_EISR_EIF12(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF12_SHIFT))&SIU_EISR_EIF12_MASK)
- #define SIU_EISR_EIF13_MASK 0x2000u
- #define SIU_EISR_EIF13_SHIFT 13u
- #define SIU_EISR_EIF13_WIDTH 1u
- #define SIU_EISR_EIF13(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF13_SHIFT))&SIU_EISR_EIF13_MASK)
- #define SIU_EISR_EIF14_MASK 0x4000u
- #define SIU_EISR_EIF14_SHIFT 14u
- #define SIU_EISR_EIF14_WIDTH 1u
- #define SIU_EISR_EIF14(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF14_SHIFT))&SIU_EISR_EIF14_MASK)
- #define SIU_EISR_EIF15_MASK 0x8000u
- #define SIU_EISR_EIF15_SHIFT 15u
- #define SIU_EISR_EIF15_WIDTH 1u
- #define SIU_EISR_EIF15(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_EIF15_SHIFT))&SIU_EISR_EIF15_MASK)
- #define SIU_EISR_NMI1_MASK 0x40000000u
- #define SIU_EISR_NMI1_SHIFT 30u
- #define SIU_EISR_NMI1_WIDTH 1u
- #define SIU_EISR_NMI1(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_NMI1_SHIFT))&SIU_EISR_NMI1_MASK)
- #define SIU_EISR_NMI0_MASK 0x80000000u
- #define SIU_EISR_NMI0_SHIFT 31u
- #define SIU_EISR_NMI0_WIDTH 1u
- #define SIU_EISR_NMI0(x) (((uint32_t)(((uint32_t)(x))<<SIU_EISR_NMI0_SHIFT))&SIU_EISR_NMI0_MASK)
- /* DIRER Bit Fields */
- #define SIU_DIRER_EIRE0_MASK 0x1u
- #define SIU_DIRER_EIRE0_SHIFT 0u
- #define SIU_DIRER_EIRE0_WIDTH 1u
- #define SIU_DIRER_EIRE0(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE0_SHIFT))&SIU_DIRER_EIRE0_MASK)
- #define SIU_DIRER_EIRE1_MASK 0x2u
- #define SIU_DIRER_EIRE1_SHIFT 1u
- #define SIU_DIRER_EIRE1_WIDTH 1u
- #define SIU_DIRER_EIRE1(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE1_SHIFT))&SIU_DIRER_EIRE1_MASK)
- #define SIU_DIRER_EIRE2_MASK 0x4u
- #define SIU_DIRER_EIRE2_SHIFT 2u
- #define SIU_DIRER_EIRE2_WIDTH 1u
- #define SIU_DIRER_EIRE2(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE2_SHIFT))&SIU_DIRER_EIRE2_MASK)
- #define SIU_DIRER_EIRE3_MASK 0x8u
- #define SIU_DIRER_EIRE3_SHIFT 3u
- #define SIU_DIRER_EIRE3_WIDTH 1u
- #define SIU_DIRER_EIRE3(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE3_SHIFT))&SIU_DIRER_EIRE3_MASK)
- #define SIU_DIRER_EIRE4_MASK 0x10u
- #define SIU_DIRER_EIRE4_SHIFT 4u
- #define SIU_DIRER_EIRE4_WIDTH 1u
- #define SIU_DIRER_EIRE4(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE4_SHIFT))&SIU_DIRER_EIRE4_MASK)
- #define SIU_DIRER_EIRE5_MASK 0x20u
- #define SIU_DIRER_EIRE5_SHIFT 5u
- #define SIU_DIRER_EIRE5_WIDTH 1u
- #define SIU_DIRER_EIRE5(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE5_SHIFT))&SIU_DIRER_EIRE5_MASK)
- #define SIU_DIRER_EIRE6_MASK 0x40u
- #define SIU_DIRER_EIRE6_SHIFT 6u
- #define SIU_DIRER_EIRE6_WIDTH 1u
- #define SIU_DIRER_EIRE6(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE6_SHIFT))&SIU_DIRER_EIRE6_MASK)
- #define SIU_DIRER_EIRE7_MASK 0x80u
- #define SIU_DIRER_EIRE7_SHIFT 7u
- #define SIU_DIRER_EIRE7_WIDTH 1u
- #define SIU_DIRER_EIRE7(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE7_SHIFT))&SIU_DIRER_EIRE7_MASK)
- #define SIU_DIRER_EIRE8_MASK 0x100u
- #define SIU_DIRER_EIRE8_SHIFT 8u
- #define SIU_DIRER_EIRE8_WIDTH 1u
- #define SIU_DIRER_EIRE8(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE8_SHIFT))&SIU_DIRER_EIRE8_MASK)
- #define SIU_DIRER_EIRE9_MASK 0x200u
- #define SIU_DIRER_EIRE9_SHIFT 9u
- #define SIU_DIRER_EIRE9_WIDTH 1u
- #define SIU_DIRER_EIRE9(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE9_SHIFT))&SIU_DIRER_EIRE9_MASK)
- #define SIU_DIRER_EIRE10_MASK 0x400u
- #define SIU_DIRER_EIRE10_SHIFT 10u
- #define SIU_DIRER_EIRE10_WIDTH 1u
- #define SIU_DIRER_EIRE10(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE10_SHIFT))&SIU_DIRER_EIRE10_MASK)
- #define SIU_DIRER_EIRE11_MASK 0x800u
- #define SIU_DIRER_EIRE11_SHIFT 11u
- #define SIU_DIRER_EIRE11_WIDTH 1u
- #define SIU_DIRER_EIRE11(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE11_SHIFT))&SIU_DIRER_EIRE11_MASK)
- #define SIU_DIRER_EIRE12_MASK 0x1000u
- #define SIU_DIRER_EIRE12_SHIFT 12u
- #define SIU_DIRER_EIRE12_WIDTH 1u
- #define SIU_DIRER_EIRE12(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE12_SHIFT))&SIU_DIRER_EIRE12_MASK)
- #define SIU_DIRER_EIRE13_MASK 0x2000u
- #define SIU_DIRER_EIRE13_SHIFT 13u
- #define SIU_DIRER_EIRE13_WIDTH 1u
- #define SIU_DIRER_EIRE13(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE13_SHIFT))&SIU_DIRER_EIRE13_MASK)
- #define SIU_DIRER_EIRE14_MASK 0x4000u
- #define SIU_DIRER_EIRE14_SHIFT 14u
- #define SIU_DIRER_EIRE14_WIDTH 1u
- #define SIU_DIRER_EIRE14(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE14_SHIFT))&SIU_DIRER_EIRE14_MASK)
- #define SIU_DIRER_EIRE15_MASK 0x8000u
- #define SIU_DIRER_EIRE15_SHIFT 15u
- #define SIU_DIRER_EIRE15_WIDTH 1u
- #define SIU_DIRER_EIRE15(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_EIRE15_SHIFT))&SIU_DIRER_EIRE15_MASK)
- #define SIU_DIRER_NMISEL1_MASK 0x400000u
- #define SIU_DIRER_NMISEL1_SHIFT 22u
- #define SIU_DIRER_NMISEL1_WIDTH 1u
- #define SIU_DIRER_NMISEL1(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_NMISEL1_SHIFT))&SIU_DIRER_NMISEL1_MASK)
- #define SIU_DIRER_NMISEL0_MASK 0x800000u
- #define SIU_DIRER_NMISEL0_SHIFT 23u
- #define SIU_DIRER_NMISEL0_WIDTH 1u
- #define SIU_DIRER_NMISEL0(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_NMISEL0_SHIFT))&SIU_DIRER_NMISEL0_MASK)
- #define SIU_DIRER_NMISEL7_MASK 0x40000000u
- #define SIU_DIRER_NMISEL7_SHIFT 30u
- #define SIU_DIRER_NMISEL7_WIDTH 1u
- #define SIU_DIRER_NMISEL7(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_NMISEL7_SHIFT))&SIU_DIRER_NMISEL7_MASK)
- #define SIU_DIRER_NMISEL8_MASK 0x80000000u
- #define SIU_DIRER_NMISEL8_SHIFT 31u
- #define SIU_DIRER_NMISEL8_WIDTH 1u
- #define SIU_DIRER_NMISEL8(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRER_NMISEL8_SHIFT))&SIU_DIRER_NMISEL8_MASK)
- /* DIRSR Bit Fields */
- #define SIU_DIRSR_DIRS0_MASK 0x1u
- #define SIU_DIRSR_DIRS0_SHIFT 0u
- #define SIU_DIRSR_DIRS0_WIDTH 1u
- #define SIU_DIRSR_DIRS0(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRSR_DIRS0_SHIFT))&SIU_DIRSR_DIRS0_MASK)
- #define SIU_DIRSR_DIRS1_MASK 0x2u
- #define SIU_DIRSR_DIRS1_SHIFT 1u
- #define SIU_DIRSR_DIRS1_WIDTH 1u
- #define SIU_DIRSR_DIRS1(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRSR_DIRS1_SHIFT))&SIU_DIRSR_DIRS1_MASK)
- #define SIU_DIRSR_DIRS2_MASK 0x4u
- #define SIU_DIRSR_DIRS2_SHIFT 2u
- #define SIU_DIRSR_DIRS2_WIDTH 1u
- #define SIU_DIRSR_DIRS2(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRSR_DIRS2_SHIFT))&SIU_DIRSR_DIRS2_MASK)
- #define SIU_DIRSR_DIRS3_MASK 0x8u
- #define SIU_DIRSR_DIRS3_SHIFT 3u
- #define SIU_DIRSR_DIRS3_WIDTH 1u
- #define SIU_DIRSR_DIRS3(x) (((uint32_t)(((uint32_t)(x))<<SIU_DIRSR_DIRS3_SHIFT))&SIU_DIRSR_DIRS3_MASK)
- /* OSR Bit Fields */
- #define SIU_OSR_OVF0_MASK 0x1u
- #define SIU_OSR_OVF0_SHIFT 0u
- #define SIU_OSR_OVF0_WIDTH 1u
- #define SIU_OSR_OVF0(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF0_SHIFT))&SIU_OSR_OVF0_MASK)
- #define SIU_OSR_OVF1_MASK 0x2u
- #define SIU_OSR_OVF1_SHIFT 1u
- #define SIU_OSR_OVF1_WIDTH 1u
- #define SIU_OSR_OVF1(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF1_SHIFT))&SIU_OSR_OVF1_MASK)
- #define SIU_OSR_OVF2_MASK 0x4u
- #define SIU_OSR_OVF2_SHIFT 2u
- #define SIU_OSR_OVF2_WIDTH 1u
- #define SIU_OSR_OVF2(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF2_SHIFT))&SIU_OSR_OVF2_MASK)
- #define SIU_OSR_OVF3_MASK 0x8u
- #define SIU_OSR_OVF3_SHIFT 3u
- #define SIU_OSR_OVF3_WIDTH 1u
- #define SIU_OSR_OVF3(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF3_SHIFT))&SIU_OSR_OVF3_MASK)
- #define SIU_OSR_OVF4_MASK 0x10u
- #define SIU_OSR_OVF4_SHIFT 4u
- #define SIU_OSR_OVF4_WIDTH 1u
- #define SIU_OSR_OVF4(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF4_SHIFT))&SIU_OSR_OVF4_MASK)
- #define SIU_OSR_OVF5_MASK 0x20u
- #define SIU_OSR_OVF5_SHIFT 5u
- #define SIU_OSR_OVF5_WIDTH 1u
- #define SIU_OSR_OVF5(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF5_SHIFT))&SIU_OSR_OVF5_MASK)
- #define SIU_OSR_OVF6_MASK 0x40u
- #define SIU_OSR_OVF6_SHIFT 6u
- #define SIU_OSR_OVF6_WIDTH 1u
- #define SIU_OSR_OVF6(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF6_SHIFT))&SIU_OSR_OVF6_MASK)
- #define SIU_OSR_OVF7_MASK 0x80u
- #define SIU_OSR_OVF7_SHIFT 7u
- #define SIU_OSR_OVF7_WIDTH 1u
- #define SIU_OSR_OVF7(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF7_SHIFT))&SIU_OSR_OVF7_MASK)
- #define SIU_OSR_OVF8_MASK 0x100u
- #define SIU_OSR_OVF8_SHIFT 8u
- #define SIU_OSR_OVF8_WIDTH 1u
- #define SIU_OSR_OVF8(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF8_SHIFT))&SIU_OSR_OVF8_MASK)
- #define SIU_OSR_OVF9_MASK 0x200u
- #define SIU_OSR_OVF9_SHIFT 9u
- #define SIU_OSR_OVF9_WIDTH 1u
- #define SIU_OSR_OVF9(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF9_SHIFT))&SIU_OSR_OVF9_MASK)
- #define SIU_OSR_OVF10_MASK 0x400u
- #define SIU_OSR_OVF10_SHIFT 10u
- #define SIU_OSR_OVF10_WIDTH 1u
- #define SIU_OSR_OVF10(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF10_SHIFT))&SIU_OSR_OVF10_MASK)
- #define SIU_OSR_OVF11_MASK 0x800u
- #define SIU_OSR_OVF11_SHIFT 11u
- #define SIU_OSR_OVF11_WIDTH 1u
- #define SIU_OSR_OVF11(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF11_SHIFT))&SIU_OSR_OVF11_MASK)
- #define SIU_OSR_OVF12_MASK 0x1000u
- #define SIU_OSR_OVF12_SHIFT 12u
- #define SIU_OSR_OVF12_WIDTH 1u
- #define SIU_OSR_OVF12(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF12_SHIFT))&SIU_OSR_OVF12_MASK)
- #define SIU_OSR_OVF13_MASK 0x2000u
- #define SIU_OSR_OVF13_SHIFT 13u
- #define SIU_OSR_OVF13_WIDTH 1u
- #define SIU_OSR_OVF13(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF13_SHIFT))&SIU_OSR_OVF13_MASK)
- #define SIU_OSR_OVF14_MASK 0x4000u
- #define SIU_OSR_OVF14_SHIFT 14u
- #define SIU_OSR_OVF14_WIDTH 1u
- #define SIU_OSR_OVF14(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF14_SHIFT))&SIU_OSR_OVF14_MASK)
- #define SIU_OSR_OVF15_MASK 0x8000u
- #define SIU_OSR_OVF15_SHIFT 15u
- #define SIU_OSR_OVF15_WIDTH 1u
- #define SIU_OSR_OVF15(x) (((uint32_t)(((uint32_t)(x))<<SIU_OSR_OVF15_SHIFT))&SIU_OSR_OVF15_MASK)
- /* ORER Bit Fields */
- #define SIU_ORER_ORE0_MASK 0x1u
- #define SIU_ORER_ORE0_SHIFT 0u
- #define SIU_ORER_ORE0_WIDTH 1u
- #define SIU_ORER_ORE0(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE0_SHIFT))&SIU_ORER_ORE0_MASK)
- #define SIU_ORER_ORE1_MASK 0x2u
- #define SIU_ORER_ORE1_SHIFT 1u
- #define SIU_ORER_ORE1_WIDTH 1u
- #define SIU_ORER_ORE1(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE1_SHIFT))&SIU_ORER_ORE1_MASK)
- #define SIU_ORER_ORE2_MASK 0x4u
- #define SIU_ORER_ORE2_SHIFT 2u
- #define SIU_ORER_ORE2_WIDTH 1u
- #define SIU_ORER_ORE2(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE2_SHIFT))&SIU_ORER_ORE2_MASK)
- #define SIU_ORER_ORE3_MASK 0x8u
- #define SIU_ORER_ORE3_SHIFT 3u
- #define SIU_ORER_ORE3_WIDTH 1u
- #define SIU_ORER_ORE3(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE3_SHIFT))&SIU_ORER_ORE3_MASK)
- #define SIU_ORER_ORE4_MASK 0x10u
- #define SIU_ORER_ORE4_SHIFT 4u
- #define SIU_ORER_ORE4_WIDTH 1u
- #define SIU_ORER_ORE4(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE4_SHIFT))&SIU_ORER_ORE4_MASK)
- #define SIU_ORER_ORE5_MASK 0x20u
- #define SIU_ORER_ORE5_SHIFT 5u
- #define SIU_ORER_ORE5_WIDTH 1u
- #define SIU_ORER_ORE5(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE5_SHIFT))&SIU_ORER_ORE5_MASK)
- #define SIU_ORER_ORE6_MASK 0x40u
- #define SIU_ORER_ORE6_SHIFT 6u
- #define SIU_ORER_ORE6_WIDTH 1u
- #define SIU_ORER_ORE6(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE6_SHIFT))&SIU_ORER_ORE6_MASK)
- #define SIU_ORER_ORE7_MASK 0x80u
- #define SIU_ORER_ORE7_SHIFT 7u
- #define SIU_ORER_ORE7_WIDTH 1u
- #define SIU_ORER_ORE7(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE7_SHIFT))&SIU_ORER_ORE7_MASK)
- #define SIU_ORER_ORE8_MASK 0x100u
- #define SIU_ORER_ORE8_SHIFT 8u
- #define SIU_ORER_ORE8_WIDTH 1u
- #define SIU_ORER_ORE8(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE8_SHIFT))&SIU_ORER_ORE8_MASK)
- #define SIU_ORER_ORE9_MASK 0x200u
- #define SIU_ORER_ORE9_SHIFT 9u
- #define SIU_ORER_ORE9_WIDTH 1u
- #define SIU_ORER_ORE9(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE9_SHIFT))&SIU_ORER_ORE9_MASK)
- #define SIU_ORER_ORE10_MASK 0x400u
- #define SIU_ORER_ORE10_SHIFT 10u
- #define SIU_ORER_ORE10_WIDTH 1u
- #define SIU_ORER_ORE10(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE10_SHIFT))&SIU_ORER_ORE10_MASK)
- #define SIU_ORER_ORE11_MASK 0x800u
- #define SIU_ORER_ORE11_SHIFT 11u
- #define SIU_ORER_ORE11_WIDTH 1u
- #define SIU_ORER_ORE11(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE11_SHIFT))&SIU_ORER_ORE11_MASK)
- #define SIU_ORER_ORE12_MASK 0x1000u
- #define SIU_ORER_ORE12_SHIFT 12u
- #define SIU_ORER_ORE12_WIDTH 1u
- #define SIU_ORER_ORE12(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE12_SHIFT))&SIU_ORER_ORE12_MASK)
- #define SIU_ORER_ORE13_MASK 0x2000u
- #define SIU_ORER_ORE13_SHIFT 13u
- #define SIU_ORER_ORE13_WIDTH 1u
- #define SIU_ORER_ORE13(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE13_SHIFT))&SIU_ORER_ORE13_MASK)
- #define SIU_ORER_ORE14_MASK 0x4000u
- #define SIU_ORER_ORE14_SHIFT 14u
- #define SIU_ORER_ORE14_WIDTH 1u
- #define SIU_ORER_ORE14(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE14_SHIFT))&SIU_ORER_ORE14_MASK)
- #define SIU_ORER_ORE15_MASK 0x8000u
- #define SIU_ORER_ORE15_SHIFT 15u
- #define SIU_ORER_ORE15_WIDTH 1u
- #define SIU_ORER_ORE15(x) (((uint32_t)(((uint32_t)(x))<<SIU_ORER_ORE15_SHIFT))&SIU_ORER_ORE15_MASK)
- /* IREER Bit Fields */
- #define SIU_IREER_IREE0_MASK 0x1u
- #define SIU_IREER_IREE0_SHIFT 0u
- #define SIU_IREER_IREE0_WIDTH 1u
- #define SIU_IREER_IREE0(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE0_SHIFT))&SIU_IREER_IREE0_MASK)
- #define SIU_IREER_IREE1_MASK 0x2u
- #define SIU_IREER_IREE1_SHIFT 1u
- #define SIU_IREER_IREE1_WIDTH 1u
- #define SIU_IREER_IREE1(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE1_SHIFT))&SIU_IREER_IREE1_MASK)
- #define SIU_IREER_IREE2_MASK 0x4u
- #define SIU_IREER_IREE2_SHIFT 2u
- #define SIU_IREER_IREE2_WIDTH 1u
- #define SIU_IREER_IREE2(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE2_SHIFT))&SIU_IREER_IREE2_MASK)
- #define SIU_IREER_IREE3_MASK 0x8u
- #define SIU_IREER_IREE3_SHIFT 3u
- #define SIU_IREER_IREE3_WIDTH 1u
- #define SIU_IREER_IREE3(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE3_SHIFT))&SIU_IREER_IREE3_MASK)
- #define SIU_IREER_IREE4_MASK 0x10u
- #define SIU_IREER_IREE4_SHIFT 4u
- #define SIU_IREER_IREE4_WIDTH 1u
- #define SIU_IREER_IREE4(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE4_SHIFT))&SIU_IREER_IREE4_MASK)
- #define SIU_IREER_IREE5_MASK 0x20u
- #define SIU_IREER_IREE5_SHIFT 5u
- #define SIU_IREER_IREE5_WIDTH 1u
- #define SIU_IREER_IREE5(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE5_SHIFT))&SIU_IREER_IREE5_MASK)
- #define SIU_IREER_IREE6_MASK 0x40u
- #define SIU_IREER_IREE6_SHIFT 6u
- #define SIU_IREER_IREE6_WIDTH 1u
- #define SIU_IREER_IREE6(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE6_SHIFT))&SIU_IREER_IREE6_MASK)
- #define SIU_IREER_IREE7_MASK 0x80u
- #define SIU_IREER_IREE7_SHIFT 7u
- #define SIU_IREER_IREE7_WIDTH 1u
- #define SIU_IREER_IREE7(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE7_SHIFT))&SIU_IREER_IREE7_MASK)
- #define SIU_IREER_IREE8_MASK 0x100u
- #define SIU_IREER_IREE8_SHIFT 8u
- #define SIU_IREER_IREE8_WIDTH 1u
- #define SIU_IREER_IREE8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE8_SHIFT))&SIU_IREER_IREE8_MASK)
- #define SIU_IREER_IREE9_MASK 0x200u
- #define SIU_IREER_IREE9_SHIFT 9u
- #define SIU_IREER_IREE9_WIDTH 1u
- #define SIU_IREER_IREE9(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE9_SHIFT))&SIU_IREER_IREE9_MASK)
- #define SIU_IREER_IREE10_MASK 0x400u
- #define SIU_IREER_IREE10_SHIFT 10u
- #define SIU_IREER_IREE10_WIDTH 1u
- #define SIU_IREER_IREE10(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE10_SHIFT))&SIU_IREER_IREE10_MASK)
- #define SIU_IREER_IREE11_MASK 0x800u
- #define SIU_IREER_IREE11_SHIFT 11u
- #define SIU_IREER_IREE11_WIDTH 1u
- #define SIU_IREER_IREE11(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE11_SHIFT))&SIU_IREER_IREE11_MASK)
- #define SIU_IREER_IREE12_MASK 0x1000u
- #define SIU_IREER_IREE12_SHIFT 12u
- #define SIU_IREER_IREE12_WIDTH 1u
- #define SIU_IREER_IREE12(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE12_SHIFT))&SIU_IREER_IREE12_MASK)
- #define SIU_IREER_IREE13_MASK 0x2000u
- #define SIU_IREER_IREE13_SHIFT 13u
- #define SIU_IREER_IREE13_WIDTH 1u
- #define SIU_IREER_IREE13(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE13_SHIFT))&SIU_IREER_IREE13_MASK)
- #define SIU_IREER_IREE14_MASK 0x4000u
- #define SIU_IREER_IREE14_SHIFT 14u
- #define SIU_IREER_IREE14_WIDTH 1u
- #define SIU_IREER_IREE14(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE14_SHIFT))&SIU_IREER_IREE14_MASK)
- #define SIU_IREER_IREE15_MASK 0x8000u
- #define SIU_IREER_IREE15_SHIFT 15u
- #define SIU_IREER_IREE15_WIDTH 1u
- #define SIU_IREER_IREE15(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE15_SHIFT))&SIU_IREER_IREE15_MASK)
- #define SIU_IREER_IREE_NMI7_MASK 0x40000000u
- #define SIU_IREER_IREE_NMI7_SHIFT 30u
- #define SIU_IREER_IREE_NMI7_WIDTH 1u
- #define SIU_IREER_IREE_NMI7(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE_NMI7_SHIFT))&SIU_IREER_IREE_NMI7_MASK)
- #define SIU_IREER_IREE_NMI8_MASK 0x80000000u
- #define SIU_IREER_IREE_NMI8_SHIFT 31u
- #define SIU_IREER_IREE_NMI8_WIDTH 1u
- #define SIU_IREER_IREE_NMI8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IREER_IREE_NMI8_SHIFT))&SIU_IREER_IREE_NMI8_MASK)
- /* IFEER Bit Fields */
- #define SIU_IFEER_IFEEN0_MASK 0x1u
- #define SIU_IFEER_IFEEN0_SHIFT 0u
- #define SIU_IFEER_IFEEN0_WIDTH 1u
- #define SIU_IFEER_IFEEN0(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN0_SHIFT))&SIU_IFEER_IFEEN0_MASK)
- #define SIU_IFEER_IFEEN1_MASK 0x2u
- #define SIU_IFEER_IFEEN1_SHIFT 1u
- #define SIU_IFEER_IFEEN1_WIDTH 1u
- #define SIU_IFEER_IFEEN1(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN1_SHIFT))&SIU_IFEER_IFEEN1_MASK)
- #define SIU_IFEER_IFEEN2_MASK 0x4u
- #define SIU_IFEER_IFEEN2_SHIFT 2u
- #define SIU_IFEER_IFEEN2_WIDTH 1u
- #define SIU_IFEER_IFEEN2(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN2_SHIFT))&SIU_IFEER_IFEEN2_MASK)
- #define SIU_IFEER_IFEEN3_MASK 0x8u
- #define SIU_IFEER_IFEEN3_SHIFT 3u
- #define SIU_IFEER_IFEEN3_WIDTH 1u
- #define SIU_IFEER_IFEEN3(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN3_SHIFT))&SIU_IFEER_IFEEN3_MASK)
- #define SIU_IFEER_IFEEN4_MASK 0x10u
- #define SIU_IFEER_IFEEN4_SHIFT 4u
- #define SIU_IFEER_IFEEN4_WIDTH 1u
- #define SIU_IFEER_IFEEN4(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN4_SHIFT))&SIU_IFEER_IFEEN4_MASK)
- #define SIU_IFEER_IFEEN5_MASK 0x20u
- #define SIU_IFEER_IFEEN5_SHIFT 5u
- #define SIU_IFEER_IFEEN5_WIDTH 1u
- #define SIU_IFEER_IFEEN5(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN5_SHIFT))&SIU_IFEER_IFEEN5_MASK)
- #define SIU_IFEER_IFEEN6_MASK 0x40u
- #define SIU_IFEER_IFEEN6_SHIFT 6u
- #define SIU_IFEER_IFEEN6_WIDTH 1u
- #define SIU_IFEER_IFEEN6(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN6_SHIFT))&SIU_IFEER_IFEEN6_MASK)
- #define SIU_IFEER_IFEEN7_MASK 0x80u
- #define SIU_IFEER_IFEEN7_SHIFT 7u
- #define SIU_IFEER_IFEEN7_WIDTH 1u
- #define SIU_IFEER_IFEEN7(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN7_SHIFT))&SIU_IFEER_IFEEN7_MASK)
- #define SIU_IFEER_IFEEN8_MASK 0x100u
- #define SIU_IFEER_IFEEN8_SHIFT 8u
- #define SIU_IFEER_IFEEN8_WIDTH 1u
- #define SIU_IFEER_IFEEN8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN8_SHIFT))&SIU_IFEER_IFEEN8_MASK)
- #define SIU_IFEER_IFEEN9_MASK 0x200u
- #define SIU_IFEER_IFEEN9_SHIFT 9u
- #define SIU_IFEER_IFEEN9_WIDTH 1u
- #define SIU_IFEER_IFEEN9(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN9_SHIFT))&SIU_IFEER_IFEEN9_MASK)
- #define SIU_IFEER_IFEEN10_MASK 0x400u
- #define SIU_IFEER_IFEEN10_SHIFT 10u
- #define SIU_IFEER_IFEEN10_WIDTH 1u
- #define SIU_IFEER_IFEEN10(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN10_SHIFT))&SIU_IFEER_IFEEN10_MASK)
- #define SIU_IFEER_IFEEN11_MASK 0x800u
- #define SIU_IFEER_IFEEN11_SHIFT 11u
- #define SIU_IFEER_IFEEN11_WIDTH 1u
- #define SIU_IFEER_IFEEN11(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN11_SHIFT))&SIU_IFEER_IFEEN11_MASK)
- #define SIU_IFEER_IFEEN12_MASK 0x1000u
- #define SIU_IFEER_IFEEN12_SHIFT 12u
- #define SIU_IFEER_IFEEN12_WIDTH 1u
- #define SIU_IFEER_IFEEN12(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN12_SHIFT))&SIU_IFEER_IFEEN12_MASK)
- #define SIU_IFEER_IFEEN13_MASK 0x2000u
- #define SIU_IFEER_IFEEN13_SHIFT 13u
- #define SIU_IFEER_IFEEN13_WIDTH 1u
- #define SIU_IFEER_IFEEN13(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN13_SHIFT))&SIU_IFEER_IFEEN13_MASK)
- #define SIU_IFEER_IFEEN14_MASK 0x4000u
- #define SIU_IFEER_IFEEN14_SHIFT 14u
- #define SIU_IFEER_IFEEN14_WIDTH 1u
- #define SIU_IFEER_IFEEN14(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN14_SHIFT))&SIU_IFEER_IFEEN14_MASK)
- #define SIU_IFEER_IFEEN15_MASK 0x8000u
- #define SIU_IFEER_IFEEN15_SHIFT 15u
- #define SIU_IFEER_IFEEN15_WIDTH 1u
- #define SIU_IFEER_IFEEN15(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEEN15_SHIFT))&SIU_IFEER_IFEEN15_MASK)
- #define SIU_IFEER_IFEE_NMI7_MASK 0x40000000u
- #define SIU_IFEER_IFEE_NMI7_SHIFT 30u
- #define SIU_IFEER_IFEE_NMI7_WIDTH 1u
- #define SIU_IFEER_IFEE_NMI7(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEE_NMI7_SHIFT))&SIU_IFEER_IFEE_NMI7_MASK)
- #define SIU_IFEER_IFEE_NMI8_MASK 0x80000000u
- #define SIU_IFEER_IFEE_NMI8_SHIFT 31u
- #define SIU_IFEER_IFEE_NMI8_WIDTH 1u
- #define SIU_IFEER_IFEE_NMI8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFEER_IFEE_NMI8_SHIFT))&SIU_IFEER_IFEE_NMI8_MASK)
- /* IDFR Bit Fields */
- #define SIU_IDFR_DFL_MASK 0xFu
- #define SIU_IDFR_DFL_SHIFT 0u
- #define SIU_IDFR_DFL_WIDTH 4u
- #define SIU_IDFR_DFL(x) (((uint32_t)(((uint32_t)(x))<<SIU_IDFR_DFL_SHIFT))&SIU_IDFR_DFL_MASK)
- /* IFIR Bit Fields */
- #define SIU_IFIR_IFI0_MASK 0x1u
- #define SIU_IFIR_IFI0_SHIFT 0u
- #define SIU_IFIR_IFI0_WIDTH 1u
- #define SIU_IFIR_IFI0(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI0_SHIFT))&SIU_IFIR_IFI0_MASK)
- #define SIU_IFIR_IFI1_MASK 0x2u
- #define SIU_IFIR_IFI1_SHIFT 1u
- #define SIU_IFIR_IFI1_WIDTH 1u
- #define SIU_IFIR_IFI1(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI1_SHIFT))&SIU_IFIR_IFI1_MASK)
- #define SIU_IFIR_IFI2_MASK 0x4u
- #define SIU_IFIR_IFI2_SHIFT 2u
- #define SIU_IFIR_IFI2_WIDTH 1u
- #define SIU_IFIR_IFI2(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI2_SHIFT))&SIU_IFIR_IFI2_MASK)
- #define SIU_IFIR_IFI3_MASK 0x8u
- #define SIU_IFIR_IFI3_SHIFT 3u
- #define SIU_IFIR_IFI3_WIDTH 1u
- #define SIU_IFIR_IFI3(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI3_SHIFT))&SIU_IFIR_IFI3_MASK)
- #define SIU_IFIR_IFI4_MASK 0x10u
- #define SIU_IFIR_IFI4_SHIFT 4u
- #define SIU_IFIR_IFI4_WIDTH 1u
- #define SIU_IFIR_IFI4(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI4_SHIFT))&SIU_IFIR_IFI4_MASK)
- #define SIU_IFIR_IFI5_MASK 0x20u
- #define SIU_IFIR_IFI5_SHIFT 5u
- #define SIU_IFIR_IFI5_WIDTH 1u
- #define SIU_IFIR_IFI5(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI5_SHIFT))&SIU_IFIR_IFI5_MASK)
- #define SIU_IFIR_IFI6_MASK 0x40u
- #define SIU_IFIR_IFI6_SHIFT 6u
- #define SIU_IFIR_IFI6_WIDTH 1u
- #define SIU_IFIR_IFI6(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI6_SHIFT))&SIU_IFIR_IFI6_MASK)
- #define SIU_IFIR_IFI7_MASK 0x80u
- #define SIU_IFIR_IFI7_SHIFT 7u
- #define SIU_IFIR_IFI7_WIDTH 1u
- #define SIU_IFIR_IFI7(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI7_SHIFT))&SIU_IFIR_IFI7_MASK)
- #define SIU_IFIR_IFI8_MASK 0x100u
- #define SIU_IFIR_IFI8_SHIFT 8u
- #define SIU_IFIR_IFI8_WIDTH 1u
- #define SIU_IFIR_IFI8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI8_SHIFT))&SIU_IFIR_IFI8_MASK)
- #define SIU_IFIR_IFI9_MASK 0x200u
- #define SIU_IFIR_IFI9_SHIFT 9u
- #define SIU_IFIR_IFI9_WIDTH 1u
- #define SIU_IFIR_IFI9(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI9_SHIFT))&SIU_IFIR_IFI9_MASK)
- #define SIU_IFIR_IFI10_MASK 0x400u
- #define SIU_IFIR_IFI10_SHIFT 10u
- #define SIU_IFIR_IFI10_WIDTH 1u
- #define SIU_IFIR_IFI10(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI10_SHIFT))&SIU_IFIR_IFI10_MASK)
- #define SIU_IFIR_IFI11_MASK 0x800u
- #define SIU_IFIR_IFI11_SHIFT 11u
- #define SIU_IFIR_IFI11_WIDTH 1u
- #define SIU_IFIR_IFI11(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI11_SHIFT))&SIU_IFIR_IFI11_MASK)
- #define SIU_IFIR_IFI12_MASK 0x1000u
- #define SIU_IFIR_IFI12_SHIFT 12u
- #define SIU_IFIR_IFI12_WIDTH 1u
- #define SIU_IFIR_IFI12(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI12_SHIFT))&SIU_IFIR_IFI12_MASK)
- #define SIU_IFIR_IFI13_MASK 0x2000u
- #define SIU_IFIR_IFI13_SHIFT 13u
- #define SIU_IFIR_IFI13_WIDTH 1u
- #define SIU_IFIR_IFI13(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI13_SHIFT))&SIU_IFIR_IFI13_MASK)
- #define SIU_IFIR_IFI14_MASK 0x4000u
- #define SIU_IFIR_IFI14_SHIFT 14u
- #define SIU_IFIR_IFI14_WIDTH 1u
- #define SIU_IFIR_IFI14(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI14_SHIFT))&SIU_IFIR_IFI14_MASK)
- #define SIU_IFIR_IFI15_MASK 0x8000u
- #define SIU_IFIR_IFI15_SHIFT 15u
- #define SIU_IFIR_IFI15_WIDTH 1u
- #define SIU_IFIR_IFI15(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI15_SHIFT))&SIU_IFIR_IFI15_MASK)
- #define SIU_IFIR_IFI_NMI7_MASK 0x40000000u
- #define SIU_IFIR_IFI_NMI7_SHIFT 30u
- #define SIU_IFIR_IFI_NMI7_WIDTH 1u
- #define SIU_IFIR_IFI_NMI7(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI_NMI7_SHIFT))&SIU_IFIR_IFI_NMI7_MASK)
- #define SIU_IFIR_IFI_NMI8_MASK 0x80000000u
- #define SIU_IFIR_IFI_NMI8_SHIFT 31u
- #define SIU_IFIR_IFI_NMI8_WIDTH 1u
- #define SIU_IFIR_IFI_NMI8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IFIR_IFI_NMI8_SHIFT))&SIU_IFIR_IFI_NMI8_MASK)
- /* PCR Bit Fields */
- #define SIU_PCR_WPS_MASK 0x1u
- #define SIU_PCR_WPS_SHIFT 0u
- #define SIU_PCR_WPS_WIDTH 1u
- #define SIU_PCR_WPS(x) (((uint16_t)(((uint16_t)(x))<<SIU_PCR_WPS_SHIFT))&SIU_PCR_WPS_MASK)
- #define SIU_PCR_WPE_MASK 0x2u
- #define SIU_PCR_WPE_SHIFT 1u
- #define SIU_PCR_WPE_WIDTH 1u
- #define SIU_PCR_WPE(x) (((uint16_t)(((uint16_t)(x))<<SIU_PCR_WPE_SHIFT))&SIU_PCR_WPE_MASK)
- #define SIU_PCR_SRC_MASK 0xCu
- #define SIU_PCR_SRC_SHIFT 2u
- #define SIU_PCR_SRC_WIDTH 2u
- #define SIU_PCR_SRC(x) (((uint16_t)(((uint16_t)(x))<<SIU_PCR_SRC_SHIFT))&SIU_PCR_SRC_MASK)
- #define SIU_PCR_HYS_MASK 0x10u
- #define SIU_PCR_HYS_SHIFT 4u
- #define SIU_PCR_HYS_WIDTH 1u
- #define SIU_PCR_HYS(x) (((uint16_t)(((uint16_t)(x))<<SIU_PCR_HYS_SHIFT))&SIU_PCR_HYS_MASK)
- #define SIU_PCR_ODE_MASK 0x20u
- #define SIU_PCR_ODE_SHIFT 5u
- #define SIU_PCR_ODE_WIDTH 1u
- #define SIU_PCR_ODE(x) (((uint16_t)(((uint16_t)(x))<<SIU_PCR_ODE_SHIFT))&SIU_PCR_ODE_MASK)
- #define SIU_PCR_DSC_MASK 0xC0u
- #define SIU_PCR_DSC_SHIFT 6u
- #define SIU_PCR_DSC_WIDTH 2u
- #define SIU_PCR_DSC(x) (((uint16_t)(((uint16_t)(x))<<SIU_PCR_DSC_SHIFT))&SIU_PCR_DSC_MASK)
- #define SIU_PCR_IBE_MASK 0x100u
- #define SIU_PCR_IBE_SHIFT 8u
- #define SIU_PCR_IBE_WIDTH 1u
- #define SIU_PCR_IBE(x) (((uint16_t)(((uint16_t)(x))<<SIU_PCR_IBE_SHIFT))&SIU_PCR_IBE_MASK)
- #define SIU_PCR_OBE_MASK 0x200u
- #define SIU_PCR_OBE_SHIFT 9u
- #define SIU_PCR_OBE_WIDTH 1u
- #define SIU_PCR_OBE(x) (((uint16_t)(((uint16_t)(x))<<SIU_PCR_OBE_SHIFT))&SIU_PCR_OBE_MASK)
- #define SIU_PCR_PA_MASK 0x1C00u
- #define SIU_PCR_PA_SHIFT 10u
- #define SIU_PCR_PA_WIDTH 3u
- #define SIU_PCR_PA(x) (((uint16_t)(((uint16_t)(x))<<SIU_PCR_PA_SHIFT))&SIU_PCR_PA_MASK)
- /* GPDO Bit Fields */
- #define SIU_GPDO_PDOn_MASK 0x1u
- #define SIU_GPDO_PDOn_SHIFT 0u
- #define SIU_GPDO_PDOn_WIDTH 1u
- #define SIU_GPDO_PDOn(x) (((uint8_t)(((uint8_t)(x))<<SIU_GPDO_PDOn_SHIFT))&SIU_GPDO_PDOn_MASK)
- /* GPDIL Bit Fields */
- #define SIU_GPDIL_PDIn_MASK 0x1u
- #define SIU_GPDIL_PDIn_SHIFT 0u
- #define SIU_GPDIL_PDIn_WIDTH 1u
- #define SIU_GPDIL_PDIn(x) (((uint8_t)(((uint8_t)(x))<<SIU_GPDIL_PDIn_SHIFT))&SIU_GPDIL_PDIn_MASK)
- /* EIISR Bit Fields */
- #define SIU_EIISR_ESEL0_MASK 0x3u
- #define SIU_EIISR_ESEL0_SHIFT 0u
- #define SIU_EIISR_ESEL0_WIDTH 2u
- #define SIU_EIISR_ESEL0(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL0_SHIFT))&SIU_EIISR_ESEL0_MASK)
- #define SIU_EIISR_ESEL1_MASK 0xCu
- #define SIU_EIISR_ESEL1_SHIFT 2u
- #define SIU_EIISR_ESEL1_WIDTH 2u
- #define SIU_EIISR_ESEL1(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL1_SHIFT))&SIU_EIISR_ESEL1_MASK)
- #define SIU_EIISR_ESEL2_MASK 0x30u
- #define SIU_EIISR_ESEL2_SHIFT 4u
- #define SIU_EIISR_ESEL2_WIDTH 2u
- #define SIU_EIISR_ESEL2(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL2_SHIFT))&SIU_EIISR_ESEL2_MASK)
- #define SIU_EIISR_ESEL3_MASK 0xC0u
- #define SIU_EIISR_ESEL3_SHIFT 6u
- #define SIU_EIISR_ESEL3_WIDTH 2u
- #define SIU_EIISR_ESEL3(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL3_SHIFT))&SIU_EIISR_ESEL3_MASK)
- #define SIU_EIISR_ESEL4_MASK 0x300u
- #define SIU_EIISR_ESEL4_SHIFT 8u
- #define SIU_EIISR_ESEL4_WIDTH 2u
- #define SIU_EIISR_ESEL4(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL4_SHIFT))&SIU_EIISR_ESEL4_MASK)
- #define SIU_EIISR_ESEL5_MASK 0xC00u
- #define SIU_EIISR_ESEL5_SHIFT 10u
- #define SIU_EIISR_ESEL5_WIDTH 2u
- #define SIU_EIISR_ESEL5(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL5_SHIFT))&SIU_EIISR_ESEL5_MASK)
- #define SIU_EIISR_ESEL6_MASK 0x3000u
- #define SIU_EIISR_ESEL6_SHIFT 12u
- #define SIU_EIISR_ESEL6_WIDTH 2u
- #define SIU_EIISR_ESEL6(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL6_SHIFT))&SIU_EIISR_ESEL6_MASK)
- #define SIU_EIISR_ESEL7_MASK 0xC000u
- #define SIU_EIISR_ESEL7_SHIFT 14u
- #define SIU_EIISR_ESEL7_WIDTH 2u
- #define SIU_EIISR_ESEL7(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL7_SHIFT))&SIU_EIISR_ESEL7_MASK)
- #define SIU_EIISR_ESEL8_MASK 0x30000u
- #define SIU_EIISR_ESEL8_SHIFT 16u
- #define SIU_EIISR_ESEL8_WIDTH 2u
- #define SIU_EIISR_ESEL8(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL8_SHIFT))&SIU_EIISR_ESEL8_MASK)
- #define SIU_EIISR_ESEL9_MASK 0xC0000u
- #define SIU_EIISR_ESEL9_SHIFT 18u
- #define SIU_EIISR_ESEL9_WIDTH 2u
- #define SIU_EIISR_ESEL9(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL9_SHIFT))&SIU_EIISR_ESEL9_MASK)
- #define SIU_EIISR_ESEL10_MASK 0x300000u
- #define SIU_EIISR_ESEL10_SHIFT 20u
- #define SIU_EIISR_ESEL10_WIDTH 2u
- #define SIU_EIISR_ESEL10(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL10_SHIFT))&SIU_EIISR_ESEL10_MASK)
- #define SIU_EIISR_ESEL11_MASK 0xC00000u
- #define SIU_EIISR_ESEL11_SHIFT 22u
- #define SIU_EIISR_ESEL11_WIDTH 2u
- #define SIU_EIISR_ESEL11(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL11_SHIFT))&SIU_EIISR_ESEL11_MASK)
- #define SIU_EIISR_ESEL12_MASK 0x3000000u
- #define SIU_EIISR_ESEL12_SHIFT 24u
- #define SIU_EIISR_ESEL12_WIDTH 2u
- #define SIU_EIISR_ESEL12(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL12_SHIFT))&SIU_EIISR_ESEL12_MASK)
- #define SIU_EIISR_ESEL13_MASK 0xC000000u
- #define SIU_EIISR_ESEL13_SHIFT 26u
- #define SIU_EIISR_ESEL13_WIDTH 2u
- #define SIU_EIISR_ESEL13(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL13_SHIFT))&SIU_EIISR_ESEL13_MASK)
- #define SIU_EIISR_ESEL14_MASK 0x30000000u
- #define SIU_EIISR_ESEL14_SHIFT 28u
- #define SIU_EIISR_ESEL14_WIDTH 2u
- #define SIU_EIISR_ESEL14(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL14_SHIFT))&SIU_EIISR_ESEL14_MASK)
- #define SIU_EIISR_ESEL15_MASK 0xC0000000u
- #define SIU_EIISR_ESEL15_SHIFT 30u
- #define SIU_EIISR_ESEL15_WIDTH 2u
- #define SIU_EIISR_ESEL15(x) (((uint32_t)(((uint32_t)(x))<<SIU_EIISR_ESEL15_SHIFT))&SIU_EIISR_ESEL15_MASK)
- /* DISR Bit Fields */
- #define SIU_DISR_SCKSELD_MASK 0xCu
- #define SIU_DISR_SCKSELD_SHIFT 2u
- #define SIU_DISR_SCKSELD_WIDTH 2u
- #define SIU_DISR_SCKSELD(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SCKSELD_SHIFT))&SIU_DISR_SCKSELD_MASK)
- #define SIU_DISR_SSSELD_MASK 0x30u
- #define SIU_DISR_SSSELD_SHIFT 4u
- #define SIU_DISR_SSSELD_WIDTH 2u
- #define SIU_DISR_SSSELD(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SSSELD_SHIFT))&SIU_DISR_SSSELD_MASK)
- #define SIU_DISR_SINSELD_MASK 0xC0u
- #define SIU_DISR_SINSELD_SHIFT 6u
- #define SIU_DISR_SINSELD_WIDTH 2u
- #define SIU_DISR_SINSELD(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SINSELD_SHIFT))&SIU_DISR_SINSELD_MASK)
- #define SIU_DISR_SCKSELC_MASK 0xC00u
- #define SIU_DISR_SCKSELC_SHIFT 10u
- #define SIU_DISR_SCKSELC_WIDTH 2u
- #define SIU_DISR_SCKSELC(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SCKSELC_SHIFT))&SIU_DISR_SCKSELC_MASK)
- #define SIU_DISR_SSSELC_MASK 0x3000u
- #define SIU_DISR_SSSELC_SHIFT 12u
- #define SIU_DISR_SSSELC_WIDTH 2u
- #define SIU_DISR_SSSELC(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SSSELC_SHIFT))&SIU_DISR_SSSELC_MASK)
- #define SIU_DISR_SINSELC_MASK 0xC000u
- #define SIU_DISR_SINSELC_SHIFT 14u
- #define SIU_DISR_SINSELC_WIDTH 2u
- #define SIU_DISR_SINSELC(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SINSELC_SHIFT))&SIU_DISR_SINSELC_MASK)
- #define SIU_DISR_SCKSELB_MASK 0xC0000u
- #define SIU_DISR_SCKSELB_SHIFT 18u
- #define SIU_DISR_SCKSELB_WIDTH 2u
- #define SIU_DISR_SCKSELB(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SCKSELB_SHIFT))&SIU_DISR_SCKSELB_MASK)
- #define SIU_DISR_SSSELB_MASK 0x300000u
- #define SIU_DISR_SSSELB_SHIFT 20u
- #define SIU_DISR_SSSELB_WIDTH 2u
- #define SIU_DISR_SSSELB(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SSSELB_SHIFT))&SIU_DISR_SSSELB_MASK)
- #define SIU_DISR_SINSELB_MASK 0xC00000u
- #define SIU_DISR_SINSELB_SHIFT 22u
- #define SIU_DISR_SINSELB_WIDTH 2u
- #define SIU_DISR_SINSELB(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SINSELB_SHIFT))&SIU_DISR_SINSELB_MASK)
- #define SIU_DISR_SCKSELA_MASK 0xC000000u
- #define SIU_DISR_SCKSELA_SHIFT 26u
- #define SIU_DISR_SCKSELA_WIDTH 2u
- #define SIU_DISR_SCKSELA(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SCKSELA_SHIFT))&SIU_DISR_SCKSELA_MASK)
- #define SIU_DISR_SSSELA_MASK 0x30000000u
- #define SIU_DISR_SSSELA_SHIFT 28u
- #define SIU_DISR_SSSELA_WIDTH 2u
- #define SIU_DISR_SSSELA(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SSSELA_SHIFT))&SIU_DISR_SSSELA_MASK)
- #define SIU_DISR_SINSELA_MASK 0xC0000000u
- #define SIU_DISR_SINSELA_SHIFT 30u
- #define SIU_DISR_SINSELA_WIDTH 2u
- #define SIU_DISR_SINSELA(x) (((uint32_t)(((uint32_t)(x))<<SIU_DISR_SINSELA_SHIFT))&SIU_DISR_SINSELA_MASK)
- /* ISEL4 Bit Fields */
- #define SIU_ISEL4_CTSEL2_A_MASK 0x7Fu
- #define SIU_ISEL4_CTSEL2_A_SHIFT 0u
- #define SIU_ISEL4_CTSEL2_A_WIDTH 7u
- #define SIU_ISEL4_CTSEL2_A(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL4_CTSEL2_A_SHIFT))&SIU_ISEL4_CTSEL2_A_MASK)
- #define SIU_ISEL4_CTSEL3_A_MASK 0x7F00u
- #define SIU_ISEL4_CTSEL3_A_SHIFT 8u
- #define SIU_ISEL4_CTSEL3_A_WIDTH 7u
- #define SIU_ISEL4_CTSEL3_A(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL4_CTSEL3_A_SHIFT))&SIU_ISEL4_CTSEL3_A_MASK)
- #define SIU_ISEL4_CTSEL4_A_MASK 0x7F0000u
- #define SIU_ISEL4_CTSEL4_A_SHIFT 16u
- #define SIU_ISEL4_CTSEL4_A_WIDTH 7u
- #define SIU_ISEL4_CTSEL4_A(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL4_CTSEL4_A_SHIFT))&SIU_ISEL4_CTSEL4_A_MASK)
- #define SIU_ISEL4_CTSEL5_A_MASK 0x7F000000u
- #define SIU_ISEL4_CTSEL5_A_SHIFT 24u
- #define SIU_ISEL4_CTSEL5_A_WIDTH 7u
- #define SIU_ISEL4_CTSEL5_A(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL4_CTSEL5_A_SHIFT))&SIU_ISEL4_CTSEL5_A_MASK)
- /* ISEL5 Bit Fields */
- #define SIU_ISEL5_CTSEL0_A_MASK 0x7F0000u
- #define SIU_ISEL5_CTSEL0_A_SHIFT 16u
- #define SIU_ISEL5_CTSEL0_A_WIDTH 7u
- #define SIU_ISEL5_CTSEL0_A(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL5_CTSEL0_A_SHIFT))&SIU_ISEL5_CTSEL0_A_MASK)
- #define SIU_ISEL5_CTSEL1_A_MASK 0x7F000000u
- #define SIU_ISEL5_CTSEL1_A_SHIFT 24u
- #define SIU_ISEL5_CTSEL1_A_WIDTH 7u
- #define SIU_ISEL5_CTSEL1_A(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL5_CTSEL1_A_SHIFT))&SIU_ISEL5_CTSEL1_A_MASK)
- /* ISEL6 Bit Fields */
- #define SIU_ISEL6_CTSEL2_B_MASK 0x7Fu
- #define SIU_ISEL6_CTSEL2_B_SHIFT 0u
- #define SIU_ISEL6_CTSEL2_B_WIDTH 7u
- #define SIU_ISEL6_CTSEL2_B(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL6_CTSEL2_B_SHIFT))&SIU_ISEL6_CTSEL2_B_MASK)
- #define SIU_ISEL6_CTSEL3_B_MASK 0x7F00u
- #define SIU_ISEL6_CTSEL3_B_SHIFT 8u
- #define SIU_ISEL6_CTSEL3_B_WIDTH 7u
- #define SIU_ISEL6_CTSEL3_B(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL6_CTSEL3_B_SHIFT))&SIU_ISEL6_CTSEL3_B_MASK)
- #define SIU_ISEL6_CTSEL4_B_MASK 0x7F0000u
- #define SIU_ISEL6_CTSEL4_B_SHIFT 16u
- #define SIU_ISEL6_CTSEL4_B_WIDTH 7u
- #define SIU_ISEL6_CTSEL4_B(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL6_CTSEL4_B_SHIFT))&SIU_ISEL6_CTSEL4_B_MASK)
- #define SIU_ISEL6_CTSEL5_B_MASK 0x7F000000u
- #define SIU_ISEL6_CTSEL5_B_SHIFT 24u
- #define SIU_ISEL6_CTSEL5_B_WIDTH 7u
- #define SIU_ISEL6_CTSEL5_B(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL6_CTSEL5_B_SHIFT))&SIU_ISEL6_CTSEL5_B_MASK)
- /* ISEL7 Bit Fields */
- #define SIU_ISEL7_CTSEL0_B_MASK 0x7F0000u
- #define SIU_ISEL7_CTSEL0_B_SHIFT 16u
- #define SIU_ISEL7_CTSEL0_B_WIDTH 7u
- #define SIU_ISEL7_CTSEL0_B(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL7_CTSEL0_B_SHIFT))&SIU_ISEL7_CTSEL0_B_MASK)
- #define SIU_ISEL7_CTSEL1_B_MASK 0x7F000000u
- #define SIU_ISEL7_CTSEL1_B_SHIFT 24u
- #define SIU_ISEL7_CTSEL1_B_WIDTH 7u
- #define SIU_ISEL7_CTSEL1_B(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL7_CTSEL1_B_SHIFT))&SIU_ISEL7_CTSEL1_B_MASK)
- /* ISEL8 Bit Fields */
- #define SIU_ISEL8_ETPU24_MASK 0x1u
- #define SIU_ISEL8_ETPU24_SHIFT 0u
- #define SIU_ISEL8_ETPU24_WIDTH 1u
- #define SIU_ISEL8_ETPU24(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL8_ETPU24_SHIFT))&SIU_ISEL8_ETPU24_MASK)
- #define SIU_ISEL8_ETPU25_MASK 0x10u
- #define SIU_ISEL8_ETPU25_SHIFT 4u
- #define SIU_ISEL8_ETPU25_WIDTH 1u
- #define SIU_ISEL8_ETPU25(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL8_ETPU25_SHIFT))&SIU_ISEL8_ETPU25_MASK)
- #define SIU_ISEL8_ETPU26_MASK 0x100u
- #define SIU_ISEL8_ETPU26_SHIFT 8u
- #define SIU_ISEL8_ETPU26_WIDTH 1u
- #define SIU_ISEL8_ETPU26(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL8_ETPU26_SHIFT))&SIU_ISEL8_ETPU26_MASK)
- #define SIU_ISEL8_ETPU27_MASK 0x1000u
- #define SIU_ISEL8_ETPU27_SHIFT 12u
- #define SIU_ISEL8_ETPU27_WIDTH 1u
- #define SIU_ISEL8_ETPU27(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL8_ETPU27_SHIFT))&SIU_ISEL8_ETPU27_MASK)
- #define SIU_ISEL8_ETPU28_MASK 0x10000u
- #define SIU_ISEL8_ETPU28_SHIFT 16u
- #define SIU_ISEL8_ETPU28_WIDTH 1u
- #define SIU_ISEL8_ETPU28(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL8_ETPU28_SHIFT))&SIU_ISEL8_ETPU28_MASK)
- #define SIU_ISEL8_ETPU29_MASK 0x100000u
- #define SIU_ISEL8_ETPU29_SHIFT 20u
- #define SIU_ISEL8_ETPU29_WIDTH 1u
- #define SIU_ISEL8_ETPU29(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL8_ETPU29_SHIFT))&SIU_ISEL8_ETPU29_MASK)
- /* ISEL9 Bit Fields */
- #define SIU_ISEL9_EETSEL0ADV_B_MASK 0x1Fu
- #define SIU_ISEL9_EETSEL0ADV_B_SHIFT 0u
- #define SIU_ISEL9_EETSEL0ADV_B_WIDTH 5u
- #define SIU_ISEL9_EETSEL0ADV_B(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL9_EETSEL0ADV_B_SHIFT))&SIU_ISEL9_EETSEL0ADV_B_MASK)
- #define SIU_ISEL9_EETSEL0ADV_A_MASK 0x1F0000u
- #define SIU_ISEL9_EETSEL0ADV_A_SHIFT 16u
- #define SIU_ISEL9_EETSEL0ADV_A_WIDTH 5u
- #define SIU_ISEL9_EETSEL0ADV_A(x) (((uint32_t)(((uint32_t)(x))<<SIU_ISEL9_EETSEL0ADV_A_SHIFT))&SIU_ISEL9_EETSEL0ADV_A_MASK)
- /* DECFIL1 Bit Fields */
- #define SIU_DECFIL1_ZSELA_MASK 0xFu
- #define SIU_DECFIL1_ZSELA_SHIFT 0u
- #define SIU_DECFIL1_ZSELA_WIDTH 4u
- #define SIU_DECFIL1_ZSELA(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL1_ZSELA_SHIFT))&SIU_DECFIL1_ZSELA_MASK)
- #define SIU_DECFIL1_HSELA_MASK 0xF0u
- #define SIU_DECFIL1_HSELA_SHIFT 4u
- #define SIU_DECFIL1_HSELA_WIDTH 4u
- #define SIU_DECFIL1_HSELA(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL1_HSELA_SHIFT))&SIU_DECFIL1_HSELA_MASK)
- #define SIU_DECFIL1_ZSELB_MASK 0xF00u
- #define SIU_DECFIL1_ZSELB_SHIFT 8u
- #define SIU_DECFIL1_ZSELB_WIDTH 4u
- #define SIU_DECFIL1_ZSELB(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL1_ZSELB_SHIFT))&SIU_DECFIL1_ZSELB_MASK)
- #define SIU_DECFIL1_HSELB_MASK 0xF000u
- #define SIU_DECFIL1_HSELB_SHIFT 12u
- #define SIU_DECFIL1_HSELB_WIDTH 4u
- #define SIU_DECFIL1_HSELB(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL1_HSELB_SHIFT))&SIU_DECFIL1_HSELB_MASK)
- #define SIU_DECFIL1_ZSELC_MASK 0xF0000u
- #define SIU_DECFIL1_ZSELC_SHIFT 16u
- #define SIU_DECFIL1_ZSELC_WIDTH 4u
- #define SIU_DECFIL1_ZSELC(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL1_ZSELC_SHIFT))&SIU_DECFIL1_ZSELC_MASK)
- #define SIU_DECFIL1_HSELC_MASK 0xF00000u
- #define SIU_DECFIL1_HSELC_SHIFT 20u
- #define SIU_DECFIL1_HSELC_WIDTH 4u
- #define SIU_DECFIL1_HSELC(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL1_HSELC_SHIFT))&SIU_DECFIL1_HSELC_MASK)
- #define SIU_DECFIL1_ZSELD_MASK 0xF000000u
- #define SIU_DECFIL1_ZSELD_SHIFT 24u
- #define SIU_DECFIL1_ZSELD_WIDTH 4u
- #define SIU_DECFIL1_ZSELD(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL1_ZSELD_SHIFT))&SIU_DECFIL1_ZSELD_MASK)
- #define SIU_DECFIL1_HSELD_MASK 0xF0000000u
- #define SIU_DECFIL1_HSELD_SHIFT 28u
- #define SIU_DECFIL1_HSELD_WIDTH 4u
- #define SIU_DECFIL1_HSELD(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL1_HSELD_SHIFT))&SIU_DECFIL1_HSELD_MASK)
- /* DECFIL2 Bit Fields */
- #define SIU_DECFIL2_ZSELE_MASK 0xFu
- #define SIU_DECFIL2_ZSELE_SHIFT 0u
- #define SIU_DECFIL2_ZSELE_WIDTH 4u
- #define SIU_DECFIL2_ZSELE(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL2_ZSELE_SHIFT))&SIU_DECFIL2_ZSELE_MASK)
- #define SIU_DECFIL2_HSELE_MASK 0xF0u
- #define SIU_DECFIL2_HSELE_SHIFT 4u
- #define SIU_DECFIL2_HSELE_WIDTH 4u
- #define SIU_DECFIL2_HSELE(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL2_HSELE_SHIFT))&SIU_DECFIL2_HSELE_MASK)
- #define SIU_DECFIL2_ZSELF_MASK 0xF00u
- #define SIU_DECFIL2_ZSELF_SHIFT 8u
- #define SIU_DECFIL2_ZSELF_WIDTH 4u
- #define SIU_DECFIL2_ZSELF(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL2_ZSELF_SHIFT))&SIU_DECFIL2_ZSELF_MASK)
- #define SIU_DECFIL2_HSELF_MASK 0xF000u
- #define SIU_DECFIL2_HSELF_SHIFT 12u
- #define SIU_DECFIL2_HSELF_WIDTH 4u
- #define SIU_DECFIL2_HSELF(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL2_HSELF_SHIFT))&SIU_DECFIL2_HSELF_MASK)
- #define SIU_DECFIL2_ZSELG_MASK 0xF0000u
- #define SIU_DECFIL2_ZSELG_SHIFT 16u
- #define SIU_DECFIL2_ZSELG_WIDTH 4u
- #define SIU_DECFIL2_ZSELG(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL2_ZSELG_SHIFT))&SIU_DECFIL2_ZSELG_MASK)
- #define SIU_DECFIL2_HSELG_MASK 0xF00000u
- #define SIU_DECFIL2_HSELG_SHIFT 20u
- #define SIU_DECFIL2_HSELG_WIDTH 4u
- #define SIU_DECFIL2_HSELG(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL2_HSELG_SHIFT))&SIU_DECFIL2_HSELG_MASK)
- #define SIU_DECFIL2_ZSELH_MASK 0xF000000u
- #define SIU_DECFIL2_ZSELH_SHIFT 24u
- #define SIU_DECFIL2_ZSELH_WIDTH 4u
- #define SIU_DECFIL2_ZSELH(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL2_ZSELH_SHIFT))&SIU_DECFIL2_ZSELH_MASK)
- #define SIU_DECFIL2_HSELH_MASK 0xF0000000u
- #define SIU_DECFIL2_HSELH_SHIFT 28u
- #define SIU_DECFIL2_HSELH_WIDTH 4u
- #define SIU_DECFIL2_HSELH(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL2_HSELH_SHIFT))&SIU_DECFIL2_HSELH_MASK)
- /* DECFIL3 Bit Fields */
- #define SIU_DECFIL3_ZSELI_MASK 0xFu
- #define SIU_DECFIL3_ZSELI_SHIFT 0u
- #define SIU_DECFIL3_ZSELI_WIDTH 4u
- #define SIU_DECFIL3_ZSELI(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL3_ZSELI_SHIFT))&SIU_DECFIL3_ZSELI_MASK)
- #define SIU_DECFIL3_HSELI_MASK 0xF0u
- #define SIU_DECFIL3_HSELI_SHIFT 4u
- #define SIU_DECFIL3_HSELI_WIDTH 4u
- #define SIU_DECFIL3_HSELI(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL3_HSELI_SHIFT))&SIU_DECFIL3_HSELI_MASK)
- #define SIU_DECFIL3_ZSELJ_MASK 0xF00u
- #define SIU_DECFIL3_ZSELJ_SHIFT 8u
- #define SIU_DECFIL3_ZSELJ_WIDTH 4u
- #define SIU_DECFIL3_ZSELJ(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL3_ZSELJ_SHIFT))&SIU_DECFIL3_ZSELJ_MASK)
- #define SIU_DECFIL3_HSELJ_MASK 0xF000u
- #define SIU_DECFIL3_HSELJ_SHIFT 12u
- #define SIU_DECFIL3_HSELJ_WIDTH 4u
- #define SIU_DECFIL3_HSELJ(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL3_HSELJ_SHIFT))&SIU_DECFIL3_HSELJ_MASK)
- #define SIU_DECFIL3_ZSELK_MASK 0xF0000u
- #define SIU_DECFIL3_ZSELK_SHIFT 16u
- #define SIU_DECFIL3_ZSELK_WIDTH 4u
- #define SIU_DECFIL3_ZSELK(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL3_ZSELK_SHIFT))&SIU_DECFIL3_ZSELK_MASK)
- #define SIU_DECFIL3_HSELK_MASK 0xF00000u
- #define SIU_DECFIL3_HSELK_SHIFT 20u
- #define SIU_DECFIL3_HSELK_WIDTH 4u
- #define SIU_DECFIL3_HSELK(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL3_HSELK_SHIFT))&SIU_DECFIL3_HSELK_MASK)
- #define SIU_DECFIL3_ZSELL_MASK 0xF000000u
- #define SIU_DECFIL3_ZSELL_SHIFT 24u
- #define SIU_DECFIL3_ZSELL_WIDTH 4u
- #define SIU_DECFIL3_ZSELL(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL3_ZSELL_SHIFT))&SIU_DECFIL3_ZSELL_MASK)
- #define SIU_DECFIL3_HSELL_MASK 0xF0000000u
- #define SIU_DECFIL3_HSELL_SHIFT 28u
- #define SIU_DECFIL3_HSELL_WIDTH 4u
- #define SIU_DECFIL3_HSELL(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL3_HSELL_SHIFT))&SIU_DECFIL3_HSELL_MASK)
- /* DECFIL4 Bit Fields */
- #define SIU_DECFIL4_TRIG_SRCA_MASK 0xFu
- #define SIU_DECFIL4_TRIG_SRCA_SHIFT 0u
- #define SIU_DECFIL4_TRIG_SRCA_WIDTH 4u
- #define SIU_DECFIL4_TRIG_SRCA(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL4_TRIG_SRCA_SHIFT))&SIU_DECFIL4_TRIG_SRCA_MASK)
- #define SIU_DECFIL4_TRIG_SRCB_MASK 0xF0u
- #define SIU_DECFIL4_TRIG_SRCB_SHIFT 4u
- #define SIU_DECFIL4_TRIG_SRCB_WIDTH 4u
- #define SIU_DECFIL4_TRIG_SRCB(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL4_TRIG_SRCB_SHIFT))&SIU_DECFIL4_TRIG_SRCB_MASK)
- #define SIU_DECFIL4_TRIG_SRCC_MASK 0xF00u
- #define SIU_DECFIL4_TRIG_SRCC_SHIFT 8u
- #define SIU_DECFIL4_TRIG_SRCC_WIDTH 4u
- #define SIU_DECFIL4_TRIG_SRCC(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL4_TRIG_SRCC_SHIFT))&SIU_DECFIL4_TRIG_SRCC_MASK)
- #define SIU_DECFIL4_TRIG_SRCD_MASK 0xF000u
- #define SIU_DECFIL4_TRIG_SRCD_SHIFT 12u
- #define SIU_DECFIL4_TRIG_SRCD_WIDTH 4u
- #define SIU_DECFIL4_TRIG_SRCD(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL4_TRIG_SRCD_SHIFT))&SIU_DECFIL4_TRIG_SRCD_MASK)
- #define SIU_DECFIL4_TRIG_SRCE_MASK 0xF0000u
- #define SIU_DECFIL4_TRIG_SRCE_SHIFT 16u
- #define SIU_DECFIL4_TRIG_SRCE_WIDTH 4u
- #define SIU_DECFIL4_TRIG_SRCE(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL4_TRIG_SRCE_SHIFT))&SIU_DECFIL4_TRIG_SRCE_MASK)
- #define SIU_DECFIL4_TRIG_SRCF_MASK 0xF00000u
- #define SIU_DECFIL4_TRIG_SRCF_SHIFT 20u
- #define SIU_DECFIL4_TRIG_SRCF_WIDTH 4u
- #define SIU_DECFIL4_TRIG_SRCF(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL4_TRIG_SRCF_SHIFT))&SIU_DECFIL4_TRIG_SRCF_MASK)
- #define SIU_DECFIL4_TRIG_SRCG_MASK 0xF000000u
- #define SIU_DECFIL4_TRIG_SRCG_SHIFT 24u
- #define SIU_DECFIL4_TRIG_SRCG_WIDTH 4u
- #define SIU_DECFIL4_TRIG_SRCG(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL4_TRIG_SRCG_SHIFT))&SIU_DECFIL4_TRIG_SRCG_MASK)
- #define SIU_DECFIL4_TRIG_SRCH_MASK 0xF0000000u
- #define SIU_DECFIL4_TRIG_SRCH_SHIFT 28u
- #define SIU_DECFIL4_TRIG_SRCH_WIDTH 4u
- #define SIU_DECFIL4_TRIG_SRCH(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL4_TRIG_SRCH_SHIFT))&SIU_DECFIL4_TRIG_SRCH_MASK)
- /* DECFIL5 Bit Fields */
- #define SIU_DECFIL5_TRIG_SRCI_MASK 0xF0000u
- #define SIU_DECFIL5_TRIG_SRCI_SHIFT 16u
- #define SIU_DECFIL5_TRIG_SRCI_WIDTH 4u
- #define SIU_DECFIL5_TRIG_SRCI(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL5_TRIG_SRCI_SHIFT))&SIU_DECFIL5_TRIG_SRCI_MASK)
- #define SIU_DECFIL5_TRIG_SRCJ_MASK 0xF00000u
- #define SIU_DECFIL5_TRIG_SRCJ_SHIFT 20u
- #define SIU_DECFIL5_TRIG_SRCJ_WIDTH 4u
- #define SIU_DECFIL5_TRIG_SRCJ(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL5_TRIG_SRCJ_SHIFT))&SIU_DECFIL5_TRIG_SRCJ_MASK)
- #define SIU_DECFIL5_TRIG_SRCK_MASK 0xF000000u
- #define SIU_DECFIL5_TRIG_SRCK_SHIFT 24u
- #define SIU_DECFIL5_TRIG_SRCK_WIDTH 4u
- #define SIU_DECFIL5_TRIG_SRCK(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL5_TRIG_SRCK_SHIFT))&SIU_DECFIL5_TRIG_SRCK_MASK)
- #define SIU_DECFIL5_TRIG_SRCL_MASK 0xF0000000u
- #define SIU_DECFIL5_TRIG_SRCL_SHIFT 28u
- #define SIU_DECFIL5_TRIG_SRCL_WIDTH 4u
- #define SIU_DECFIL5_TRIG_SRCL(x) (((uint32_t)(((uint32_t)(x))<<SIU_DECFIL5_TRIG_SRCL_SHIFT))&SIU_DECFIL5_TRIG_SRCL_MASK)
- /* REACTSR Bit Fields */
- #define SIU_REACTSR_TS0_MASK 0x3u
- #define SIU_REACTSR_TS0_SHIFT 0u
- #define SIU_REACTSR_TS0_WIDTH 2u
- #define SIU_REACTSR_TS0(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS0_SHIFT))&SIU_REACTSR_TS0_MASK)
- #define SIU_REACTSR_TS1_MASK 0xCu
- #define SIU_REACTSR_TS1_SHIFT 2u
- #define SIU_REACTSR_TS1_WIDTH 2u
- #define SIU_REACTSR_TS1(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS1_SHIFT))&SIU_REACTSR_TS1_MASK)
- #define SIU_REACTSR_TS2_MASK 0x30u
- #define SIU_REACTSR_TS2_SHIFT 4u
- #define SIU_REACTSR_TS2_WIDTH 2u
- #define SIU_REACTSR_TS2(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS2_SHIFT))&SIU_REACTSR_TS2_MASK)
- #define SIU_REACTSR_TS3_MASK 0xC0u
- #define SIU_REACTSR_TS3_SHIFT 6u
- #define SIU_REACTSR_TS3_WIDTH 2u
- #define SIU_REACTSR_TS3(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS3_SHIFT))&SIU_REACTSR_TS3_MASK)
- #define SIU_REACTSR_TS4_MASK 0x300u
- #define SIU_REACTSR_TS4_SHIFT 8u
- #define SIU_REACTSR_TS4_WIDTH 2u
- #define SIU_REACTSR_TS4(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS4_SHIFT))&SIU_REACTSR_TS4_MASK)
- #define SIU_REACTSR_TS5_MASK 0xC00u
- #define SIU_REACTSR_TS5_SHIFT 10u
- #define SIU_REACTSR_TS5_WIDTH 2u
- #define SIU_REACTSR_TS5(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS5_SHIFT))&SIU_REACTSR_TS5_MASK)
- #define SIU_REACTSR_TS6_MASK 0x3000u
- #define SIU_REACTSR_TS6_SHIFT 12u
- #define SIU_REACTSR_TS6_WIDTH 2u
- #define SIU_REACTSR_TS6(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS6_SHIFT))&SIU_REACTSR_TS6_MASK)
- #define SIU_REACTSR_TS7_MASK 0xC000u
- #define SIU_REACTSR_TS7_SHIFT 14u
- #define SIU_REACTSR_TS7_WIDTH 2u
- #define SIU_REACTSR_TS7(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS7_SHIFT))&SIU_REACTSR_TS7_MASK)
- #define SIU_REACTSR_TS8_MASK 0x30000u
- #define SIU_REACTSR_TS8_SHIFT 16u
- #define SIU_REACTSR_TS8_WIDTH 2u
- #define SIU_REACTSR_TS8(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS8_SHIFT))&SIU_REACTSR_TS8_MASK)
- #define SIU_REACTSR_TS9_MASK 0xC0000u
- #define SIU_REACTSR_TS9_SHIFT 18u
- #define SIU_REACTSR_TS9_WIDTH 2u
- #define SIU_REACTSR_TS9(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS9_SHIFT))&SIU_REACTSR_TS9_MASK)
- #define SIU_REACTSR_TS10_MASK 0x300000u
- #define SIU_REACTSR_TS10_SHIFT 20u
- #define SIU_REACTSR_TS10_WIDTH 2u
- #define SIU_REACTSR_TS10(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS10_SHIFT))&SIU_REACTSR_TS10_MASK)
- #define SIU_REACTSR_TS11_MASK 0xC00000u
- #define SIU_REACTSR_TS11_SHIFT 22u
- #define SIU_REACTSR_TS11_WIDTH 2u
- #define SIU_REACTSR_TS11(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS11_SHIFT))&SIU_REACTSR_TS11_MASK)
- #define SIU_REACTSR_TS12_MASK 0x3000000u
- #define SIU_REACTSR_TS12_SHIFT 24u
- #define SIU_REACTSR_TS12_WIDTH 2u
- #define SIU_REACTSR_TS12(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS12_SHIFT))&SIU_REACTSR_TS12_MASK)
- #define SIU_REACTSR_TS13_MASK 0xC000000u
- #define SIU_REACTSR_TS13_SHIFT 26u
- #define SIU_REACTSR_TS13_WIDTH 2u
- #define SIU_REACTSR_TS13(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS13_SHIFT))&SIU_REACTSR_TS13_MASK)
- #define SIU_REACTSR_TS14_MASK 0x30000000u
- #define SIU_REACTSR_TS14_SHIFT 28u
- #define SIU_REACTSR_TS14_WIDTH 2u
- #define SIU_REACTSR_TS14(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS14_SHIFT))&SIU_REACTSR_TS14_MASK)
- #define SIU_REACTSR_TS15_MASK 0xC0000000u
- #define SIU_REACTSR_TS15_SHIFT 30u
- #define SIU_REACTSR_TS15_WIDTH 2u
- #define SIU_REACTSR_TS15(x) (((uint32_t)(((uint32_t)(x))<<SIU_REACTSR_TS15_SHIFT))&SIU_REACTSR_TS15_MASK)
- /* SDGATE_SEL Bit Fields */
- #define SIU_SDGATE_SEL_SD_A_GATE_SEL_MASK 0xFu
- #define SIU_SDGATE_SEL_SD_A_GATE_SEL_SHIFT 0u
- #define SIU_SDGATE_SEL_SD_A_GATE_SEL_WIDTH 4u
- #define SIU_SDGATE_SEL_SD_A_GATE_SEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDGATE_SEL_SD_A_GATE_SEL_SHIFT))&SIU_SDGATE_SEL_SD_A_GATE_SEL_MASK)
- #define SIU_SDGATE_SEL_SD_B_GATE_SEL_MASK 0xF0u
- #define SIU_SDGATE_SEL_SD_B_GATE_SEL_SHIFT 4u
- #define SIU_SDGATE_SEL_SD_B_GATE_SEL_WIDTH 4u
- #define SIU_SDGATE_SEL_SD_B_GATE_SEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDGATE_SEL_SD_B_GATE_SEL_SHIFT))&SIU_SDGATE_SEL_SD_B_GATE_SEL_MASK)
- #define SIU_SDGATE_SEL_SD_C_GATE_SEL_MASK 0xF00u
- #define SIU_SDGATE_SEL_SD_C_GATE_SEL_SHIFT 8u
- #define SIU_SDGATE_SEL_SD_C_GATE_SEL_WIDTH 4u
- #define SIU_SDGATE_SEL_SD_C_GATE_SEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDGATE_SEL_SD_C_GATE_SEL_SHIFT))&SIU_SDGATE_SEL_SD_C_GATE_SEL_MASK)
- #define SIU_SDGATE_SEL_SD_D_GATE_SEL_MASK 0xF000u
- #define SIU_SDGATE_SEL_SD_D_GATE_SEL_SHIFT 12u
- #define SIU_SDGATE_SEL_SD_D_GATE_SEL_WIDTH 4u
- #define SIU_SDGATE_SEL_SD_D_GATE_SEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDGATE_SEL_SD_D_GATE_SEL_SHIFT))&SIU_SDGATE_SEL_SD_D_GATE_SEL_MASK)
- /* SDETPUA Bit Fields */
- #define SIU_SDETPUA_CH30_MASK 0x2u
- #define SIU_SDETPUA_CH30_SHIFT 1u
- #define SIU_SDETPUA_CH30_WIDTH 1u
- #define SIU_SDETPUA_CH30(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH30_SHIFT))&SIU_SDETPUA_CH30_MASK)
- #define SIU_SDETPUA_CH19_MASK 0x1000u
- #define SIU_SDETPUA_CH19_SHIFT 12u
- #define SIU_SDETPUA_CH19_WIDTH 1u
- #define SIU_SDETPUA_CH19(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH19_SHIFT))&SIU_SDETPUA_CH19_MASK)
- #define SIU_SDETPUA_CH17_MASK 0x4000u
- #define SIU_SDETPUA_CH17_SHIFT 14u
- #define SIU_SDETPUA_CH17_WIDTH 1u
- #define SIU_SDETPUA_CH17(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH17_SHIFT))&SIU_SDETPUA_CH17_MASK)
- #define SIU_SDETPUA_CH16_MASK 0x8000u
- #define SIU_SDETPUA_CH16_SHIFT 15u
- #define SIU_SDETPUA_CH16_WIDTH 1u
- #define SIU_SDETPUA_CH16(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH16_SHIFT))&SIU_SDETPUA_CH16_MASK)
- #define SIU_SDETPUA_CH15_MASK 0x10000u
- #define SIU_SDETPUA_CH15_SHIFT 16u
- #define SIU_SDETPUA_CH15_WIDTH 1u
- #define SIU_SDETPUA_CH15(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH15_SHIFT))&SIU_SDETPUA_CH15_MASK)
- #define SIU_SDETPUA_CH14_MASK 0x20000u
- #define SIU_SDETPUA_CH14_SHIFT 17u
- #define SIU_SDETPUA_CH14_WIDTH 1u
- #define SIU_SDETPUA_CH14(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH14_SHIFT))&SIU_SDETPUA_CH14_MASK)
- #define SIU_SDETPUA_CH12_MASK 0x80000u
- #define SIU_SDETPUA_CH12_SHIFT 19u
- #define SIU_SDETPUA_CH12_WIDTH 1u
- #define SIU_SDETPUA_CH12(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH12_SHIFT))&SIU_SDETPUA_CH12_MASK)
- #define SIU_SDETPUA_CH11_MASK 0x100000u
- #define SIU_SDETPUA_CH11_SHIFT 20u
- #define SIU_SDETPUA_CH11_WIDTH 1u
- #define SIU_SDETPUA_CH11(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH11_SHIFT))&SIU_SDETPUA_CH11_MASK)
- #define SIU_SDETPUA_CH10_MASK 0x200000u
- #define SIU_SDETPUA_CH10_SHIFT 21u
- #define SIU_SDETPUA_CH10_WIDTH 1u
- #define SIU_SDETPUA_CH10(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH10_SHIFT))&SIU_SDETPUA_CH10_MASK)
- #define SIU_SDETPUA_CH9_MASK 0x400000u
- #define SIU_SDETPUA_CH9_SHIFT 22u
- #define SIU_SDETPUA_CH9_WIDTH 1u
- #define SIU_SDETPUA_CH9(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH9_SHIFT))&SIU_SDETPUA_CH9_MASK)
- #define SIU_SDETPUA_CH7_MASK 0x1000000u
- #define SIU_SDETPUA_CH7_SHIFT 24u
- #define SIU_SDETPUA_CH7_WIDTH 1u
- #define SIU_SDETPUA_CH7(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH7_SHIFT))&SIU_SDETPUA_CH7_MASK)
- #define SIU_SDETPUA_CH6_MASK 0x2000000u
- #define SIU_SDETPUA_CH6_SHIFT 25u
- #define SIU_SDETPUA_CH6_WIDTH 1u
- #define SIU_SDETPUA_CH6(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH6_SHIFT))&SIU_SDETPUA_CH6_MASK)
- #define SIU_SDETPUA_CH5_MASK 0x4000000u
- #define SIU_SDETPUA_CH5_SHIFT 26u
- #define SIU_SDETPUA_CH5_WIDTH 1u
- #define SIU_SDETPUA_CH5(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH5_SHIFT))&SIU_SDETPUA_CH5_MASK)
- #define SIU_SDETPUA_CH4_MASK 0x8000000u
- #define SIU_SDETPUA_CH4_SHIFT 27u
- #define SIU_SDETPUA_CH4_WIDTH 1u
- #define SIU_SDETPUA_CH4(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH4_SHIFT))&SIU_SDETPUA_CH4_MASK)
- #define SIU_SDETPUA_CH2_MASK 0x20000000u
- #define SIU_SDETPUA_CH2_SHIFT 29u
- #define SIU_SDETPUA_CH2_WIDTH 1u
- #define SIU_SDETPUA_CH2(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH2_SHIFT))&SIU_SDETPUA_CH2_MASK)
- #define SIU_SDETPUA_CH1_MASK 0x40000000u
- #define SIU_SDETPUA_CH1_SHIFT 30u
- #define SIU_SDETPUA_CH1_WIDTH 1u
- #define SIU_SDETPUA_CH1(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUA_CH1_SHIFT))&SIU_SDETPUA_CH1_MASK)
- /* SDETPUB Bit Fields */
- #define SIU_SDETPUB_CH30_MASK 0x2u
- #define SIU_SDETPUB_CH30_SHIFT 1u
- #define SIU_SDETPUB_CH30_WIDTH 1u
- #define SIU_SDETPUB_CH30(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH30_SHIFT))&SIU_SDETPUB_CH30_MASK)
- #define SIU_SDETPUB_CH19_MASK 0x1000u
- #define SIU_SDETPUB_CH19_SHIFT 12u
- #define SIU_SDETPUB_CH19_WIDTH 1u
- #define SIU_SDETPUB_CH19(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH19_SHIFT))&SIU_SDETPUB_CH19_MASK)
- #define SIU_SDETPUB_CH17_MASK 0x4000u
- #define SIU_SDETPUB_CH17_SHIFT 14u
- #define SIU_SDETPUB_CH17_WIDTH 1u
- #define SIU_SDETPUB_CH17(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH17_SHIFT))&SIU_SDETPUB_CH17_MASK)
- #define SIU_SDETPUB_CH16_MASK 0x8000u
- #define SIU_SDETPUB_CH16_SHIFT 15u
- #define SIU_SDETPUB_CH16_WIDTH 1u
- #define SIU_SDETPUB_CH16(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH16_SHIFT))&SIU_SDETPUB_CH16_MASK)
- #define SIU_SDETPUB_CH15_MASK 0x10000u
- #define SIU_SDETPUB_CH15_SHIFT 16u
- #define SIU_SDETPUB_CH15_WIDTH 1u
- #define SIU_SDETPUB_CH15(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH15_SHIFT))&SIU_SDETPUB_CH15_MASK)
- #define SIU_SDETPUB_CH14_MASK 0x20000u
- #define SIU_SDETPUB_CH14_SHIFT 17u
- #define SIU_SDETPUB_CH14_WIDTH 1u
- #define SIU_SDETPUB_CH14(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH14_SHIFT))&SIU_SDETPUB_CH14_MASK)
- #define SIU_SDETPUB_CH12_MASK 0x80000u
- #define SIU_SDETPUB_CH12_SHIFT 19u
- #define SIU_SDETPUB_CH12_WIDTH 1u
- #define SIU_SDETPUB_CH12(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH12_SHIFT))&SIU_SDETPUB_CH12_MASK)
- #define SIU_SDETPUB_CH11_MASK 0x100000u
- #define SIU_SDETPUB_CH11_SHIFT 20u
- #define SIU_SDETPUB_CH11_WIDTH 1u
- #define SIU_SDETPUB_CH11(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH11_SHIFT))&SIU_SDETPUB_CH11_MASK)
- #define SIU_SDETPUB_CH10_MASK 0x200000u
- #define SIU_SDETPUB_CH10_SHIFT 21u
- #define SIU_SDETPUB_CH10_WIDTH 1u
- #define SIU_SDETPUB_CH10(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH10_SHIFT))&SIU_SDETPUB_CH10_MASK)
- #define SIU_SDETPUB_CH9_MASK 0x400000u
- #define SIU_SDETPUB_CH9_SHIFT 22u
- #define SIU_SDETPUB_CH9_WIDTH 1u
- #define SIU_SDETPUB_CH9(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH9_SHIFT))&SIU_SDETPUB_CH9_MASK)
- #define SIU_SDETPUB_CH7_MASK 0x1000000u
- #define SIU_SDETPUB_CH7_SHIFT 24u
- #define SIU_SDETPUB_CH7_WIDTH 1u
- #define SIU_SDETPUB_CH7(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH7_SHIFT))&SIU_SDETPUB_CH7_MASK)
- #define SIU_SDETPUB_CH6_MASK 0x2000000u
- #define SIU_SDETPUB_CH6_SHIFT 25u
- #define SIU_SDETPUB_CH6_WIDTH 1u
- #define SIU_SDETPUB_CH6(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH6_SHIFT))&SIU_SDETPUB_CH6_MASK)
- #define SIU_SDETPUB_CH5_MASK 0x4000000u
- #define SIU_SDETPUB_CH5_SHIFT 26u
- #define SIU_SDETPUB_CH5_WIDTH 1u
- #define SIU_SDETPUB_CH5(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH5_SHIFT))&SIU_SDETPUB_CH5_MASK)
- #define SIU_SDETPUB_CH4_MASK 0x8000000u
- #define SIU_SDETPUB_CH4_SHIFT 27u
- #define SIU_SDETPUB_CH4_WIDTH 1u
- #define SIU_SDETPUB_CH4(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH4_SHIFT))&SIU_SDETPUB_CH4_MASK)
- #define SIU_SDETPUB_CH2_MASK 0x20000000u
- #define SIU_SDETPUB_CH2_SHIFT 29u
- #define SIU_SDETPUB_CH2_WIDTH 1u
- #define SIU_SDETPUB_CH2(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH2_SHIFT))&SIU_SDETPUB_CH2_MASK)
- #define SIU_SDETPUB_CH1_MASK 0x40000000u
- #define SIU_SDETPUB_CH1_SHIFT 30u
- #define SIU_SDETPUB_CH1_WIDTH 1u
- #define SIU_SDETPUB_CH1(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUB_CH1_SHIFT))&SIU_SDETPUB_CH1_MASK)
- /* SDETPUC Bit Fields */
- #define SIU_SDETPUC_CH30_MASK 0x2u
- #define SIU_SDETPUC_CH30_SHIFT 1u
- #define SIU_SDETPUC_CH30_WIDTH 1u
- #define SIU_SDETPUC_CH30(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH30_SHIFT))&SIU_SDETPUC_CH30_MASK)
- #define SIU_SDETPUC_CH29_MASK 0x4u
- #define SIU_SDETPUC_CH29_SHIFT 2u
- #define SIU_SDETPUC_CH29_WIDTH 1u
- #define SIU_SDETPUC_CH29(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH29_SHIFT))&SIU_SDETPUC_CH29_MASK)
- #define SIU_SDETPUC_CH28_MASK 0x8u
- #define SIU_SDETPUC_CH28_SHIFT 3u
- #define SIU_SDETPUC_CH28_WIDTH 1u
- #define SIU_SDETPUC_CH28(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH28_SHIFT))&SIU_SDETPUC_CH28_MASK)
- #define SIU_SDETPUC_CH27_MASK 0x10u
- #define SIU_SDETPUC_CH27_SHIFT 4u
- #define SIU_SDETPUC_CH27_WIDTH 1u
- #define SIU_SDETPUC_CH27(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH27_SHIFT))&SIU_SDETPUC_CH27_MASK)
- #define SIU_SDETPUC_CH25_MASK 0x40u
- #define SIU_SDETPUC_CH25_SHIFT 6u
- #define SIU_SDETPUC_CH25_WIDTH 1u
- #define SIU_SDETPUC_CH25(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH25_SHIFT))&SIU_SDETPUC_CH25_MASK)
- #define SIU_SDETPUC_CH14_MASK 0x20000u
- #define SIU_SDETPUC_CH14_SHIFT 17u
- #define SIU_SDETPUC_CH14_WIDTH 1u
- #define SIU_SDETPUC_CH14(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH14_SHIFT))&SIU_SDETPUC_CH14_MASK)
- #define SIU_SDETPUC_CH13_MASK 0x40000u
- #define SIU_SDETPUC_CH13_SHIFT 18u
- #define SIU_SDETPUC_CH13_WIDTH 1u
- #define SIU_SDETPUC_CH13(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH13_SHIFT))&SIU_SDETPUC_CH13_MASK)
- #define SIU_SDETPUC_CH12_MASK 0x80000u
- #define SIU_SDETPUC_CH12_SHIFT 19u
- #define SIU_SDETPUC_CH12_WIDTH 1u
- #define SIU_SDETPUC_CH12(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH12_SHIFT))&SIU_SDETPUC_CH12_MASK)
- #define SIU_SDETPUC_CH10_MASK 0x200000u
- #define SIU_SDETPUC_CH10_SHIFT 21u
- #define SIU_SDETPUC_CH10_WIDTH 1u
- #define SIU_SDETPUC_CH10(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH10_SHIFT))&SIU_SDETPUC_CH10_MASK)
- #define SIU_SDETPUC_CH9_MASK 0x400000u
- #define SIU_SDETPUC_CH9_SHIFT 22u
- #define SIU_SDETPUC_CH9_WIDTH 1u
- #define SIU_SDETPUC_CH9(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH9_SHIFT))&SIU_SDETPUC_CH9_MASK)
- #define SIU_SDETPUC_CH8_MASK 0x800000u
- #define SIU_SDETPUC_CH8_SHIFT 23u
- #define SIU_SDETPUC_CH8_WIDTH 1u
- #define SIU_SDETPUC_CH8(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH8_SHIFT))&SIU_SDETPUC_CH8_MASK)
- #define SIU_SDETPUC_CH7_MASK 0x1000000u
- #define SIU_SDETPUC_CH7_SHIFT 24u
- #define SIU_SDETPUC_CH7_WIDTH 1u
- #define SIU_SDETPUC_CH7(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH7_SHIFT))&SIU_SDETPUC_CH7_MASK)
- #define SIU_SDETPUC_CH5_MASK 0x4000000u
- #define SIU_SDETPUC_CH5_SHIFT 26u
- #define SIU_SDETPUC_CH5_WIDTH 1u
- #define SIU_SDETPUC_CH5(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH5_SHIFT))&SIU_SDETPUC_CH5_MASK)
- #define SIU_SDETPUC_CH4_MASK 0x8000000u
- #define SIU_SDETPUC_CH4_SHIFT 27u
- #define SIU_SDETPUC_CH4_WIDTH 1u
- #define SIU_SDETPUC_CH4(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH4_SHIFT))&SIU_SDETPUC_CH4_MASK)
- #define SIU_SDETPUC_CH3_MASK 0x10000000u
- #define SIU_SDETPUC_CH3_SHIFT 28u
- #define SIU_SDETPUC_CH3_WIDTH 1u
- #define SIU_SDETPUC_CH3(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH3_SHIFT))&SIU_SDETPUC_CH3_MASK)
- #define SIU_SDETPUC_CH2_MASK 0x20000000u
- #define SIU_SDETPUC_CH2_SHIFT 29u
- #define SIU_SDETPUC_CH2_WIDTH 1u
- #define SIU_SDETPUC_CH2(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDETPUC_CH2_SHIFT))&SIU_SDETPUC_CH2_MASK)
- /* TBG_CR_A Bit Fields */
- #define SIU_TBG_CR_A_TRIGPER_MASK 0xFFFFFFu
- #define SIU_TBG_CR_A_TRIGPER_SHIFT 0u
- #define SIU_TBG_CR_A_TRIGPER_WIDTH 24u
- #define SIU_TBG_CR_A_TRIGPER(x) (((uint32_t)(((uint32_t)(x))<<SIU_TBG_CR_A_TRIGPER_SHIFT))&SIU_TBG_CR_A_TRIGPER_MASK)
- #define SIU_TBG_CR_A_CLKSEL_MASK 0xC000000u
- #define SIU_TBG_CR_A_CLKSEL_SHIFT 26u
- #define SIU_TBG_CR_A_CLKSEL_WIDTH 2u
- #define SIU_TBG_CR_A_CLKSEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_TBG_CR_A_CLKSEL_SHIFT))&SIU_TBG_CR_A_CLKSEL_MASK)
- #define SIU_TBG_CR_A_GEN_MASK 0x80000000u
- #define SIU_TBG_CR_A_GEN_SHIFT 31u
- #define SIU_TBG_CR_A_GEN_WIDTH 1u
- #define SIU_TBG_CR_A_GEN(x) (((uint32_t)(((uint32_t)(x))<<SIU_TBG_CR_A_GEN_SHIFT))&SIU_TBG_CR_A_GEN_MASK)
- /* TBG_CR_B Bit Fields */
- #define SIU_TBG_CR_B_TRIGPER_MASK 0xFFFFFFu
- #define SIU_TBG_CR_B_TRIGPER_SHIFT 0u
- #define SIU_TBG_CR_B_TRIGPER_WIDTH 24u
- #define SIU_TBG_CR_B_TRIGPER(x) (((uint32_t)(((uint32_t)(x))<<SIU_TBG_CR_B_TRIGPER_SHIFT))&SIU_TBG_CR_B_TRIGPER_MASK)
- #define SIU_TBG_CR_B_CLKSEL_MASK 0xC000000u
- #define SIU_TBG_CR_B_CLKSEL_SHIFT 26u
- #define SIU_TBG_CR_B_CLKSEL_WIDTH 2u
- #define SIU_TBG_CR_B_CLKSEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_TBG_CR_B_CLKSEL_SHIFT))&SIU_TBG_CR_B_CLKSEL_MASK)
- #define SIU_TBG_CR_B_GEN_MASK 0x80000000u
- #define SIU_TBG_CR_B_GEN_SHIFT 31u
- #define SIU_TBG_CR_B_GEN_WIDTH 1u
- #define SIU_TBG_CR_B_GEN(x) (((uint32_t)(((uint32_t)(x))<<SIU_TBG_CR_B_GEN_SHIFT))&SIU_TBG_CR_B_GEN_MASK)
- /* ECCR Bit Fields */
- #define SIU_ECCR_EBDF_MASK 0x3u
- #define SIU_ECCR_EBDF_SHIFT 0u
- #define SIU_ECCR_EBDF_WIDTH 2u
- #define SIU_ECCR_EBDF(x) (((uint32_t)(((uint32_t)(x))<<SIU_ECCR_EBDF_SHIFT))&SIU_ECCR_EBDF_MASK)
- #define SIU_ECCR_EBTS_MASK 0x8u
- #define SIU_ECCR_EBTS_SHIFT 3u
- #define SIU_ECCR_EBTS_WIDTH 1u
- #define SIU_ECCR_EBTS(x) (((uint32_t)(((uint32_t)(x))<<SIU_ECCR_EBTS_SHIFT))&SIU_ECCR_EBTS_MASK)
- #define SIU_ECCR_ECCS_MASK 0x80u
- #define SIU_ECCR_ECCS_SHIFT 7u
- #define SIU_ECCR_ECCS_WIDTH 1u
- #define SIU_ECCR_ECCS(x) (((uint32_t)(((uint32_t)(x))<<SIU_ECCR_ECCS_SHIFT))&SIU_ECCR_ECCS_MASK)
- #define SIU_ECCR_ENGDIV_MASK 0xFF00u
- #define SIU_ECCR_ENGDIV_SHIFT 8u
- #define SIU_ECCR_ENGDIV_WIDTH 8u
- #define SIU_ECCR_ENGDIV(x) (((uint32_t)(((uint32_t)(x))<<SIU_ECCR_ENGDIV_SHIFT))&SIU_ECCR_ENGDIV_MASK)
- /* SYSDIV Bit Fields */
- #define SIU_SYSDIV_PCSEN_MASK 0x1u
- #define SIU_SYSDIV_PCSEN_SHIFT 0u
- #define SIU_SYSDIV_PCSEN_WIDTH 1u
- #define SIU_SYSDIV_PCSEN(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_PCSEN_SHIFT))&SIU_SYSDIV_PCSEN_MASK)
- #define SIU_SYSDIV_SYSCLKDIV_MASK 0x1Cu
- #define SIU_SYSDIV_SYSCLKDIV_SHIFT 2u
- #define SIU_SYSDIV_SYSCLKDIV_WIDTH 3u
- #define SIU_SYSDIV_SYSCLKDIV(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_SYSCLKDIV_SHIFT))&SIU_SYSDIV_SYSCLKDIV_MASK)
- #define SIU_SYSDIV_ETPUDIV_MASK 0x100u
- #define SIU_SYSDIV_ETPUDIV_SHIFT 8u
- #define SIU_SYSDIV_ETPUDIV_WIDTH 1u
- #define SIU_SYSDIV_ETPUDIV(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_ETPUDIV_SHIFT))&SIU_SYSDIV_ETPUDIV_MASK)
- #define SIU_SYSDIV_SYSCLKSEL_MASK 0x3000u
- #define SIU_SYSDIV_SYSCLKSEL_SHIFT 12u
- #define SIU_SYSDIV_SYSCLKSEL_WIDTH 2u
- #define SIU_SYSDIV_SYSCLKSEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_SYSCLKSEL_SHIFT))&SIU_SYSDIV_SYSCLKSEL_MASK)
- #define SIU_SYSDIV_MCANSEL_MASK 0x8000u
- #define SIU_SYSDIV_MCANSEL_SHIFT 15u
- #define SIU_SYSDIV_MCANSEL_WIDTH 1u
- #define SIU_SYSDIV_MCANSEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_MCANSEL_SHIFT))&SIU_SYSDIV_MCANSEL_MASK)
- #define SIU_SYSDIV_PERDIV_MASK 0x30000u
- #define SIU_SYSDIV_PERDIV_SHIFT 16u
- #define SIU_SYSDIV_PERDIV_WIDTH 2u
- #define SIU_SYSDIV_PERDIV(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_PERDIV_SHIFT))&SIU_SYSDIV_PERDIV_MASK)
- #define SIU_SYSDIV_FMPERDIV_MASK 0x300000u
- #define SIU_SYSDIV_FMPERDIV_SHIFT 20u
- #define SIU_SYSDIV_FMPERDIV_WIDTH 2u
- #define SIU_SYSDIV_FMPERDIV(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_FMPERDIV_SHIFT))&SIU_SYSDIV_FMPERDIV_MASK)
- #define SIU_SYSDIV_PERCLKSEL_MASK 0x1000000u
- #define SIU_SYSDIV_PERCLKSEL_SHIFT 24u
- #define SIU_SYSDIV_PERCLKSEL_WIDTH 1u
- #define SIU_SYSDIV_PERCLKSEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_PERCLKSEL_SHIFT))&SIU_SYSDIV_PERCLKSEL_MASK)
- #define SIU_SYSDIV_PLL1SEL_MASK 0x4000000u
- #define SIU_SYSDIV_PLL1SEL_SHIFT 26u
- #define SIU_SYSDIV_PLL1SEL_WIDTH 1u
- #define SIU_SYSDIV_PLL1SEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_PLL1SEL_SHIFT))&SIU_SYSDIV_PLL1SEL_MASK)
- #define SIU_SYSDIV_PLL0SEL_MASK 0x10000000u
- #define SIU_SYSDIV_PLL0SEL_SHIFT 28u
- #define SIU_SYSDIV_PLL0SEL_WIDTH 1u
- #define SIU_SYSDIV_PLL0SEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_PLL0SEL_SHIFT))&SIU_SYSDIV_PLL0SEL_MASK)
- #define SIU_SYSDIV_LCK_MASK 0x80000000u
- #define SIU_SYSDIV_LCK_SHIFT 31u
- #define SIU_SYSDIV_LCK_WIDTH 1u
- #define SIU_SYSDIV_LCK(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_LCK_SHIFT))&SIU_SYSDIV_LCK_MASK)
- #define SIU_SYSDIV_BYPASS_MASK 0x8000000u
- #define SIU_SYSDIV_BYPASS_SHIFT 27u
- #define SIU_SYSDIV_BYPASS_WIDTH 1u
- #define SIU_SYSDIV_BYPASS(x) (((uint32_t)(((uint32_t)(x))<<SIU_SYSDIV_BYPASS_SHIFT))&SIU_SYSDIV_BYPASS_MASK)
- /* HLT1 Bit Fields */
- #define SIU_HLT1_ESCIA_MASK 0x1u
- #define SIU_HLT1_ESCIA_SHIFT 0u
- #define SIU_HLT1_ESCIA_WIDTH 1u
- #define SIU_HLT1_ESCIA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_ESCIA_SHIFT))&SIU_HLT1_ESCIA_MASK)
- #define SIU_HLT1_ESCIB_MASK 0x2u
- #define SIU_HLT1_ESCIB_SHIFT 1u
- #define SIU_HLT1_ESCIB_WIDTH 1u
- #define SIU_HLT1_ESCIB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_ESCIB_SHIFT))&SIU_HLT1_ESCIB_MASK)
- #define SIU_HLT1_ESCIC_MASK 0x4u
- #define SIU_HLT1_ESCIC_SHIFT 2u
- #define SIU_HLT1_ESCIC_WIDTH 1u
- #define SIU_HLT1_ESCIC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_ESCIC_SHIFT))&SIU_HLT1_ESCIC_MASK)
- #define SIU_HLT1_ESCID_MASK 0x8u
- #define SIU_HLT1_ESCID_SHIFT 3u
- #define SIU_HLT1_ESCID_WIDTH 1u
- #define SIU_HLT1_ESCID(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_ESCID_SHIFT))&SIU_HLT1_ESCID_MASK)
- #define SIU_HLT1_ESCIE_MASK 0x10u
- #define SIU_HLT1_ESCIE_SHIFT 4u
- #define SIU_HLT1_ESCIE_WIDTH 1u
- #define SIU_HLT1_ESCIE(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_ESCIE_SHIFT))&SIU_HLT1_ESCIE_MASK)
- #define SIU_HLT1_ESCIF_MASK 0x20u
- #define SIU_HLT1_ESCIF_SHIFT 5u
- #define SIU_HLT1_ESCIF_WIDTH 1u
- #define SIU_HLT1_ESCIF(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_ESCIF_SHIFT))&SIU_HLT1_ESCIF_MASK)
- #define SIU_HLT1_DSPIE_MASK 0x80u
- #define SIU_HLT1_DSPIE_SHIFT 7u
- #define SIU_HLT1_DSPIE_WIDTH 1u
- #define SIU_HLT1_DSPIE(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_DSPIE_SHIFT))&SIU_HLT1_DSPIE_MASK)
- #define SIU_HLT1_DSPIA_MASK 0x100u
- #define SIU_HLT1_DSPIA_SHIFT 8u
- #define SIU_HLT1_DSPIA_WIDTH 1u
- #define SIU_HLT1_DSPIA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_DSPIA_SHIFT))&SIU_HLT1_DSPIA_MASK)
- #define SIU_HLT1_DSPIB_MASK 0x200u
- #define SIU_HLT1_DSPIB_SHIFT 9u
- #define SIU_HLT1_DSPIB_WIDTH 1u
- #define SIU_HLT1_DSPIB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_DSPIB_SHIFT))&SIU_HLT1_DSPIB_MASK)
- #define SIU_HLT1_DSPIC_MASK 0x400u
- #define SIU_HLT1_DSPIC_SHIFT 10u
- #define SIU_HLT1_DSPIC_WIDTH 1u
- #define SIU_HLT1_DSPIC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_DSPIC_SHIFT))&SIU_HLT1_DSPIC_MASK)
- #define SIU_HLT1_DSPID_MASK 0x800u
- #define SIU_HLT1_DSPID_SHIFT 11u
- #define SIU_HLT1_DSPID_WIDTH 1u
- #define SIU_HLT1_DSPID(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_DSPID_SHIFT))&SIU_HLT1_DSPID_MASK)
- #define SIU_HLT1_FLEXCANA_MASK 0x1000u
- #define SIU_HLT1_FLEXCANA_SHIFT 12u
- #define SIU_HLT1_FLEXCANA_WIDTH 1u
- #define SIU_HLT1_FLEXCANA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_FLEXCANA_SHIFT))&SIU_HLT1_FLEXCANA_MASK)
- #define SIU_HLT1_FLEXCANB_MASK 0x2000u
- #define SIU_HLT1_FLEXCANB_SHIFT 13u
- #define SIU_HLT1_FLEXCANB_WIDTH 1u
- #define SIU_HLT1_FLEXCANB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_FLEXCANB_SHIFT))&SIU_HLT1_FLEXCANB_MASK)
- #define SIU_HLT1_FLEXCANC_MASK 0x4000u
- #define SIU_HLT1_FLEXCANC_SHIFT 14u
- #define SIU_HLT1_FLEXCANC_WIDTH 1u
- #define SIU_HLT1_FLEXCANC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_FLEXCANC_SHIFT))&SIU_HLT1_FLEXCANC_MASK)
- #define SIU_HLT1_FLEXCAND_MASK 0x8000u
- #define SIU_HLT1_FLEXCAND_SHIFT 15u
- #define SIU_HLT1_FLEXCAND_WIDTH 1u
- #define SIU_HLT1_FLEXCAND(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_FLEXCAND_SHIFT))&SIU_HLT1_FLEXCAND_MASK)
- #define SIU_HLT1_PIT_MASK 0x40000u
- #define SIU_HLT1_PIT_SHIFT 18u
- #define SIU_HLT1_PIT_WIDTH 1u
- #define SIU_HLT1_PIT(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_PIT_SHIFT))&SIU_HLT1_PIT_MASK)
- #define SIU_HLT1_EMIOS1_MASK 0x80000u
- #define SIU_HLT1_EMIOS1_SHIFT 19u
- #define SIU_HLT1_EMIOS1_WIDTH 1u
- #define SIU_HLT1_EMIOS1(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_EMIOS1_SHIFT))&SIU_HLT1_EMIOS1_MASK)
- #define SIU_HLT1_DECFIL_MASK 0x100000u
- #define SIU_HLT1_DECFIL_SHIFT 20u
- #define SIU_HLT1_DECFIL_WIDTH 1u
- #define SIU_HLT1_DECFIL(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_DECFIL_SHIFT))&SIU_HLT1_DECFIL_MASK)
- #define SIU_HLT1_EMIOS0_MASK 0x200000u
- #define SIU_HLT1_EMIOS0_SHIFT 21u
- #define SIU_HLT1_EMIOS0_WIDTH 1u
- #define SIU_HLT1_EMIOS0(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_EMIOS0_SHIFT))&SIU_HLT1_EMIOS0_MASK)
- #define SIU_HLT1_EQADCA_MASK 0x400000u
- #define SIU_HLT1_EQADCA_SHIFT 22u
- #define SIU_HLT1_EQADCA_WIDTH 1u
- #define SIU_HLT1_EQADCA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_EQADCA_SHIFT))&SIU_HLT1_EQADCA_MASK)
- #define SIU_HLT1_EQADCB_MASK 0x800000u
- #define SIU_HLT1_EQADCB_SHIFT 23u
- #define SIU_HLT1_EQADCB_WIDTH 1u
- #define SIU_HLT1_EQADCB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_EQADCB_SHIFT))&SIU_HLT1_EQADCB_MASK)
- #define SIU_HLT1_EBI_MASK 0x1000000u
- #define SIU_HLT1_EBI_SHIFT 24u
- #define SIU_HLT1_EBI_WIDTH 1u
- #define SIU_HLT1_EBI(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_EBI_SHIFT))&SIU_HLT1_EBI_MASK)
- #define SIU_HLT1_NPC_MASK 0x2000000u
- #define SIU_HLT1_NPC_SHIFT 25u
- #define SIU_HLT1_NPC_WIDTH 1u
- #define SIU_HLT1_NPC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_NPC_SHIFT))&SIU_HLT1_NPC_MASK)
- #define SIU_HLT1_ETPUA_MASK 0x4000000u
- #define SIU_HLT1_ETPUA_SHIFT 26u
- #define SIU_HLT1_ETPUA_WIDTH 1u
- #define SIU_HLT1_ETPUA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_ETPUA_SHIFT))&SIU_HLT1_ETPUA_MASK)
- #define SIU_HLT1_ETPUC_MASK 0x8000000u
- #define SIU_HLT1_ETPUC_SHIFT 27u
- #define SIU_HLT1_ETPUC_WIDTH 1u
- #define SIU_HLT1_ETPUC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_ETPUC_SHIFT))&SIU_HLT1_ETPUC_MASK)
- #define SIU_HLT1_CSE_MASK 0x10000000u
- #define SIU_HLT1_CSE_SHIFT 28u
- #define SIU_HLT1_CSE_WIDTH 1u
- #define SIU_HLT1_CSE(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_CSE_SHIFT))&SIU_HLT1_CSE_MASK)
- #define SIU_HLT1_CORE1_MASK 0x40000000u
- #define SIU_HLT1_CORE1_SHIFT 30u
- #define SIU_HLT1_CORE1_WIDTH 1u
- #define SIU_HLT1_CORE1(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_CORE1_SHIFT))&SIU_HLT1_CORE1_MASK)
- #define SIU_HLT1_CORE0_MASK 0x80000000u
- #define SIU_HLT1_CORE0_SHIFT 31u
- #define SIU_HLT1_CORE0_WIDTH 1u
- #define SIU_HLT1_CORE0(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT1_CORE0_SHIFT))&SIU_HLT1_CORE0_MASK)
- /* HLTACK1 Bit Fields */
- #define SIU_HLTACK1_ESCIA_MASK 0x1u
- #define SIU_HLTACK1_ESCIA_SHIFT 0u
- #define SIU_HLTACK1_ESCIA_WIDTH 1u
- #define SIU_HLTACK1_ESCIA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_ESCIA_SHIFT))&SIU_HLTACK1_ESCIA_MASK)
- #define SIU_HLTACK1_ESCIB_MASK 0x2u
- #define SIU_HLTACK1_ESCIB_SHIFT 1u
- #define SIU_HLTACK1_ESCIB_WIDTH 1u
- #define SIU_HLTACK1_ESCIB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_ESCIB_SHIFT))&SIU_HLTACK1_ESCIB_MASK)
- #define SIU_HLTACK1_ESCIC_MASK 0x4u
- #define SIU_HLTACK1_ESCIC_SHIFT 2u
- #define SIU_HLTACK1_ESCIC_WIDTH 1u
- #define SIU_HLTACK1_ESCIC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_ESCIC_SHIFT))&SIU_HLTACK1_ESCIC_MASK)
- #define SIU_HLTACK1_ESCID_MASK 0x8u
- #define SIU_HLTACK1_ESCID_SHIFT 3u
- #define SIU_HLTACK1_ESCID_WIDTH 1u
- #define SIU_HLTACK1_ESCID(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_ESCID_SHIFT))&SIU_HLTACK1_ESCID_MASK)
- #define SIU_HLTACK1_ESCIE_MASK 0x10u
- #define SIU_HLTACK1_ESCIE_SHIFT 4u
- #define SIU_HLTACK1_ESCIE_WIDTH 1u
- #define SIU_HLTACK1_ESCIE(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_ESCIE_SHIFT))&SIU_HLTACK1_ESCIE_MASK)
- #define SIU_HLTACK1_ESCIF_MASK 0x20u
- #define SIU_HLTACK1_ESCIF_SHIFT 5u
- #define SIU_HLTACK1_ESCIF_WIDTH 1u
- #define SIU_HLTACK1_ESCIF(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_ESCIF_SHIFT))&SIU_HLTACK1_ESCIF_MASK)
- #define SIU_HLTACK1_DSPIE_MASK 0x80u
- #define SIU_HLTACK1_DSPIE_SHIFT 7u
- #define SIU_HLTACK1_DSPIE_WIDTH 1u
- #define SIU_HLTACK1_DSPIE(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_DSPIE_SHIFT))&SIU_HLTACK1_DSPIE_MASK)
- #define SIU_HLTACK1_DSPIA_MASK 0x100u
- #define SIU_HLTACK1_DSPIA_SHIFT 8u
- #define SIU_HLTACK1_DSPIA_WIDTH 1u
- #define SIU_HLTACK1_DSPIA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_DSPIA_SHIFT))&SIU_HLTACK1_DSPIA_MASK)
- #define SIU_HLTACK1_DSPIB_MASK 0x200u
- #define SIU_HLTACK1_DSPIB_SHIFT 9u
- #define SIU_HLTACK1_DSPIB_WIDTH 1u
- #define SIU_HLTACK1_DSPIB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_DSPIB_SHIFT))&SIU_HLTACK1_DSPIB_MASK)
- #define SIU_HLTACK1_DSPIC_MASK 0x400u
- #define SIU_HLTACK1_DSPIC_SHIFT 10u
- #define SIU_HLTACK1_DSPIC_WIDTH 1u
- #define SIU_HLTACK1_DSPIC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_DSPIC_SHIFT))&SIU_HLTACK1_DSPIC_MASK)
- #define SIU_HLTACK1_DSPID_MASK 0x800u
- #define SIU_HLTACK1_DSPID_SHIFT 11u
- #define SIU_HLTACK1_DSPID_WIDTH 1u
- #define SIU_HLTACK1_DSPID(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_DSPID_SHIFT))&SIU_HLTACK1_DSPID_MASK)
- #define SIU_HLTACK1_FLEXCANA_MASK 0x1000u
- #define SIU_HLTACK1_FLEXCANA_SHIFT 12u
- #define SIU_HLTACK1_FLEXCANA_WIDTH 1u
- #define SIU_HLTACK1_FLEXCANA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_FLEXCANA_SHIFT))&SIU_HLTACK1_FLEXCANA_MASK)
- #define SIU_HLTACK1_FLEXCANB_MASK 0x2000u
- #define SIU_HLTACK1_FLEXCANB_SHIFT 13u
- #define SIU_HLTACK1_FLEXCANB_WIDTH 1u
- #define SIU_HLTACK1_FLEXCANB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_FLEXCANB_SHIFT))&SIU_HLTACK1_FLEXCANB_MASK)
- #define SIU_HLTACK1_FLEXCANC_MASK 0x4000u
- #define SIU_HLTACK1_FLEXCANC_SHIFT 14u
- #define SIU_HLTACK1_FLEXCANC_WIDTH 1u
- #define SIU_HLTACK1_FLEXCANC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_FLEXCANC_SHIFT))&SIU_HLTACK1_FLEXCANC_MASK)
- #define SIU_HLTACK1_FLEXCAND_MASK 0x8000u
- #define SIU_HLTACK1_FLEXCAND_SHIFT 15u
- #define SIU_HLTACK1_FLEXCAND_WIDTH 1u
- #define SIU_HLTACK1_FLEXCAND(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_FLEXCAND_SHIFT))&SIU_HLTACK1_FLEXCAND_MASK)
- #define SIU_HLTACK1_PIT_MASK 0x40000u
- #define SIU_HLTACK1_PIT_SHIFT 18u
- #define SIU_HLTACK1_PIT_WIDTH 1u
- #define SIU_HLTACK1_PIT(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_PIT_SHIFT))&SIU_HLTACK1_PIT_MASK)
- #define SIU_HLTACK1_EMIOS1_MASK 0x80000u
- #define SIU_HLTACK1_EMIOS1_SHIFT 19u
- #define SIU_HLTACK1_EMIOS1_WIDTH 1u
- #define SIU_HLTACK1_EMIOS1(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_EMIOS1_SHIFT))&SIU_HLTACK1_EMIOS1_MASK)
- #define SIU_HLTACK1_DECFIL_MASK 0x100000u
- #define SIU_HLTACK1_DECFIL_SHIFT 20u
- #define SIU_HLTACK1_DECFIL_WIDTH 1u
- #define SIU_HLTACK1_DECFIL(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_DECFIL_SHIFT))&SIU_HLTACK1_DECFIL_MASK)
- #define SIU_HLTACK1_EMIOS0_MASK 0x200000u
- #define SIU_HLTACK1_EMIOS0_SHIFT 21u
- #define SIU_HLTACK1_EMIOS0_WIDTH 1u
- #define SIU_HLTACK1_EMIOS0(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_EMIOS0_SHIFT))&SIU_HLTACK1_EMIOS0_MASK)
- #define SIU_HLTACK1_EQADCA_MASK 0x400000u
- #define SIU_HLTACK1_EQADCA_SHIFT 22u
- #define SIU_HLTACK1_EQADCA_WIDTH 1u
- #define SIU_HLTACK1_EQADCA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_EQADCA_SHIFT))&SIU_HLTACK1_EQADCA_MASK)
- #define SIU_HLTACK1_EQADCB_MASK 0x800000u
- #define SIU_HLTACK1_EQADCB_SHIFT 23u
- #define SIU_HLTACK1_EQADCB_WIDTH 1u
- #define SIU_HLTACK1_EQADCB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_EQADCB_SHIFT))&SIU_HLTACK1_EQADCB_MASK)
- #define SIU_HLTACK1_EBI_MASK 0x1000000u
- #define SIU_HLTACK1_EBI_SHIFT 24u
- #define SIU_HLTACK1_EBI_WIDTH 1u
- #define SIU_HLTACK1_EBI(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_EBI_SHIFT))&SIU_HLTACK1_EBI_MASK)
- #define SIU_HLTACK1_NPC_MASK 0x2000000u
- #define SIU_HLTACK1_NPC_SHIFT 25u
- #define SIU_HLTACK1_NPC_WIDTH 1u
- #define SIU_HLTACK1_NPC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_NPC_SHIFT))&SIU_HLTACK1_NPC_MASK)
- #define SIU_HLTACK1_ETPUA_MASK 0x4000000u
- #define SIU_HLTACK1_ETPUA_SHIFT 26u
- #define SIU_HLTACK1_ETPUA_WIDTH 1u
- #define SIU_HLTACK1_ETPUA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_ETPUA_SHIFT))&SIU_HLTACK1_ETPUA_MASK)
- #define SIU_HLTACK1_ETPUC_MASK 0x8000000u
- #define SIU_HLTACK1_ETPUC_SHIFT 27u
- #define SIU_HLTACK1_ETPUC_WIDTH 1u
- #define SIU_HLTACK1_ETPUC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_ETPUC_SHIFT))&SIU_HLTACK1_ETPUC_MASK)
- #define SIU_HLTACK1_CSE_MASK 0x10000000u
- #define SIU_HLTACK1_CSE_SHIFT 28u
- #define SIU_HLTACK1_CSE_WIDTH 1u
- #define SIU_HLTACK1_CSE(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_CSE_SHIFT))&SIU_HLTACK1_CSE_MASK)
- #define SIU_HLTACK1_CORE1_MASK 0x40000000u
- #define SIU_HLTACK1_CORE1_SHIFT 30u
- #define SIU_HLTACK1_CORE1_WIDTH 1u
- #define SIU_HLTACK1_CORE1(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_CORE1_SHIFT))&SIU_HLTACK1_CORE1_MASK)
- #define SIU_HLTACK1_CORE0_MASK 0x80000000u
- #define SIU_HLTACK1_CORE0_SHIFT 31u
- #define SIU_HLTACK1_CORE0_WIDTH 1u
- #define SIU_HLTACK1_CORE0(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK1_CORE0_SHIFT))&SIU_HLTACK1_CORE0_MASK)
- /* RSTVEC0 Bit Fields */
- #define SIU_RSTVEC0_VLE_MASK 0x1u
- #define SIU_RSTVEC0_VLE_SHIFT 0u
- #define SIU_RSTVEC0_VLE_WIDTH 1u
- #define SIU_RSTVEC0_VLE(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSTVEC0_VLE_SHIFT))&SIU_RSTVEC0_VLE_MASK)
- #define SIU_RSTVEC0_RST_MASK 0x2u
- #define SIU_RSTVEC0_RST_SHIFT 1u
- #define SIU_RSTVEC0_RST_WIDTH 1u
- #define SIU_RSTVEC0_RST(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSTVEC0_RST_SHIFT))&SIU_RSTVEC0_RST_MASK)
- #define SIU_RSTVEC0_RSTVEC_MASK 0xFFFFFFFCu
- #define SIU_RSTVEC0_RSTVEC_SHIFT 2u
- #define SIU_RSTVEC0_RSTVEC_WIDTH 30u
- #define SIU_RSTVEC0_RSTVEC(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSTVEC0_RSTVEC_SHIFT))&SIU_RSTVEC0_RSTVEC_MASK)
- /* RSTVEC1 Bit Fields */
- #define SIU_RSTVEC1_VLE_MASK 0x1u
- #define SIU_RSTVEC1_VLE_SHIFT 0u
- #define SIU_RSTVEC1_VLE_WIDTH 1u
- #define SIU_RSTVEC1_VLE(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSTVEC1_VLE_SHIFT))&SIU_RSTVEC1_VLE_MASK)
- #define SIU_RSTVEC1_RST_MASK 0x2u
- #define SIU_RSTVEC1_RST_SHIFT 1u
- #define SIU_RSTVEC1_RST_WIDTH 1u
- #define SIU_RSTVEC1_RST(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSTVEC1_RST_SHIFT))&SIU_RSTVEC1_RST_MASK)
- #define SIU_RSTVEC1_RSTVEC_MASK 0xFFFFFFFCu
- #define SIU_RSTVEC1_RSTVEC_SHIFT 2u
- #define SIU_RSTVEC1_RSTVEC_WIDTH 30u
- #define SIU_RSTVEC1_RSTVEC(x) (((uint32_t)(((uint32_t)(x))<<SIU_RSTVEC1_RSTVEC_SHIFT))&SIU_RSTVEC1_RSTVEC_MASK)
- /* C0PID Bit Fields */
- #define SIU_C0PID_EXT_PID_MASK 0x3u
- #define SIU_C0PID_EXT_PID_SHIFT 0u
- #define SIU_C0PID_EXT_PID_WIDTH 2u
- #define SIU_C0PID_EXT_PID(x) (((uint32_t)(((uint32_t)(x))<<SIU_C0PID_EXT_PID_SHIFT))&SIU_C0PID_EXT_PID_MASK)
- #define SIU_C0PID_EXT_PID_SYNC_MASK 0x40000000u
- #define SIU_C0PID_EXT_PID_SYNC_SHIFT 30u
- #define SIU_C0PID_EXT_PID_SYNC_WIDTH 1u
- #define SIU_C0PID_EXT_PID_SYNC(x) (((uint32_t)(((uint32_t)(x))<<SIU_C0PID_EXT_PID_SYNC_SHIFT))&SIU_C0PID_EXT_PID_SYNC_MASK)
- #define SIU_C0PID_EXT_PID_EN_MASK 0x80000000u
- #define SIU_C0PID_EXT_PID_EN_SHIFT 31u
- #define SIU_C0PID_EXT_PID_EN_WIDTH 1u
- #define SIU_C0PID_EXT_PID_EN(x) (((uint32_t)(((uint32_t)(x))<<SIU_C0PID_EXT_PID_EN_SHIFT))&SIU_C0PID_EXT_PID_EN_MASK)
- /* C1PID Bit Fields */
- #define SIU_C1PID_EXT_PID_MASK 0x3u
- #define SIU_C1PID_EXT_PID_SHIFT 0u
- #define SIU_C1PID_EXT_PID_WIDTH 2u
- #define SIU_C1PID_EXT_PID(x) (((uint32_t)(((uint32_t)(x))<<SIU_C1PID_EXT_PID_SHIFT))&SIU_C1PID_EXT_PID_MASK)
- #define SIU_C1PID_EXT_PID_SYNC_MASK 0x40000000u
- #define SIU_C1PID_EXT_PID_SYNC_SHIFT 30u
- #define SIU_C1PID_EXT_PID_SYNC_WIDTH 1u
- #define SIU_C1PID_EXT_PID_SYNC(x) (((uint32_t)(((uint32_t)(x))<<SIU_C1PID_EXT_PID_SYNC_SHIFT))&SIU_C1PID_EXT_PID_SYNC_MASK)
- #define SIU_C1PID_EXT_PID_EN_MASK 0x80000000u
- #define SIU_C1PID_EXT_PID_EN_SHIFT 31u
- #define SIU_C1PID_EXT_PID_EN_WIDTH 1u
- #define SIU_C1PID_EXT_PID_EN(x) (((uint32_t)(((uint32_t)(x))<<SIU_C1PID_EXT_PID_EN_SHIFT))&SIU_C1PID_EXT_PID_EN_MASK)
- /* HLT2 Bit Fields */
- #define SIU_HLT2_MCANA_MASK 0x1u
- #define SIU_HLT2_MCANA_SHIFT 0u
- #define SIU_HLT2_MCANA_WIDTH 1u
- #define SIU_HLT2_MCANA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_MCANA_SHIFT))&SIU_HLT2_MCANA_MASK)
- #define SIU_HLT2_MCANB_MASK 0x2u
- #define SIU_HLT2_MCANB_SHIFT 1u
- #define SIU_HLT2_MCANB_WIDTH 1u
- #define SIU_HLT2_MCANB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_MCANB_SHIFT))&SIU_HLT2_MCANB_MASK)
- #define SIU_HLT2_PSI5A_MASK 0x10u
- #define SIU_HLT2_PSI5A_SHIFT 4u
- #define SIU_HLT2_PSI5A_WIDTH 1u
- #define SIU_HLT2_PSI5A(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_PSI5A_SHIFT))&SIU_HLT2_PSI5A_MASK)
- #define SIU_HLT2_PSI5B_MASK 0x20u
- #define SIU_HLT2_PSI5B_SHIFT 5u
- #define SIU_HLT2_PSI5B_WIDTH 1u
- #define SIU_HLT2_PSI5B(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_PSI5B_SHIFT))&SIU_HLT2_PSI5B_MASK)
- #define SIU_HLT2_SRX0_MASK 0x100u
- #define SIU_HLT2_SRX0_SHIFT 8u
- #define SIU_HLT2_SRX0_WIDTH 1u
- #define SIU_HLT2_SRX0(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_SRX0_SHIFT))&SIU_HLT2_SRX0_MASK)
- #define SIU_HLT2_SRX1_MASK 0x200u
- #define SIU_HLT2_SRX1_SHIFT 9u
- #define SIU_HLT2_SRX1_WIDTH 1u
- #define SIU_HLT2_SRX1(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_SRX1_SHIFT))&SIU_HLT2_SRX1_MASK)
- #define SIU_HLT2_STCU_MASK 0x2000u
- #define SIU_HLT2_STCU_SHIFT 13u
- #define SIU_HLT2_STCU_WIDTH 1u
- #define SIU_HLT2_STCU(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_STCU_SHIFT))&SIU_HLT2_STCU_MASK)
- #define SIU_HLT2_CRC_MASK 0x4000u
- #define SIU_HLT2_CRC_SHIFT 14u
- #define SIU_HLT2_CRC_WIDTH 1u
- #define SIU_HLT2_CRC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_CRC_SHIFT))&SIU_HLT2_CRC_MASK)
- #define SIU_HLT2_SIPI_MASK 0x8000u
- #define SIU_HLT2_SIPI_SHIFT 15u
- #define SIU_HLT2_SIPI_WIDTH 1u
- #define SIU_HLT2_SIPI(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_SIPI_SHIFT))&SIU_HLT2_SIPI_MASK)
- #define SIU_HLT2_SDA_MASK 0x10000u
- #define SIU_HLT2_SDA_SHIFT 16u
- #define SIU_HLT2_SDA_WIDTH 1u
- #define SIU_HLT2_SDA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_SDA_SHIFT))&SIU_HLT2_SDA_MASK)
- #define SIU_HLT2_SDB_MASK 0x20000u
- #define SIU_HLT2_SDB_SHIFT 17u
- #define SIU_HLT2_SDB_WIDTH 1u
- #define SIU_HLT2_SDB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_SDB_SHIFT))&SIU_HLT2_SDB_MASK)
- #define SIU_HLT2_SDC_MASK 0x40000u
- #define SIU_HLT2_SDC_SHIFT 18u
- #define SIU_HLT2_SDC_WIDTH 1u
- #define SIU_HLT2_SDC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_SDC_SHIFT))&SIU_HLT2_SDC_MASK)
- #define SIU_HLT2_SDD_MASK 0x80000u
- #define SIU_HLT2_SDD_SHIFT 19u
- #define SIU_HLT2_SDD_WIDTH 1u
- #define SIU_HLT2_SDD(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_SDD_SHIFT))&SIU_HLT2_SDD_MASK)
- #define SIU_HLT2_FEC_MASK 0x80000000u
- #define SIU_HLT2_FEC_SHIFT 31u
- #define SIU_HLT2_FEC_WIDTH 1u
- #define SIU_HLT2_FEC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLT2_FEC_SHIFT))&SIU_HLT2_FEC_MASK)
- /* HLTACK2 Bit Fields */
- #define SIU_HLTACK2_MCANA_MASK 0x1u
- #define SIU_HLTACK2_MCANA_SHIFT 0u
- #define SIU_HLTACK2_MCANA_WIDTH 1u
- #define SIU_HLTACK2_MCANA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_MCANA_SHIFT))&SIU_HLTACK2_MCANA_MASK)
- #define SIU_HLTACK2_MCANB_MASK 0x2u
- #define SIU_HLTACK2_MCANB_SHIFT 1u
- #define SIU_HLTACK2_MCANB_WIDTH 1u
- #define SIU_HLTACK2_MCANB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_MCANB_SHIFT))&SIU_HLTACK2_MCANB_MASK)
- #define SIU_HLTACK2_PSI5A_MASK 0x10u
- #define SIU_HLTACK2_PSI5A_SHIFT 4u
- #define SIU_HLTACK2_PSI5A_WIDTH 1u
- #define SIU_HLTACK2_PSI5A(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_PSI5A_SHIFT))&SIU_HLTACK2_PSI5A_MASK)
- #define SIU_HLTACK2_PSI5B_MASK 0x20u
- #define SIU_HLTACK2_PSI5B_SHIFT 5u
- #define SIU_HLTACK2_PSI5B_WIDTH 1u
- #define SIU_HLTACK2_PSI5B(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_PSI5B_SHIFT))&SIU_HLTACK2_PSI5B_MASK)
- #define SIU_HLTACK2_SRX0_MASK 0x100u
- #define SIU_HLTACK2_SRX0_SHIFT 8u
- #define SIU_HLTACK2_SRX0_WIDTH 1u
- #define SIU_HLTACK2_SRX0(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_SRX0_SHIFT))&SIU_HLTACK2_SRX0_MASK)
- #define SIU_HLTACK2_SRX1_MASK 0x200u
- #define SIU_HLTACK2_SRX1_SHIFT 9u
- #define SIU_HLTACK2_SRX1_WIDTH 1u
- #define SIU_HLTACK2_SRX1(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_SRX1_SHIFT))&SIU_HLTACK2_SRX1_MASK)
- #define SIU_HLTACK2_STCU_MASK 0x2000u
- #define SIU_HLTACK2_STCU_SHIFT 13u
- #define SIU_HLTACK2_STCU_WIDTH 1u
- #define SIU_HLTACK2_STCU(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_STCU_SHIFT))&SIU_HLTACK2_STCU_MASK)
- #define SIU_HLTACK2_CRC_MASK 0x4000u
- #define SIU_HLTACK2_CRC_SHIFT 14u
- #define SIU_HLTACK2_CRC_WIDTH 1u
- #define SIU_HLTACK2_CRC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_CRC_SHIFT))&SIU_HLTACK2_CRC_MASK)
- #define SIU_HLTACK2_SIPI_MASK 0x8000u
- #define SIU_HLTACK2_SIPI_SHIFT 15u
- #define SIU_HLTACK2_SIPI_WIDTH 1u
- #define SIU_HLTACK2_SIPI(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_SIPI_SHIFT))&SIU_HLTACK2_SIPI_MASK)
- #define SIU_HLTACK2_SDA_MASK 0x10000u
- #define SIU_HLTACK2_SDA_SHIFT 16u
- #define SIU_HLTACK2_SDA_WIDTH 1u
- #define SIU_HLTACK2_SDA(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_SDA_SHIFT))&SIU_HLTACK2_SDA_MASK)
- #define SIU_HLTACK2_SDB_MASK 0x20000u
- #define SIU_HLTACK2_SDB_SHIFT 17u
- #define SIU_HLTACK2_SDB_WIDTH 1u
- #define SIU_HLTACK2_SDB(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_SDB_SHIFT))&SIU_HLTACK2_SDB_MASK)
- #define SIU_HLTACK2_SDC_MASK 0x40000u
- #define SIU_HLTACK2_SDC_SHIFT 18u
- #define SIU_HLTACK2_SDC_WIDTH 1u
- #define SIU_HLTACK2_SDC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_SDC_SHIFT))&SIU_HLTACK2_SDC_MASK)
- #define SIU_HLTACK2_SDD_MASK 0x80000u
- #define SIU_HLTACK2_SDD_SHIFT 19u
- #define SIU_HLTACK2_SDD_WIDTH 1u
- #define SIU_HLTACK2_SDD(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_SDD_SHIFT))&SIU_HLTACK2_SDD_MASK)
- #define SIU_HLTACK2_FEC_MASK 0x80000000u
- #define SIU_HLTACK2_FEC_SHIFT 31u
- #define SIU_HLTACK2_FEC_WIDTH 1u
- #define SIU_HLTACK2_FEC(x) (((uint32_t)(((uint32_t)(x))<<SIU_HLTACK2_FEC_SHIFT))&SIU_HLTACK2_FEC_MASK)
- /* SDCLKCFG Bit Fields */
- #define SIU_SDCLKCFG_SDDIV_MASK 0x7Fu
- #define SIU_SDCLKCFG_SDDIV_SHIFT 0u
- #define SIU_SDCLKCFG_SDDIV_WIDTH 7u
- #define SIU_SDCLKCFG_SDDIV(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDCLKCFG_SDDIV_SHIFT))&SIU_SDCLKCFG_SDDIV_MASK)
- #define SIU_SDCLKCFG_LCK_MASK 0x80000000u
- #define SIU_SDCLKCFG_LCK_SHIFT 31u
- #define SIU_SDCLKCFG_LCK_WIDTH 1u
- #define SIU_SDCLKCFG_LCK(x) (((uint32_t)(((uint32_t)(x))<<SIU_SDCLKCFG_LCK_SHIFT))&SIU_SDCLKCFG_LCK_MASK)
- /* LFCLKCFG Bit Fields */
- #define SIU_LFCLKCFG_LFDIV_MASK 0x7Fu
- #define SIU_LFCLKCFG_LFDIV_SHIFT 0u
- #define SIU_LFCLKCFG_LFDIV_WIDTH 7u
- #define SIU_LFCLKCFG_LFDIV(x) (((uint32_t)(((uint32_t)(x))<<SIU_LFCLKCFG_LFDIV_SHIFT))&SIU_LFCLKCFG_LFDIV_MASK)
- #define SIU_LFCLKCFG_LFCLKSEL_MASK 0x3000u
- #define SIU_LFCLKCFG_LFCLKSEL_SHIFT 12u
- #define SIU_LFCLKCFG_LFCLKSEL_WIDTH 2u
- #define SIU_LFCLKCFG_LFCLKSEL(x) (((uint32_t)(((uint32_t)(x))<<SIU_LFCLKCFG_LFCLKSEL_SHIFT))&SIU_LFCLKCFG_LFCLKSEL_MASK)
- #define SIU_LFCLKCFG_LCK_MASK 0x80000000u
- #define SIU_LFCLKCFG_LCK_SHIFT 31u
- #define SIU_LFCLKCFG_LCK_WIDTH 1u
- #define SIU_LFCLKCFG_LCK(x) (((uint32_t)(((uint32_t)(x))<<SIU_LFCLKCFG_LCK_SHIFT))&SIU_LFCLKCFG_LCK_MASK)
- /* PSCLKCFG Bit Fields */
- #define SIU_PSCLKCFG_PSDIV1M_MASK 0x3FFu
- #define SIU_PSCLKCFG_PSDIV1M_SHIFT 0u
- #define SIU_PSCLKCFG_PSDIV1M_WIDTH 10u
- #define SIU_PSCLKCFG_PSDIV1M(x) (((uint32_t)(((uint32_t)(x))<<SIU_PSCLKCFG_PSDIV1M_SHIFT))&SIU_PSCLKCFG_PSDIV1M_MASK)
- #define SIU_PSCLKCFG_PSDIV_MASK 0xFF0000u
- #define SIU_PSCLKCFG_PSDIV_SHIFT 16u
- #define SIU_PSCLKCFG_PSDIV_WIDTH 8u
- #define SIU_PSCLKCFG_PSDIV(x) (((uint32_t)(((uint32_t)(x))<<SIU_PSCLKCFG_PSDIV_SHIFT))&SIU_PSCLKCFG_PSDIV_MASK)
- #define SIU_PSCLKCFG_LCK_MASK 0x80000000u
- #define SIU_PSCLKCFG_LCK_SHIFT 31u
- #define SIU_PSCLKCFG_LCK_WIDTH 1u
- #define SIU_PSCLKCFG_LCK(x) (((uint32_t)(((uint32_t)(x))<<SIU_PSCLKCFG_LCK_SHIFT))&SIU_PSCLKCFG_LCK_MASK)
- /* RCR Bit Fields */
- #define SIU_RCR_RET_MASK 0xFu
- #define SIU_RCR_RET_SHIFT 0u
- #define SIU_RCR_RET_WIDTH 4u
- #define SIU_RCR_RET(x) (((uint32_t)(((uint32_t)(x))<<SIU_RCR_RET_SHIFT))&SIU_RCR_RET_MASK)
- /* LOCKSTEP Bit Fields */
- #define SIU_LOCKSTEP_LSE_MASK 0x1u
- #define SIU_LOCKSTEP_LSE_SHIFT 0u
- #define SIU_LOCKSTEP_LSE_WIDTH 1u
- #define SIU_LOCKSTEP_LSE(x) (((uint32_t)(((uint32_t)(x))<<SIU_LOCKSTEP_LSE_SHIFT))&SIU_LOCKSTEP_LSE_MASK)
- /* PCSER Bit Fields */
- #define SIU_PCSER_PCSE_MASK 0x1u
- #define SIU_PCSER_PCSE_SHIFT 0u
- #define SIU_PCSER_PCSE_WIDTH 1u
- #define SIU_PCSER_PCSE(x) (((uint32_t)(((uint32_t)(x))<<SIU_PCSER_PCSE_SHIFT))&SIU_PCSER_PCSE_MASK)
- /* PCSIFR Bit Fields */
- #define SIU_PCSIFR_PCSI_MASK 0x1u
- #define SIU_PCSIFR_PCSI_SHIFT 0u
- #define SIU_PCSIFR_PCSI_WIDTH 1u
- #define SIU_PCSIFR_PCSI(x) (((uint32_t)(((uint32_t)(x))<<SIU_PCSIFR_PCSI_SHIFT))&SIU_PCSIFR_PCSI_MASK)
- #define SIU_PCSIFR_PCSMS_MASK 0x6u
- #define SIU_PCSIFR_PCSMS_SHIFT 1u
- #define SIU_PCSIFR_PCSMS_WIDTH 2u
- #define SIU_PCSIFR_PCSMS(x) (((uint32_t)(((uint32_t)(x))<<SIU_PCSIFR_PCSMS_SHIFT))&SIU_PCSIFR_PCSMS_MASK)
- /* FECCR Bit Fields */
- #define SIU_FECCR_FM_MASK 0x1u
- #define SIU_FECCR_FM_SHIFT 0u
- #define SIU_FECCR_FM_WIDTH 1u
- #define SIU_FECCR_FM(x) (((uint32_t)(((uint32_t)(x))<<SIU_FECCR_FM_SHIFT))&SIU_FECCR_FM_MASK)
- /* ECCEIR Bit Fields */
- #define SIU_ECCEIR_CHKINVM_MASK 0x7Fu
- #define SIU_ECCEIR_CHKINVM_SHIFT 0u
- #define SIU_ECCEIR_CHKINVM_WIDTH 7u
- #define SIU_ECCEIR_CHKINVM(x) (((uint32_t)(((uint32_t)(x))<<SIU_ECCEIR_CHKINVM_SHIFT))&SIU_ECCEIR_CHKINVM_MASK)
- #define SIU_ECCEIR_INVC_MASK 0x80u
- #define SIU_ECCEIR_INVC_SHIFT 7u
- #define SIU_ECCEIR_INVC_WIDTH 1u
- #define SIU_ECCEIR_INVC(x) (((uint32_t)(((uint32_t)(x))<<SIU_ECCEIR_INVC_SHIFT))&SIU_ECCEIR_INVC_MASK)
- /* PGPDO Bit Fields */
- #define SIU_PGPDO_PGPDO31_MASK 0x1u
- #define SIU_PGPDO_PGPDO31_SHIFT 0u
- #define SIU_PGPDO_PGPDO31_WIDTH 1u
- #define SIU_PGPDO_PGPDO31(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO31_SHIFT))&SIU_PGPDO_PGPDO31_MASK)
- #define SIU_PGPDO_PGPDO30_MASK 0x2u
- #define SIU_PGPDO_PGPDO30_SHIFT 1u
- #define SIU_PGPDO_PGPDO30_WIDTH 1u
- #define SIU_PGPDO_PGPDO30(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO30_SHIFT))&SIU_PGPDO_PGPDO30_MASK)
- #define SIU_PGPDO_PGPDO29_MASK 0x4u
- #define SIU_PGPDO_PGPDO29_SHIFT 2u
- #define SIU_PGPDO_PGPDO29_WIDTH 1u
- #define SIU_PGPDO_PGPDO29(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO29_SHIFT))&SIU_PGPDO_PGPDO29_MASK)
- #define SIU_PGPDO_PGPDO28_MASK 0x8u
- #define SIU_PGPDO_PGPDO28_SHIFT 3u
- #define SIU_PGPDO_PGPDO28_WIDTH 1u
- #define SIU_PGPDO_PGPDO28(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO28_SHIFT))&SIU_PGPDO_PGPDO28_MASK)
- #define SIU_PGPDO_PGPDO27_MASK 0x10u
- #define SIU_PGPDO_PGPDO27_SHIFT 4u
- #define SIU_PGPDO_PGPDO27_WIDTH 1u
- #define SIU_PGPDO_PGPDO27(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO27_SHIFT))&SIU_PGPDO_PGPDO27_MASK)
- #define SIU_PGPDO_PGPDO26_MASK 0x20u
- #define SIU_PGPDO_PGPDO26_SHIFT 5u
- #define SIU_PGPDO_PGPDO26_WIDTH 1u
- #define SIU_PGPDO_PGPDO26(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO26_SHIFT))&SIU_PGPDO_PGPDO26_MASK)
- #define SIU_PGPDO_PGPDO25_MASK 0x40u
- #define SIU_PGPDO_PGPDO25_SHIFT 6u
- #define SIU_PGPDO_PGPDO25_WIDTH 1u
- #define SIU_PGPDO_PGPDO25(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO25_SHIFT))&SIU_PGPDO_PGPDO25_MASK)
- #define SIU_PGPDO_PGPDO24_MASK 0x80u
- #define SIU_PGPDO_PGPDO24_SHIFT 7u
- #define SIU_PGPDO_PGPDO24_WIDTH 1u
- #define SIU_PGPDO_PGPDO24(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO24_SHIFT))&SIU_PGPDO_PGPDO24_MASK)
- #define SIU_PGPDO_PGPDO23_MASK 0x100u
- #define SIU_PGPDO_PGPDO23_SHIFT 8u
- #define SIU_PGPDO_PGPDO23_WIDTH 1u
- #define SIU_PGPDO_PGPDO23(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO23_SHIFT))&SIU_PGPDO_PGPDO23_MASK)
- #define SIU_PGPDO_PGPDO22_MASK 0x200u
- #define SIU_PGPDO_PGPDO22_SHIFT 9u
- #define SIU_PGPDO_PGPDO22_WIDTH 1u
- #define SIU_PGPDO_PGPDO22(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO22_SHIFT))&SIU_PGPDO_PGPDO22_MASK)
- #define SIU_PGPDO_PGPDO21_MASK 0x400u
- #define SIU_PGPDO_PGPDO21_SHIFT 10u
- #define SIU_PGPDO_PGPDO21_WIDTH 1u
- #define SIU_PGPDO_PGPDO21(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO21_SHIFT))&SIU_PGPDO_PGPDO21_MASK)
- #define SIU_PGPDO_PGPDO20_MASK 0x800u
- #define SIU_PGPDO_PGPDO20_SHIFT 11u
- #define SIU_PGPDO_PGPDO20_WIDTH 1u
- #define SIU_PGPDO_PGPDO20(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO20_SHIFT))&SIU_PGPDO_PGPDO20_MASK)
- #define SIU_PGPDO_PGPDO19_MASK 0x1000u
- #define SIU_PGPDO_PGPDO19_SHIFT 12u
- #define SIU_PGPDO_PGPDO19_WIDTH 1u
- #define SIU_PGPDO_PGPDO19(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO19_SHIFT))&SIU_PGPDO_PGPDO19_MASK)
- #define SIU_PGPDO_PGPDO18_MASK 0x2000u
- #define SIU_PGPDO_PGPDO18_SHIFT 13u
- #define SIU_PGPDO_PGPDO18_WIDTH 1u
- #define SIU_PGPDO_PGPDO18(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO18_SHIFT))&SIU_PGPDO_PGPDO18_MASK)
- #define SIU_PGPDO_PGPDO17_MASK 0x4000u
- #define SIU_PGPDO_PGPDO17_SHIFT 14u
- #define SIU_PGPDO_PGPDO17_WIDTH 1u
- #define SIU_PGPDO_PGPDO17(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO17_SHIFT))&SIU_PGPDO_PGPDO17_MASK)
- #define SIU_PGPDO_PGPDO16_MASK 0x8000u
- #define SIU_PGPDO_PGPDO16_SHIFT 15u
- #define SIU_PGPDO_PGPDO16_WIDTH 1u
- #define SIU_PGPDO_PGPDO16(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO16_SHIFT))&SIU_PGPDO_PGPDO16_MASK)
- #define SIU_PGPDO_PGPDO15_MASK 0x10000u
- #define SIU_PGPDO_PGPDO15_SHIFT 16u
- #define SIU_PGPDO_PGPDO15_WIDTH 1u
- #define SIU_PGPDO_PGPDO15(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO15_SHIFT))&SIU_PGPDO_PGPDO15_MASK)
- #define SIU_PGPDO_PGPDO14_MASK 0x20000u
- #define SIU_PGPDO_PGPDO14_SHIFT 17u
- #define SIU_PGPDO_PGPDO14_WIDTH 1u
- #define SIU_PGPDO_PGPDO14(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO14_SHIFT))&SIU_PGPDO_PGPDO14_MASK)
- #define SIU_PGPDO_PGPDO13_MASK 0x40000u
- #define SIU_PGPDO_PGPDO13_SHIFT 18u
- #define SIU_PGPDO_PGPDO13_WIDTH 1u
- #define SIU_PGPDO_PGPDO13(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO13_SHIFT))&SIU_PGPDO_PGPDO13_MASK)
- #define SIU_PGPDO_PGPDO12_MASK 0x80000u
- #define SIU_PGPDO_PGPDO12_SHIFT 19u
- #define SIU_PGPDO_PGPDO12_WIDTH 1u
- #define SIU_PGPDO_PGPDO12(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO12_SHIFT))&SIU_PGPDO_PGPDO12_MASK)
- #define SIU_PGPDO_PGPDO11_MASK 0x100000u
- #define SIU_PGPDO_PGPDO11_SHIFT 20u
- #define SIU_PGPDO_PGPDO11_WIDTH 1u
- #define SIU_PGPDO_PGPDO11(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO11_SHIFT))&SIU_PGPDO_PGPDO11_MASK)
- #define SIU_PGPDO_PGPDO10_MASK 0x200000u
- #define SIU_PGPDO_PGPDO10_SHIFT 21u
- #define SIU_PGPDO_PGPDO10_WIDTH 1u
- #define SIU_PGPDO_PGPDO10(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO10_SHIFT))&SIU_PGPDO_PGPDO10_MASK)
- #define SIU_PGPDO_PGPDO9_MASK 0x400000u
- #define SIU_PGPDO_PGPDO9_SHIFT 22u
- #define SIU_PGPDO_PGPDO9_WIDTH 1u
- #define SIU_PGPDO_PGPDO9(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO9_SHIFT))&SIU_PGPDO_PGPDO9_MASK)
- #define SIU_PGPDO_PGPDO8_MASK 0x800000u
- #define SIU_PGPDO_PGPDO8_SHIFT 23u
- #define SIU_PGPDO_PGPDO8_WIDTH 1u
- #define SIU_PGPDO_PGPDO8(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO8_SHIFT))&SIU_PGPDO_PGPDO8_MASK)
- #define SIU_PGPDO_PGPDO7_MASK 0x1000000u
- #define SIU_PGPDO_PGPDO7_SHIFT 24u
- #define SIU_PGPDO_PGPDO7_WIDTH 1u
- #define SIU_PGPDO_PGPDO7(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO7_SHIFT))&SIU_PGPDO_PGPDO7_MASK)
- #define SIU_PGPDO_PGPDO6_MASK 0x2000000u
- #define SIU_PGPDO_PGPDO6_SHIFT 25u
- #define SIU_PGPDO_PGPDO6_WIDTH 1u
- #define SIU_PGPDO_PGPDO6(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO6_SHIFT))&SIU_PGPDO_PGPDO6_MASK)
- #define SIU_PGPDO_PGPDO5_MASK 0x4000000u
- #define SIU_PGPDO_PGPDO5_SHIFT 26u
- #define SIU_PGPDO_PGPDO5_WIDTH 1u
- #define SIU_PGPDO_PGPDO5(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO5_SHIFT))&SIU_PGPDO_PGPDO5_MASK)
- #define SIU_PGPDO_PGPDO4_MASK 0x8000000u
- #define SIU_PGPDO_PGPDO4_SHIFT 27u
- #define SIU_PGPDO_PGPDO4_WIDTH 1u
- #define SIU_PGPDO_PGPDO4(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO4_SHIFT))&SIU_PGPDO_PGPDO4_MASK)
- #define SIU_PGPDO_PGPDO3_MASK 0x10000000u
- #define SIU_PGPDO_PGPDO3_SHIFT 28u
- #define SIU_PGPDO_PGPDO3_WIDTH 1u
- #define SIU_PGPDO_PGPDO3(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO3_SHIFT))&SIU_PGPDO_PGPDO3_MASK)
- #define SIU_PGPDO_PGPDO2_MASK 0x20000000u
- #define SIU_PGPDO_PGPDO2_SHIFT 29u
- #define SIU_PGPDO_PGPDO2_WIDTH 1u
- #define SIU_PGPDO_PGPDO2(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO2_SHIFT))&SIU_PGPDO_PGPDO2_MASK)
- #define SIU_PGPDO_PGPDO1_MASK 0x40000000u
- #define SIU_PGPDO_PGPDO1_SHIFT 30u
- #define SIU_PGPDO_PGPDO1_WIDTH 1u
- #define SIU_PGPDO_PGPDO1(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO1_SHIFT))&SIU_PGPDO_PGPDO1_MASK)
- #define SIU_PGPDO_PGPDO0_MASK 0x80000000u
- #define SIU_PGPDO_PGPDO0_SHIFT 31u
- #define SIU_PGPDO_PGPDO0_WIDTH 1u
- #define SIU_PGPDO_PGPDO0(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDO_PGPDO0_SHIFT))&SIU_PGPDO_PGPDO0_MASK)
- /* PGPDI Bit Fields */
- #define SIU_PGPDI_PGPDI31_MASK 0x1u
- #define SIU_PGPDI_PGPDI31_SHIFT 0u
- #define SIU_PGPDI_PGPDI31_WIDTH 1u
- #define SIU_PGPDI_PGPDI31(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI31_SHIFT))&SIU_PGPDI_PGPDI31_MASK)
- #define SIU_PGPDI_PGPDI30_MASK 0x2u
- #define SIU_PGPDI_PGPDI30_SHIFT 1u
- #define SIU_PGPDI_PGPDI30_WIDTH 1u
- #define SIU_PGPDI_PGPDI30(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI30_SHIFT))&SIU_PGPDI_PGPDI30_MASK)
- #define SIU_PGPDI_PGPDI29_MASK 0x4u
- #define SIU_PGPDI_PGPDI29_SHIFT 2u
- #define SIU_PGPDI_PGPDI29_WIDTH 1u
- #define SIU_PGPDI_PGPDI29(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI29_SHIFT))&SIU_PGPDI_PGPDI29_MASK)
- #define SIU_PGPDI_PGPDI28_MASK 0x8u
- #define SIU_PGPDI_PGPDI28_SHIFT 3u
- #define SIU_PGPDI_PGPDI28_WIDTH 1u
- #define SIU_PGPDI_PGPDI28(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI28_SHIFT))&SIU_PGPDI_PGPDI28_MASK)
- #define SIU_PGPDI_PGPDI27_MASK 0x10u
- #define SIU_PGPDI_PGPDI27_SHIFT 4u
- #define SIU_PGPDI_PGPDI27_WIDTH 1u
- #define SIU_PGPDI_PGPDI27(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI27_SHIFT))&SIU_PGPDI_PGPDI27_MASK)
- #define SIU_PGPDI_PGPDI26_MASK 0x20u
- #define SIU_PGPDI_PGPDI26_SHIFT 5u
- #define SIU_PGPDI_PGPDI26_WIDTH 1u
- #define SIU_PGPDI_PGPDI26(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI26_SHIFT))&SIU_PGPDI_PGPDI26_MASK)
- #define SIU_PGPDI_PGPDI25_MASK 0x40u
- #define SIU_PGPDI_PGPDI25_SHIFT 6u
- #define SIU_PGPDI_PGPDI25_WIDTH 1u
- #define SIU_PGPDI_PGPDI25(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI25_SHIFT))&SIU_PGPDI_PGPDI25_MASK)
- #define SIU_PGPDI_PGPDI24_MASK 0x80u
- #define SIU_PGPDI_PGPDI24_SHIFT 7u
- #define SIU_PGPDI_PGPDI24_WIDTH 1u
- #define SIU_PGPDI_PGPDI24(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI24_SHIFT))&SIU_PGPDI_PGPDI24_MASK)
- #define SIU_PGPDI_PGPDI23_MASK 0x100u
- #define SIU_PGPDI_PGPDI23_SHIFT 8u
- #define SIU_PGPDI_PGPDI23_WIDTH 1u
- #define SIU_PGPDI_PGPDI23(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI23_SHIFT))&SIU_PGPDI_PGPDI23_MASK)
- #define SIU_PGPDI_PGPDI22_MASK 0x200u
- #define SIU_PGPDI_PGPDI22_SHIFT 9u
- #define SIU_PGPDI_PGPDI22_WIDTH 1u
- #define SIU_PGPDI_PGPDI22(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI22_SHIFT))&SIU_PGPDI_PGPDI22_MASK)
- #define SIU_PGPDI_PGPDI21_MASK 0x400u
- #define SIU_PGPDI_PGPDI21_SHIFT 10u
- #define SIU_PGPDI_PGPDI21_WIDTH 1u
- #define SIU_PGPDI_PGPDI21(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI21_SHIFT))&SIU_PGPDI_PGPDI21_MASK)
- #define SIU_PGPDI_PGPDI20_MASK 0x800u
- #define SIU_PGPDI_PGPDI20_SHIFT 11u
- #define SIU_PGPDI_PGPDI20_WIDTH 1u
- #define SIU_PGPDI_PGPDI20(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI20_SHIFT))&SIU_PGPDI_PGPDI20_MASK)
- #define SIU_PGPDI_PGPDI19_MASK 0x1000u
- #define SIU_PGPDI_PGPDI19_SHIFT 12u
- #define SIU_PGPDI_PGPDI19_WIDTH 1u
- #define SIU_PGPDI_PGPDI19(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI19_SHIFT))&SIU_PGPDI_PGPDI19_MASK)
- #define SIU_PGPDI_PGPDI18_MASK 0x2000u
- #define SIU_PGPDI_PGPDI18_SHIFT 13u
- #define SIU_PGPDI_PGPDI18_WIDTH 1u
- #define SIU_PGPDI_PGPDI18(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI18_SHIFT))&SIU_PGPDI_PGPDI18_MASK)
- #define SIU_PGPDI_PGPDI17_MASK 0x4000u
- #define SIU_PGPDI_PGPDI17_SHIFT 14u
- #define SIU_PGPDI_PGPDI17_WIDTH 1u
- #define SIU_PGPDI_PGPDI17(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI17_SHIFT))&SIU_PGPDI_PGPDI17_MASK)
- #define SIU_PGPDI_PGPDI16_MASK 0x8000u
- #define SIU_PGPDI_PGPDI16_SHIFT 15u
- #define SIU_PGPDI_PGPDI16_WIDTH 1u
- #define SIU_PGPDI_PGPDI16(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI16_SHIFT))&SIU_PGPDI_PGPDI16_MASK)
- #define SIU_PGPDI_PGPDI15_MASK 0x10000u
- #define SIU_PGPDI_PGPDI15_SHIFT 16u
- #define SIU_PGPDI_PGPDI15_WIDTH 1u
- #define SIU_PGPDI_PGPDI15(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI15_SHIFT))&SIU_PGPDI_PGPDI15_MASK)
- #define SIU_PGPDI_PGPDI14_MASK 0x20000u
- #define SIU_PGPDI_PGPDI14_SHIFT 17u
- #define SIU_PGPDI_PGPDI14_WIDTH 1u
- #define SIU_PGPDI_PGPDI14(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI14_SHIFT))&SIU_PGPDI_PGPDI14_MASK)
- #define SIU_PGPDI_PGPDI13_MASK 0x40000u
- #define SIU_PGPDI_PGPDI13_SHIFT 18u
- #define SIU_PGPDI_PGPDI13_WIDTH 1u
- #define SIU_PGPDI_PGPDI13(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI13_SHIFT))&SIU_PGPDI_PGPDI13_MASK)
- #define SIU_PGPDI_PGPDI12_MASK 0x80000u
- #define SIU_PGPDI_PGPDI12_SHIFT 19u
- #define SIU_PGPDI_PGPDI12_WIDTH 1u
- #define SIU_PGPDI_PGPDI12(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI12_SHIFT))&SIU_PGPDI_PGPDI12_MASK)
- #define SIU_PGPDI_PGPDI11_MASK 0x100000u
- #define SIU_PGPDI_PGPDI11_SHIFT 20u
- #define SIU_PGPDI_PGPDI11_WIDTH 1u
- #define SIU_PGPDI_PGPDI11(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI11_SHIFT))&SIU_PGPDI_PGPDI11_MASK)
- #define SIU_PGPDI_PGPDI10_MASK 0x200000u
- #define SIU_PGPDI_PGPDI10_SHIFT 21u
- #define SIU_PGPDI_PGPDI10_WIDTH 1u
- #define SIU_PGPDI_PGPDI10(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI10_SHIFT))&SIU_PGPDI_PGPDI10_MASK)
- #define SIU_PGPDI_PGPDI9_MASK 0x400000u
- #define SIU_PGPDI_PGPDI9_SHIFT 22u
- #define SIU_PGPDI_PGPDI9_WIDTH 1u
- #define SIU_PGPDI_PGPDI9(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI9_SHIFT))&SIU_PGPDI_PGPDI9_MASK)
- #define SIU_PGPDI_PGPDI8_MASK 0x800000u
- #define SIU_PGPDI_PGPDI8_SHIFT 23u
- #define SIU_PGPDI_PGPDI8_WIDTH 1u
- #define SIU_PGPDI_PGPDI8(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI8_SHIFT))&SIU_PGPDI_PGPDI8_MASK)
- #define SIU_PGPDI_PGPDI7_MASK 0x1000000u
- #define SIU_PGPDI_PGPDI7_SHIFT 24u
- #define SIU_PGPDI_PGPDI7_WIDTH 1u
- #define SIU_PGPDI_PGPDI7(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI7_SHIFT))&SIU_PGPDI_PGPDI7_MASK)
- #define SIU_PGPDI_PGPDI6_MASK 0x2000000u
- #define SIU_PGPDI_PGPDI6_SHIFT 25u
- #define SIU_PGPDI_PGPDI6_WIDTH 1u
- #define SIU_PGPDI_PGPDI6(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI6_SHIFT))&SIU_PGPDI_PGPDI6_MASK)
- #define SIU_PGPDI_PGPDI5_MASK 0x4000000u
- #define SIU_PGPDI_PGPDI5_SHIFT 26u
- #define SIU_PGPDI_PGPDI5_WIDTH 1u
- #define SIU_PGPDI_PGPDI5(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI5_SHIFT))&SIU_PGPDI_PGPDI5_MASK)
- #define SIU_PGPDI_PGPDI4_MASK 0x8000000u
- #define SIU_PGPDI_PGPDI4_SHIFT 27u
- #define SIU_PGPDI_PGPDI4_WIDTH 1u
- #define SIU_PGPDI_PGPDI4(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI4_SHIFT))&SIU_PGPDI_PGPDI4_MASK)
- #define SIU_PGPDI_PGPDI3_MASK 0x10000000u
- #define SIU_PGPDI_PGPDI3_SHIFT 28u
- #define SIU_PGPDI_PGPDI3_WIDTH 1u
- #define SIU_PGPDI_PGPDI3(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI3_SHIFT))&SIU_PGPDI_PGPDI3_MASK)
- #define SIU_PGPDI_PGPDI2_MASK 0x20000000u
- #define SIU_PGPDI_PGPDI2_SHIFT 29u
- #define SIU_PGPDI_PGPDI2_WIDTH 1u
- #define SIU_PGPDI_PGPDI2(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI2_SHIFT))&SIU_PGPDI_PGPDI2_MASK)
- #define SIU_PGPDI_PGPDI1_MASK 0x40000000u
- #define SIU_PGPDI_PGPDI1_SHIFT 30u
- #define SIU_PGPDI_PGPDI1_WIDTH 1u
- #define SIU_PGPDI_PGPDI1(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI1_SHIFT))&SIU_PGPDI_PGPDI1_MASK)
- #define SIU_PGPDI_PGPDI0_MASK 0x80000000u
- #define SIU_PGPDI_PGPDI0_SHIFT 31u
- #define SIU_PGPDI_PGPDI0_WIDTH 1u
- #define SIU_PGPDI_PGPDI0(x) (((uint32_t)(((uint32_t)(x))<<SIU_PGPDI_PGPDI0_SHIFT))&SIU_PGPDI_PGPDI0_MASK)
- /* MPGPDO Bit Fields */
- #define SIU_MPGPDO_DATA15_MASK 0x1u
- #define SIU_MPGPDO_DATA15_SHIFT 0u
- #define SIU_MPGPDO_DATA15_WIDTH 1u
- #define SIU_MPGPDO_DATA15(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA15_SHIFT))&SIU_MPGPDO_DATA15_MASK)
- #define SIU_MPGPDO_DATA14_MASK 0x2u
- #define SIU_MPGPDO_DATA14_SHIFT 1u
- #define SIU_MPGPDO_DATA14_WIDTH 1u
- #define SIU_MPGPDO_DATA14(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA14_SHIFT))&SIU_MPGPDO_DATA14_MASK)
- #define SIU_MPGPDO_DATA13_MASK 0x4u
- #define SIU_MPGPDO_DATA13_SHIFT 2u
- #define SIU_MPGPDO_DATA13_WIDTH 1u
- #define SIU_MPGPDO_DATA13(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA13_SHIFT))&SIU_MPGPDO_DATA13_MASK)
- #define SIU_MPGPDO_DATA12_MASK 0x8u
- #define SIU_MPGPDO_DATA12_SHIFT 3u
- #define SIU_MPGPDO_DATA12_WIDTH 1u
- #define SIU_MPGPDO_DATA12(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA12_SHIFT))&SIU_MPGPDO_DATA12_MASK)
- #define SIU_MPGPDO_DATA11_MASK 0x10u
- #define SIU_MPGPDO_DATA11_SHIFT 4u
- #define SIU_MPGPDO_DATA11_WIDTH 1u
- #define SIU_MPGPDO_DATA11(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA11_SHIFT))&SIU_MPGPDO_DATA11_MASK)
- #define SIU_MPGPDO_DATA10_MASK 0x20u
- #define SIU_MPGPDO_DATA10_SHIFT 5u
- #define SIU_MPGPDO_DATA10_WIDTH 1u
- #define SIU_MPGPDO_DATA10(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA10_SHIFT))&SIU_MPGPDO_DATA10_MASK)
- #define SIU_MPGPDO_DATA9_MASK 0x40u
- #define SIU_MPGPDO_DATA9_SHIFT 6u
- #define SIU_MPGPDO_DATA9_WIDTH 1u
- #define SIU_MPGPDO_DATA9(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA9_SHIFT))&SIU_MPGPDO_DATA9_MASK)
- #define SIU_MPGPDO_DATA8_MASK 0x80u
- #define SIU_MPGPDO_DATA8_SHIFT 7u
- #define SIU_MPGPDO_DATA8_WIDTH 1u
- #define SIU_MPGPDO_DATA8(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA8_SHIFT))&SIU_MPGPDO_DATA8_MASK)
- #define SIU_MPGPDO_DATA7_MASK 0x100u
- #define SIU_MPGPDO_DATA7_SHIFT 8u
- #define SIU_MPGPDO_DATA7_WIDTH 1u
- #define SIU_MPGPDO_DATA7(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA7_SHIFT))&SIU_MPGPDO_DATA7_MASK)
- #define SIU_MPGPDO_DATA6_MASK 0x200u
- #define SIU_MPGPDO_DATA6_SHIFT 9u
- #define SIU_MPGPDO_DATA6_WIDTH 1u
- #define SIU_MPGPDO_DATA6(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA6_SHIFT))&SIU_MPGPDO_DATA6_MASK)
- #define SIU_MPGPDO_DATA5_MASK 0x400u
- #define SIU_MPGPDO_DATA5_SHIFT 10u
- #define SIU_MPGPDO_DATA5_WIDTH 1u
- #define SIU_MPGPDO_DATA5(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA5_SHIFT))&SIU_MPGPDO_DATA5_MASK)
- #define SIU_MPGPDO_DATA4_MASK 0x800u
- #define SIU_MPGPDO_DATA4_SHIFT 11u
- #define SIU_MPGPDO_DATA4_WIDTH 1u
- #define SIU_MPGPDO_DATA4(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA4_SHIFT))&SIU_MPGPDO_DATA4_MASK)
- #define SIU_MPGPDO_DATA3_MASK 0x1000u
- #define SIU_MPGPDO_DATA3_SHIFT 12u
- #define SIU_MPGPDO_DATA3_WIDTH 1u
- #define SIU_MPGPDO_DATA3(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA3_SHIFT))&SIU_MPGPDO_DATA3_MASK)
- #define SIU_MPGPDO_DATA2_MASK 0x2000u
- #define SIU_MPGPDO_DATA2_SHIFT 13u
- #define SIU_MPGPDO_DATA2_WIDTH 1u
- #define SIU_MPGPDO_DATA2(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA2_SHIFT))&SIU_MPGPDO_DATA2_MASK)
- #define SIU_MPGPDO_DATA1_MASK 0x4000u
- #define SIU_MPGPDO_DATA1_SHIFT 14u
- #define SIU_MPGPDO_DATA1_WIDTH 1u
- #define SIU_MPGPDO_DATA1(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA1_SHIFT))&SIU_MPGPDO_DATA1_MASK)
- #define SIU_MPGPDO_DATA0_MASK 0x8000u
- #define SIU_MPGPDO_DATA0_SHIFT 15u
- #define SIU_MPGPDO_DATA0_WIDTH 1u
- #define SIU_MPGPDO_DATA0(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_DATA0_SHIFT))&SIU_MPGPDO_DATA0_MASK)
- #define SIU_MPGPDO_MASK15_MASK 0x10000u
- #define SIU_MPGPDO_MASK15_SHIFT 16u
- #define SIU_MPGPDO_MASK15_WIDTH 1u
- #define SIU_MPGPDO_MASK15(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK15_SHIFT))&SIU_MPGPDO_MASK15_MASK)
- #define SIU_MPGPDO_MASK14_MASK 0x20000u
- #define SIU_MPGPDO_MASK14_SHIFT 17u
- #define SIU_MPGPDO_MASK14_WIDTH 1u
- #define SIU_MPGPDO_MASK14(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK14_SHIFT))&SIU_MPGPDO_MASK14_MASK)
- #define SIU_MPGPDO_MASK13_MASK 0x40000u
- #define SIU_MPGPDO_MASK13_SHIFT 18u
- #define SIU_MPGPDO_MASK13_WIDTH 1u
- #define SIU_MPGPDO_MASK13(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK13_SHIFT))&SIU_MPGPDO_MASK13_MASK)
- #define SIU_MPGPDO_MASK12_MASK 0x80000u
- #define SIU_MPGPDO_MASK12_SHIFT 19u
- #define SIU_MPGPDO_MASK12_WIDTH 1u
- #define SIU_MPGPDO_MASK12(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK12_SHIFT))&SIU_MPGPDO_MASK12_MASK)
- #define SIU_MPGPDO_MASK11_MASK 0x100000u
- #define SIU_MPGPDO_MASK11_SHIFT 20u
- #define SIU_MPGPDO_MASK11_WIDTH 1u
- #define SIU_MPGPDO_MASK11(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK11_SHIFT))&SIU_MPGPDO_MASK11_MASK)
- #define SIU_MPGPDO_MASK10_MASK 0x200000u
- #define SIU_MPGPDO_MASK10_SHIFT 21u
- #define SIU_MPGPDO_MASK10_WIDTH 1u
- #define SIU_MPGPDO_MASK10(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK10_SHIFT))&SIU_MPGPDO_MASK10_MASK)
- #define SIU_MPGPDO_MASK9_MASK 0x400000u
- #define SIU_MPGPDO_MASK9_SHIFT 22u
- #define SIU_MPGPDO_MASK9_WIDTH 1u
- #define SIU_MPGPDO_MASK9(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK9_SHIFT))&SIU_MPGPDO_MASK9_MASK)
- #define SIU_MPGPDO_MASK8_MASK 0x800000u
- #define SIU_MPGPDO_MASK8_SHIFT 23u
- #define SIU_MPGPDO_MASK8_WIDTH 1u
- #define SIU_MPGPDO_MASK8(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK8_SHIFT))&SIU_MPGPDO_MASK8_MASK)
- #define SIU_MPGPDO_MASK7_MASK 0x1000000u
- #define SIU_MPGPDO_MASK7_SHIFT 24u
- #define SIU_MPGPDO_MASK7_WIDTH 1u
- #define SIU_MPGPDO_MASK7(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK7_SHIFT))&SIU_MPGPDO_MASK7_MASK)
- #define SIU_MPGPDO_MASK6_MASK 0x2000000u
- #define SIU_MPGPDO_MASK6_SHIFT 25u
- #define SIU_MPGPDO_MASK6_WIDTH 1u
- #define SIU_MPGPDO_MASK6(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK6_SHIFT))&SIU_MPGPDO_MASK6_MASK)
- #define SIU_MPGPDO_MASK5_MASK 0x4000000u
- #define SIU_MPGPDO_MASK5_SHIFT 26u
- #define SIU_MPGPDO_MASK5_WIDTH 1u
- #define SIU_MPGPDO_MASK5(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK5_SHIFT))&SIU_MPGPDO_MASK5_MASK)
- #define SIU_MPGPDO_MASK4_MASK 0x8000000u
- #define SIU_MPGPDO_MASK4_SHIFT 27u
- #define SIU_MPGPDO_MASK4_WIDTH 1u
- #define SIU_MPGPDO_MASK4(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK4_SHIFT))&SIU_MPGPDO_MASK4_MASK)
- #define SIU_MPGPDO_MASK3_MASK 0x10000000u
- #define SIU_MPGPDO_MASK3_SHIFT 28u
- #define SIU_MPGPDO_MASK3_WIDTH 1u
- #define SIU_MPGPDO_MASK3(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK3_SHIFT))&SIU_MPGPDO_MASK3_MASK)
- #define SIU_MPGPDO_MASK2_MASK 0x20000000u
- #define SIU_MPGPDO_MASK2_SHIFT 29u
- #define SIU_MPGPDO_MASK2_WIDTH 1u
- #define SIU_MPGPDO_MASK2(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK2_SHIFT))&SIU_MPGPDO_MASK2_MASK)
- #define SIU_MPGPDO_MASK1_MASK 0x40000000u
- #define SIU_MPGPDO_MASK1_SHIFT 30u
- #define SIU_MPGPDO_MASK1_WIDTH 1u
- #define SIU_MPGPDO_MASK1(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK1_SHIFT))&SIU_MPGPDO_MASK1_MASK)
- #define SIU_MPGPDO_MASK0_MASK 0x80000000u
- #define SIU_MPGPDO_MASK0_SHIFT 31u
- #define SIU_MPGPDO_MASK0_WIDTH 1u
- #define SIU_MPGPDO_MASK0(x) (((uint32_t)(((uint32_t)(x))<<SIU_MPGPDO_MASK0_SHIFT))&SIU_MPGPDO_MASK0_MASK)
- /* DSPIH Bit Fields */
- #define SIU_DSPIH_DATA15_MASK 0x1u
- #define SIU_DSPIH_DATA15_SHIFT 0u
- #define SIU_DSPIH_DATA15_WIDTH 1u
- #define SIU_DSPIH_DATA15(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA15_SHIFT))&SIU_DSPIH_DATA15_MASK)
- #define SIU_DSPIH_DATA14_MASK 0x2u
- #define SIU_DSPIH_DATA14_SHIFT 1u
- #define SIU_DSPIH_DATA14_WIDTH 1u
- #define SIU_DSPIH_DATA14(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA14_SHIFT))&SIU_DSPIH_DATA14_MASK)
- #define SIU_DSPIH_DATA13_MASK 0x4u
- #define SIU_DSPIH_DATA13_SHIFT 2u
- #define SIU_DSPIH_DATA13_WIDTH 1u
- #define SIU_DSPIH_DATA13(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA13_SHIFT))&SIU_DSPIH_DATA13_MASK)
- #define SIU_DSPIH_DATA12_MASK 0x8u
- #define SIU_DSPIH_DATA12_SHIFT 3u
- #define SIU_DSPIH_DATA12_WIDTH 1u
- #define SIU_DSPIH_DATA12(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA12_SHIFT))&SIU_DSPIH_DATA12_MASK)
- #define SIU_DSPIH_DATA11_MASK 0x10u
- #define SIU_DSPIH_DATA11_SHIFT 4u
- #define SIU_DSPIH_DATA11_WIDTH 1u
- #define SIU_DSPIH_DATA11(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA11_SHIFT))&SIU_DSPIH_DATA11_MASK)
- #define SIU_DSPIH_DATA10_MASK 0x20u
- #define SIU_DSPIH_DATA10_SHIFT 5u
- #define SIU_DSPIH_DATA10_WIDTH 1u
- #define SIU_DSPIH_DATA10(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA10_SHIFT))&SIU_DSPIH_DATA10_MASK)
- #define SIU_DSPIH_DATA9_MASK 0x40u
- #define SIU_DSPIH_DATA9_SHIFT 6u
- #define SIU_DSPIH_DATA9_WIDTH 1u
- #define SIU_DSPIH_DATA9(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA9_SHIFT))&SIU_DSPIH_DATA9_MASK)
- #define SIU_DSPIH_DATA8_MASK 0x80u
- #define SIU_DSPIH_DATA8_SHIFT 7u
- #define SIU_DSPIH_DATA8_WIDTH 1u
- #define SIU_DSPIH_DATA8(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA8_SHIFT))&SIU_DSPIH_DATA8_MASK)
- #define SIU_DSPIH_DATA7_MASK 0x100u
- #define SIU_DSPIH_DATA7_SHIFT 8u
- #define SIU_DSPIH_DATA7_WIDTH 1u
- #define SIU_DSPIH_DATA7(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA7_SHIFT))&SIU_DSPIH_DATA7_MASK)
- #define SIU_DSPIH_DATA6_MASK 0x200u
- #define SIU_DSPIH_DATA6_SHIFT 9u
- #define SIU_DSPIH_DATA6_WIDTH 1u
- #define SIU_DSPIH_DATA6(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA6_SHIFT))&SIU_DSPIH_DATA6_MASK)
- #define SIU_DSPIH_DATA5_MASK 0x400u
- #define SIU_DSPIH_DATA5_SHIFT 10u
- #define SIU_DSPIH_DATA5_WIDTH 1u
- #define SIU_DSPIH_DATA5(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA5_SHIFT))&SIU_DSPIH_DATA5_MASK)
- #define SIU_DSPIH_DATA4_MASK 0x800u
- #define SIU_DSPIH_DATA4_SHIFT 11u
- #define SIU_DSPIH_DATA4_WIDTH 1u
- #define SIU_DSPIH_DATA4(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA4_SHIFT))&SIU_DSPIH_DATA4_MASK)
- #define SIU_DSPIH_DATA3_MASK 0x1000u
- #define SIU_DSPIH_DATA3_SHIFT 12u
- #define SIU_DSPIH_DATA3_WIDTH 1u
- #define SIU_DSPIH_DATA3(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA3_SHIFT))&SIU_DSPIH_DATA3_MASK)
- #define SIU_DSPIH_DATA2_MASK 0x2000u
- #define SIU_DSPIH_DATA2_SHIFT 13u
- #define SIU_DSPIH_DATA2_WIDTH 1u
- #define SIU_DSPIH_DATA2(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA2_SHIFT))&SIU_DSPIH_DATA2_MASK)
- #define SIU_DSPIH_DATA1_MASK 0x4000u
- #define SIU_DSPIH_DATA1_SHIFT 14u
- #define SIU_DSPIH_DATA1_WIDTH 1u
- #define SIU_DSPIH_DATA1(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA1_SHIFT))&SIU_DSPIH_DATA1_MASK)
- #define SIU_DSPIH_DATA0_MASK 0x8000u
- #define SIU_DSPIH_DATA0_SHIFT 15u
- #define SIU_DSPIH_DATA0_WIDTH 1u
- #define SIU_DSPIH_DATA0(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_DATA0_SHIFT))&SIU_DSPIH_DATA0_MASK)
- #define SIU_DSPIH_MASK15_MASK 0x10000u
- #define SIU_DSPIH_MASK15_SHIFT 16u
- #define SIU_DSPIH_MASK15_WIDTH 1u
- #define SIU_DSPIH_MASK15(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK15_SHIFT))&SIU_DSPIH_MASK15_MASK)
- #define SIU_DSPIH_MASK14_MASK 0x20000u
- #define SIU_DSPIH_MASK14_SHIFT 17u
- #define SIU_DSPIH_MASK14_WIDTH 1u
- #define SIU_DSPIH_MASK14(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK14_SHIFT))&SIU_DSPIH_MASK14_MASK)
- #define SIU_DSPIH_MASK13_MASK 0x40000u
- #define SIU_DSPIH_MASK13_SHIFT 18u
- #define SIU_DSPIH_MASK13_WIDTH 1u
- #define SIU_DSPIH_MASK13(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK13_SHIFT))&SIU_DSPIH_MASK13_MASK)
- #define SIU_DSPIH_MASK12_MASK 0x80000u
- #define SIU_DSPIH_MASK12_SHIFT 19u
- #define SIU_DSPIH_MASK12_WIDTH 1u
- #define SIU_DSPIH_MASK12(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK12_SHIFT))&SIU_DSPIH_MASK12_MASK)
- #define SIU_DSPIH_MASK11_MASK 0x100000u
- #define SIU_DSPIH_MASK11_SHIFT 20u
- #define SIU_DSPIH_MASK11_WIDTH 1u
- #define SIU_DSPIH_MASK11(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK11_SHIFT))&SIU_DSPIH_MASK11_MASK)
- #define SIU_DSPIH_MASK10_MASK 0x200000u
- #define SIU_DSPIH_MASK10_SHIFT 21u
- #define SIU_DSPIH_MASK10_WIDTH 1u
- #define SIU_DSPIH_MASK10(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK10_SHIFT))&SIU_DSPIH_MASK10_MASK)
- #define SIU_DSPIH_MASK9_MASK 0x400000u
- #define SIU_DSPIH_MASK9_SHIFT 22u
- #define SIU_DSPIH_MASK9_WIDTH 1u
- #define SIU_DSPIH_MASK9(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK9_SHIFT))&SIU_DSPIH_MASK9_MASK)
- #define SIU_DSPIH_MASK8_MASK 0x800000u
- #define SIU_DSPIH_MASK8_SHIFT 23u
- #define SIU_DSPIH_MASK8_WIDTH 1u
- #define SIU_DSPIH_MASK8(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK8_SHIFT))&SIU_DSPIH_MASK8_MASK)
- #define SIU_DSPIH_MASK7_MASK 0x1000000u
- #define SIU_DSPIH_MASK7_SHIFT 24u
- #define SIU_DSPIH_MASK7_WIDTH 1u
- #define SIU_DSPIH_MASK7(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK7_SHIFT))&SIU_DSPIH_MASK7_MASK)
- #define SIU_DSPIH_MASK6_MASK 0x2000000u
- #define SIU_DSPIH_MASK6_SHIFT 25u
- #define SIU_DSPIH_MASK6_WIDTH 1u
- #define SIU_DSPIH_MASK6(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK6_SHIFT))&SIU_DSPIH_MASK6_MASK)
- #define SIU_DSPIH_MASK5_MASK 0x4000000u
- #define SIU_DSPIH_MASK5_SHIFT 26u
- #define SIU_DSPIH_MASK5_WIDTH 1u
- #define SIU_DSPIH_MASK5(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK5_SHIFT))&SIU_DSPIH_MASK5_MASK)
- #define SIU_DSPIH_MASK4_MASK 0x8000000u
- #define SIU_DSPIH_MASK4_SHIFT 27u
- #define SIU_DSPIH_MASK4_WIDTH 1u
- #define SIU_DSPIH_MASK4(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK4_SHIFT))&SIU_DSPIH_MASK4_MASK)
- #define SIU_DSPIH_MASK3_MASK 0x10000000u
- #define SIU_DSPIH_MASK3_SHIFT 28u
- #define SIU_DSPIH_MASK3_WIDTH 1u
- #define SIU_DSPIH_MASK3(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK3_SHIFT))&SIU_DSPIH_MASK3_MASK)
- #define SIU_DSPIH_MASK2_MASK 0x20000000u
- #define SIU_DSPIH_MASK2_SHIFT 29u
- #define SIU_DSPIH_MASK2_WIDTH 1u
- #define SIU_DSPIH_MASK2(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK2_SHIFT))&SIU_DSPIH_MASK2_MASK)
- #define SIU_DSPIH_MASK1_MASK 0x40000000u
- #define SIU_DSPIH_MASK1_SHIFT 30u
- #define SIU_DSPIH_MASK1_WIDTH 1u
- #define SIU_DSPIH_MASK1(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK1_SHIFT))&SIU_DSPIH_MASK1_MASK)
- #define SIU_DSPIH_MASK0_MASK 0x80000000u
- #define SIU_DSPIH_MASK0_SHIFT 31u
- #define SIU_DSPIH_MASK0_WIDTH 1u
- #define SIU_DSPIH_MASK0(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIH_MASK0_SHIFT))&SIU_DSPIH_MASK0_MASK)
- /* DSPIL Bit Fields */
- #define SIU_DSPIL_DATA31_MASK 0x1u
- #define SIU_DSPIL_DATA31_SHIFT 0u
- #define SIU_DSPIL_DATA31_WIDTH 1u
- #define SIU_DSPIL_DATA31(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA31_SHIFT))&SIU_DSPIL_DATA31_MASK)
- #define SIU_DSPIL_DATA30_MASK 0x2u
- #define SIU_DSPIL_DATA30_SHIFT 1u
- #define SIU_DSPIL_DATA30_WIDTH 1u
- #define SIU_DSPIL_DATA30(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA30_SHIFT))&SIU_DSPIL_DATA30_MASK)
- #define SIU_DSPIL_DATA29_MASK 0x4u
- #define SIU_DSPIL_DATA29_SHIFT 2u
- #define SIU_DSPIL_DATA29_WIDTH 1u
- #define SIU_DSPIL_DATA29(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA29_SHIFT))&SIU_DSPIL_DATA29_MASK)
- #define SIU_DSPIL_DATA28_MASK 0x8u
- #define SIU_DSPIL_DATA28_SHIFT 3u
- #define SIU_DSPIL_DATA28_WIDTH 1u
- #define SIU_DSPIL_DATA28(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA28_SHIFT))&SIU_DSPIL_DATA28_MASK)
- #define SIU_DSPIL_DATA27_MASK 0x10u
- #define SIU_DSPIL_DATA27_SHIFT 4u
- #define SIU_DSPIL_DATA27_WIDTH 1u
- #define SIU_DSPIL_DATA27(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA27_SHIFT))&SIU_DSPIL_DATA27_MASK)
- #define SIU_DSPIL_DATA26_MASK 0x20u
- #define SIU_DSPIL_DATA26_SHIFT 5u
- #define SIU_DSPIL_DATA26_WIDTH 1u
- #define SIU_DSPIL_DATA26(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA26_SHIFT))&SIU_DSPIL_DATA26_MASK)
- #define SIU_DSPIL_DATA25_MASK 0x40u
- #define SIU_DSPIL_DATA25_SHIFT 6u
- #define SIU_DSPIL_DATA25_WIDTH 1u
- #define SIU_DSPIL_DATA25(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA25_SHIFT))&SIU_DSPIL_DATA25_MASK)
- #define SIU_DSPIL_DATA24_MASK 0x80u
- #define SIU_DSPIL_DATA24_SHIFT 7u
- #define SIU_DSPIL_DATA24_WIDTH 1u
- #define SIU_DSPIL_DATA24(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA24_SHIFT))&SIU_DSPIL_DATA24_MASK)
- #define SIU_DSPIL_DATA23_MASK 0x100u
- #define SIU_DSPIL_DATA23_SHIFT 8u
- #define SIU_DSPIL_DATA23_WIDTH 1u
- #define SIU_DSPIL_DATA23(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA23_SHIFT))&SIU_DSPIL_DATA23_MASK)
- #define SIU_DSPIL_DATA22_MASK 0x200u
- #define SIU_DSPIL_DATA22_SHIFT 9u
- #define SIU_DSPIL_DATA22_WIDTH 1u
- #define SIU_DSPIL_DATA22(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA22_SHIFT))&SIU_DSPIL_DATA22_MASK)
- #define SIU_DSPIL_DATA21_MASK 0x400u
- #define SIU_DSPIL_DATA21_SHIFT 10u
- #define SIU_DSPIL_DATA21_WIDTH 1u
- #define SIU_DSPIL_DATA21(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA21_SHIFT))&SIU_DSPIL_DATA21_MASK)
- #define SIU_DSPIL_DATA20_MASK 0x800u
- #define SIU_DSPIL_DATA20_SHIFT 11u
- #define SIU_DSPIL_DATA20_WIDTH 1u
- #define SIU_DSPIL_DATA20(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA20_SHIFT))&SIU_DSPIL_DATA20_MASK)
- #define SIU_DSPIL_DATA19_MASK 0x1000u
- #define SIU_DSPIL_DATA19_SHIFT 12u
- #define SIU_DSPIL_DATA19_WIDTH 1u
- #define SIU_DSPIL_DATA19(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA19_SHIFT))&SIU_DSPIL_DATA19_MASK)
- #define SIU_DSPIL_DATA18_MASK 0x2000u
- #define SIU_DSPIL_DATA18_SHIFT 13u
- #define SIU_DSPIL_DATA18_WIDTH 1u
- #define SIU_DSPIL_DATA18(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA18_SHIFT))&SIU_DSPIL_DATA18_MASK)
- #define SIU_DSPIL_DATA17_MASK 0x4000u
- #define SIU_DSPIL_DATA17_SHIFT 14u
- #define SIU_DSPIL_DATA17_WIDTH 1u
- #define SIU_DSPIL_DATA17(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA17_SHIFT))&SIU_DSPIL_DATA17_MASK)
- #define SIU_DSPIL_DATA16_MASK 0x8000u
- #define SIU_DSPIL_DATA16_SHIFT 15u
- #define SIU_DSPIL_DATA16_WIDTH 1u
- #define SIU_DSPIL_DATA16(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_DATA16_SHIFT))&SIU_DSPIL_DATA16_MASK)
- #define SIU_DSPIL_MASK31_MASK 0x10000u
- #define SIU_DSPIL_MASK31_SHIFT 16u
- #define SIU_DSPIL_MASK31_WIDTH 1u
- #define SIU_DSPIL_MASK31(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK31_SHIFT))&SIU_DSPIL_MASK31_MASK)
- #define SIU_DSPIL_MASK30_MASK 0x20000u
- #define SIU_DSPIL_MASK30_SHIFT 17u
- #define SIU_DSPIL_MASK30_WIDTH 1u
- #define SIU_DSPIL_MASK30(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK30_SHIFT))&SIU_DSPIL_MASK30_MASK)
- #define SIU_DSPIL_MASK29_MASK 0x40000u
- #define SIU_DSPIL_MASK29_SHIFT 18u
- #define SIU_DSPIL_MASK29_WIDTH 1u
- #define SIU_DSPIL_MASK29(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK29_SHIFT))&SIU_DSPIL_MASK29_MASK)
- #define SIU_DSPIL_MASK28_MASK 0x80000u
- #define SIU_DSPIL_MASK28_SHIFT 19u
- #define SIU_DSPIL_MASK28_WIDTH 1u
- #define SIU_DSPIL_MASK28(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK28_SHIFT))&SIU_DSPIL_MASK28_MASK)
- #define SIU_DSPIL_MASK27_MASK 0x100000u
- #define SIU_DSPIL_MASK27_SHIFT 20u
- #define SIU_DSPIL_MASK27_WIDTH 1u
- #define SIU_DSPIL_MASK27(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK27_SHIFT))&SIU_DSPIL_MASK27_MASK)
- #define SIU_DSPIL_MASK26_MASK 0x200000u
- #define SIU_DSPIL_MASK26_SHIFT 21u
- #define SIU_DSPIL_MASK26_WIDTH 1u
- #define SIU_DSPIL_MASK26(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK26_SHIFT))&SIU_DSPIL_MASK26_MASK)
- #define SIU_DSPIL_MASK25_MASK 0x400000u
- #define SIU_DSPIL_MASK25_SHIFT 22u
- #define SIU_DSPIL_MASK25_WIDTH 1u
- #define SIU_DSPIL_MASK25(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK25_SHIFT))&SIU_DSPIL_MASK25_MASK)
- #define SIU_DSPIL_MASK24_MASK 0x800000u
- #define SIU_DSPIL_MASK24_SHIFT 23u
- #define SIU_DSPIL_MASK24_WIDTH 1u
- #define SIU_DSPIL_MASK24(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK24_SHIFT))&SIU_DSPIL_MASK24_MASK)
- #define SIU_DSPIL_MASK23_MASK 0x1000000u
- #define SIU_DSPIL_MASK23_SHIFT 24u
- #define SIU_DSPIL_MASK23_WIDTH 1u
- #define SIU_DSPIL_MASK23(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK23_SHIFT))&SIU_DSPIL_MASK23_MASK)
- #define SIU_DSPIL_MASK22_MASK 0x2000000u
- #define SIU_DSPIL_MASK22_SHIFT 25u
- #define SIU_DSPIL_MASK22_WIDTH 1u
- #define SIU_DSPIL_MASK22(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK22_SHIFT))&SIU_DSPIL_MASK22_MASK)
- #define SIU_DSPIL_MASK21_MASK 0x4000000u
- #define SIU_DSPIL_MASK21_SHIFT 26u
- #define SIU_DSPIL_MASK21_WIDTH 1u
- #define SIU_DSPIL_MASK21(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK21_SHIFT))&SIU_DSPIL_MASK21_MASK)
- #define SIU_DSPIL_MASK20_MASK 0x8000000u
- #define SIU_DSPIL_MASK20_SHIFT 27u
- #define SIU_DSPIL_MASK20_WIDTH 1u
- #define SIU_DSPIL_MASK20(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK20_SHIFT))&SIU_DSPIL_MASK20_MASK)
- #define SIU_DSPIL_MASK19_MASK 0x10000000u
- #define SIU_DSPIL_MASK19_SHIFT 28u
- #define SIU_DSPIL_MASK19_WIDTH 1u
- #define SIU_DSPIL_MASK19(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK19_SHIFT))&SIU_DSPIL_MASK19_MASK)
- #define SIU_DSPIL_MASK18_MASK 0x20000000u
- #define SIU_DSPIL_MASK18_SHIFT 29u
- #define SIU_DSPIL_MASK18_WIDTH 1u
- #define SIU_DSPIL_MASK18(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK18_SHIFT))&SIU_DSPIL_MASK18_MASK)
- #define SIU_DSPIL_MASK17_MASK 0x40000000u
- #define SIU_DSPIL_MASK17_SHIFT 30u
- #define SIU_DSPIL_MASK17_WIDTH 1u
- #define SIU_DSPIL_MASK17(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK17_SHIFT))&SIU_DSPIL_MASK17_MASK)
- #define SIU_DSPIL_MASK16_MASK 0x80000000u
- #define SIU_DSPIL_MASK16_SHIFT 31u
- #define SIU_DSPIL_MASK16_WIDTH 1u
- #define SIU_DSPIL_MASK16(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIL_MASK16_SHIFT))&SIU_DSPIL_MASK16_MASK)
- /* ETPUBA Bit Fields */
- #define SIU_ETPUBA_ETPUB16_MASK 0x1u
- #define SIU_ETPUBA_ETPUB16_SHIFT 0u
- #define SIU_ETPUBA_ETPUB16_WIDTH 1u
- #define SIU_ETPUBA_ETPUB16(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB16_SHIFT))&SIU_ETPUBA_ETPUB16_MASK)
- #define SIU_ETPUBA_ETPUB17_MASK 0x2u
- #define SIU_ETPUBA_ETPUB17_SHIFT 1u
- #define SIU_ETPUBA_ETPUB17_WIDTH 1u
- #define SIU_ETPUBA_ETPUB17(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB17_SHIFT))&SIU_ETPUBA_ETPUB17_MASK)
- #define SIU_ETPUBA_ETPUB18_MASK 0x4u
- #define SIU_ETPUBA_ETPUB18_SHIFT 2u
- #define SIU_ETPUBA_ETPUB18_WIDTH 1u
- #define SIU_ETPUBA_ETPUB18(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB18_SHIFT))&SIU_ETPUBA_ETPUB18_MASK)
- #define SIU_ETPUBA_ETPUB19_MASK 0x8u
- #define SIU_ETPUBA_ETPUB19_SHIFT 3u
- #define SIU_ETPUBA_ETPUB19_WIDTH 1u
- #define SIU_ETPUBA_ETPUB19(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB19_SHIFT))&SIU_ETPUBA_ETPUB19_MASK)
- #define SIU_ETPUBA_ETPUB20_MASK 0x10u
- #define SIU_ETPUBA_ETPUB20_SHIFT 4u
- #define SIU_ETPUBA_ETPUB20_WIDTH 1u
- #define SIU_ETPUBA_ETPUB20(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB20_SHIFT))&SIU_ETPUBA_ETPUB20_MASK)
- #define SIU_ETPUBA_ETPUB21_MASK 0x20u
- #define SIU_ETPUBA_ETPUB21_SHIFT 5u
- #define SIU_ETPUBA_ETPUB21_WIDTH 1u
- #define SIU_ETPUBA_ETPUB21(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB21_SHIFT))&SIU_ETPUBA_ETPUB21_MASK)
- #define SIU_ETPUBA_ETPUB22_MASK 0x40u
- #define SIU_ETPUBA_ETPUB22_SHIFT 6u
- #define SIU_ETPUBA_ETPUB22_WIDTH 1u
- #define SIU_ETPUBA_ETPUB22(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB22_SHIFT))&SIU_ETPUBA_ETPUB22_MASK)
- #define SIU_ETPUBA_ETPUB23_MASK 0x80u
- #define SIU_ETPUBA_ETPUB23_SHIFT 7u
- #define SIU_ETPUBA_ETPUB23_WIDTH 1u
- #define SIU_ETPUBA_ETPUB23(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB23_SHIFT))&SIU_ETPUBA_ETPUB23_MASK)
- #define SIU_ETPUBA_ETPUB24_MASK 0x100u
- #define SIU_ETPUBA_ETPUB24_SHIFT 8u
- #define SIU_ETPUBA_ETPUB24_WIDTH 1u
- #define SIU_ETPUBA_ETPUB24(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB24_SHIFT))&SIU_ETPUBA_ETPUB24_MASK)
- #define SIU_ETPUBA_ETPUB25_MASK 0x200u
- #define SIU_ETPUBA_ETPUB25_SHIFT 9u
- #define SIU_ETPUBA_ETPUB25_WIDTH 1u
- #define SIU_ETPUBA_ETPUB25(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB25_SHIFT))&SIU_ETPUBA_ETPUB25_MASK)
- #define SIU_ETPUBA_ETPUB26_MASK 0x400u
- #define SIU_ETPUBA_ETPUB26_SHIFT 10u
- #define SIU_ETPUBA_ETPUB26_WIDTH 1u
- #define SIU_ETPUBA_ETPUB26(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB26_SHIFT))&SIU_ETPUBA_ETPUB26_MASK)
- #define SIU_ETPUBA_ETPUB27_MASK 0x800u
- #define SIU_ETPUBA_ETPUB27_SHIFT 11u
- #define SIU_ETPUBA_ETPUB27_WIDTH 1u
- #define SIU_ETPUBA_ETPUB27(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB27_SHIFT))&SIU_ETPUBA_ETPUB27_MASK)
- #define SIU_ETPUBA_ETPUB28_MASK 0x1000u
- #define SIU_ETPUBA_ETPUB28_SHIFT 12u
- #define SIU_ETPUBA_ETPUB28_WIDTH 1u
- #define SIU_ETPUBA_ETPUB28(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB28_SHIFT))&SIU_ETPUBA_ETPUB28_MASK)
- #define SIU_ETPUBA_ETPUB29_MASK 0x2000u
- #define SIU_ETPUBA_ETPUB29_SHIFT 13u
- #define SIU_ETPUBA_ETPUB29_WIDTH 1u
- #define SIU_ETPUBA_ETPUB29(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB29_SHIFT))&SIU_ETPUBA_ETPUB29_MASK)
- #define SIU_ETPUBA_ETPUB30_MASK 0x4000u
- #define SIU_ETPUBA_ETPUB30_SHIFT 14u
- #define SIU_ETPUBA_ETPUB30_WIDTH 1u
- #define SIU_ETPUBA_ETPUB30(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB30_SHIFT))&SIU_ETPUBA_ETPUB30_MASK)
- #define SIU_ETPUBA_ETPUB31_MASK 0x8000u
- #define SIU_ETPUBA_ETPUB31_SHIFT 15u
- #define SIU_ETPUBA_ETPUB31_WIDTH 1u
- #define SIU_ETPUBA_ETPUB31(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB31_SHIFT))&SIU_ETPUBA_ETPUB31_MASK)
- #define SIU_ETPUBA_ETPUB0_MASK 0x10000u
- #define SIU_ETPUBA_ETPUB0_SHIFT 16u
- #define SIU_ETPUBA_ETPUB0_WIDTH 1u
- #define SIU_ETPUBA_ETPUB0(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB0_SHIFT))&SIU_ETPUBA_ETPUB0_MASK)
- #define SIU_ETPUBA_ETPUB1_MASK 0x20000u
- #define SIU_ETPUBA_ETPUB1_SHIFT 17u
- #define SIU_ETPUBA_ETPUB1_WIDTH 1u
- #define SIU_ETPUBA_ETPUB1(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB1_SHIFT))&SIU_ETPUBA_ETPUB1_MASK)
- #define SIU_ETPUBA_ETPUB2_MASK 0x40000u
- #define SIU_ETPUBA_ETPUB2_SHIFT 18u
- #define SIU_ETPUBA_ETPUB2_WIDTH 1u
- #define SIU_ETPUBA_ETPUB2(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB2_SHIFT))&SIU_ETPUBA_ETPUB2_MASK)
- #define SIU_ETPUBA_ETPUB3_MASK 0x80000u
- #define SIU_ETPUBA_ETPUB3_SHIFT 19u
- #define SIU_ETPUBA_ETPUB3_WIDTH 1u
- #define SIU_ETPUBA_ETPUB3(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB3_SHIFT))&SIU_ETPUBA_ETPUB3_MASK)
- #define SIU_ETPUBA_ETPUB4_MASK 0x100000u
- #define SIU_ETPUBA_ETPUB4_SHIFT 20u
- #define SIU_ETPUBA_ETPUB4_WIDTH 1u
- #define SIU_ETPUBA_ETPUB4(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB4_SHIFT))&SIU_ETPUBA_ETPUB4_MASK)
- #define SIU_ETPUBA_ETPUB5_MASK 0x200000u
- #define SIU_ETPUBA_ETPUB5_SHIFT 21u
- #define SIU_ETPUBA_ETPUB5_WIDTH 1u
- #define SIU_ETPUBA_ETPUB5(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB5_SHIFT))&SIU_ETPUBA_ETPUB5_MASK)
- #define SIU_ETPUBA_ETPUB6_MASK 0x400000u
- #define SIU_ETPUBA_ETPUB6_SHIFT 22u
- #define SIU_ETPUBA_ETPUB6_WIDTH 1u
- #define SIU_ETPUBA_ETPUB6(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB6_SHIFT))&SIU_ETPUBA_ETPUB6_MASK)
- #define SIU_ETPUBA_ETPUB7_MASK 0x800000u
- #define SIU_ETPUBA_ETPUB7_SHIFT 23u
- #define SIU_ETPUBA_ETPUB7_WIDTH 1u
- #define SIU_ETPUBA_ETPUB7(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB7_SHIFT))&SIU_ETPUBA_ETPUB7_MASK)
- #define SIU_ETPUBA_ETPUB8_MASK 0x1000000u
- #define SIU_ETPUBA_ETPUB8_SHIFT 24u
- #define SIU_ETPUBA_ETPUB8_WIDTH 1u
- #define SIU_ETPUBA_ETPUB8(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB8_SHIFT))&SIU_ETPUBA_ETPUB8_MASK)
- #define SIU_ETPUBA_ETPUB9_MASK 0x2000000u
- #define SIU_ETPUBA_ETPUB9_SHIFT 25u
- #define SIU_ETPUBA_ETPUB9_WIDTH 1u
- #define SIU_ETPUBA_ETPUB9(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB9_SHIFT))&SIU_ETPUBA_ETPUB9_MASK)
- #define SIU_ETPUBA_ETPUB10_MASK 0x4000000u
- #define SIU_ETPUBA_ETPUB10_SHIFT 26u
- #define SIU_ETPUBA_ETPUB10_WIDTH 1u
- #define SIU_ETPUBA_ETPUB10(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB10_SHIFT))&SIU_ETPUBA_ETPUB10_MASK)
- #define SIU_ETPUBA_ETPUB11_MASK 0x8000000u
- #define SIU_ETPUBA_ETPUB11_SHIFT 27u
- #define SIU_ETPUBA_ETPUB11_WIDTH 1u
- #define SIU_ETPUBA_ETPUB11(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB11_SHIFT))&SIU_ETPUBA_ETPUB11_MASK)
- #define SIU_ETPUBA_ETPUB12_MASK 0x10000000u
- #define SIU_ETPUBA_ETPUB12_SHIFT 28u
- #define SIU_ETPUBA_ETPUB12_WIDTH 1u
- #define SIU_ETPUBA_ETPUB12(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB12_SHIFT))&SIU_ETPUBA_ETPUB12_MASK)
- #define SIU_ETPUBA_ETPUB13_MASK 0x20000000u
- #define SIU_ETPUBA_ETPUB13_SHIFT 29u
- #define SIU_ETPUBA_ETPUB13_WIDTH 1u
- #define SIU_ETPUBA_ETPUB13(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB13_SHIFT))&SIU_ETPUBA_ETPUB13_MASK)
- #define SIU_ETPUBA_ETPUB14_MASK 0x40000000u
- #define SIU_ETPUBA_ETPUB14_SHIFT 30u
- #define SIU_ETPUBA_ETPUB14_WIDTH 1u
- #define SIU_ETPUBA_ETPUB14(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB14_SHIFT))&SIU_ETPUBA_ETPUB14_MASK)
- #define SIU_ETPUBA_ETPUB15_MASK 0x80000000u
- #define SIU_ETPUBA_ETPUB15_SHIFT 31u
- #define SIU_ETPUBA_ETPUB15_WIDTH 1u
- #define SIU_ETPUBA_ETPUB15(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBA_ETPUB15_SHIFT))&SIU_ETPUBA_ETPUB15_MASK)
- /* EMIOSA Bit Fields */
- #define SIU_EMIOSA_EMIOS0_7_OUT31_MASK 0x1u
- #define SIU_EMIOSA_EMIOS0_7_OUT31_SHIFT 0u
- #define SIU_EMIOSA_EMIOS0_7_OUT31_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_7_OUT31(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_7_OUT31_SHIFT))&SIU_EMIOSA_EMIOS0_7_OUT31_MASK)
- #define SIU_EMIOSA_EMIOS0_6_OUT30_MASK 0x2u
- #define SIU_EMIOSA_EMIOS0_6_OUT30_SHIFT 1u
- #define SIU_EMIOSA_EMIOS0_6_OUT30_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_6_OUT30(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_6_OUT30_SHIFT))&SIU_EMIOSA_EMIOS0_6_OUT30_MASK)
- #define SIU_EMIOSA_EMIOS0_5_OUT29_MASK 0x4u
- #define SIU_EMIOSA_EMIOS0_5_OUT29_SHIFT 2u
- #define SIU_EMIOSA_EMIOS0_5_OUT29_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_5_OUT29(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_5_OUT29_SHIFT))&SIU_EMIOSA_EMIOS0_5_OUT29_MASK)
- #define SIU_EMIOSA_EMIOS0_4_OUT28_MASK 0x8u
- #define SIU_EMIOSA_EMIOS0_4_OUT28_SHIFT 3u
- #define SIU_EMIOSA_EMIOS0_4_OUT28_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_4_OUT28(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_4_OUT28_SHIFT))&SIU_EMIOSA_EMIOS0_4_OUT28_MASK)
- #define SIU_EMIOSA_EMIOS0_3_OUT27_MASK 0x10u
- #define SIU_EMIOSA_EMIOS0_3_OUT27_SHIFT 4u
- #define SIU_EMIOSA_EMIOS0_3_OUT27_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_3_OUT27(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_3_OUT27_SHIFT))&SIU_EMIOSA_EMIOS0_3_OUT27_MASK)
- #define SIU_EMIOSA_EMIOS0_2_OUT26_MASK 0x20u
- #define SIU_EMIOSA_EMIOS0_2_OUT26_SHIFT 5u
- #define SIU_EMIOSA_EMIOS0_2_OUT26_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_2_OUT26(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_2_OUT26_SHIFT))&SIU_EMIOSA_EMIOS0_2_OUT26_MASK)
- #define SIU_EMIOSA_EMIOS0_1_OUT25_MASK 0x40u
- #define SIU_EMIOSA_EMIOS0_1_OUT25_SHIFT 6u
- #define SIU_EMIOSA_EMIOS0_1_OUT25_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_1_OUT25(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_1_OUT25_SHIFT))&SIU_EMIOSA_EMIOS0_1_OUT25_MASK)
- #define SIU_EMIOSA_EMIOS0_0_OUT24_MASK 0x80u
- #define SIU_EMIOSA_EMIOS0_0_OUT24_SHIFT 7u
- #define SIU_EMIOSA_EMIOS0_0_OUT24_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_0_OUT24(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_0_OUT24_SHIFT))&SIU_EMIOSA_EMIOS0_0_OUT24_MASK)
- #define SIU_EMIOSA_EMIOS0_23_OUT23_MASK 0x100u
- #define SIU_EMIOSA_EMIOS0_23_OUT23_SHIFT 8u
- #define SIU_EMIOSA_EMIOS0_23_OUT23_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_23_OUT23(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_23_OUT23_SHIFT))&SIU_EMIOSA_EMIOS0_23_OUT23_MASK)
- #define SIU_EMIOSA_EMIOS0_22_OUT22_MASK 0x200u
- #define SIU_EMIOSA_EMIOS0_22_OUT22_SHIFT 9u
- #define SIU_EMIOSA_EMIOS0_22_OUT22_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_22_OUT22(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_22_OUT22_SHIFT))&SIU_EMIOSA_EMIOS0_22_OUT22_MASK)
- #define SIU_EMIOSA_EMIOS0_21_OUT21_MASK 0x400u
- #define SIU_EMIOSA_EMIOS0_21_OUT21_SHIFT 10u
- #define SIU_EMIOSA_EMIOS0_21_OUT21_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_21_OUT21(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_21_OUT21_SHIFT))&SIU_EMIOSA_EMIOS0_21_OUT21_MASK)
- #define SIU_EMIOSA_EMIOS0_20_OUT20_MASK 0x800u
- #define SIU_EMIOSA_EMIOS0_20_OUT20_SHIFT 11u
- #define SIU_EMIOSA_EMIOS0_20_OUT20_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_20_OUT20(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_20_OUT20_SHIFT))&SIU_EMIOSA_EMIOS0_20_OUT20_MASK)
- #define SIU_EMIOSA_EMIOS0_19_OUT19_MASK 0x1000u
- #define SIU_EMIOSA_EMIOS0_19_OUT19_SHIFT 12u
- #define SIU_EMIOSA_EMIOS0_19_OUT19_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_19_OUT19(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_19_OUT19_SHIFT))&SIU_EMIOSA_EMIOS0_19_OUT19_MASK)
- #define SIU_EMIOSA_EMIOS0_18_OUT18_MASK 0x2000u
- #define SIU_EMIOSA_EMIOS0_18_OUT18_SHIFT 13u
- #define SIU_EMIOSA_EMIOS0_18_OUT18_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_18_OUT18(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_18_OUT18_SHIFT))&SIU_EMIOSA_EMIOS0_18_OUT18_MASK)
- #define SIU_EMIOSA_EMIOS0_17_OUT17_MASK 0x4000u
- #define SIU_EMIOSA_EMIOS0_17_OUT17_SHIFT 14u
- #define SIU_EMIOSA_EMIOS0_17_OUT17_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_17_OUT17(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_17_OUT17_SHIFT))&SIU_EMIOSA_EMIOS0_17_OUT17_MASK)
- #define SIU_EMIOSA_EMIOS0_16_OUT16_MASK 0x8000u
- #define SIU_EMIOSA_EMIOS0_16_OUT16_SHIFT 15u
- #define SIU_EMIOSA_EMIOS0_16_OUT16_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_16_OUT16(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_16_OUT16_SHIFT))&SIU_EMIOSA_EMIOS0_16_OUT16_MASK)
- #define SIU_EMIOSA_EMIOS1_7_OUT15_MASK 0x10000u
- #define SIU_EMIOSA_EMIOS1_7_OUT15_SHIFT 16u
- #define SIU_EMIOSA_EMIOS1_7_OUT15_WIDTH 1u
- #define SIU_EMIOSA_EMIOS1_7_OUT15(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS1_7_OUT15_SHIFT))&SIU_EMIOSA_EMIOS1_7_OUT15_MASK)
- #define SIU_EMIOSA_EMIOS1_6_OUT14_MASK 0x20000u
- #define SIU_EMIOSA_EMIOS1_6_OUT14_SHIFT 17u
- #define SIU_EMIOSA_EMIOS1_6_OUT14_WIDTH 1u
- #define SIU_EMIOSA_EMIOS1_6_OUT14(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS1_6_OUT14_SHIFT))&SIU_EMIOSA_EMIOS1_6_OUT14_MASK)
- #define SIU_EMIOSA_EMIOS1_5_OUT13_MASK 0x40000u
- #define SIU_EMIOSA_EMIOS1_5_OUT13_SHIFT 18u
- #define SIU_EMIOSA_EMIOS1_5_OUT13_WIDTH 1u
- #define SIU_EMIOSA_EMIOS1_5_OUT13(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS1_5_OUT13_SHIFT))&SIU_EMIOSA_EMIOS1_5_OUT13_MASK)
- #define SIU_EMIOSA_EMIOS1_4_OUT12_MASK 0x80000u
- #define SIU_EMIOSA_EMIOS1_4_OUT12_SHIFT 19u
- #define SIU_EMIOSA_EMIOS1_4_OUT12_WIDTH 1u
- #define SIU_EMIOSA_EMIOS1_4_OUT12(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS1_4_OUT12_SHIFT))&SIU_EMIOSA_EMIOS1_4_OUT12_MASK)
- #define SIU_EMIOSA_EMIOS1_3_OUT11_MASK 0x100000u
- #define SIU_EMIOSA_EMIOS1_3_OUT11_SHIFT 20u
- #define SIU_EMIOSA_EMIOS1_3_OUT11_WIDTH 1u
- #define SIU_EMIOSA_EMIOS1_3_OUT11(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS1_3_OUT11_SHIFT))&SIU_EMIOSA_EMIOS1_3_OUT11_MASK)
- #define SIU_EMIOSA_EMIOS1_2_OUT10_MASK 0x200000u
- #define SIU_EMIOSA_EMIOS1_2_OUT10_SHIFT 21u
- #define SIU_EMIOSA_EMIOS1_2_OUT10_WIDTH 1u
- #define SIU_EMIOSA_EMIOS1_2_OUT10(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS1_2_OUT10_SHIFT))&SIU_EMIOSA_EMIOS1_2_OUT10_MASK)
- #define SIU_EMIOSA_EMIOS1_1_OUT9_MASK 0x400000u
- #define SIU_EMIOSA_EMIOS1_1_OUT9_SHIFT 22u
- #define SIU_EMIOSA_EMIOS1_1_OUT9_WIDTH 1u
- #define SIU_EMIOSA_EMIOS1_1_OUT9(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS1_1_OUT9_SHIFT))&SIU_EMIOSA_EMIOS1_1_OUT9_MASK)
- #define SIU_EMIOSA_EMIOS1_0_OUT8_MASK 0x800000u
- #define SIU_EMIOSA_EMIOS1_0_OUT8_SHIFT 23u
- #define SIU_EMIOSA_EMIOS1_0_OUT8_WIDTH 1u
- #define SIU_EMIOSA_EMIOS1_0_OUT8(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS1_0_OUT8_SHIFT))&SIU_EMIOSA_EMIOS1_0_OUT8_MASK)
- #define SIU_EMIOSA_EMIOS0_0_OUT7_MASK 0x1000000u
- #define SIU_EMIOSA_EMIOS0_0_OUT7_SHIFT 24u
- #define SIU_EMIOSA_EMIOS0_0_OUT7_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_0_OUT7(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_0_OUT7_SHIFT))&SIU_EMIOSA_EMIOS0_0_OUT7_MASK)
- #define SIU_EMIOSA_EMIOS0_1_OUT6_MASK 0x2000000u
- #define SIU_EMIOSA_EMIOS0_1_OUT6_SHIFT 25u
- #define SIU_EMIOSA_EMIOS0_1_OUT6_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_1_OUT6(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_1_OUT6_SHIFT))&SIU_EMIOSA_EMIOS0_1_OUT6_MASK)
- #define SIU_EMIOSA_EMIOS0_2_OUT5_MASK 0x4000000u
- #define SIU_EMIOSA_EMIOS0_2_OUT5_SHIFT 26u
- #define SIU_EMIOSA_EMIOS0_2_OUT5_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_2_OUT5(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_2_OUT5_SHIFT))&SIU_EMIOSA_EMIOS0_2_OUT5_MASK)
- #define SIU_EMIOSA_EMIOS0_3_OUT4_MASK 0x8000000u
- #define SIU_EMIOSA_EMIOS0_3_OUT4_SHIFT 27u
- #define SIU_EMIOSA_EMIOS0_3_OUT4_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_3_OUT4(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_3_OUT4_SHIFT))&SIU_EMIOSA_EMIOS0_3_OUT4_MASK)
- #define SIU_EMIOSA_EMIOS0_4_OUT3_MASK 0x10000000u
- #define SIU_EMIOSA_EMIOS0_4_OUT3_SHIFT 28u
- #define SIU_EMIOSA_EMIOS0_4_OUT3_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_4_OUT3(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_4_OUT3_SHIFT))&SIU_EMIOSA_EMIOS0_4_OUT3_MASK)
- #define SIU_EMIOSA_EMIOS0_5_OUT2_MASK 0x20000000u
- #define SIU_EMIOSA_EMIOS0_5_OUT2_SHIFT 29u
- #define SIU_EMIOSA_EMIOS0_5_OUT2_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_5_OUT2(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_5_OUT2_SHIFT))&SIU_EMIOSA_EMIOS0_5_OUT2_MASK)
- #define SIU_EMIOSA_EMIOS0_6_OUT1_MASK 0x40000000u
- #define SIU_EMIOSA_EMIOS0_6_OUT1_SHIFT 30u
- #define SIU_EMIOSA_EMIOS0_6_OUT1_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_6_OUT1(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_6_OUT1_SHIFT))&SIU_EMIOSA_EMIOS0_6_OUT1_MASK)
- #define SIU_EMIOSA_EMIOS0_7_OUT0_MASK 0x80000000u
- #define SIU_EMIOSA_EMIOS0_7_OUT0_SHIFT 31u
- #define SIU_EMIOSA_EMIOS0_7_OUT0_WIDTH 1u
- #define SIU_EMIOSA_EMIOS0_7_OUT0(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSA_EMIOS0_7_OUT0_SHIFT))&SIU_EMIOSA_EMIOS0_7_OUT0_MASK)
- /* DSPIAHLA Bit Fields */
- #define SIU_DSPIAHLA_DSPIAL31_MASK 0x1u
- #define SIU_DSPIAHLA_DSPIAL31_SHIFT 0u
- #define SIU_DSPIAHLA_DSPIAL31_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL31(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL31_SHIFT))&SIU_DSPIAHLA_DSPIAL31_MASK)
- #define SIU_DSPIAHLA_DSPIAL30_MASK 0x2u
- #define SIU_DSPIAHLA_DSPIAL30_SHIFT 1u
- #define SIU_DSPIAHLA_DSPIAL30_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL30(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL30_SHIFT))&SIU_DSPIAHLA_DSPIAL30_MASK)
- #define SIU_DSPIAHLA_DSPIAL29_MASK 0x4u
- #define SIU_DSPIAHLA_DSPIAL29_SHIFT 2u
- #define SIU_DSPIAHLA_DSPIAL29_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL29(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL29_SHIFT))&SIU_DSPIAHLA_DSPIAL29_MASK)
- #define SIU_DSPIAHLA_DSPIAL28_MASK 0x8u
- #define SIU_DSPIAHLA_DSPIAL28_SHIFT 3u
- #define SIU_DSPIAHLA_DSPIAL28_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL28(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL28_SHIFT))&SIU_DSPIAHLA_DSPIAL28_MASK)
- #define SIU_DSPIAHLA_DSPIAL27_MASK 0x10u
- #define SIU_DSPIAHLA_DSPIAL27_SHIFT 4u
- #define SIU_DSPIAHLA_DSPIAL27_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL27(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL27_SHIFT))&SIU_DSPIAHLA_DSPIAL27_MASK)
- #define SIU_DSPIAHLA_DSPIAL26_MASK 0x20u
- #define SIU_DSPIAHLA_DSPIAL26_SHIFT 5u
- #define SIU_DSPIAHLA_DSPIAL26_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL26(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL26_SHIFT))&SIU_DSPIAHLA_DSPIAL26_MASK)
- #define SIU_DSPIAHLA_DSPIAL25_MASK 0x40u
- #define SIU_DSPIAHLA_DSPIAL25_SHIFT 6u
- #define SIU_DSPIAHLA_DSPIAL25_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL25(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL25_SHIFT))&SIU_DSPIAHLA_DSPIAL25_MASK)
- #define SIU_DSPIAHLA_DSPIAL24_MASK 0x80u
- #define SIU_DSPIAHLA_DSPIAL24_SHIFT 7u
- #define SIU_DSPIAHLA_DSPIAL24_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL24(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL24_SHIFT))&SIU_DSPIAHLA_DSPIAL24_MASK)
- #define SIU_DSPIAHLA_DSPIAL23_MASK 0x100u
- #define SIU_DSPIAHLA_DSPIAL23_SHIFT 8u
- #define SIU_DSPIAHLA_DSPIAL23_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL23(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL23_SHIFT))&SIU_DSPIAHLA_DSPIAL23_MASK)
- #define SIU_DSPIAHLA_DSPIAL22_MASK 0x200u
- #define SIU_DSPIAHLA_DSPIAL22_SHIFT 9u
- #define SIU_DSPIAHLA_DSPIAL22_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL22(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL22_SHIFT))&SIU_DSPIAHLA_DSPIAL22_MASK)
- #define SIU_DSPIAHLA_DSPIAL21_MASK 0x400u
- #define SIU_DSPIAHLA_DSPIAL21_SHIFT 10u
- #define SIU_DSPIAHLA_DSPIAL21_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL21(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL21_SHIFT))&SIU_DSPIAHLA_DSPIAL21_MASK)
- #define SIU_DSPIAHLA_DSPIAL20_MASK 0x800u
- #define SIU_DSPIAHLA_DSPIAL20_SHIFT 11u
- #define SIU_DSPIAHLA_DSPIAL20_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL20(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL20_SHIFT))&SIU_DSPIAHLA_DSPIAL20_MASK)
- #define SIU_DSPIAHLA_DSPIAL19_MASK 0x1000u
- #define SIU_DSPIAHLA_DSPIAL19_SHIFT 12u
- #define SIU_DSPIAHLA_DSPIAL19_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL19(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL19_SHIFT))&SIU_DSPIAHLA_DSPIAL19_MASK)
- #define SIU_DSPIAHLA_DSPIAL18_MASK 0x2000u
- #define SIU_DSPIAHLA_DSPIAL18_SHIFT 13u
- #define SIU_DSPIAHLA_DSPIAL18_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL18(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL18_SHIFT))&SIU_DSPIAHLA_DSPIAL18_MASK)
- #define SIU_DSPIAHLA_DSPIAL17_MASK 0x4000u
- #define SIU_DSPIAHLA_DSPIAL17_SHIFT 14u
- #define SIU_DSPIAHLA_DSPIAL17_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL17(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL17_SHIFT))&SIU_DSPIAHLA_DSPIAL17_MASK)
- #define SIU_DSPIAHLA_DSPIAL16_MASK 0x8000u
- #define SIU_DSPIAHLA_DSPIAL16_SHIFT 15u
- #define SIU_DSPIAHLA_DSPIAL16_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAL16(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAL16_SHIFT))&SIU_DSPIAHLA_DSPIAL16_MASK)
- #define SIU_DSPIAHLA_DSPIAH15_MASK 0x10000u
- #define SIU_DSPIAHLA_DSPIAH15_SHIFT 16u
- #define SIU_DSPIAHLA_DSPIAH15_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH15(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH15_SHIFT))&SIU_DSPIAHLA_DSPIAH15_MASK)
- #define SIU_DSPIAHLA_DSPIAH14_MASK 0x20000u
- #define SIU_DSPIAHLA_DSPIAH14_SHIFT 17u
- #define SIU_DSPIAHLA_DSPIAH14_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH14(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH14_SHIFT))&SIU_DSPIAHLA_DSPIAH14_MASK)
- #define SIU_DSPIAHLA_DSPIAH13_MASK 0x40000u
- #define SIU_DSPIAHLA_DSPIAH13_SHIFT 18u
- #define SIU_DSPIAHLA_DSPIAH13_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH13(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH13_SHIFT))&SIU_DSPIAHLA_DSPIAH13_MASK)
- #define SIU_DSPIAHLA_DSPIAH12_MASK 0x80000u
- #define SIU_DSPIAHLA_DSPIAH12_SHIFT 19u
- #define SIU_DSPIAHLA_DSPIAH12_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH12(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH12_SHIFT))&SIU_DSPIAHLA_DSPIAH12_MASK)
- #define SIU_DSPIAHLA_DSPIAH11_MASK 0x100000u
- #define SIU_DSPIAHLA_DSPIAH11_SHIFT 20u
- #define SIU_DSPIAHLA_DSPIAH11_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH11(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH11_SHIFT))&SIU_DSPIAHLA_DSPIAH11_MASK)
- #define SIU_DSPIAHLA_DSPIAH10_MASK 0x200000u
- #define SIU_DSPIAHLA_DSPIAH10_SHIFT 21u
- #define SIU_DSPIAHLA_DSPIAH10_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH10(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH10_SHIFT))&SIU_DSPIAHLA_DSPIAH10_MASK)
- #define SIU_DSPIAHLA_DSPIAH9_MASK 0x400000u
- #define SIU_DSPIAHLA_DSPIAH9_SHIFT 22u
- #define SIU_DSPIAHLA_DSPIAH9_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH9(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH9_SHIFT))&SIU_DSPIAHLA_DSPIAH9_MASK)
- #define SIU_DSPIAHLA_DSPIAH8_MASK 0x800000u
- #define SIU_DSPIAHLA_DSPIAH8_SHIFT 23u
- #define SIU_DSPIAHLA_DSPIAH8_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH8(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH8_SHIFT))&SIU_DSPIAHLA_DSPIAH8_MASK)
- #define SIU_DSPIAHLA_DSPIAH7_MASK 0x1000000u
- #define SIU_DSPIAHLA_DSPIAH7_SHIFT 24u
- #define SIU_DSPIAHLA_DSPIAH7_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH7(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH7_SHIFT))&SIU_DSPIAHLA_DSPIAH7_MASK)
- #define SIU_DSPIAHLA_DSPIAH6_MASK 0x2000000u
- #define SIU_DSPIAHLA_DSPIAH6_SHIFT 25u
- #define SIU_DSPIAHLA_DSPIAH6_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH6(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH6_SHIFT))&SIU_DSPIAHLA_DSPIAH6_MASK)
- #define SIU_DSPIAHLA_DSPIAH5_MASK 0x4000000u
- #define SIU_DSPIAHLA_DSPIAH5_SHIFT 26u
- #define SIU_DSPIAHLA_DSPIAH5_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH5(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH5_SHIFT))&SIU_DSPIAHLA_DSPIAH5_MASK)
- #define SIU_DSPIAHLA_DSPIAH4_MASK 0x8000000u
- #define SIU_DSPIAHLA_DSPIAH4_SHIFT 27u
- #define SIU_DSPIAHLA_DSPIAH4_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH4(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH4_SHIFT))&SIU_DSPIAHLA_DSPIAH4_MASK)
- #define SIU_DSPIAHLA_DSPIAH3_MASK 0x10000000u
- #define SIU_DSPIAHLA_DSPIAH3_SHIFT 28u
- #define SIU_DSPIAHLA_DSPIAH3_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH3(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH3_SHIFT))&SIU_DSPIAHLA_DSPIAH3_MASK)
- #define SIU_DSPIAHLA_DSPIAH2_MASK 0x20000000u
- #define SIU_DSPIAHLA_DSPIAH2_SHIFT 29u
- #define SIU_DSPIAHLA_DSPIAH2_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH2(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH2_SHIFT))&SIU_DSPIAHLA_DSPIAH2_MASK)
- #define SIU_DSPIAHLA_DSPIAH1_MASK 0x40000000u
- #define SIU_DSPIAHLA_DSPIAH1_SHIFT 30u
- #define SIU_DSPIAHLA_DSPIAH1_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH1(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH1_SHIFT))&SIU_DSPIAHLA_DSPIAH1_MASK)
- #define SIU_DSPIAHLA_DSPIAH0_MASK 0x80000000u
- #define SIU_DSPIAHLA_DSPIAH0_SHIFT 31u
- #define SIU_DSPIAHLA_DSPIAH0_WIDTH 1u
- #define SIU_DSPIAHLA_DSPIAH0(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIAHLA_DSPIAH0_SHIFT))&SIU_DSPIAHLA_DSPIAH0_MASK)
- /* ETPUAB Bit Fields */
- #define SIU_ETPUAB_ETPUA11_MASK 0x1u
- #define SIU_ETPUAB_ETPUA11_SHIFT 0u
- #define SIU_ETPUAB_ETPUA11_WIDTH 1u
- #define SIU_ETPUAB_ETPUA11(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA11_SHIFT))&SIU_ETPUAB_ETPUA11_MASK)
- #define SIU_ETPUAB_ETPUA10_MASK 0x2u
- #define SIU_ETPUAB_ETPUA10_SHIFT 1u
- #define SIU_ETPUAB_ETPUA10_WIDTH 1u
- #define SIU_ETPUAB_ETPUA10(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA10_SHIFT))&SIU_ETPUAB_ETPUA10_MASK)
- #define SIU_ETPUAB_ETPUA9_MASK 0x4u
- #define SIU_ETPUAB_ETPUA9_SHIFT 2u
- #define SIU_ETPUAB_ETPUA9_WIDTH 1u
- #define SIU_ETPUAB_ETPUA9(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA9_SHIFT))&SIU_ETPUAB_ETPUA9_MASK)
- #define SIU_ETPUAB_ETPUA8_MASK 0x8u
- #define SIU_ETPUAB_ETPUA8_SHIFT 3u
- #define SIU_ETPUAB_ETPUA8_WIDTH 1u
- #define SIU_ETPUAB_ETPUA8(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA8_SHIFT))&SIU_ETPUAB_ETPUA8_MASK)
- #define SIU_ETPUAB_ETPUA7_MASK 0x10u
- #define SIU_ETPUAB_ETPUA7_SHIFT 4u
- #define SIU_ETPUAB_ETPUA7_WIDTH 1u
- #define SIU_ETPUAB_ETPUA7(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA7_SHIFT))&SIU_ETPUAB_ETPUA7_MASK)
- #define SIU_ETPUAB_ETPUA6_MASK 0x20u
- #define SIU_ETPUAB_ETPUA6_SHIFT 5u
- #define SIU_ETPUAB_ETPUA6_WIDTH 1u
- #define SIU_ETPUAB_ETPUA6(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA6_SHIFT))&SIU_ETPUAB_ETPUA6_MASK)
- #define SIU_ETPUAB_ETPUA5_MASK 0x40u
- #define SIU_ETPUAB_ETPUA5_SHIFT 6u
- #define SIU_ETPUAB_ETPUA5_WIDTH 1u
- #define SIU_ETPUAB_ETPUA5(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA5_SHIFT))&SIU_ETPUAB_ETPUA5_MASK)
- #define SIU_ETPUAB_ETPUA4_MASK 0x80u
- #define SIU_ETPUAB_ETPUA4_SHIFT 7u
- #define SIU_ETPUAB_ETPUA4_WIDTH 1u
- #define SIU_ETPUAB_ETPUA4(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA4_SHIFT))&SIU_ETPUAB_ETPUA4_MASK)
- #define SIU_ETPUAB_ETPUA3_MASK 0x100u
- #define SIU_ETPUAB_ETPUA3_SHIFT 8u
- #define SIU_ETPUAB_ETPUA3_WIDTH 1u
- #define SIU_ETPUAB_ETPUA3(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA3_SHIFT))&SIU_ETPUAB_ETPUA3_MASK)
- #define SIU_ETPUAB_ETPUA2_MASK 0x200u
- #define SIU_ETPUAB_ETPUA2_SHIFT 9u
- #define SIU_ETPUAB_ETPUA2_WIDTH 1u
- #define SIU_ETPUAB_ETPUA2(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA2_SHIFT))&SIU_ETPUAB_ETPUA2_MASK)
- #define SIU_ETPUAB_ETPUA1_MASK 0x400u
- #define SIU_ETPUAB_ETPUA1_SHIFT 10u
- #define SIU_ETPUAB_ETPUA1_WIDTH 1u
- #define SIU_ETPUAB_ETPUA1(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA1_SHIFT))&SIU_ETPUAB_ETPUA1_MASK)
- #define SIU_ETPUAB_ETPUA0_MASK 0x800u
- #define SIU_ETPUAB_ETPUA0_SHIFT 11u
- #define SIU_ETPUAB_ETPUA0_WIDTH 1u
- #define SIU_ETPUAB_ETPUA0(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA0_SHIFT))&SIU_ETPUAB_ETPUA0_MASK)
- #define SIU_ETPUAB_ETPUA15_MASK 0x1000u
- #define SIU_ETPUAB_ETPUA15_SHIFT 12u
- #define SIU_ETPUAB_ETPUA15_WIDTH 1u
- #define SIU_ETPUAB_ETPUA15(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA15_SHIFT))&SIU_ETPUAB_ETPUA15_MASK)
- #define SIU_ETPUAB_ETPUA14_MASK 0x2000u
- #define SIU_ETPUAB_ETPUA14_SHIFT 13u
- #define SIU_ETPUAB_ETPUA14_WIDTH 1u
- #define SIU_ETPUAB_ETPUA14(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA14_SHIFT))&SIU_ETPUAB_ETPUA14_MASK)
- #define SIU_ETPUAB_ETPUA13_MASK 0x4000u
- #define SIU_ETPUAB_ETPUA13_SHIFT 14u
- #define SIU_ETPUAB_ETPUA13_WIDTH 1u
- #define SIU_ETPUAB_ETPUA13(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA13_SHIFT))&SIU_ETPUAB_ETPUA13_MASK)
- #define SIU_ETPUAB_ETPUA12_MASK 0x8000u
- #define SIU_ETPUAB_ETPUA12_SHIFT 15u
- #define SIU_ETPUAB_ETPUA12_WIDTH 1u
- #define SIU_ETPUAB_ETPUA12(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA12_SHIFT))&SIU_ETPUAB_ETPUA12_MASK)
- #define SIU_ETPUAB_ETPUA30_MASK 0x10000u
- #define SIU_ETPUAB_ETPUA30_SHIFT 16u
- #define SIU_ETPUAB_ETPUA30_WIDTH 1u
- #define SIU_ETPUAB_ETPUA30(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA30_SHIFT))&SIU_ETPUAB_ETPUA30_MASK)
- #define SIU_ETPUAB_ETPUA31_MASK 0x20000u
- #define SIU_ETPUAB_ETPUA31_SHIFT 17u
- #define SIU_ETPUAB_ETPUA31_WIDTH 1u
- #define SIU_ETPUAB_ETPUA31(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA31_SHIFT))&SIU_ETPUAB_ETPUA31_MASK)
- #define SIU_ETPUAB_ETPUA24_MASK 0x40000u
- #define SIU_ETPUAB_ETPUA24_SHIFT 18u
- #define SIU_ETPUAB_ETPUA24_WIDTH 1u
- #define SIU_ETPUAB_ETPUA24(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA24_SHIFT))&SIU_ETPUAB_ETPUA24_MASK)
- #define SIU_ETPUAB_ETPUA25_MASK 0x80000u
- #define SIU_ETPUAB_ETPUA25_SHIFT 19u
- #define SIU_ETPUAB_ETPUA25_WIDTH 1u
- #define SIU_ETPUAB_ETPUA25(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA25_SHIFT))&SIU_ETPUAB_ETPUA25_MASK)
- #define SIU_ETPUAB_ETPUA26_MASK 0x100000u
- #define SIU_ETPUAB_ETPUA26_SHIFT 20u
- #define SIU_ETPUAB_ETPUA26_WIDTH 1u
- #define SIU_ETPUAB_ETPUA26(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA26_SHIFT))&SIU_ETPUAB_ETPUA26_MASK)
- #define SIU_ETPUAB_ETPUA27_MASK 0x200000u
- #define SIU_ETPUAB_ETPUA27_SHIFT 21u
- #define SIU_ETPUAB_ETPUA27_WIDTH 1u
- #define SIU_ETPUAB_ETPUA27(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA27_SHIFT))&SIU_ETPUAB_ETPUA27_MASK)
- #define SIU_ETPUAB_ETPUA28_MASK 0x400000u
- #define SIU_ETPUAB_ETPUA28_SHIFT 22u
- #define SIU_ETPUAB_ETPUA28_WIDTH 1u
- #define SIU_ETPUAB_ETPUA28(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA28_SHIFT))&SIU_ETPUAB_ETPUA28_MASK)
- #define SIU_ETPUAB_ETPUA29_MASK 0x800000u
- #define SIU_ETPUAB_ETPUA29_SHIFT 23u
- #define SIU_ETPUAB_ETPUA29_WIDTH 1u
- #define SIU_ETPUAB_ETPUA29(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA29_SHIFT))&SIU_ETPUAB_ETPUA29_MASK)
- #define SIU_ETPUAB_ETPUA16_MASK 0x1000000u
- #define SIU_ETPUAB_ETPUA16_SHIFT 24u
- #define SIU_ETPUAB_ETPUA16_WIDTH 1u
- #define SIU_ETPUAB_ETPUA16(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA16_SHIFT))&SIU_ETPUAB_ETPUA16_MASK)
- #define SIU_ETPUAB_ETPUA17_MASK 0x2000000u
- #define SIU_ETPUAB_ETPUA17_SHIFT 25u
- #define SIU_ETPUAB_ETPUA17_WIDTH 1u
- #define SIU_ETPUAB_ETPUA17(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA17_SHIFT))&SIU_ETPUAB_ETPUA17_MASK)
- #define SIU_ETPUAB_ETPUA18_MASK 0x4000000u
- #define SIU_ETPUAB_ETPUA18_SHIFT 26u
- #define SIU_ETPUAB_ETPUA18_WIDTH 1u
- #define SIU_ETPUAB_ETPUA18(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA18_SHIFT))&SIU_ETPUAB_ETPUA18_MASK)
- #define SIU_ETPUAB_ETPUA19_MASK 0x8000000u
- #define SIU_ETPUAB_ETPUA19_SHIFT 27u
- #define SIU_ETPUAB_ETPUA19_WIDTH 1u
- #define SIU_ETPUAB_ETPUA19(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA19_SHIFT))&SIU_ETPUAB_ETPUA19_MASK)
- #define SIU_ETPUAB_ETPUA20_MASK 0x10000000u
- #define SIU_ETPUAB_ETPUA20_SHIFT 28u
- #define SIU_ETPUAB_ETPUA20_WIDTH 1u
- #define SIU_ETPUAB_ETPUA20(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA20_SHIFT))&SIU_ETPUAB_ETPUA20_MASK)
- #define SIU_ETPUAB_ETPUA21_MASK 0x20000000u
- #define SIU_ETPUAB_ETPUA21_SHIFT 29u
- #define SIU_ETPUAB_ETPUA21_WIDTH 1u
- #define SIU_ETPUAB_ETPUA21(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA21_SHIFT))&SIU_ETPUAB_ETPUA21_MASK)
- #define SIU_ETPUAB_ETPUA22_MASK 0x40000000u
- #define SIU_ETPUAB_ETPUA22_SHIFT 30u
- #define SIU_ETPUAB_ETPUA22_WIDTH 1u
- #define SIU_ETPUAB_ETPUA22(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA22_SHIFT))&SIU_ETPUAB_ETPUA22_MASK)
- #define SIU_ETPUAB_ETPUA23_MASK 0x80000000u
- #define SIU_ETPUAB_ETPUA23_SHIFT 31u
- #define SIU_ETPUAB_ETPUA23_WIDTH 1u
- #define SIU_ETPUAB_ETPUA23(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAB_ETPUA23_SHIFT))&SIU_ETPUAB_ETPUA23_MASK)
- /* EMIOSB Bit Fields */
- #define SIU_EMIOSB_EMIOS0_0_OUT31_MASK 0x1u
- #define SIU_EMIOSB_EMIOS0_0_OUT31_SHIFT 0u
- #define SIU_EMIOSB_EMIOS0_0_OUT31_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_0_OUT31(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_0_OUT31_SHIFT))&SIU_EMIOSB_EMIOS0_0_OUT31_MASK)
- #define SIU_EMIOSB_EMIOS0_1_OUT30_MASK 0x2u
- #define SIU_EMIOSB_EMIOS0_1_OUT30_SHIFT 1u
- #define SIU_EMIOSB_EMIOS0_1_OUT30_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_1_OUT30(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_1_OUT30_SHIFT))&SIU_EMIOSB_EMIOS0_1_OUT30_MASK)
- #define SIU_EMIOSB_EMIOS0_2_OUT29_MASK 0x4u
- #define SIU_EMIOSB_EMIOS0_2_OUT29_SHIFT 2u
- #define SIU_EMIOSB_EMIOS0_2_OUT29_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_2_OUT29(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_2_OUT29_SHIFT))&SIU_EMIOSB_EMIOS0_2_OUT29_MASK)
- #define SIU_EMIOSB_EMIOS0_3_OUT28_MASK 0x8u
- #define SIU_EMIOSB_EMIOS0_3_OUT28_SHIFT 3u
- #define SIU_EMIOSB_EMIOS0_3_OUT28_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_3_OUT28(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_3_OUT28_SHIFT))&SIU_EMIOSB_EMIOS0_3_OUT28_MASK)
- #define SIU_EMIOSB_EMIOS0_4_OUT27_MASK 0x10u
- #define SIU_EMIOSB_EMIOS0_4_OUT27_SHIFT 4u
- #define SIU_EMIOSB_EMIOS0_4_OUT27_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_4_OUT27(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_4_OUT27_SHIFT))&SIU_EMIOSB_EMIOS0_4_OUT27_MASK)
- #define SIU_EMIOSB_EMIOS0_5_OUT26_MASK 0x20u
- #define SIU_EMIOSB_EMIOS0_5_OUT26_SHIFT 5u
- #define SIU_EMIOSB_EMIOS0_5_OUT26_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_5_OUT26(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_5_OUT26_SHIFT))&SIU_EMIOSB_EMIOS0_5_OUT26_MASK)
- #define SIU_EMIOSB_EMIOS0_6_OUT25_MASK 0x40u
- #define SIU_EMIOSB_EMIOS0_6_OUT25_SHIFT 6u
- #define SIU_EMIOSB_EMIOS0_6_OUT25_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_6_OUT25(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_6_OUT25_SHIFT))&SIU_EMIOSB_EMIOS0_6_OUT25_MASK)
- #define SIU_EMIOSB_EMIOS1_0_OUT24_MASK 0x80u
- #define SIU_EMIOSB_EMIOS1_0_OUT24_SHIFT 7u
- #define SIU_EMIOSB_EMIOS1_0_OUT24_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_0_OUT24(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_0_OUT24_SHIFT))&SIU_EMIOSB_EMIOS1_0_OUT24_MASK)
- #define SIU_EMIOSB_EMIOS1_1_OUT23_MASK 0x100u
- #define SIU_EMIOSB_EMIOS1_1_OUT23_SHIFT 8u
- #define SIU_EMIOSB_EMIOS1_1_OUT23_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_1_OUT23(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_1_OUT23_SHIFT))&SIU_EMIOSB_EMIOS1_1_OUT23_MASK)
- #define SIU_EMIOSB_EMIOS1_2_OUT22_MASK 0x200u
- #define SIU_EMIOSB_EMIOS1_2_OUT22_SHIFT 9u
- #define SIU_EMIOSB_EMIOS1_2_OUT22_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_2_OUT22(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_2_OUT22_SHIFT))&SIU_EMIOSB_EMIOS1_2_OUT22_MASK)
- #define SIU_EMIOSB_EMIOS1_3_OUT21_MASK 0x400u
- #define SIU_EMIOSB_EMIOS1_3_OUT21_SHIFT 10u
- #define SIU_EMIOSB_EMIOS1_3_OUT21_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_3_OUT21(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_3_OUT21_SHIFT))&SIU_EMIOSB_EMIOS1_3_OUT21_MASK)
- #define SIU_EMIOSB_EMIOS1_4_OUT20_MASK 0x800u
- #define SIU_EMIOSB_EMIOS1_4_OUT20_SHIFT 11u
- #define SIU_EMIOSB_EMIOS1_4_OUT20_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_4_OUT20(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_4_OUT20_SHIFT))&SIU_EMIOSB_EMIOS1_4_OUT20_MASK)
- #define SIU_EMIOSB_EMIOS1_5_OUT19_MASK 0x1000u
- #define SIU_EMIOSB_EMIOS1_5_OUT19_SHIFT 12u
- #define SIU_EMIOSB_EMIOS1_5_OUT19_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_5_OUT19(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_5_OUT19_SHIFT))&SIU_EMIOSB_EMIOS1_5_OUT19_MASK)
- #define SIU_EMIOSB_EMIOS1_6_OUT18_MASK 0x2000u
- #define SIU_EMIOSB_EMIOS1_6_OUT18_SHIFT 13u
- #define SIU_EMIOSB_EMIOS1_6_OUT18_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_6_OUT18(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_6_OUT18_SHIFT))&SIU_EMIOSB_EMIOS1_6_OUT18_MASK)
- #define SIU_EMIOSB_EMIOS1_7_OUT17_MASK 0x4000u
- #define SIU_EMIOSB_EMIOS1_7_OUT17_SHIFT 14u
- #define SIU_EMIOSB_EMIOS1_7_OUT17_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_7_OUT17(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_7_OUT17_SHIFT))&SIU_EMIOSB_EMIOS1_7_OUT17_MASK)
- #define SIU_EMIOSB_EMIOS0_23_OUT16_MASK 0x8000u
- #define SIU_EMIOSB_EMIOS0_23_OUT16_SHIFT 15u
- #define SIU_EMIOSB_EMIOS0_23_OUT16_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_23_OUT16(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_23_OUT16_SHIFT))&SIU_EMIOSB_EMIOS0_23_OUT16_MASK)
- #define SIU_EMIOSB_EMIOS1_4_OUT15_MASK 0x10000u
- #define SIU_EMIOSB_EMIOS1_4_OUT15_SHIFT 16u
- #define SIU_EMIOSB_EMIOS1_4_OUT15_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_4_OUT15(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_4_OUT15_SHIFT))&SIU_EMIOSB_EMIOS1_4_OUT15_MASK)
- #define SIU_EMIOSB_EMIOS1_5_OUT14_MASK 0x20000u
- #define SIU_EMIOSB_EMIOS1_5_OUT14_SHIFT 17u
- #define SIU_EMIOSB_EMIOS1_5_OUT14_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_5_OUT14(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_5_OUT14_SHIFT))&SIU_EMIOSB_EMIOS1_5_OUT14_MASK)
- #define SIU_EMIOSB_EMIOS1_6_OUT13_MASK 0x40000u
- #define SIU_EMIOSB_EMIOS1_6_OUT13_SHIFT 18u
- #define SIU_EMIOSB_EMIOS1_6_OUT13_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_6_OUT13(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_6_OUT13_SHIFT))&SIU_EMIOSB_EMIOS1_6_OUT13_MASK)
- #define SIU_EMIOSB_EMIOS1_7_OUT12_MASK 0x80000u
- #define SIU_EMIOSB_EMIOS1_7_OUT12_SHIFT 19u
- #define SIU_EMIOSB_EMIOS1_7_OUT12_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_7_OUT12(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_7_OUT12_SHIFT))&SIU_EMIOSB_EMIOS1_7_OUT12_MASK)
- #define SIU_EMIOSB_EMIOS0_23_OUT11_MASK 0x100000u
- #define SIU_EMIOSB_EMIOS0_23_OUT11_SHIFT 20u
- #define SIU_EMIOSB_EMIOS0_23_OUT11_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_23_OUT11(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_23_OUT11_SHIFT))&SIU_EMIOSB_EMIOS0_23_OUT11_MASK)
- #define SIU_EMIOSB_EMIOS0_0_OUT10_MASK 0x200000u
- #define SIU_EMIOSB_EMIOS0_0_OUT10_SHIFT 21u
- #define SIU_EMIOSB_EMIOS0_0_OUT10_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_0_OUT10(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_0_OUT10_SHIFT))&SIU_EMIOSB_EMIOS0_0_OUT10_MASK)
- #define SIU_EMIOSB_EMIOS0_1_OUT9_MASK 0x400000u
- #define SIU_EMIOSB_EMIOS0_1_OUT9_SHIFT 22u
- #define SIU_EMIOSB_EMIOS0_1_OUT9_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_1_OUT9(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_1_OUT9_SHIFT))&SIU_EMIOSB_EMIOS0_1_OUT9_MASK)
- #define SIU_EMIOSB_EMIOS0_2_OUT8_MASK 0x800000u
- #define SIU_EMIOSB_EMIOS0_2_OUT8_SHIFT 23u
- #define SIU_EMIOSB_EMIOS0_2_OUT8_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_2_OUT8(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_2_OUT8_SHIFT))&SIU_EMIOSB_EMIOS0_2_OUT8_MASK)
- #define SIU_EMIOSB_EMIOS0_3_OUT7_MASK 0x1000000u
- #define SIU_EMIOSB_EMIOS0_3_OUT7_SHIFT 24u
- #define SIU_EMIOSB_EMIOS0_3_OUT7_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_3_OUT7(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_3_OUT7_SHIFT))&SIU_EMIOSB_EMIOS0_3_OUT7_MASK)
- #define SIU_EMIOSB_EMIOS0_4_OUT6_MASK 0x2000000u
- #define SIU_EMIOSB_EMIOS0_4_OUT6_SHIFT 25u
- #define SIU_EMIOSB_EMIOS0_4_OUT6_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_4_OUT6(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_4_OUT6_SHIFT))&SIU_EMIOSB_EMIOS0_4_OUT6_MASK)
- #define SIU_EMIOSB_EMIOS0_5_OUT5_MASK 0x4000000u
- #define SIU_EMIOSB_EMIOS0_5_OUT5_SHIFT 26u
- #define SIU_EMIOSB_EMIOS0_5_OUT5_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_5_OUT5(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_5_OUT5_SHIFT))&SIU_EMIOSB_EMIOS0_5_OUT5_MASK)
- #define SIU_EMIOSB_EMIOS0_6_OUT4_MASK 0x8000000u
- #define SIU_EMIOSB_EMIOS0_6_OUT4_SHIFT 27u
- #define SIU_EMIOSB_EMIOS0_6_OUT4_WIDTH 1u
- #define SIU_EMIOSB_EMIOS0_6_OUT4(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS0_6_OUT4_SHIFT))&SIU_EMIOSB_EMIOS0_6_OUT4_MASK)
- #define SIU_EMIOSB_EMIOS1_0_OUT3_MASK 0x10000000u
- #define SIU_EMIOSB_EMIOS1_0_OUT3_SHIFT 28u
- #define SIU_EMIOSB_EMIOS1_0_OUT3_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_0_OUT3(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_0_OUT3_SHIFT))&SIU_EMIOSB_EMIOS1_0_OUT3_MASK)
- #define SIU_EMIOSB_EMIOS1_1_OUT2_MASK 0x20000000u
- #define SIU_EMIOSB_EMIOS1_1_OUT2_SHIFT 29u
- #define SIU_EMIOSB_EMIOS1_1_OUT2_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_1_OUT2(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_1_OUT2_SHIFT))&SIU_EMIOSB_EMIOS1_1_OUT2_MASK)
- #define SIU_EMIOSB_EMIOS1_2_OUT1_MASK 0x40000000u
- #define SIU_EMIOSB_EMIOS1_2_OUT1_SHIFT 30u
- #define SIU_EMIOSB_EMIOS1_2_OUT1_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_2_OUT1(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_2_OUT1_SHIFT))&SIU_EMIOSB_EMIOS1_2_OUT1_MASK)
- #define SIU_EMIOSB_EMIOS1_3_OUT0_MASK 0x80000000u
- #define SIU_EMIOSB_EMIOS1_3_OUT0_SHIFT 31u
- #define SIU_EMIOSB_EMIOS1_3_OUT0_WIDTH 1u
- #define SIU_EMIOSB_EMIOS1_3_OUT0(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSB_EMIOS1_3_OUT0_SHIFT))&SIU_EMIOSB_EMIOS1_3_OUT0_MASK)
- /* DSPIBHLB Bit Fields */
- #define SIU_DSPIBHLB_DSPIBL31_MASK 0x1u
- #define SIU_DSPIBHLB_DSPIBL31_SHIFT 0u
- #define SIU_DSPIBHLB_DSPIBL31_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL31(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL31_SHIFT))&SIU_DSPIBHLB_DSPIBL31_MASK)
- #define SIU_DSPIBHLB_DSPIBL30_MASK 0x2u
- #define SIU_DSPIBHLB_DSPIBL30_SHIFT 1u
- #define SIU_DSPIBHLB_DSPIBL30_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL30(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL30_SHIFT))&SIU_DSPIBHLB_DSPIBL30_MASK)
- #define SIU_DSPIBHLB_DSPIBL29_MASK 0x4u
- #define SIU_DSPIBHLB_DSPIBL29_SHIFT 2u
- #define SIU_DSPIBHLB_DSPIBL29_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL29(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL29_SHIFT))&SIU_DSPIBHLB_DSPIBL29_MASK)
- #define SIU_DSPIBHLB_DSPIBL28_MASK 0x8u
- #define SIU_DSPIBHLB_DSPIBL28_SHIFT 3u
- #define SIU_DSPIBHLB_DSPIBL28_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL28(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL28_SHIFT))&SIU_DSPIBHLB_DSPIBL28_MASK)
- #define SIU_DSPIBHLB_DSPIBL27_MASK 0x10u
- #define SIU_DSPIBHLB_DSPIBL27_SHIFT 4u
- #define SIU_DSPIBHLB_DSPIBL27_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL27(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL27_SHIFT))&SIU_DSPIBHLB_DSPIBL27_MASK)
- #define SIU_DSPIBHLB_DSPIBL26_MASK 0x20u
- #define SIU_DSPIBHLB_DSPIBL26_SHIFT 5u
- #define SIU_DSPIBHLB_DSPIBL26_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL26(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL26_SHIFT))&SIU_DSPIBHLB_DSPIBL26_MASK)
- #define SIU_DSPIBHLB_DSPIBL25_MASK 0x40u
- #define SIU_DSPIBHLB_DSPIBL25_SHIFT 6u
- #define SIU_DSPIBHLB_DSPIBL25_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL25(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL25_SHIFT))&SIU_DSPIBHLB_DSPIBL25_MASK)
- #define SIU_DSPIBHLB_DSPIBL24_MASK 0x80u
- #define SIU_DSPIBHLB_DSPIBL24_SHIFT 7u
- #define SIU_DSPIBHLB_DSPIBL24_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL24(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL24_SHIFT))&SIU_DSPIBHLB_DSPIBL24_MASK)
- #define SIU_DSPIBHLB_DSPIBL23_MASK 0x100u
- #define SIU_DSPIBHLB_DSPIBL23_SHIFT 8u
- #define SIU_DSPIBHLB_DSPIBL23_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL23(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL23_SHIFT))&SIU_DSPIBHLB_DSPIBL23_MASK)
- #define SIU_DSPIBHLB_DSPIBL22_MASK 0x200u
- #define SIU_DSPIBHLB_DSPIBL22_SHIFT 9u
- #define SIU_DSPIBHLB_DSPIBL22_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL22(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL22_SHIFT))&SIU_DSPIBHLB_DSPIBL22_MASK)
- #define SIU_DSPIBHLB_DSPIBL21_MASK 0x400u
- #define SIU_DSPIBHLB_DSPIBL21_SHIFT 10u
- #define SIU_DSPIBHLB_DSPIBL21_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL21(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL21_SHIFT))&SIU_DSPIBHLB_DSPIBL21_MASK)
- #define SIU_DSPIBHLB_DSPIBL20_MASK 0x800u
- #define SIU_DSPIBHLB_DSPIBL20_SHIFT 11u
- #define SIU_DSPIBHLB_DSPIBL20_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL20(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL20_SHIFT))&SIU_DSPIBHLB_DSPIBL20_MASK)
- #define SIU_DSPIBHLB_DSPIBL19_MASK 0x1000u
- #define SIU_DSPIBHLB_DSPIBL19_SHIFT 12u
- #define SIU_DSPIBHLB_DSPIBL19_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL19(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL19_SHIFT))&SIU_DSPIBHLB_DSPIBL19_MASK)
- #define SIU_DSPIBHLB_DSPIBL18_MASK 0x2000u
- #define SIU_DSPIBHLB_DSPIBL18_SHIFT 13u
- #define SIU_DSPIBHLB_DSPIBL18_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL18(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL18_SHIFT))&SIU_DSPIBHLB_DSPIBL18_MASK)
- #define SIU_DSPIBHLB_DSPIBL17_MASK 0x4000u
- #define SIU_DSPIBHLB_DSPIBL17_SHIFT 14u
- #define SIU_DSPIBHLB_DSPIBL17_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL17(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL17_SHIFT))&SIU_DSPIBHLB_DSPIBL17_MASK)
- #define SIU_DSPIBHLB_DSPIBL16_MASK 0x8000u
- #define SIU_DSPIBHLB_DSPIBL16_SHIFT 15u
- #define SIU_DSPIBHLB_DSPIBL16_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBL16(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBL16_SHIFT))&SIU_DSPIBHLB_DSPIBL16_MASK)
- #define SIU_DSPIBHLB_DSPIBH15_MASK 0x10000u
- #define SIU_DSPIBHLB_DSPIBH15_SHIFT 16u
- #define SIU_DSPIBHLB_DSPIBH15_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH15(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH15_SHIFT))&SIU_DSPIBHLB_DSPIBH15_MASK)
- #define SIU_DSPIBHLB_DSPIBH14_MASK 0x20000u
- #define SIU_DSPIBHLB_DSPIBH14_SHIFT 17u
- #define SIU_DSPIBHLB_DSPIBH14_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH14(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH14_SHIFT))&SIU_DSPIBHLB_DSPIBH14_MASK)
- #define SIU_DSPIBHLB_DSPIBH13_MASK 0x40000u
- #define SIU_DSPIBHLB_DSPIBH13_SHIFT 18u
- #define SIU_DSPIBHLB_DSPIBH13_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH13(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH13_SHIFT))&SIU_DSPIBHLB_DSPIBH13_MASK)
- #define SIU_DSPIBHLB_DSPIBH12_MASK 0x80000u
- #define SIU_DSPIBHLB_DSPIBH12_SHIFT 19u
- #define SIU_DSPIBHLB_DSPIBH12_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH12(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH12_SHIFT))&SIU_DSPIBHLB_DSPIBH12_MASK)
- #define SIU_DSPIBHLB_DSPIBH11_MASK 0x100000u
- #define SIU_DSPIBHLB_DSPIBH11_SHIFT 20u
- #define SIU_DSPIBHLB_DSPIBH11_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH11(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH11_SHIFT))&SIU_DSPIBHLB_DSPIBH11_MASK)
- #define SIU_DSPIBHLB_DSPIBH10_MASK 0x200000u
- #define SIU_DSPIBHLB_DSPIBH10_SHIFT 21u
- #define SIU_DSPIBHLB_DSPIBH10_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH10(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH10_SHIFT))&SIU_DSPIBHLB_DSPIBH10_MASK)
- #define SIU_DSPIBHLB_DSPIBH9_MASK 0x400000u
- #define SIU_DSPIBHLB_DSPIBH9_SHIFT 22u
- #define SIU_DSPIBHLB_DSPIBH9_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH9(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH9_SHIFT))&SIU_DSPIBHLB_DSPIBH9_MASK)
- #define SIU_DSPIBHLB_DSPIBH8_MASK 0x800000u
- #define SIU_DSPIBHLB_DSPIBH8_SHIFT 23u
- #define SIU_DSPIBHLB_DSPIBH8_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH8(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH8_SHIFT))&SIU_DSPIBHLB_DSPIBH8_MASK)
- #define SIU_DSPIBHLB_DSPIBH7_MASK 0x1000000u
- #define SIU_DSPIBHLB_DSPIBH7_SHIFT 24u
- #define SIU_DSPIBHLB_DSPIBH7_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH7(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH7_SHIFT))&SIU_DSPIBHLB_DSPIBH7_MASK)
- #define SIU_DSPIBHLB_DSPIBH6_MASK 0x2000000u
- #define SIU_DSPIBHLB_DSPIBH6_SHIFT 25u
- #define SIU_DSPIBHLB_DSPIBH6_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH6(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH6_SHIFT))&SIU_DSPIBHLB_DSPIBH6_MASK)
- #define SIU_DSPIBHLB_DSPIBH5_MASK 0x4000000u
- #define SIU_DSPIBHLB_DSPIBH5_SHIFT 26u
- #define SIU_DSPIBHLB_DSPIBH5_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH5(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH5_SHIFT))&SIU_DSPIBHLB_DSPIBH5_MASK)
- #define SIU_DSPIBHLB_DSPIBH4_MASK 0x8000000u
- #define SIU_DSPIBHLB_DSPIBH4_SHIFT 27u
- #define SIU_DSPIBHLB_DSPIBH4_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH4(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH4_SHIFT))&SIU_DSPIBHLB_DSPIBH4_MASK)
- #define SIU_DSPIBHLB_DSPIBH3_MASK 0x10000000u
- #define SIU_DSPIBHLB_DSPIBH3_SHIFT 28u
- #define SIU_DSPIBHLB_DSPIBH3_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH3(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH3_SHIFT))&SIU_DSPIBHLB_DSPIBH3_MASK)
- #define SIU_DSPIBHLB_DSPIBH2_MASK 0x20000000u
- #define SIU_DSPIBHLB_DSPIBH2_SHIFT 29u
- #define SIU_DSPIBHLB_DSPIBH2_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH2(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH2_SHIFT))&SIU_DSPIBHLB_DSPIBH2_MASK)
- #define SIU_DSPIBHLB_DSPIBH1_MASK 0x40000000u
- #define SIU_DSPIBHLB_DSPIBH1_SHIFT 30u
- #define SIU_DSPIBHLB_DSPIBH1_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH1(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH1_SHIFT))&SIU_DSPIBHLB_DSPIBH1_MASK)
- #define SIU_DSPIBHLB_DSPIBH0_MASK 0x80000000u
- #define SIU_DSPIBHLB_DSPIBH0_SHIFT 31u
- #define SIU_DSPIBHLB_DSPIBH0_WIDTH 1u
- #define SIU_DSPIBHLB_DSPIBH0(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIBHLB_DSPIBH0_SHIFT))&SIU_DSPIBHLB_DSPIBH0_MASK)
- /* ETPUAC Bit Fields */
- #define SIU_ETPUAC_ETPUA30_MASK 0x1u
- #define SIU_ETPUAC_ETPUA30_SHIFT 0u
- #define SIU_ETPUAC_ETPUA30_WIDTH 1u
- #define SIU_ETPUAC_ETPUA30(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA30_SHIFT))&SIU_ETPUAC_ETPUA30_MASK)
- #define SIU_ETPUAC_ETPUA31_MASK 0x2u
- #define SIU_ETPUAC_ETPUA31_SHIFT 1u
- #define SIU_ETPUAC_ETPUA31_WIDTH 1u
- #define SIU_ETPUAC_ETPUA31(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA31_SHIFT))&SIU_ETPUAC_ETPUA31_MASK)
- #define SIU_ETPUAC_ETPUA24_MASK 0x4u
- #define SIU_ETPUAC_ETPUA24_SHIFT 2u
- #define SIU_ETPUAC_ETPUA24_WIDTH 1u
- #define SIU_ETPUAC_ETPUA24(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA24_SHIFT))&SIU_ETPUAC_ETPUA24_MASK)
- #define SIU_ETPUAC_ETPUA25_MASK 0x8u
- #define SIU_ETPUAC_ETPUA25_SHIFT 3u
- #define SIU_ETPUAC_ETPUA25_WIDTH 1u
- #define SIU_ETPUAC_ETPUA25(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA25_SHIFT))&SIU_ETPUAC_ETPUA25_MASK)
- #define SIU_ETPUAC_ETPUA26_MASK 0x10u
- #define SIU_ETPUAC_ETPUA26_SHIFT 4u
- #define SIU_ETPUAC_ETPUA26_WIDTH 1u
- #define SIU_ETPUAC_ETPUA26(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA26_SHIFT))&SIU_ETPUAC_ETPUA26_MASK)
- #define SIU_ETPUAC_ETPUA27_MASK 0x20u
- #define SIU_ETPUAC_ETPUA27_SHIFT 5u
- #define SIU_ETPUAC_ETPUA27_WIDTH 1u
- #define SIU_ETPUAC_ETPUA27(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA27_SHIFT))&SIU_ETPUAC_ETPUA27_MASK)
- #define SIU_ETPUAC_ETPUA28_MASK 0x40u
- #define SIU_ETPUAC_ETPUA28_SHIFT 6u
- #define SIU_ETPUAC_ETPUA28_WIDTH 1u
- #define SIU_ETPUAC_ETPUA28(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA28_SHIFT))&SIU_ETPUAC_ETPUA28_MASK)
- #define SIU_ETPUAC_ETPUA29_MASK 0x80u
- #define SIU_ETPUAC_ETPUA29_SHIFT 7u
- #define SIU_ETPUAC_ETPUA29_WIDTH 1u
- #define SIU_ETPUAC_ETPUA29(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA29_SHIFT))&SIU_ETPUAC_ETPUA29_MASK)
- #define SIU_ETPUAC_ETPUA16_MASK 0x100u
- #define SIU_ETPUAC_ETPUA16_SHIFT 8u
- #define SIU_ETPUAC_ETPUA16_WIDTH 1u
- #define SIU_ETPUAC_ETPUA16(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA16_SHIFT))&SIU_ETPUAC_ETPUA16_MASK)
- #define SIU_ETPUAC_ETPUA17_MASK 0x200u
- #define SIU_ETPUAC_ETPUA17_SHIFT 9u
- #define SIU_ETPUAC_ETPUA17_WIDTH 1u
- #define SIU_ETPUAC_ETPUA17(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA17_SHIFT))&SIU_ETPUAC_ETPUA17_MASK)
- #define SIU_ETPUAC_ETPUA18_MASK 0x400u
- #define SIU_ETPUAC_ETPUA18_SHIFT 10u
- #define SIU_ETPUAC_ETPUA18_WIDTH 1u
- #define SIU_ETPUAC_ETPUA18(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA18_SHIFT))&SIU_ETPUAC_ETPUA18_MASK)
- #define SIU_ETPUAC_ETPUA19_MASK 0x800u
- #define SIU_ETPUAC_ETPUA19_SHIFT 11u
- #define SIU_ETPUAC_ETPUA19_WIDTH 1u
- #define SIU_ETPUAC_ETPUA19(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA19_SHIFT))&SIU_ETPUAC_ETPUA19_MASK)
- #define SIU_ETPUAC_ETPUA20_MASK 0x1000u
- #define SIU_ETPUAC_ETPUA20_SHIFT 12u
- #define SIU_ETPUAC_ETPUA20_WIDTH 1u
- #define SIU_ETPUAC_ETPUA20(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA20_SHIFT))&SIU_ETPUAC_ETPUA20_MASK)
- #define SIU_ETPUAC_ETPUA21_MASK 0x2000u
- #define SIU_ETPUAC_ETPUA21_SHIFT 13u
- #define SIU_ETPUAC_ETPUA21_WIDTH 1u
- #define SIU_ETPUAC_ETPUA21(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA21_SHIFT))&SIU_ETPUAC_ETPUA21_MASK)
- #define SIU_ETPUAC_ETPUA22_MASK 0x4000u
- #define SIU_ETPUAC_ETPUA22_SHIFT 14u
- #define SIU_ETPUAC_ETPUA22_WIDTH 1u
- #define SIU_ETPUAC_ETPUA22(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA22_SHIFT))&SIU_ETPUAC_ETPUA22_MASK)
- #define SIU_ETPUAC_ETPUA23_MASK 0x8000u
- #define SIU_ETPUAC_ETPUA23_SHIFT 15u
- #define SIU_ETPUAC_ETPUA23_WIDTH 1u
- #define SIU_ETPUAC_ETPUA23(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA23_SHIFT))&SIU_ETPUAC_ETPUA23_MASK)
- #define SIU_ETPUAC_ETPUA11_MASK 0x10000u
- #define SIU_ETPUAC_ETPUA11_SHIFT 16u
- #define SIU_ETPUAC_ETPUA11_WIDTH 1u
- #define SIU_ETPUAC_ETPUA11(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA11_SHIFT))&SIU_ETPUAC_ETPUA11_MASK)
- #define SIU_ETPUAC_ETPUA10_MASK 0x20000u
- #define SIU_ETPUAC_ETPUA10_SHIFT 17u
- #define SIU_ETPUAC_ETPUA10_WIDTH 1u
- #define SIU_ETPUAC_ETPUA10(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA10_SHIFT))&SIU_ETPUAC_ETPUA10_MASK)
- #define SIU_ETPUAC_ETPUA9_MASK 0x40000u
- #define SIU_ETPUAC_ETPUA9_SHIFT 18u
- #define SIU_ETPUAC_ETPUA9_WIDTH 1u
- #define SIU_ETPUAC_ETPUA9(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA9_SHIFT))&SIU_ETPUAC_ETPUA9_MASK)
- #define SIU_ETPUAC_ETPUA8_MASK 0x80000u
- #define SIU_ETPUAC_ETPUA8_SHIFT 19u
- #define SIU_ETPUAC_ETPUA8_WIDTH 1u
- #define SIU_ETPUAC_ETPUA8(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA8_SHIFT))&SIU_ETPUAC_ETPUA8_MASK)
- #define SIU_ETPUAC_ETPUA7_MASK 0x100000u
- #define SIU_ETPUAC_ETPUA7_SHIFT 20u
- #define SIU_ETPUAC_ETPUA7_WIDTH 1u
- #define SIU_ETPUAC_ETPUA7(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA7_SHIFT))&SIU_ETPUAC_ETPUA7_MASK)
- #define SIU_ETPUAC_ETPUA6_MASK 0x200000u
- #define SIU_ETPUAC_ETPUA6_SHIFT 21u
- #define SIU_ETPUAC_ETPUA6_WIDTH 1u
- #define SIU_ETPUAC_ETPUA6(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA6_SHIFT))&SIU_ETPUAC_ETPUA6_MASK)
- #define SIU_ETPUAC_ETPUA5_MASK 0x400000u
- #define SIU_ETPUAC_ETPUA5_SHIFT 22u
- #define SIU_ETPUAC_ETPUA5_WIDTH 1u
- #define SIU_ETPUAC_ETPUA5(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA5_SHIFT))&SIU_ETPUAC_ETPUA5_MASK)
- #define SIU_ETPUAC_ETPUA4_MASK 0x800000u
- #define SIU_ETPUAC_ETPUA4_SHIFT 23u
- #define SIU_ETPUAC_ETPUA4_WIDTH 1u
- #define SIU_ETPUAC_ETPUA4(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA4_SHIFT))&SIU_ETPUAC_ETPUA4_MASK)
- #define SIU_ETPUAC_ETPUA3_MASK 0x1000000u
- #define SIU_ETPUAC_ETPUA3_SHIFT 24u
- #define SIU_ETPUAC_ETPUA3_WIDTH 1u
- #define SIU_ETPUAC_ETPUA3(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA3_SHIFT))&SIU_ETPUAC_ETPUA3_MASK)
- #define SIU_ETPUAC_ETPUA2_MASK 0x2000000u
- #define SIU_ETPUAC_ETPUA2_SHIFT 25u
- #define SIU_ETPUAC_ETPUA2_WIDTH 1u
- #define SIU_ETPUAC_ETPUA2(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA2_SHIFT))&SIU_ETPUAC_ETPUA2_MASK)
- #define SIU_ETPUAC_ETPUA1_MASK 0x4000000u
- #define SIU_ETPUAC_ETPUA1_SHIFT 26u
- #define SIU_ETPUAC_ETPUA1_WIDTH 1u
- #define SIU_ETPUAC_ETPUA1(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA1_SHIFT))&SIU_ETPUAC_ETPUA1_MASK)
- #define SIU_ETPUAC_ETPUA0_MASK 0x8000000u
- #define SIU_ETPUAC_ETPUA0_SHIFT 27u
- #define SIU_ETPUAC_ETPUA0_WIDTH 1u
- #define SIU_ETPUAC_ETPUA0(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA0_SHIFT))&SIU_ETPUAC_ETPUA0_MASK)
- #define SIU_ETPUAC_ETPUA15_MASK 0x10000000u
- #define SIU_ETPUAC_ETPUA15_SHIFT 28u
- #define SIU_ETPUAC_ETPUA15_WIDTH 1u
- #define SIU_ETPUAC_ETPUA15(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA15_SHIFT))&SIU_ETPUAC_ETPUA15_MASK)
- #define SIU_ETPUAC_ETPUA14_MASK 0x20000000u
- #define SIU_ETPUAC_ETPUA14_SHIFT 29u
- #define SIU_ETPUAC_ETPUA14_WIDTH 1u
- #define SIU_ETPUAC_ETPUA14(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA14_SHIFT))&SIU_ETPUAC_ETPUA14_MASK)
- #define SIU_ETPUAC_ETPUA13_MASK 0x40000000u
- #define SIU_ETPUAC_ETPUA13_SHIFT 30u
- #define SIU_ETPUAC_ETPUA13_WIDTH 1u
- #define SIU_ETPUAC_ETPUA13(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA13_SHIFT))&SIU_ETPUAC_ETPUA13_MASK)
- #define SIU_ETPUAC_ETPUA12_MASK 0x80000000u
- #define SIU_ETPUAC_ETPUA12_SHIFT 31u
- #define SIU_ETPUAC_ETPUA12_WIDTH 1u
- #define SIU_ETPUAC_ETPUA12(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUAC_ETPUA12_SHIFT))&SIU_ETPUAC_ETPUA12_MASK)
- /* EMIOSC Bit Fields */
- #define SIU_EMIOSC_EMIOS0_23_OUT31_MASK 0x1u
- #define SIU_EMIOSC_EMIOS0_23_OUT31_SHIFT 0u
- #define SIU_EMIOSC_EMIOS0_23_OUT31_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_23_OUT31(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_23_OUT31_SHIFT))&SIU_EMIOSC_EMIOS0_23_OUT31_MASK)
- #define SIU_EMIOSC_EMIOS1_7_OUT30_MASK 0x2u
- #define SIU_EMIOSC_EMIOS1_7_OUT30_SHIFT 1u
- #define SIU_EMIOSC_EMIOS1_7_OUT30_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_7_OUT30(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_7_OUT30_SHIFT))&SIU_EMIOSC_EMIOS1_7_OUT30_MASK)
- #define SIU_EMIOSC_EMIOS1_6_OUT29_MASK 0x4u
- #define SIU_EMIOSC_EMIOS1_6_OUT29_SHIFT 2u
- #define SIU_EMIOSC_EMIOS1_6_OUT29_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_6_OUT29(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_6_OUT29_SHIFT))&SIU_EMIOSC_EMIOS1_6_OUT29_MASK)
- #define SIU_EMIOSC_EMIOS1_5_OUT28_MASK 0x8u
- #define SIU_EMIOSC_EMIOS1_5_OUT28_SHIFT 3u
- #define SIU_EMIOSC_EMIOS1_5_OUT28_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_5_OUT28(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_5_OUT28_SHIFT))&SIU_EMIOSC_EMIOS1_5_OUT28_MASK)
- #define SIU_EMIOSC_EMIOS1_4_OUT27_MASK 0x10u
- #define SIU_EMIOSC_EMIOS1_4_OUT27_SHIFT 4u
- #define SIU_EMIOSC_EMIOS1_4_OUT27_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_4_OUT27(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_4_OUT27_SHIFT))&SIU_EMIOSC_EMIOS1_4_OUT27_MASK)
- #define SIU_EMIOSC_EMIOS1_3_OUT26_MASK 0x20u
- #define SIU_EMIOSC_EMIOS1_3_OUT26_SHIFT 5u
- #define SIU_EMIOSC_EMIOS1_3_OUT26_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_3_OUT26(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_3_OUT26_SHIFT))&SIU_EMIOSC_EMIOS1_3_OUT26_MASK)
- #define SIU_EMIOSC_EMIOS1_2_OUT25_MASK 0x40u
- #define SIU_EMIOSC_EMIOS1_2_OUT25_SHIFT 6u
- #define SIU_EMIOSC_EMIOS1_2_OUT25_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_2_OUT25(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_2_OUT25_SHIFT))&SIU_EMIOSC_EMIOS1_2_OUT25_MASK)
- #define SIU_EMIOSC_EMIOS1_1_OUT24_MASK 0x80u
- #define SIU_EMIOSC_EMIOS1_1_OUT24_SHIFT 7u
- #define SIU_EMIOSC_EMIOS1_1_OUT24_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_1_OUT24(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_1_OUT24_SHIFT))&SIU_EMIOSC_EMIOS1_1_OUT24_MASK)
- #define SIU_EMIOSC_EMIOS1_0_OUT23_MASK 0x100u
- #define SIU_EMIOSC_EMIOS1_0_OUT23_SHIFT 8u
- #define SIU_EMIOSC_EMIOS1_0_OUT23_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_0_OUT23(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_0_OUT23_SHIFT))&SIU_EMIOSC_EMIOS1_0_OUT23_MASK)
- #define SIU_EMIOSC_EMIOS0_6_OUT22_MASK 0x200u
- #define SIU_EMIOSC_EMIOS0_6_OUT22_SHIFT 9u
- #define SIU_EMIOSC_EMIOS0_6_OUT22_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_6_OUT22(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_6_OUT22_SHIFT))&SIU_EMIOSC_EMIOS0_6_OUT22_MASK)
- #define SIU_EMIOSC_EMIOS0_5_OUT21_MASK 0x400u
- #define SIU_EMIOSC_EMIOS0_5_OUT21_SHIFT 10u
- #define SIU_EMIOSC_EMIOS0_5_OUT21_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_5_OUT21(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_5_OUT21_SHIFT))&SIU_EMIOSC_EMIOS0_5_OUT21_MASK)
- #define SIU_EMIOSC_EMIOS0_4_OUT20_MASK 0x800u
- #define SIU_EMIOSC_EMIOS0_4_OUT20_SHIFT 11u
- #define SIU_EMIOSC_EMIOS0_4_OUT20_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_4_OUT20(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_4_OUT20_SHIFT))&SIU_EMIOSC_EMIOS0_4_OUT20_MASK)
- #define SIU_EMIOSC_EMIOS0_3_OUT19_MASK 0x1000u
- #define SIU_EMIOSC_EMIOS0_3_OUT19_SHIFT 12u
- #define SIU_EMIOSC_EMIOS0_3_OUT19_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_3_OUT19(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_3_OUT19_SHIFT))&SIU_EMIOSC_EMIOS0_3_OUT19_MASK)
- #define SIU_EMIOSC_EMIOS0_2_OUT18_MASK 0x2000u
- #define SIU_EMIOSC_EMIOS0_2_OUT18_SHIFT 13u
- #define SIU_EMIOSC_EMIOS0_2_OUT18_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_2_OUT18(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_2_OUT18_SHIFT))&SIU_EMIOSC_EMIOS0_2_OUT18_MASK)
- #define SIU_EMIOSC_EMIOS0_1_OUT17_MASK 0x4000u
- #define SIU_EMIOSC_EMIOS0_1_OUT17_SHIFT 14u
- #define SIU_EMIOSC_EMIOS0_1_OUT17_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_1_OUT17(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_1_OUT17_SHIFT))&SIU_EMIOSC_EMIOS0_1_OUT17_MASK)
- #define SIU_EMIOSC_EMIOS0_0_OUT16_MASK 0x8000u
- #define SIU_EMIOSC_EMIOS0_0_OUT16_SHIFT 15u
- #define SIU_EMIOSC_EMIOS0_0_OUT16_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_0_OUT16(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_0_OUT16_SHIFT))&SIU_EMIOSC_EMIOS0_0_OUT16_MASK)
- #define SIU_EMIOSC_EMIOS1_3_OUT15_MASK 0x10000u
- #define SIU_EMIOSC_EMIOS1_3_OUT15_SHIFT 16u
- #define SIU_EMIOSC_EMIOS1_3_OUT15_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_3_OUT15(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_3_OUT15_SHIFT))&SIU_EMIOSC_EMIOS1_3_OUT15_MASK)
- #define SIU_EMIOSC_EMIOS1_2_OUT14_MASK 0x20000u
- #define SIU_EMIOSC_EMIOS1_2_OUT14_SHIFT 17u
- #define SIU_EMIOSC_EMIOS1_2_OUT14_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_2_OUT14(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_2_OUT14_SHIFT))&SIU_EMIOSC_EMIOS1_2_OUT14_MASK)
- #define SIU_EMIOSC_EMIOS1_1_OUT13_MASK 0x40000u
- #define SIU_EMIOSC_EMIOS1_1_OUT13_SHIFT 18u
- #define SIU_EMIOSC_EMIOS1_1_OUT13_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_1_OUT13(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_1_OUT13_SHIFT))&SIU_EMIOSC_EMIOS1_1_OUT13_MASK)
- #define SIU_EMIOSC_EMIOS1_0_OUT12_MASK 0x80000u
- #define SIU_EMIOSC_EMIOS1_0_OUT12_SHIFT 19u
- #define SIU_EMIOSC_EMIOS1_0_OUT12_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_0_OUT12(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_0_OUT12_SHIFT))&SIU_EMIOSC_EMIOS1_0_OUT12_MASK)
- #define SIU_EMIOSC_EMIOS0_6_OUT11_MASK 0x100000u
- #define SIU_EMIOSC_EMIOS0_6_OUT11_SHIFT 20u
- #define SIU_EMIOSC_EMIOS0_6_OUT11_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_6_OUT11(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_6_OUT11_SHIFT))&SIU_EMIOSC_EMIOS0_6_OUT11_MASK)
- #define SIU_EMIOSC_EMIOS0_5_OUT10_MASK 0x200000u
- #define SIU_EMIOSC_EMIOS0_5_OUT10_SHIFT 21u
- #define SIU_EMIOSC_EMIOS0_5_OUT10_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_5_OUT10(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_5_OUT10_SHIFT))&SIU_EMIOSC_EMIOS0_5_OUT10_MASK)
- #define SIU_EMIOSC_EMIOS0_4_OUT9_MASK 0x400000u
- #define SIU_EMIOSC_EMIOS0_4_OUT9_SHIFT 22u
- #define SIU_EMIOSC_EMIOS0_4_OUT9_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_4_OUT9(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_4_OUT9_SHIFT))&SIU_EMIOSC_EMIOS0_4_OUT9_MASK)
- #define SIU_EMIOSC_EMIOS0_3_OUT8_MASK 0x800000u
- #define SIU_EMIOSC_EMIOS0_3_OUT8_SHIFT 23u
- #define SIU_EMIOSC_EMIOS0_3_OUT8_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_3_OUT8(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_3_OUT8_SHIFT))&SIU_EMIOSC_EMIOS0_3_OUT8_MASK)
- #define SIU_EMIOSC_EMIOS0_2_OUT7_MASK 0x1000000u
- #define SIU_EMIOSC_EMIOS0_2_OUT7_SHIFT 24u
- #define SIU_EMIOSC_EMIOS0_2_OUT7_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_2_OUT7(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_2_OUT7_SHIFT))&SIU_EMIOSC_EMIOS0_2_OUT7_MASK)
- #define SIU_EMIOSC_EMIOS0_1_OUT6_MASK 0x2000000u
- #define SIU_EMIOSC_EMIOS0_1_OUT6_SHIFT 25u
- #define SIU_EMIOSC_EMIOS0_1_OUT6_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_1_OUT6(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_1_OUT6_SHIFT))&SIU_EMIOSC_EMIOS0_1_OUT6_MASK)
- #define SIU_EMIOSC_EMIOS0_0_OUT5_MASK 0x4000000u
- #define SIU_EMIOSC_EMIOS0_0_OUT5_SHIFT 26u
- #define SIU_EMIOSC_EMIOS0_0_OUT5_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_0_OUT5(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_0_OUT5_SHIFT))&SIU_EMIOSC_EMIOS0_0_OUT5_MASK)
- #define SIU_EMIOSC_EMIOS0_23_OUT4_MASK 0x8000000u
- #define SIU_EMIOSC_EMIOS0_23_OUT4_SHIFT 27u
- #define SIU_EMIOSC_EMIOS0_23_OUT4_WIDTH 1u
- #define SIU_EMIOSC_EMIOS0_23_OUT4(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS0_23_OUT4_SHIFT))&SIU_EMIOSC_EMIOS0_23_OUT4_MASK)
- #define SIU_EMIOSC_EMIOS1_7_OUT3_MASK 0x10000000u
- #define SIU_EMIOSC_EMIOS1_7_OUT3_SHIFT 28u
- #define SIU_EMIOSC_EMIOS1_7_OUT3_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_7_OUT3(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_7_OUT3_SHIFT))&SIU_EMIOSC_EMIOS1_7_OUT3_MASK)
- #define SIU_EMIOSC_EMIOS1_6_OUT2_MASK 0x20000000u
- #define SIU_EMIOSC_EMIOS1_6_OUT2_SHIFT 29u
- #define SIU_EMIOSC_EMIOS1_6_OUT2_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_6_OUT2(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_6_OUT2_SHIFT))&SIU_EMIOSC_EMIOS1_6_OUT2_MASK)
- #define SIU_EMIOSC_EMIOS1_5_OUT1_MASK 0x40000000u
- #define SIU_EMIOSC_EMIOS1_5_OUT1_SHIFT 30u
- #define SIU_EMIOSC_EMIOS1_5_OUT1_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_5_OUT1(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_5_OUT1_SHIFT))&SIU_EMIOSC_EMIOS1_5_OUT1_MASK)
- #define SIU_EMIOSC_EMIOS1_4_OUT0_MASK 0x80000000u
- #define SIU_EMIOSC_EMIOS1_4_OUT0_SHIFT 31u
- #define SIU_EMIOSC_EMIOS1_4_OUT0_WIDTH 1u
- #define SIU_EMIOSC_EMIOS1_4_OUT0(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSC_EMIOS1_4_OUT0_SHIFT))&SIU_EMIOSC_EMIOS1_4_OUT0_MASK)
- /* DSPICHLC Bit Fields */
- #define SIU_DSPICHLC_DSPICL31_MASK 0x1u
- #define SIU_DSPICHLC_DSPICL31_SHIFT 0u
- #define SIU_DSPICHLC_DSPICL31_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL31(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL31_SHIFT))&SIU_DSPICHLC_DSPICL31_MASK)
- #define SIU_DSPICHLC_DSPICL30_MASK 0x2u
- #define SIU_DSPICHLC_DSPICL30_SHIFT 1u
- #define SIU_DSPICHLC_DSPICL30_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL30(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL30_SHIFT))&SIU_DSPICHLC_DSPICL30_MASK)
- #define SIU_DSPICHLC_DSPICL29_MASK 0x4u
- #define SIU_DSPICHLC_DSPICL29_SHIFT 2u
- #define SIU_DSPICHLC_DSPICL29_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL29(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL29_SHIFT))&SIU_DSPICHLC_DSPICL29_MASK)
- #define SIU_DSPICHLC_DSPICL28_MASK 0x8u
- #define SIU_DSPICHLC_DSPICL28_SHIFT 3u
- #define SIU_DSPICHLC_DSPICL28_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL28(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL28_SHIFT))&SIU_DSPICHLC_DSPICL28_MASK)
- #define SIU_DSPICHLC_DSPICL27_MASK 0x10u
- #define SIU_DSPICHLC_DSPICL27_SHIFT 4u
- #define SIU_DSPICHLC_DSPICL27_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL27(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL27_SHIFT))&SIU_DSPICHLC_DSPICL27_MASK)
- #define SIU_DSPICHLC_DSPICL26_MASK 0x20u
- #define SIU_DSPICHLC_DSPICL26_SHIFT 5u
- #define SIU_DSPICHLC_DSPICL26_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL26(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL26_SHIFT))&SIU_DSPICHLC_DSPICL26_MASK)
- #define SIU_DSPICHLC_DSPICL25_MASK 0x40u
- #define SIU_DSPICHLC_DSPICL25_SHIFT 6u
- #define SIU_DSPICHLC_DSPICL25_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL25(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL25_SHIFT))&SIU_DSPICHLC_DSPICL25_MASK)
- #define SIU_DSPICHLC_DSPICL24_MASK 0x80u
- #define SIU_DSPICHLC_DSPICL24_SHIFT 7u
- #define SIU_DSPICHLC_DSPICL24_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL24(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL24_SHIFT))&SIU_DSPICHLC_DSPICL24_MASK)
- #define SIU_DSPICHLC_DSPICL23_MASK 0x100u
- #define SIU_DSPICHLC_DSPICL23_SHIFT 8u
- #define SIU_DSPICHLC_DSPICL23_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL23(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL23_SHIFT))&SIU_DSPICHLC_DSPICL23_MASK)
- #define SIU_DSPICHLC_DSPICL22_MASK 0x200u
- #define SIU_DSPICHLC_DSPICL22_SHIFT 9u
- #define SIU_DSPICHLC_DSPICL22_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL22(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL22_SHIFT))&SIU_DSPICHLC_DSPICL22_MASK)
- #define SIU_DSPICHLC_DSPICL21_MASK 0x400u
- #define SIU_DSPICHLC_DSPICL21_SHIFT 10u
- #define SIU_DSPICHLC_DSPICL21_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL21(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL21_SHIFT))&SIU_DSPICHLC_DSPICL21_MASK)
- #define SIU_DSPICHLC_DSPICL20_MASK 0x800u
- #define SIU_DSPICHLC_DSPICL20_SHIFT 11u
- #define SIU_DSPICHLC_DSPICL20_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL20(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL20_SHIFT))&SIU_DSPICHLC_DSPICL20_MASK)
- #define SIU_DSPICHLC_DSPICL19_MASK 0x1000u
- #define SIU_DSPICHLC_DSPICL19_SHIFT 12u
- #define SIU_DSPICHLC_DSPICL19_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL19(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL19_SHIFT))&SIU_DSPICHLC_DSPICL19_MASK)
- #define SIU_DSPICHLC_DSPICL18_MASK 0x2000u
- #define SIU_DSPICHLC_DSPICL18_SHIFT 13u
- #define SIU_DSPICHLC_DSPICL18_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL18(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL18_SHIFT))&SIU_DSPICHLC_DSPICL18_MASK)
- #define SIU_DSPICHLC_DSPICL17_MASK 0x4000u
- #define SIU_DSPICHLC_DSPICL17_SHIFT 14u
- #define SIU_DSPICHLC_DSPICL17_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL17(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL17_SHIFT))&SIU_DSPICHLC_DSPICL17_MASK)
- #define SIU_DSPICHLC_DSPICL16_MASK 0x8000u
- #define SIU_DSPICHLC_DSPICL16_SHIFT 15u
- #define SIU_DSPICHLC_DSPICL16_WIDTH 1u
- #define SIU_DSPICHLC_DSPICL16(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICL16_SHIFT))&SIU_DSPICHLC_DSPICL16_MASK)
- #define SIU_DSPICHLC_DSPICH15_MASK 0x10000u
- #define SIU_DSPICHLC_DSPICH15_SHIFT 16u
- #define SIU_DSPICHLC_DSPICH15_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH15(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH15_SHIFT))&SIU_DSPICHLC_DSPICH15_MASK)
- #define SIU_DSPICHLC_DSPICH14_MASK 0x20000u
- #define SIU_DSPICHLC_DSPICH14_SHIFT 17u
- #define SIU_DSPICHLC_DSPICH14_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH14(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH14_SHIFT))&SIU_DSPICHLC_DSPICH14_MASK)
- #define SIU_DSPICHLC_DSPICH13_MASK 0x40000u
- #define SIU_DSPICHLC_DSPICH13_SHIFT 18u
- #define SIU_DSPICHLC_DSPICH13_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH13(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH13_SHIFT))&SIU_DSPICHLC_DSPICH13_MASK)
- #define SIU_DSPICHLC_DSPICH12_MASK 0x80000u
- #define SIU_DSPICHLC_DSPICH12_SHIFT 19u
- #define SIU_DSPICHLC_DSPICH12_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH12(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH12_SHIFT))&SIU_DSPICHLC_DSPICH12_MASK)
- #define SIU_DSPICHLC_DSPICH11_MASK 0x100000u
- #define SIU_DSPICHLC_DSPICH11_SHIFT 20u
- #define SIU_DSPICHLC_DSPICH11_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH11(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH11_SHIFT))&SIU_DSPICHLC_DSPICH11_MASK)
- #define SIU_DSPICHLC_DSPICH10_MASK 0x200000u
- #define SIU_DSPICHLC_DSPICH10_SHIFT 21u
- #define SIU_DSPICHLC_DSPICH10_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH10(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH10_SHIFT))&SIU_DSPICHLC_DSPICH10_MASK)
- #define SIU_DSPICHLC_DSPICH9_MASK 0x400000u
- #define SIU_DSPICHLC_DSPICH9_SHIFT 22u
- #define SIU_DSPICHLC_DSPICH9_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH9(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH9_SHIFT))&SIU_DSPICHLC_DSPICH9_MASK)
- #define SIU_DSPICHLC_DSPICH8_MASK 0x800000u
- #define SIU_DSPICHLC_DSPICH8_SHIFT 23u
- #define SIU_DSPICHLC_DSPICH8_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH8(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH8_SHIFT))&SIU_DSPICHLC_DSPICH8_MASK)
- #define SIU_DSPICHLC_DSPICH7_MASK 0x1000000u
- #define SIU_DSPICHLC_DSPICH7_SHIFT 24u
- #define SIU_DSPICHLC_DSPICH7_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH7(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH7_SHIFT))&SIU_DSPICHLC_DSPICH7_MASK)
- #define SIU_DSPICHLC_DSPICH6_MASK 0x2000000u
- #define SIU_DSPICHLC_DSPICH6_SHIFT 25u
- #define SIU_DSPICHLC_DSPICH6_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH6(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH6_SHIFT))&SIU_DSPICHLC_DSPICH6_MASK)
- #define SIU_DSPICHLC_DSPICH5_MASK 0x4000000u
- #define SIU_DSPICHLC_DSPICH5_SHIFT 26u
- #define SIU_DSPICHLC_DSPICH5_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH5(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH5_SHIFT))&SIU_DSPICHLC_DSPICH5_MASK)
- #define SIU_DSPICHLC_DSPICH4_MASK 0x8000000u
- #define SIU_DSPICHLC_DSPICH4_SHIFT 27u
- #define SIU_DSPICHLC_DSPICH4_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH4(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH4_SHIFT))&SIU_DSPICHLC_DSPICH4_MASK)
- #define SIU_DSPICHLC_DSPICH3_MASK 0x10000000u
- #define SIU_DSPICHLC_DSPICH3_SHIFT 28u
- #define SIU_DSPICHLC_DSPICH3_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH3(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH3_SHIFT))&SIU_DSPICHLC_DSPICH3_MASK)
- #define SIU_DSPICHLC_DSPICH2_MASK 0x20000000u
- #define SIU_DSPICHLC_DSPICH2_SHIFT 29u
- #define SIU_DSPICHLC_DSPICH2_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH2(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH2_SHIFT))&SIU_DSPICHLC_DSPICH2_MASK)
- #define SIU_DSPICHLC_DSPICH1_MASK 0x40000000u
- #define SIU_DSPICHLC_DSPICH1_SHIFT 30u
- #define SIU_DSPICHLC_DSPICH1_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH1(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH1_SHIFT))&SIU_DSPICHLC_DSPICH1_MASK)
- #define SIU_DSPICHLC_DSPICH0_MASK 0x80000000u
- #define SIU_DSPICHLC_DSPICH0_SHIFT 31u
- #define SIU_DSPICHLC_DSPICH0_WIDTH 1u
- #define SIU_DSPICHLC_DSPICH0(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPICHLC_DSPICH0_SHIFT))&SIU_DSPICHLC_DSPICH0_MASK)
- /* ETPUBC Bit Fields */
- #define SIU_ETPUBC_ETPUB16_MASK 0x1u
- #define SIU_ETPUBC_ETPUB16_SHIFT 0u
- #define SIU_ETPUBC_ETPUB16_WIDTH 1u
- #define SIU_ETPUBC_ETPUB16(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB16_SHIFT))&SIU_ETPUBC_ETPUB16_MASK)
- #define SIU_ETPUBC_ETPUB17_MASK 0x2u
- #define SIU_ETPUBC_ETPUB17_SHIFT 1u
- #define SIU_ETPUBC_ETPUB17_WIDTH 1u
- #define SIU_ETPUBC_ETPUB17(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB17_SHIFT))&SIU_ETPUBC_ETPUB17_MASK)
- #define SIU_ETPUBC_ETPUB18_MASK 0x4u
- #define SIU_ETPUBC_ETPUB18_SHIFT 2u
- #define SIU_ETPUBC_ETPUB18_WIDTH 1u
- #define SIU_ETPUBC_ETPUB18(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB18_SHIFT))&SIU_ETPUBC_ETPUB18_MASK)
- #define SIU_ETPUBC_ETPUB19_MASK 0x8u
- #define SIU_ETPUBC_ETPUB19_SHIFT 3u
- #define SIU_ETPUBC_ETPUB19_WIDTH 1u
- #define SIU_ETPUBC_ETPUB19(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB19_SHIFT))&SIU_ETPUBC_ETPUB19_MASK)
- #define SIU_ETPUBC_ETPUB20_MASK 0x10u
- #define SIU_ETPUBC_ETPUB20_SHIFT 4u
- #define SIU_ETPUBC_ETPUB20_WIDTH 1u
- #define SIU_ETPUBC_ETPUB20(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB20_SHIFT))&SIU_ETPUBC_ETPUB20_MASK)
- #define SIU_ETPUBC_ETPUB21_MASK 0x20u
- #define SIU_ETPUBC_ETPUB21_SHIFT 5u
- #define SIU_ETPUBC_ETPUB21_WIDTH 1u
- #define SIU_ETPUBC_ETPUB21(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB21_SHIFT))&SIU_ETPUBC_ETPUB21_MASK)
- #define SIU_ETPUBC_ETPUB22_MASK 0x40u
- #define SIU_ETPUBC_ETPUB22_SHIFT 6u
- #define SIU_ETPUBC_ETPUB22_WIDTH 1u
- #define SIU_ETPUBC_ETPUB22(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB22_SHIFT))&SIU_ETPUBC_ETPUB22_MASK)
- #define SIU_ETPUBC_ETPUB23_MASK 0x80u
- #define SIU_ETPUBC_ETPUB23_SHIFT 7u
- #define SIU_ETPUBC_ETPUB23_WIDTH 1u
- #define SIU_ETPUBC_ETPUB23(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB23_SHIFT))&SIU_ETPUBC_ETPUB23_MASK)
- #define SIU_ETPUBC_ETPUB24_MASK 0x100u
- #define SIU_ETPUBC_ETPUB24_SHIFT 8u
- #define SIU_ETPUBC_ETPUB24_WIDTH 1u
- #define SIU_ETPUBC_ETPUB24(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB24_SHIFT))&SIU_ETPUBC_ETPUB24_MASK)
- #define SIU_ETPUBC_ETPUB25_MASK 0x200u
- #define SIU_ETPUBC_ETPUB25_SHIFT 9u
- #define SIU_ETPUBC_ETPUB25_WIDTH 1u
- #define SIU_ETPUBC_ETPUB25(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB25_SHIFT))&SIU_ETPUBC_ETPUB25_MASK)
- #define SIU_ETPUBC_ETPUB26_MASK 0x400u
- #define SIU_ETPUBC_ETPUB26_SHIFT 10u
- #define SIU_ETPUBC_ETPUB26_WIDTH 1u
- #define SIU_ETPUBC_ETPUB26(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB26_SHIFT))&SIU_ETPUBC_ETPUB26_MASK)
- #define SIU_ETPUBC_ETPUB27_MASK 0x800u
- #define SIU_ETPUBC_ETPUB27_SHIFT 11u
- #define SIU_ETPUBC_ETPUB27_WIDTH 1u
- #define SIU_ETPUBC_ETPUB27(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB27_SHIFT))&SIU_ETPUBC_ETPUB27_MASK)
- #define SIU_ETPUBC_ETPUB28_MASK 0x1000u
- #define SIU_ETPUBC_ETPUB28_SHIFT 12u
- #define SIU_ETPUBC_ETPUB28_WIDTH 1u
- #define SIU_ETPUBC_ETPUB28(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB28_SHIFT))&SIU_ETPUBC_ETPUB28_MASK)
- #define SIU_ETPUBC_ETPUB29_MASK 0x2000u
- #define SIU_ETPUBC_ETPUB29_SHIFT 13u
- #define SIU_ETPUBC_ETPUB29_WIDTH 1u
- #define SIU_ETPUBC_ETPUB29(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB29_SHIFT))&SIU_ETPUBC_ETPUB29_MASK)
- #define SIU_ETPUBC_ETPUB30_MASK 0x4000u
- #define SIU_ETPUBC_ETPUB30_SHIFT 14u
- #define SIU_ETPUBC_ETPUB30_WIDTH 1u
- #define SIU_ETPUBC_ETPUB30(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB30_SHIFT))&SIU_ETPUBC_ETPUB30_MASK)
- #define SIU_ETPUBC_ETPUB31_MASK 0x8000u
- #define SIU_ETPUBC_ETPUB31_SHIFT 15u
- #define SIU_ETPUBC_ETPUB31_WIDTH 1u
- #define SIU_ETPUBC_ETPUB31(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB31_SHIFT))&SIU_ETPUBC_ETPUB31_MASK)
- #define SIU_ETPUBC_ETPUB0_MASK 0x10000u
- #define SIU_ETPUBC_ETPUB0_SHIFT 16u
- #define SIU_ETPUBC_ETPUB0_WIDTH 1u
- #define SIU_ETPUBC_ETPUB0(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB0_SHIFT))&SIU_ETPUBC_ETPUB0_MASK)
- #define SIU_ETPUBC_ETPUB1_MASK 0x20000u
- #define SIU_ETPUBC_ETPUB1_SHIFT 17u
- #define SIU_ETPUBC_ETPUB1_WIDTH 1u
- #define SIU_ETPUBC_ETPUB1(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB1_SHIFT))&SIU_ETPUBC_ETPUB1_MASK)
- #define SIU_ETPUBC_ETPUB2_MASK 0x40000u
- #define SIU_ETPUBC_ETPUB2_SHIFT 18u
- #define SIU_ETPUBC_ETPUB2_WIDTH 1u
- #define SIU_ETPUBC_ETPUB2(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB2_SHIFT))&SIU_ETPUBC_ETPUB2_MASK)
- #define SIU_ETPUBC_ETPUB3_MASK 0x80000u
- #define SIU_ETPUBC_ETPUB3_SHIFT 19u
- #define SIU_ETPUBC_ETPUB3_WIDTH 1u
- #define SIU_ETPUBC_ETPUB3(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB3_SHIFT))&SIU_ETPUBC_ETPUB3_MASK)
- #define SIU_ETPUBC_ETPUB4_MASK 0x100000u
- #define SIU_ETPUBC_ETPUB4_SHIFT 20u
- #define SIU_ETPUBC_ETPUB4_WIDTH 1u
- #define SIU_ETPUBC_ETPUB4(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB4_SHIFT))&SIU_ETPUBC_ETPUB4_MASK)
- #define SIU_ETPUBC_ETPUB5_MASK 0x200000u
- #define SIU_ETPUBC_ETPUB5_SHIFT 21u
- #define SIU_ETPUBC_ETPUB5_WIDTH 1u
- #define SIU_ETPUBC_ETPUB5(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB5_SHIFT))&SIU_ETPUBC_ETPUB5_MASK)
- #define SIU_ETPUBC_ETPUB6_MASK 0x400000u
- #define SIU_ETPUBC_ETPUB6_SHIFT 22u
- #define SIU_ETPUBC_ETPUB6_WIDTH 1u
- #define SIU_ETPUBC_ETPUB6(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB6_SHIFT))&SIU_ETPUBC_ETPUB6_MASK)
- #define SIU_ETPUBC_ETPUB7_MASK 0x800000u
- #define SIU_ETPUBC_ETPUB7_SHIFT 23u
- #define SIU_ETPUBC_ETPUB7_WIDTH 1u
- #define SIU_ETPUBC_ETPUB7(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB7_SHIFT))&SIU_ETPUBC_ETPUB7_MASK)
- #define SIU_ETPUBC_ETPUB8_MASK 0x1000000u
- #define SIU_ETPUBC_ETPUB8_SHIFT 24u
- #define SIU_ETPUBC_ETPUB8_WIDTH 1u
- #define SIU_ETPUBC_ETPUB8(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB8_SHIFT))&SIU_ETPUBC_ETPUB8_MASK)
- #define SIU_ETPUBC_ETPUB9_MASK 0x2000000u
- #define SIU_ETPUBC_ETPUB9_SHIFT 25u
- #define SIU_ETPUBC_ETPUB9_WIDTH 1u
- #define SIU_ETPUBC_ETPUB9(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB9_SHIFT))&SIU_ETPUBC_ETPUB9_MASK)
- #define SIU_ETPUBC_ETPUB10_MASK 0x4000000u
- #define SIU_ETPUBC_ETPUB10_SHIFT 26u
- #define SIU_ETPUBC_ETPUB10_WIDTH 1u
- #define SIU_ETPUBC_ETPUB10(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB10_SHIFT))&SIU_ETPUBC_ETPUB10_MASK)
- #define SIU_ETPUBC_ETPUB11_MASK 0x8000000u
- #define SIU_ETPUBC_ETPUB11_SHIFT 27u
- #define SIU_ETPUBC_ETPUB11_WIDTH 1u
- #define SIU_ETPUBC_ETPUB11(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB11_SHIFT))&SIU_ETPUBC_ETPUB11_MASK)
- #define SIU_ETPUBC_ETPUB12_MASK 0x10000000u
- #define SIU_ETPUBC_ETPUB12_SHIFT 28u
- #define SIU_ETPUBC_ETPUB12_WIDTH 1u
- #define SIU_ETPUBC_ETPUB12(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB12_SHIFT))&SIU_ETPUBC_ETPUB12_MASK)
- #define SIU_ETPUBC_ETPUB13_MASK 0x20000000u
- #define SIU_ETPUBC_ETPUB13_SHIFT 29u
- #define SIU_ETPUBC_ETPUB13_WIDTH 1u
- #define SIU_ETPUBC_ETPUB13(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB13_SHIFT))&SIU_ETPUBC_ETPUB13_MASK)
- #define SIU_ETPUBC_ETPUB14_MASK 0x40000000u
- #define SIU_ETPUBC_ETPUB14_SHIFT 30u
- #define SIU_ETPUBC_ETPUB14_WIDTH 1u
- #define SIU_ETPUBC_ETPUB14(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB14_SHIFT))&SIU_ETPUBC_ETPUB14_MASK)
- #define SIU_ETPUBC_ETPUB15_MASK 0x80000000u
- #define SIU_ETPUBC_ETPUB15_SHIFT 31u
- #define SIU_ETPUBC_ETPUB15_WIDTH 1u
- #define SIU_ETPUBC_ETPUB15(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBC_ETPUB15_SHIFT))&SIU_ETPUBC_ETPUB15_MASK)
- /* ETPUBD Bit Fields */
- #define SIU_ETPUBD_ETPUB24_MASK 0x10000u
- #define SIU_ETPUBD_ETPUB24_SHIFT 16u
- #define SIU_ETPUBD_ETPUB24_WIDTH 1u
- #define SIU_ETPUBD_ETPUB24(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB24_SHIFT))&SIU_ETPUBD_ETPUB24_MASK)
- #define SIU_ETPUBD_ETPUB25_MASK 0x20000u
- #define SIU_ETPUBD_ETPUB25_SHIFT 17u
- #define SIU_ETPUBD_ETPUB25_WIDTH 1u
- #define SIU_ETPUBD_ETPUB25(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB25_SHIFT))&SIU_ETPUBD_ETPUB25_MASK)
- #define SIU_ETPUBD_ETPUB26_MASK 0x40000u
- #define SIU_ETPUBD_ETPUB26_SHIFT 18u
- #define SIU_ETPUBD_ETPUB26_WIDTH 1u
- #define SIU_ETPUBD_ETPUB26(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB26_SHIFT))&SIU_ETPUBD_ETPUB26_MASK)
- #define SIU_ETPUBD_ETPUB27_MASK 0x80000u
- #define SIU_ETPUBD_ETPUB27_SHIFT 19u
- #define SIU_ETPUBD_ETPUB27_WIDTH 1u
- #define SIU_ETPUBD_ETPUB27(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB27_SHIFT))&SIU_ETPUBD_ETPUB27_MASK)
- #define SIU_ETPUBD_ETPUB28_MASK 0x100000u
- #define SIU_ETPUBD_ETPUB28_SHIFT 20u
- #define SIU_ETPUBD_ETPUB28_WIDTH 1u
- #define SIU_ETPUBD_ETPUB28(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB28_SHIFT))&SIU_ETPUBD_ETPUB28_MASK)
- #define SIU_ETPUBD_ETPUB29_MASK 0x200000u
- #define SIU_ETPUBD_ETPUB29_SHIFT 21u
- #define SIU_ETPUBD_ETPUB29_WIDTH 1u
- #define SIU_ETPUBD_ETPUB29(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB29_SHIFT))&SIU_ETPUBD_ETPUB29_MASK)
- #define SIU_ETPUBD_ETPUB16_MASK 0x4000000u
- #define SIU_ETPUBD_ETPUB16_SHIFT 26u
- #define SIU_ETPUBD_ETPUB16_WIDTH 1u
- #define SIU_ETPUBD_ETPUB16(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB16_SHIFT))&SIU_ETPUBD_ETPUB16_MASK)
- #define SIU_ETPUBD_ETPUB17_MASK 0x8000000u
- #define SIU_ETPUBD_ETPUB17_SHIFT 27u
- #define SIU_ETPUBD_ETPUB17_WIDTH 1u
- #define SIU_ETPUBD_ETPUB17(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB17_SHIFT))&SIU_ETPUBD_ETPUB17_MASK)
- #define SIU_ETPUBD_ETPUB18_MASK 0x10000000u
- #define SIU_ETPUBD_ETPUB18_SHIFT 28u
- #define SIU_ETPUBD_ETPUB18_WIDTH 1u
- #define SIU_ETPUBD_ETPUB18(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB18_SHIFT))&SIU_ETPUBD_ETPUB18_MASK)
- #define SIU_ETPUBD_ETPUB19_MASK 0x20000000u
- #define SIU_ETPUBD_ETPUB19_SHIFT 29u
- #define SIU_ETPUBD_ETPUB19_WIDTH 1u
- #define SIU_ETPUBD_ETPUB19(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB19_SHIFT))&SIU_ETPUBD_ETPUB19_MASK)
- #define SIU_ETPUBD_ETPUB20_MASK 0x40000000u
- #define SIU_ETPUBD_ETPUB20_SHIFT 30u
- #define SIU_ETPUBD_ETPUB20_WIDTH 1u
- #define SIU_ETPUBD_ETPUB20(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB20_SHIFT))&SIU_ETPUBD_ETPUB20_MASK)
- #define SIU_ETPUBD_ETPUB21_MASK 0x80000000u
- #define SIU_ETPUBD_ETPUB21_SHIFT 31u
- #define SIU_ETPUBD_ETPUB21_WIDTH 1u
- #define SIU_ETPUBD_ETPUB21(x) (((uint32_t)(((uint32_t)(x))<<SIU_ETPUBD_ETPUB21_SHIFT))&SIU_ETPUBD_ETPUB21_MASK)
- /* EMIOSD Bit Fields */
- #define SIU_EMIOSD_EMIOS1_4_OUT9_MASK 0x400000u
- #define SIU_EMIOSD_EMIOS1_4_OUT9_SHIFT 22u
- #define SIU_EMIOSD_EMIOS1_4_OUT9_WIDTH 1u
- #define SIU_EMIOSD_EMIOS1_4_OUT9(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSD_EMIOS1_4_OUT9_SHIFT))&SIU_EMIOSD_EMIOS1_4_OUT9_MASK)
- #define SIU_EMIOSD_EMIOS1_5_OUT8_MASK 0x800000u
- #define SIU_EMIOSD_EMIOS1_5_OUT8_SHIFT 23u
- #define SIU_EMIOSD_EMIOS1_5_OUT8_WIDTH 1u
- #define SIU_EMIOSD_EMIOS1_5_OUT8(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSD_EMIOS1_5_OUT8_SHIFT))&SIU_EMIOSD_EMIOS1_5_OUT8_MASK)
- #define SIU_EMIOSD_EMIOS1_2_OUT7_MASK 0x1000000u
- #define SIU_EMIOSD_EMIOS1_2_OUT7_SHIFT 24u
- #define SIU_EMIOSD_EMIOS1_2_OUT7_WIDTH 1u
- #define SIU_EMIOSD_EMIOS1_2_OUT7(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSD_EMIOS1_2_OUT7_SHIFT))&SIU_EMIOSD_EMIOS1_2_OUT7_MASK)
- #define SIU_EMIOSD_EMIOS1_3_OUT6_MASK 0x2000000u
- #define SIU_EMIOSD_EMIOS1_3_OUT6_SHIFT 25u
- #define SIU_EMIOSD_EMIOS1_3_OUT6_WIDTH 1u
- #define SIU_EMIOSD_EMIOS1_3_OUT6(x) (((uint32_t)(((uint32_t)(x))<<SIU_EMIOSD_EMIOS1_3_OUT6_SHIFT))&SIU_EMIOSD_EMIOS1_3_OUT6_MASK)
- /* DSPIDHLD Bit Fields */
- #define SIU_DSPIDHLD_DSPIDL31_MASK 0x1u
- #define SIU_DSPIDHLD_DSPIDL31_SHIFT 0u
- #define SIU_DSPIDHLD_DSPIDL31_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL31(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL31_SHIFT))&SIU_DSPIDHLD_DSPIDL31_MASK)
- #define SIU_DSPIDHLD_DSPIDL30_MASK 0x2u
- #define SIU_DSPIDHLD_DSPIDL30_SHIFT 1u
- #define SIU_DSPIDHLD_DSPIDL30_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL30(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL30_SHIFT))&SIU_DSPIDHLD_DSPIDL30_MASK)
- #define SIU_DSPIDHLD_DSPIDL29_MASK 0x4u
- #define SIU_DSPIDHLD_DSPIDL29_SHIFT 2u
- #define SIU_DSPIDHLD_DSPIDL29_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL29(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL29_SHIFT))&SIU_DSPIDHLD_DSPIDL29_MASK)
- #define SIU_DSPIDHLD_DSPIDL28_MASK 0x8u
- #define SIU_DSPIDHLD_DSPIDL28_SHIFT 3u
- #define SIU_DSPIDHLD_DSPIDL28_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL28(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL28_SHIFT))&SIU_DSPIDHLD_DSPIDL28_MASK)
- #define SIU_DSPIDHLD_DSPIDL27_MASK 0x10u
- #define SIU_DSPIDHLD_DSPIDL27_SHIFT 4u
- #define SIU_DSPIDHLD_DSPIDL27_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL27(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL27_SHIFT))&SIU_DSPIDHLD_DSPIDL27_MASK)
- #define SIU_DSPIDHLD_DSPIDL26_MASK 0x20u
- #define SIU_DSPIDHLD_DSPIDL26_SHIFT 5u
- #define SIU_DSPIDHLD_DSPIDL26_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL26(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL26_SHIFT))&SIU_DSPIDHLD_DSPIDL26_MASK)
- #define SIU_DSPIDHLD_DSPIDL25_MASK 0x40u
- #define SIU_DSPIDHLD_DSPIDL25_SHIFT 6u
- #define SIU_DSPIDHLD_DSPIDL25_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL25(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL25_SHIFT))&SIU_DSPIDHLD_DSPIDL25_MASK)
- #define SIU_DSPIDHLD_DSPIDL24_MASK 0x80u
- #define SIU_DSPIDHLD_DSPIDL24_SHIFT 7u
- #define SIU_DSPIDHLD_DSPIDL24_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL24(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL24_SHIFT))&SIU_DSPIDHLD_DSPIDL24_MASK)
- #define SIU_DSPIDHLD_DSPIDL23_MASK 0x100u
- #define SIU_DSPIDHLD_DSPIDL23_SHIFT 8u
- #define SIU_DSPIDHLD_DSPIDL23_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL23(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL23_SHIFT))&SIU_DSPIDHLD_DSPIDL23_MASK)
- #define SIU_DSPIDHLD_DSPIDL22_MASK 0x200u
- #define SIU_DSPIDHLD_DSPIDL22_SHIFT 9u
- #define SIU_DSPIDHLD_DSPIDL22_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL22(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL22_SHIFT))&SIU_DSPIDHLD_DSPIDL22_MASK)
- #define SIU_DSPIDHLD_DSPIDL21_MASK 0x400u
- #define SIU_DSPIDHLD_DSPIDL21_SHIFT 10u
- #define SIU_DSPIDHLD_DSPIDL21_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL21(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL21_SHIFT))&SIU_DSPIDHLD_DSPIDL21_MASK)
- #define SIU_DSPIDHLD_DSPIDL20_MASK 0x800u
- #define SIU_DSPIDHLD_DSPIDL20_SHIFT 11u
- #define SIU_DSPIDHLD_DSPIDL20_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL20(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL20_SHIFT))&SIU_DSPIDHLD_DSPIDL20_MASK)
- #define SIU_DSPIDHLD_DSPIDL19_MASK 0x1000u
- #define SIU_DSPIDHLD_DSPIDL19_SHIFT 12u
- #define SIU_DSPIDHLD_DSPIDL19_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL19(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL19_SHIFT))&SIU_DSPIDHLD_DSPIDL19_MASK)
- #define SIU_DSPIDHLD_DSPIDL18_MASK 0x2000u
- #define SIU_DSPIDHLD_DSPIDL18_SHIFT 13u
- #define SIU_DSPIDHLD_DSPIDL18_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL18(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL18_SHIFT))&SIU_DSPIDHLD_DSPIDL18_MASK)
- #define SIU_DSPIDHLD_DSPIDL17_MASK 0x4000u
- #define SIU_DSPIDHLD_DSPIDL17_SHIFT 14u
- #define SIU_DSPIDHLD_DSPIDL17_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL17(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL17_SHIFT))&SIU_DSPIDHLD_DSPIDL17_MASK)
- #define SIU_DSPIDHLD_DSPIDL16_MASK 0x8000u
- #define SIU_DSPIDHLD_DSPIDL16_SHIFT 15u
- #define SIU_DSPIDHLD_DSPIDL16_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDL16(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDL16_SHIFT))&SIU_DSPIDHLD_DSPIDL16_MASK)
- #define SIU_DSPIDHLD_DSPIDH15_MASK 0x10000u
- #define SIU_DSPIDHLD_DSPIDH15_SHIFT 16u
- #define SIU_DSPIDHLD_DSPIDH15_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH15(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH15_SHIFT))&SIU_DSPIDHLD_DSPIDH15_MASK)
- #define SIU_DSPIDHLD_DSPIDH14_MASK 0x20000u
- #define SIU_DSPIDHLD_DSPIDH14_SHIFT 17u
- #define SIU_DSPIDHLD_DSPIDH14_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH14(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH14_SHIFT))&SIU_DSPIDHLD_DSPIDH14_MASK)
- #define SIU_DSPIDHLD_DSPIDH13_MASK 0x40000u
- #define SIU_DSPIDHLD_DSPIDH13_SHIFT 18u
- #define SIU_DSPIDHLD_DSPIDH13_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH13(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH13_SHIFT))&SIU_DSPIDHLD_DSPIDH13_MASK)
- #define SIU_DSPIDHLD_DSPIDH12_MASK 0x80000u
- #define SIU_DSPIDHLD_DSPIDH12_SHIFT 19u
- #define SIU_DSPIDHLD_DSPIDH12_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH12(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH12_SHIFT))&SIU_DSPIDHLD_DSPIDH12_MASK)
- #define SIU_DSPIDHLD_DSPIDH11_MASK 0x100000u
- #define SIU_DSPIDHLD_DSPIDH11_SHIFT 20u
- #define SIU_DSPIDHLD_DSPIDH11_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH11(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH11_SHIFT))&SIU_DSPIDHLD_DSPIDH11_MASK)
- #define SIU_DSPIDHLD_DSPIDH10_MASK 0x200000u
- #define SIU_DSPIDHLD_DSPIDH10_SHIFT 21u
- #define SIU_DSPIDHLD_DSPIDH10_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH10(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH10_SHIFT))&SIU_DSPIDHLD_DSPIDH10_MASK)
- #define SIU_DSPIDHLD_DSPIDH9_MASK 0x400000u
- #define SIU_DSPIDHLD_DSPIDH9_SHIFT 22u
- #define SIU_DSPIDHLD_DSPIDH9_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH9(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH9_SHIFT))&SIU_DSPIDHLD_DSPIDH9_MASK)
- #define SIU_DSPIDHLD_DSPIDH8_MASK 0x800000u
- #define SIU_DSPIDHLD_DSPIDH8_SHIFT 23u
- #define SIU_DSPIDHLD_DSPIDH8_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH8(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH8_SHIFT))&SIU_DSPIDHLD_DSPIDH8_MASK)
- #define SIU_DSPIDHLD_DSPIDH7_MASK 0x1000000u
- #define SIU_DSPIDHLD_DSPIDH7_SHIFT 24u
- #define SIU_DSPIDHLD_DSPIDH7_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH7(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH7_SHIFT))&SIU_DSPIDHLD_DSPIDH7_MASK)
- #define SIU_DSPIDHLD_DSPIDH6_MASK 0x2000000u
- #define SIU_DSPIDHLD_DSPIDH6_SHIFT 25u
- #define SIU_DSPIDHLD_DSPIDH6_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH6(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH6_SHIFT))&SIU_DSPIDHLD_DSPIDH6_MASK)
- #define SIU_DSPIDHLD_DSPIDH5_MASK 0x4000000u
- #define SIU_DSPIDHLD_DSPIDH5_SHIFT 26u
- #define SIU_DSPIDHLD_DSPIDH5_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH5(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH5_SHIFT))&SIU_DSPIDHLD_DSPIDH5_MASK)
- #define SIU_DSPIDHLD_DSPIDH4_MASK 0x8000000u
- #define SIU_DSPIDHLD_DSPIDH4_SHIFT 27u
- #define SIU_DSPIDHLD_DSPIDH4_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH4(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH4_SHIFT))&SIU_DSPIDHLD_DSPIDH4_MASK)
- #define SIU_DSPIDHLD_DSPIDH3_MASK 0x10000000u
- #define SIU_DSPIDHLD_DSPIDH3_SHIFT 28u
- #define SIU_DSPIDHLD_DSPIDH3_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH3(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH3_SHIFT))&SIU_DSPIDHLD_DSPIDH3_MASK)
- #define SIU_DSPIDHLD_DSPIDH2_MASK 0x20000000u
- #define SIU_DSPIDHLD_DSPIDH2_SHIFT 29u
- #define SIU_DSPIDHLD_DSPIDH2_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH2(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH2_SHIFT))&SIU_DSPIDHLD_DSPIDH2_MASK)
- #define SIU_DSPIDHLD_DSPIDH1_MASK 0x40000000u
- #define SIU_DSPIDHLD_DSPIDH1_SHIFT 30u
- #define SIU_DSPIDHLD_DSPIDH1_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH1(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH1_SHIFT))&SIU_DSPIDHLD_DSPIDH1_MASK)
- #define SIU_DSPIDHLD_DSPIDH0_MASK 0x80000000u
- #define SIU_DSPIDHLD_DSPIDH0_SHIFT 31u
- #define SIU_DSPIDHLD_DSPIDH0_WIDTH 1u
- #define SIU_DSPIDHLD_DSPIDH0(x) (((uint32_t)(((uint32_t)(x))<<SIU_DSPIDHLD_DSPIDH0_SHIFT))&SIU_DSPIDHLD_DSPIDH0_MASK)
- /* GPDI Bit Fields */
- #define SIU_GPDI_PDIn_MASK 0x1u
- #define SIU_GPDI_PDIn_SHIFT 0u
- #define SIU_GPDI_PDIn_WIDTH 1u
- #define SIU_GPDI_PDIn(x) (((uint8_t)(((uint8_t)(x))<<SIU_GPDI_PDIn_SHIFT))&SIU_GPDI_PDIn_MASK)
- /* IMUX0 Bit Fields */
- #define SIU_IMUX0_MUXSEL0_MASK 0x3u
- #define SIU_IMUX0_MUXSEL0_SHIFT 0u
- #define SIU_IMUX0_MUXSEL0_WIDTH 2u
- #define SIU_IMUX0_MUXSEL0(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL0_SHIFT))&SIU_IMUX0_MUXSEL0_MASK)
- #define SIU_IMUX0_MUXSEL1_MASK 0xCu
- #define SIU_IMUX0_MUXSEL1_SHIFT 2u
- #define SIU_IMUX0_MUXSEL1_WIDTH 2u
- #define SIU_IMUX0_MUXSEL1(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL1_SHIFT))&SIU_IMUX0_MUXSEL1_MASK)
- #define SIU_IMUX0_MUXSEL2_MASK 0x30u
- #define SIU_IMUX0_MUXSEL2_SHIFT 4u
- #define SIU_IMUX0_MUXSEL2_WIDTH 2u
- #define SIU_IMUX0_MUXSEL2(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL2_SHIFT))&SIU_IMUX0_MUXSEL2_MASK)
- #define SIU_IMUX0_MUXSEL3_MASK 0xC0u
- #define SIU_IMUX0_MUXSEL3_SHIFT 6u
- #define SIU_IMUX0_MUXSEL3_WIDTH 2u
- #define SIU_IMUX0_MUXSEL3(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL3_SHIFT))&SIU_IMUX0_MUXSEL3_MASK)
- #define SIU_IMUX0_MUXSEL4_MASK 0x300u
- #define SIU_IMUX0_MUXSEL4_SHIFT 8u
- #define SIU_IMUX0_MUXSEL4_WIDTH 2u
- #define SIU_IMUX0_MUXSEL4(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL4_SHIFT))&SIU_IMUX0_MUXSEL4_MASK)
- #define SIU_IMUX0_MUXSEL5_MASK 0xC00u
- #define SIU_IMUX0_MUXSEL5_SHIFT 10u
- #define SIU_IMUX0_MUXSEL5_WIDTH 2u
- #define SIU_IMUX0_MUXSEL5(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL5_SHIFT))&SIU_IMUX0_MUXSEL5_MASK)
- #define SIU_IMUX0_MUXSEL6_MASK 0x3000u
- #define SIU_IMUX0_MUXSEL6_SHIFT 12u
- #define SIU_IMUX0_MUXSEL6_WIDTH 2u
- #define SIU_IMUX0_MUXSEL6(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL6_SHIFT))&SIU_IMUX0_MUXSEL6_MASK)
- #define SIU_IMUX0_MUXSEL7_MASK 0xC000u
- #define SIU_IMUX0_MUXSEL7_SHIFT 14u
- #define SIU_IMUX0_MUXSEL7_WIDTH 2u
- #define SIU_IMUX0_MUXSEL7(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL7_SHIFT))&SIU_IMUX0_MUXSEL7_MASK)
- #define SIU_IMUX0_MUXSEL8_MASK 0x30000u
- #define SIU_IMUX0_MUXSEL8_SHIFT 16u
- #define SIU_IMUX0_MUXSEL8_WIDTH 2u
- #define SIU_IMUX0_MUXSEL8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL8_SHIFT))&SIU_IMUX0_MUXSEL8_MASK)
- #define SIU_IMUX0_MUXSEL9_MASK 0xC0000u
- #define SIU_IMUX0_MUXSEL9_SHIFT 18u
- #define SIU_IMUX0_MUXSEL9_WIDTH 2u
- #define SIU_IMUX0_MUXSEL9(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL9_SHIFT))&SIU_IMUX0_MUXSEL9_MASK)
- #define SIU_IMUX0_MUXSEL10_MASK 0x300000u
- #define SIU_IMUX0_MUXSEL10_SHIFT 20u
- #define SIU_IMUX0_MUXSEL10_WIDTH 2u
- #define SIU_IMUX0_MUXSEL10(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL10_SHIFT))&SIU_IMUX0_MUXSEL10_MASK)
- #define SIU_IMUX0_MUXSEL11_MASK 0xC00000u
- #define SIU_IMUX0_MUXSEL11_SHIFT 22u
- #define SIU_IMUX0_MUXSEL11_WIDTH 2u
- #define SIU_IMUX0_MUXSEL11(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX0_MUXSEL11_SHIFT))&SIU_IMUX0_MUXSEL11_MASK)
- /* IMUX1 Bit Fields */
- #define SIU_IMUX1_MUXSEL0_MASK 0x3u
- #define SIU_IMUX1_MUXSEL0_SHIFT 0u
- #define SIU_IMUX1_MUXSEL0_WIDTH 2u
- #define SIU_IMUX1_MUXSEL0(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX1_MUXSEL0_SHIFT))&SIU_IMUX1_MUXSEL0_MASK)
- #define SIU_IMUX1_MUXSEL1_MASK 0xCu
- #define SIU_IMUX1_MUXSEL1_SHIFT 2u
- #define SIU_IMUX1_MUXSEL1_WIDTH 2u
- #define SIU_IMUX1_MUXSEL1(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX1_MUXSEL1_SHIFT))&SIU_IMUX1_MUXSEL1_MASK)
- #define SIU_IMUX1_MUXSEL5_MASK 0xC00u
- #define SIU_IMUX1_MUXSEL5_SHIFT 10u
- #define SIU_IMUX1_MUXSEL5_WIDTH 2u
- #define SIU_IMUX1_MUXSEL5(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX1_MUXSEL5_SHIFT))&SIU_IMUX1_MUXSEL5_MASK)
- /* IMUX2 Bit Fields */
- #define SIU_IMUX2_MUXSEL5_MASK 0xC00u
- #define SIU_IMUX2_MUXSEL5_SHIFT 10u
- #define SIU_IMUX2_MUXSEL5_WIDTH 2u
- #define SIU_IMUX2_MUXSEL5(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX2_MUXSEL5_SHIFT))&SIU_IMUX2_MUXSEL5_MASK)
- #define SIU_IMUX2_MUXSEL6_MASK 0x3000u
- #define SIU_IMUX2_MUXSEL6_SHIFT 12u
- #define SIU_IMUX2_MUXSEL6_WIDTH 2u
- #define SIU_IMUX2_MUXSEL6(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX2_MUXSEL6_SHIFT))&SIU_IMUX2_MUXSEL6_MASK)
- #define SIU_IMUX2_MUXSEL7_MASK 0xC000u
- #define SIU_IMUX2_MUXSEL7_SHIFT 14u
- #define SIU_IMUX2_MUXSEL7_WIDTH 2u
- #define SIU_IMUX2_MUXSEL7(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX2_MUXSEL7_SHIFT))&SIU_IMUX2_MUXSEL7_MASK)
- #define SIU_IMUX2_MUXSEL8_MASK 0x30000u
- #define SIU_IMUX2_MUXSEL8_SHIFT 16u
- #define SIU_IMUX2_MUXSEL8_WIDTH 2u
- #define SIU_IMUX2_MUXSEL8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX2_MUXSEL8_SHIFT))&SIU_IMUX2_MUXSEL8_MASK)
- #define SIU_IMUX2_MUXSEL9_MASK 0xC0000u
- #define SIU_IMUX2_MUXSEL9_SHIFT 18u
- #define SIU_IMUX2_MUXSEL9_WIDTH 2u
- #define SIU_IMUX2_MUXSEL9(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX2_MUXSEL9_SHIFT))&SIU_IMUX2_MUXSEL9_MASK)
- #define SIU_IMUX2_MUXSEL10_MASK 0x300000u
- #define SIU_IMUX2_MUXSEL10_SHIFT 20u
- #define SIU_IMUX2_MUXSEL10_WIDTH 2u
- #define SIU_IMUX2_MUXSEL10(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX2_MUXSEL10_SHIFT))&SIU_IMUX2_MUXSEL10_MASK)
- #define SIU_IMUX2_MUXSEL11_MASK 0xC00000u
- #define SIU_IMUX2_MUXSEL11_SHIFT 22u
- #define SIU_IMUX2_MUXSEL11_WIDTH 2u
- #define SIU_IMUX2_MUXSEL11(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX2_MUXSEL11_SHIFT))&SIU_IMUX2_MUXSEL11_MASK)
- /* IMUX3 Bit Fields */
- #define SIU_IMUX3_MUXSEL0_MASK 0x3u
- #define SIU_IMUX3_MUXSEL0_SHIFT 0u
- #define SIU_IMUX3_MUXSEL0_WIDTH 2u
- #define SIU_IMUX3_MUXSEL0(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX3_MUXSEL0_SHIFT))&SIU_IMUX3_MUXSEL0_MASK)
- #define SIU_IMUX3_MUXSEL1_MASK 0xCu
- #define SIU_IMUX3_MUXSEL1_SHIFT 2u
- #define SIU_IMUX3_MUXSEL1_WIDTH 2u
- #define SIU_IMUX3_MUXSEL1(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX3_MUXSEL1_SHIFT))&SIU_IMUX3_MUXSEL1_MASK)
- #define SIU_IMUX3_MUXSEL2_MASK 0x30u
- #define SIU_IMUX3_MUXSEL2_SHIFT 4u
- #define SIU_IMUX3_MUXSEL2_WIDTH 2u
- #define SIU_IMUX3_MUXSEL2(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX3_MUXSEL2_SHIFT))&SIU_IMUX3_MUXSEL2_MASK)
- #define SIU_IMUX3_MUXSEL3_MASK 0xC0u
- #define SIU_IMUX3_MUXSEL3_SHIFT 6u
- #define SIU_IMUX3_MUXSEL3_WIDTH 2u
- #define SIU_IMUX3_MUXSEL3(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX3_MUXSEL3_SHIFT))&SIU_IMUX3_MUXSEL3_MASK)
- #define SIU_IMUX3_MUXSEL4_MASK 0x300u
- #define SIU_IMUX3_MUXSEL4_SHIFT 8u
- #define SIU_IMUX3_MUXSEL4_WIDTH 2u
- #define SIU_IMUX3_MUXSEL4(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX3_MUXSEL4_SHIFT))&SIU_IMUX3_MUXSEL4_MASK)
- #define SIU_IMUX3_MUXSEL5_MASK 0xC00u
- #define SIU_IMUX3_MUXSEL5_SHIFT 10u
- #define SIU_IMUX3_MUXSEL5_WIDTH 2u
- #define SIU_IMUX3_MUXSEL5(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX3_MUXSEL5_SHIFT))&SIU_IMUX3_MUXSEL5_MASK)
- #define SIU_IMUX3_MUXSEL6_MASK 0x3000u
- #define SIU_IMUX3_MUXSEL6_SHIFT 12u
- #define SIU_IMUX3_MUXSEL6_WIDTH 2u
- #define SIU_IMUX3_MUXSEL6(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX3_MUXSEL6_SHIFT))&SIU_IMUX3_MUXSEL6_MASK)
- /* IMUX4 Bit Fields */
- #define SIU_IMUX4_MUXSEL0_MASK 0x3u
- #define SIU_IMUX4_MUXSEL0_SHIFT 0u
- #define SIU_IMUX4_MUXSEL0_WIDTH 2u
- #define SIU_IMUX4_MUXSEL0(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX4_MUXSEL0_SHIFT))&SIU_IMUX4_MUXSEL0_MASK)
- #define SIU_IMUX4_MUXSEL1_MASK 0xCu
- #define SIU_IMUX4_MUXSEL1_SHIFT 2u
- #define SIU_IMUX4_MUXSEL1_WIDTH 2u
- #define SIU_IMUX4_MUXSEL1(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX4_MUXSEL1_SHIFT))&SIU_IMUX4_MUXSEL1_MASK)
- #define SIU_IMUX4_MUXSEL2_MASK 0x30u
- #define SIU_IMUX4_MUXSEL2_SHIFT 4u
- #define SIU_IMUX4_MUXSEL2_WIDTH 2u
- #define SIU_IMUX4_MUXSEL2(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX4_MUXSEL2_SHIFT))&SIU_IMUX4_MUXSEL2_MASK)
- #define SIU_IMUX4_MUXSEL3_MASK 0xC0u
- #define SIU_IMUX4_MUXSEL3_SHIFT 6u
- #define SIU_IMUX4_MUXSEL3_WIDTH 2u
- #define SIU_IMUX4_MUXSEL3(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX4_MUXSEL3_SHIFT))&SIU_IMUX4_MUXSEL3_MASK)
- #define SIU_IMUX4_MUXSEL8_MASK 0x30000u
- #define SIU_IMUX4_MUXSEL8_SHIFT 16u
- #define SIU_IMUX4_MUXSEL8_WIDTH 2u
- #define SIU_IMUX4_MUXSEL8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX4_MUXSEL8_SHIFT))&SIU_IMUX4_MUXSEL8_MASK)
- /* IMUX5 Bit Fields */
- #define SIU_IMUX5_MUXSEL0_MASK 0x3u
- #define SIU_IMUX5_MUXSEL0_SHIFT 0u
- #define SIU_IMUX5_MUXSEL0_WIDTH 2u
- #define SIU_IMUX5_MUXSEL0(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL0_SHIFT))&SIU_IMUX5_MUXSEL0_MASK)
- #define SIU_IMUX5_MUXSEL1_MASK 0xCu
- #define SIU_IMUX5_MUXSEL1_SHIFT 2u
- #define SIU_IMUX5_MUXSEL1_WIDTH 2u
- #define SIU_IMUX5_MUXSEL1(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL1_SHIFT))&SIU_IMUX5_MUXSEL1_MASK)
- #define SIU_IMUX5_MUXSEL2_MASK 0x30u
- #define SIU_IMUX5_MUXSEL2_SHIFT 4u
- #define SIU_IMUX5_MUXSEL2_WIDTH 2u
- #define SIU_IMUX5_MUXSEL2(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL2_SHIFT))&SIU_IMUX5_MUXSEL2_MASK)
- #define SIU_IMUX5_MUXSEL3_MASK 0xC0u
- #define SIU_IMUX5_MUXSEL3_SHIFT 6u
- #define SIU_IMUX5_MUXSEL3_WIDTH 2u
- #define SIU_IMUX5_MUXSEL3(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL3_SHIFT))&SIU_IMUX5_MUXSEL3_MASK)
- #define SIU_IMUX5_MUXSEL4_MASK 0x300u
- #define SIU_IMUX5_MUXSEL4_SHIFT 8u
- #define SIU_IMUX5_MUXSEL4_WIDTH 2u
- #define SIU_IMUX5_MUXSEL4(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL4_SHIFT))&SIU_IMUX5_MUXSEL4_MASK)
- #define SIU_IMUX5_MUXSEL5_MASK 0xC00u
- #define SIU_IMUX5_MUXSEL5_SHIFT 10u
- #define SIU_IMUX5_MUXSEL5_WIDTH 2u
- #define SIU_IMUX5_MUXSEL5(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL5_SHIFT))&SIU_IMUX5_MUXSEL5_MASK)
- #define SIU_IMUX5_MUXSEL6_MASK 0x3000u
- #define SIU_IMUX5_MUXSEL6_SHIFT 12u
- #define SIU_IMUX5_MUXSEL6_WIDTH 2u
- #define SIU_IMUX5_MUXSEL6(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL6_SHIFT))&SIU_IMUX5_MUXSEL6_MASK)
- #define SIU_IMUX5_MUXSEL7_MASK 0xC000u
- #define SIU_IMUX5_MUXSEL7_SHIFT 14u
- #define SIU_IMUX5_MUXSEL7_WIDTH 2u
- #define SIU_IMUX5_MUXSEL7(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL7_SHIFT))&SIU_IMUX5_MUXSEL7_MASK)
- #define SIU_IMUX5_MUXSEL8_MASK 0x30000u
- #define SIU_IMUX5_MUXSEL8_SHIFT 16u
- #define SIU_IMUX5_MUXSEL8_WIDTH 2u
- #define SIU_IMUX5_MUXSEL8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL8_SHIFT))&SIU_IMUX5_MUXSEL8_MASK)
- #define SIU_IMUX5_MUXSEL9_MASK 0xC0000u
- #define SIU_IMUX5_MUXSEL9_SHIFT 18u
- #define SIU_IMUX5_MUXSEL9_WIDTH 2u
- #define SIU_IMUX5_MUXSEL9(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL9_SHIFT))&SIU_IMUX5_MUXSEL9_MASK)
- #define SIU_IMUX5_MUXSEL10_MASK 0x300000u
- #define SIU_IMUX5_MUXSEL10_SHIFT 20u
- #define SIU_IMUX5_MUXSEL10_WIDTH 2u
- #define SIU_IMUX5_MUXSEL10(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL10_SHIFT))&SIU_IMUX5_MUXSEL10_MASK)
- #define SIU_IMUX5_MUXSEL11_MASK 0xC00000u
- #define SIU_IMUX5_MUXSEL11_SHIFT 22u
- #define SIU_IMUX5_MUXSEL11_WIDTH 2u
- #define SIU_IMUX5_MUXSEL11(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL11_SHIFT))&SIU_IMUX5_MUXSEL11_MASK)
- #define SIU_IMUX5_MUXSEL12_MASK 0x3000000u
- #define SIU_IMUX5_MUXSEL12_SHIFT 24u
- #define SIU_IMUX5_MUXSEL12_WIDTH 2u
- #define SIU_IMUX5_MUXSEL12(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL12_SHIFT))&SIU_IMUX5_MUXSEL12_MASK)
- #define SIU_IMUX5_MUXSEL13_MASK 0xC000000u
- #define SIU_IMUX5_MUXSEL13_SHIFT 26u
- #define SIU_IMUX5_MUXSEL13_WIDTH 2u
- #define SIU_IMUX5_MUXSEL13(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL13_SHIFT))&SIU_IMUX5_MUXSEL13_MASK)
- #define SIU_IMUX5_MUXSEL14_MASK 0x30000000u
- #define SIU_IMUX5_MUXSEL14_SHIFT 28u
- #define SIU_IMUX5_MUXSEL14_WIDTH 2u
- #define SIU_IMUX5_MUXSEL14(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL14_SHIFT))&SIU_IMUX5_MUXSEL14_MASK)
- #define SIU_IMUX5_MUXSEL15_MASK 0xC0000000u
- #define SIU_IMUX5_MUXSEL15_SHIFT 30u
- #define SIU_IMUX5_MUXSEL15_WIDTH 2u
- #define SIU_IMUX5_MUXSEL15(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX5_MUXSEL15_SHIFT))&SIU_IMUX5_MUXSEL15_MASK)
- /* IMUX7 Bit Fields */
- #define SIU_IMUX7_MUXSEL8_MASK 0x30000u
- #define SIU_IMUX7_MUXSEL8_SHIFT 16u
- #define SIU_IMUX7_MUXSEL8_WIDTH 2u
- #define SIU_IMUX7_MUXSEL8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX7_MUXSEL8_SHIFT))&SIU_IMUX7_MUXSEL8_MASK)
- #define SIU_IMUX7_MUXSEL9_MASK 0xC0000u
- #define SIU_IMUX7_MUXSEL9_SHIFT 18u
- #define SIU_IMUX7_MUXSEL9_WIDTH 2u
- #define SIU_IMUX7_MUXSEL9(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX7_MUXSEL9_SHIFT))&SIU_IMUX7_MUXSEL9_MASK)
- #define SIU_IMUX7_MUXSEL10_MASK 0x300000u
- #define SIU_IMUX7_MUXSEL10_SHIFT 20u
- #define SIU_IMUX7_MUXSEL10_WIDTH 2u
- #define SIU_IMUX7_MUXSEL10(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX7_MUXSEL10_SHIFT))&SIU_IMUX7_MUXSEL10_MASK)
- #define SIU_IMUX7_MUXSEL11_MASK 0xC00000u
- #define SIU_IMUX7_MUXSEL11_SHIFT 22u
- #define SIU_IMUX7_MUXSEL11_WIDTH 2u
- #define SIU_IMUX7_MUXSEL11(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX7_MUXSEL11_SHIFT))&SIU_IMUX7_MUXSEL11_MASK)
- #define SIU_IMUX7_MUXSEL12_MASK 0x3000000u
- #define SIU_IMUX7_MUXSEL12_SHIFT 24u
- #define SIU_IMUX7_MUXSEL12_WIDTH 2u
- #define SIU_IMUX7_MUXSEL12(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX7_MUXSEL12_SHIFT))&SIU_IMUX7_MUXSEL12_MASK)
- #define SIU_IMUX7_MUXSEL13_MASK 0xC000000u
- #define SIU_IMUX7_MUXSEL13_SHIFT 26u
- #define SIU_IMUX7_MUXSEL13_WIDTH 2u
- #define SIU_IMUX7_MUXSEL13(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX7_MUXSEL13_SHIFT))&SIU_IMUX7_MUXSEL13_MASK)
- #define SIU_IMUX7_MUXSEL14_MASK 0x30000000u
- #define SIU_IMUX7_MUXSEL14_SHIFT 28u
- #define SIU_IMUX7_MUXSEL14_WIDTH 2u
- #define SIU_IMUX7_MUXSEL14(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX7_MUXSEL14_SHIFT))&SIU_IMUX7_MUXSEL14_MASK)
- #define SIU_IMUX7_MUXSEL15_MASK 0xC0000000u
- #define SIU_IMUX7_MUXSEL15_SHIFT 30u
- #define SIU_IMUX7_MUXSEL15_WIDTH 2u
- #define SIU_IMUX7_MUXSEL15(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX7_MUXSEL15_SHIFT))&SIU_IMUX7_MUXSEL15_MASK)
- /* IMUX10 Bit Fields */
- #define SIU_IMUX10_MUXSEL0_MASK 0x3u
- #define SIU_IMUX10_MUXSEL0_SHIFT 0u
- #define SIU_IMUX10_MUXSEL0_WIDTH 2u
- #define SIU_IMUX10_MUXSEL0(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL0_SHIFT))&SIU_IMUX10_MUXSEL0_MASK)
- #define SIU_IMUX10_MUXSEL1_MASK 0xCu
- #define SIU_IMUX10_MUXSEL1_SHIFT 2u
- #define SIU_IMUX10_MUXSEL1_WIDTH 2u
- #define SIU_IMUX10_MUXSEL1(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL1_SHIFT))&SIU_IMUX10_MUXSEL1_MASK)
- #define SIU_IMUX10_MUXSEL3_MASK 0xC0u
- #define SIU_IMUX10_MUXSEL3_SHIFT 6u
- #define SIU_IMUX10_MUXSEL3_WIDTH 2u
- #define SIU_IMUX10_MUXSEL3(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL3_SHIFT))&SIU_IMUX10_MUXSEL3_MASK)
- #define SIU_IMUX10_MUXSEL8_MASK 0x30000u
- #define SIU_IMUX10_MUXSEL8_SHIFT 16u
- #define SIU_IMUX10_MUXSEL8_WIDTH 2u
- #define SIU_IMUX10_MUXSEL8(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL8_SHIFT))&SIU_IMUX10_MUXSEL8_MASK)
- #define SIU_IMUX10_MUXSEL9_MASK 0xC0000u
- #define SIU_IMUX10_MUXSEL9_SHIFT 18u
- #define SIU_IMUX10_MUXSEL9_WIDTH 2u
- #define SIU_IMUX10_MUXSEL9(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL9_SHIFT))&SIU_IMUX10_MUXSEL9_MASK)
- #define SIU_IMUX10_MUXSEL10_MASK 0x300000u
- #define SIU_IMUX10_MUXSEL10_SHIFT 20u
- #define SIU_IMUX10_MUXSEL10_WIDTH 2u
- #define SIU_IMUX10_MUXSEL10(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL10_SHIFT))&SIU_IMUX10_MUXSEL10_MASK)
- #define SIU_IMUX10_MUXSEL11_MASK 0xC00000u
- #define SIU_IMUX10_MUXSEL11_SHIFT 22u
- #define SIU_IMUX10_MUXSEL11_WIDTH 2u
- #define SIU_IMUX10_MUXSEL11(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL11_SHIFT))&SIU_IMUX10_MUXSEL11_MASK)
- #define SIU_IMUX10_MUXSEL12_MASK 0x3000000u
- #define SIU_IMUX10_MUXSEL12_SHIFT 24u
- #define SIU_IMUX10_MUXSEL12_WIDTH 2u
- #define SIU_IMUX10_MUXSEL12(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL12_SHIFT))&SIU_IMUX10_MUXSEL12_MASK)
- #define SIU_IMUX10_MUXSEL13_MASK 0xC000000u
- #define SIU_IMUX10_MUXSEL13_SHIFT 26u
- #define SIU_IMUX10_MUXSEL13_WIDTH 2u
- #define SIU_IMUX10_MUXSEL13(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL13_SHIFT))&SIU_IMUX10_MUXSEL13_MASK)
- #define SIU_IMUX10_MUXSEL14_MASK 0x30000000u
- #define SIU_IMUX10_MUXSEL14_SHIFT 28u
- #define SIU_IMUX10_MUXSEL14_WIDTH 2u
- #define SIU_IMUX10_MUXSEL14(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL14_SHIFT))&SIU_IMUX10_MUXSEL14_MASK)
- #define SIU_IMUX10_MUXSEL15_MASK 0xC0000000u
- #define SIU_IMUX10_MUXSEL15_SHIFT 30u
- #define SIU_IMUX10_MUXSEL15_WIDTH 2u
- #define SIU_IMUX10_MUXSEL15(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX10_MUXSEL15_SHIFT))&SIU_IMUX10_MUXSEL15_MASK)
- /* IMUX12 Bit Fields */
- #define SIU_IMUX12_MUXSEL2_MASK 0x30u
- #define SIU_IMUX12_MUXSEL2_SHIFT 4u
- #define SIU_IMUX12_MUXSEL2_WIDTH 2u
- #define SIU_IMUX12_MUXSEL2(x) (((uint32_t)(((uint32_t)(x))<<SIU_IMUX12_MUXSEL2_SHIFT))&SIU_IMUX12_MUXSEL2_MASK)
- /*!
- * @}
- */ /* end of group SIU_Register_Masks */
- /*!
- * @}
- */ /* end of group SIU_Peripheral_Access_Layer */
- /* ----------------------------------------------------------------------------
- -- SIU_B Peripheral Access Layer
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup SIU_B_Peripheral_Access_Layer SIU_B Peripheral Access Layer
- * @{
- */
- /** SIU_B - Size of Registers Arrays */
- #define SIU_B_PCRM_COUNT 4u
- #define SIU_B_GPDOM_COUNT 4u
- #define SIU_B_GPDIM_COUNT 4u
- /** SIU_B - Register Layout Typedef */
- typedef struct {
- uint8_t RESERVED_0[544];
- __IO uint16_t PCRM[SIU_B_PCRM_COUNT]; /**< Pad Configuration Register Mirrored, array offset: 0x220, array step: 0x2 */
- uint8_t RESERVED_1[1224];
- __IO uint8_t GPDOM[SIU_B_GPDOM_COUNT]; /**< GPIO Pin Data Output Register Mirrored, array offset: 0x6F0, array step: 0x1 */
- uint8_t RESERVED_2[508];
- __I uint8_t GPDIM[SIU_B_GPDIM_COUNT]; /**< GPIO Pin Data Input Register Mirrored, array offset: 0x8F0, array step: 0x1 */
- } SIU_B_Type, *SIU_B_MemMapPtr;
- /** Number of instances of the SIU_B module. */
- #define SIU_B_INSTANCE_COUNT (1u)
- /* SIU_B - Peripheral instance base addresses */
- /** Peripheral SIU_B base address */
- #define SIU_B_BASE (0xC3F98000u)
- /** Peripheral SIU_B base pointer */
- #define SIU_B ((SIU_B_Type *)SIU_B_BASE)
- /** Array initializer of SIU_B peripheral base addresses */
- #define SIU_B_BASE_ADDRS { SIU_B_BASE }
- /** Array initializer of SIU_B peripheral base pointers */
- #define SIU_B_BASE_PTRS { SIU_B }
- /* ----------------------------------------------------------------------------
- -- SIU_B Register Masks
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup SIU_B_Register_Masks SIU_B Register Masks
- * @{
- */
- /* PCRM Bit Fields */
- #define SIU_B_PCRM_WPS_MASK 0x1u
- #define SIU_B_PCRM_WPS_SHIFT 0u
- #define SIU_B_PCRM_WPS_WIDTH 1u
- #define SIU_B_PCRM_WPS(x) (((uint16_t)(((uint16_t)(x))<<SIU_B_PCRM_WPS_SHIFT))&SIU_B_PCRM_WPS_MASK)
- #define SIU_B_PCRM_WPE_MASK 0x2u
- #define SIU_B_PCRM_WPE_SHIFT 1u
- #define SIU_B_PCRM_WPE_WIDTH 1u
- #define SIU_B_PCRM_WPE(x) (((uint16_t)(((uint16_t)(x))<<SIU_B_PCRM_WPE_SHIFT))&SIU_B_PCRM_WPE_MASK)
- #define SIU_B_PCRM_SRC_MASK 0xCu
- #define SIU_B_PCRM_SRC_SHIFT 2u
- #define SIU_B_PCRM_SRC_WIDTH 2u
- #define SIU_B_PCRM_SRC(x) (((uint16_t)(((uint16_t)(x))<<SIU_B_PCRM_SRC_SHIFT))&SIU_B_PCRM_SRC_MASK)
- #define SIU_B_PCRM_HYS_MASK 0x10u
- #define SIU_B_PCRM_HYS_SHIFT 4u
- #define SIU_B_PCRM_HYS_WIDTH 1u
- #define SIU_B_PCRM_HYS(x) (((uint16_t)(((uint16_t)(x))<<SIU_B_PCRM_HYS_SHIFT))&SIU_B_PCRM_HYS_MASK)
- #define SIU_B_PCRM_ODE_MASK 0x20u
- #define SIU_B_PCRM_ODE_SHIFT 5u
- #define SIU_B_PCRM_ODE_WIDTH 1u
- #define SIU_B_PCRM_ODE(x) (((uint16_t)(((uint16_t)(x))<<SIU_B_PCRM_ODE_SHIFT))&SIU_B_PCRM_ODE_MASK)
- #define SIU_B_PCRM_DSC_MASK 0xC0u
- #define SIU_B_PCRM_DSC_SHIFT 6u
- #define SIU_B_PCRM_DSC_WIDTH 2u
- #define SIU_B_PCRM_DSC(x) (((uint16_t)(((uint16_t)(x))<<SIU_B_PCRM_DSC_SHIFT))&SIU_B_PCRM_DSC_MASK)
- #define SIU_B_PCRM_IBE_MASK 0x100u
- #define SIU_B_PCRM_IBE_SHIFT 8u
- #define SIU_B_PCRM_IBE_WIDTH 1u
- #define SIU_B_PCRM_IBE(x) (((uint16_t)(((uint16_t)(x))<<SIU_B_PCRM_IBE_SHIFT))&SIU_B_PCRM_IBE_MASK)
- #define SIU_B_PCRM_OBE_MASK 0x200u
- #define SIU_B_PCRM_OBE_SHIFT 9u
- #define SIU_B_PCRM_OBE_WIDTH 1u
- #define SIU_B_PCRM_OBE(x) (((uint16_t)(((uint16_t)(x))<<SIU_B_PCRM_OBE_SHIFT))&SIU_B_PCRM_OBE_MASK)
- #define SIU_B_PCRM_PA_MASK 0x1C00u
- #define SIU_B_PCRM_PA_SHIFT 10u
- #define SIU_B_PCRM_PA_WIDTH 3u
- #define SIU_B_PCRM_PA(x) (((uint16_t)(((uint16_t)(x))<<SIU_B_PCRM_PA_SHIFT))&SIU_B_PCRM_PA_MASK)
- /* GPDOM Bit Fields */
- #define SIU_B_GPDOM_PDOn_MASK 0x1u
- #define SIU_B_GPDOM_PDOn_SHIFT 0u
- #define SIU_B_GPDOM_PDOn_WIDTH 1u
- #define SIU_B_GPDOM_PDOn(x) (((uint8_t)(((uint8_t)(x))<<SIU_B_GPDOM_PDOn_SHIFT))&SIU_B_GPDOM_PDOn_MASK)
- /* GPDIM Bit Fields */
- #define SIU_B_GPDIM_PDIn_MASK 0x1u
- #define SIU_B_GPDIM_PDIn_SHIFT 0u
- #define SIU_B_GPDIM_PDIn_WIDTH 1u
- #define SIU_B_GPDIM_PDIn(x) (((uint8_t)(((uint8_t)(x))<<SIU_B_GPDIM_PDIn_SHIFT))&SIU_B_GPDIM_PDIn_MASK)
- /*!
- * @}
- */ /* end of group SIU_B_Register_Masks */
- /*!
- * @}
- */ /* end of group SIU_B_Peripheral_Access_Layer */
- /****************************************************************************/
- /* MODULE : EMIOS */
- /****************************************************************************/
- struct EMIOS_tag {
-
- union { /* Module Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t:1;
- vuint32_t MDIS:1;
- vuint32_t FRZ:1;
- vuint32_t GTBE:1;
- vuint32_t ETB:1;
- vuint32_t GPREN:1;
- vuint32_t:6;
- vuint32_t SRV:4;
- vuint32_t GPRE:8;
- vuint32_t:8;
- } B;
- } MCR;
-
- union { /* Global FLAG Register */
- vuint32_t R;
- struct {
- vuint32_t F31:1;
- vuint32_t F30:1;
- vuint32_t F29:1;
- vuint32_t F28:1;
- vuint32_t F27:1;
- vuint32_t F26:1;
- vuint32_t F25:1;
- vuint32_t F24:1;
- vuint32_t F23:1;
- vuint32_t F22:1;
- vuint32_t F21:1;
- vuint32_t F20:1;
- vuint32_t F19:1;
- vuint32_t F18:1;
- vuint32_t F17:1;
- vuint32_t F16:1;
- vuint32_t F15:1;
- vuint32_t F14:1;
- vuint32_t F13:1;
- vuint32_t F12:1;
- vuint32_t F11:1;
- vuint32_t F10:1;
- vuint32_t F9:1;
- vuint32_t F8:1;
- vuint32_t F7:1;
- vuint32_t F6:1;
- vuint32_t F5:1;
- vuint32_t F4:1;
- vuint32_t F3:1;
- vuint32_t F2:1;
- vuint32_t F1:1;
- vuint32_t F0:1;
- } B;
- } GFR;
-
- union { /* Output Update Disable Register */
- vuint32_t R;
- struct {
- vuint32_t OU31:1;
- vuint32_t OU30:1;
- vuint32_t OU29:1;
- vuint32_t OU28:1;
- vuint32_t OU27:1;
- vuint32_t OU26:1;
- vuint32_t OU25:1;
- vuint32_t OU24:1;
- vuint32_t OU23:1;
- vuint32_t OU22:1;
- vuint32_t OU21:1;
- vuint32_t OU20:1;
- vuint32_t OU19:1;
- vuint32_t OU18:1;
- vuint32_t OU17:1;
- vuint32_t OU16:1;
- vuint32_t OU15:1;
- vuint32_t OU14:1;
- vuint32_t OU13:1;
- vuint32_t OU12:1;
- vuint32_t OU11:1;
- vuint32_t OU10:1;
- vuint32_t OU9:1;
- vuint32_t OU8:1;
- vuint32_t OU7:1;
- vuint32_t OU6:1;
- vuint32_t OU5:1;
- vuint32_t OU4:1;
- vuint32_t OU3:1;
- vuint32_t OU2:1;
- vuint32_t OU1:1;
- vuint32_t OU0:1;
- } B;
- } OUDR;
-
- uint32_t eMIOS_reserved000C[5]; /* 0x000C-0x001F */
-
- struct {
- union { /* Channel A Data Register */
- vuint32_t R;
- } CADR;
-
- union { /* Channel B Data Register */
- vuint32_t R;
- } CBDR;
-
- union { /* Channel Counter Register */
- vuint32_t R;
- } CCNTR;
-
- union { /* Channel Control Register */
- vuint32_t R;
- struct {
- vuint32_t FREN:1;
- vuint32_t ODIS:1;
- vuint32_t ODISSL:2;
- vuint32_t UCPRE:2;
- vuint32_t UCPREN:1;
- vuint32_t DMA:1;
- vuint32_t:1;
- vuint32_t IF:4;
- vuint32_t FCK:1;
- vuint32_t FEN:1;
- vuint32_t:3;
- vuint32_t FORCMA:1;
- vuint32_t FORCMB:1;
- vuint32_t:1;
- vuint32_t BSL:2;
- vuint32_t EDSEL:1;
- vuint32_t EDPOL:1;
- vuint32_t MODE:7;
- } B;
- } CCR;
-
- union { /* Channel Status Register */
- vuint32_t R;
- struct {
- vuint32_t OVR:1;
- vuint32_t:15;
- vuint32_t OVFL:1;
- vuint32_t:12;
- vuint32_t UCIN:1;
- vuint32_t UCOUT:1;
- vuint32_t FLAG:1;
- } B;
- } CSR;
-
- union { /* Alternate Channel A Data Register */
- vuint32_t R;
- } ALTA;
-
- uint32_t eMIOS_channel_reserved0018[2]; /* 0x0018-0x001F */
-
- } CH[32];
-
- uint32_t eMIOS_reserved0420[3832]; /* 0x0420-0x3FFF */
-
- };
- /****************************************************************************/
- /* MODULE : PMC */
- /****************************************************************************/
- struct PMC_tag {
-
- union {
- vuint32_t R;
- struct {
- vuint32_t LVRER:1;
- vuint32_t LVREH:1;
- vuint32_t LVRE50:1;
- vuint32_t LVRE33:1;
- vuint32_t LVREC:1;
- vuint32_t LVREA:1;
- vuint32_t:1;
- vuint32_t:1;
- vuint32_t LVIER:1;
- vuint32_t LVIEH:1;
- vuint32_t LVIE50:1;
- vuint32_t LVIE33:1;
- #ifdef COMP_TO_MPC5634M_V1_6_ON
- vuint32_t LVIC:1;
- #else
- vuint32_t LVIEC:1;
- #endif
- vuint32_t LVIEA:1;
- vuint32_t:1;
- vuint32_t TLK:1;
- vuint32_t:16;
- } B;
- } MCR; /* Module Configuration Register */
-
- union {
- vuint32_t R;
- struct {
- vuint32_t :8;
- vuint32_t LVDATRIM:4;
- vuint32_t LVDREGTRIM:4;
- vuint32_t VDD33TRIM:4;
- vuint32_t LVD33TRIM:4;
- vuint32_t VDDCTRIM:4;
- vuint32_t LVDCTRIM:4;
- } B;
- } TRIMR; /* Trimming register */
-
- union {
- vuint32_t R;
- struct {
- vuint32_t :5;
- vuint32_t LVFSTBY:1;
- vuint32_t BGRDY:1;
- vuint32_t BGTS:1;
- vuint32_t :5;
- vuint32_t LVFCSTBY:1;
- vuint32_t :2;
- vuint32_t LVFCR:1;
- vuint32_t LVFCH:1;
- vuint32_t LVFC50:1;
- vuint32_t LVFC33:1;
- vuint32_t LVFCC:1;
- vuint32_t LVFCA:1;
- vuint32_t :2;
- vuint32_t LVFR:1;
- vuint32_t LVFH:1;
- vuint32_t LVF50:1;
- vuint32_t LVF33:1;
- vuint32_t LVFC:1;
- vuint32_t LVFA:1;
- vuint32_t :2;
- } B;
- } SR; /* status register */
-
- uint32_t PMC_reserved000C[4093]; /* 0x000C-0x3FFF */
- };
- /****************************************************************************/
- /* MODULE :ETPU */
- /****************************************************************************/
- /***************************Configuration Registers**************************/
- struct ETPU_tag {
- union { /* MODULE CONFIGURATION REGISTER */
- vuint32_t R;
- struct {
- vuint32_t GEC:1; /* Global Exception Clear */
- vuint32_t SDMERR:1; /* SDM Read Error */
- vuint32_t WDTOA:1; /* Watchdog Timeout-eTPU_A (WDTO1 in reference manual) */
- vuint32_t WDTOB:1; /* Watchdog Timeout-eTPU_B (WDTO2 in reference manual) */
- vuint32_t MGE1:1; /* Microcode Global Exception-ETPU_A */
- vuint32_t MGE2:1; /* Microcode Global Exception-ETPU_B */
- vuint32_t ILF1:1; /* Illegal Instruction Flag-ETPU_A */
- vuint32_t ILF2:1; /* Illegal Instruction Flag-ETPU_B */
- vuint32_t:3;
- vuint32_t SCMSIZE:5; /* Shared Code Memory size */
- vuint32_t:4;
- vuint32_t SCMMISC:1; /* SCM MISC Complete/Clear */
- vuint32_t SCMMISF:1; /* SCM MISC Flag */
- vuint32_t SCMMISEN:1; /* SCM MISC Enable */
- vuint32_t:2;
- vuint32_t VIS:1; /* SCM Visability */
- vuint32_t:5;
- vuint32_t GTBE:1; /* Global Time Base Enable */
- } B;
- } MCR;
-
- union { /* COHERENT DUAL-PARAMETER CONTROL */
- vuint32_t R;
- struct {
- vuint32_t STS:1; /* Start Status bit */
- vuint32_t CTBASE:5; /* Channel Transfer Base */
- vuint32_t PBASE:10; /* Parameter Buffer Base Address (PBBASE in reference manual) */
- vuint32_t PWIDTH:1; /* Parameter Width */
- vuint32_t PARAM0:7; /* Channel Parameter 0 */
- vuint32_t WR:1; /* Read/Write selection */
- vuint32_t PARAM1:7; /* Channel Parameter 1 */
- } B;
- } CDCR;
-
- uint32_t eTPU_reserved0008; /* 0x0008-0x000B */
-
- union { /* MISC Compare Register */
- uint32_t R;
- struct {
- vuint32_t ETPUMISCCMP:32;
- } B;
- } MISCCMPR;
-
- union { /* SCM off-range Date Register */
- uint32_t R;
- struct {
- vuint32_t ETPUSCMOFFDATA:32;
- } B;
- } SCMOFFDATAR;
-
- union { /* ETPU_A Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t FEND:1; /* Force END */
- vuint32_t MDIS:1; /* Low power Stop */
- vuint32_t:1;
- vuint32_t STF:1; /* Stop Flag */
- vuint32_t:4;
- vuint32_t HLTF:1; /* Halt Mode Flag */
- vuint32_t:3;
- vuint32_t FCSS:1; /* Filter Clock Source Select */
- vuint32_t FPSCK:3; /* Filter Prescaler Clock Control */
- vuint32_t CDFC:2;
- vuint32_t:1;
- vuint32_t ERBA:5; /* Engine Relative Base Address */
- vuint32_t SPPDIS:1; /* Schedule Priority Passing Disable */
- vuint32_t:2;
- vuint32_t ETB:5; /* Entry Table Base */
- } B;
- } ECR_A;
-
- union { /* ETPU_B Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t FEND:1; /* Force END */
- vuint32_t MDIS:1; /* Low power Stop */
- vuint32_t:1;
- vuint32_t STF:1; /* Stop Flag */
- vuint32_t:4;
- vuint32_t HLTF:1; /* Halt Mode Flag */
- vuint32_t:3;
- vuint32_t FCSS:1; /* Filter Clock Source Select */
- vuint32_t FPSCK:3; /* Filter Prescaler Clock Control */
- vuint32_t CDFC:2;
- vuint32_t:1;
- vuint32_t ERBA:5; /* Engine Relative Base Address */
- vuint32_t SPPDIS:1; /* Schedule Priority Passing Disable */
- vuint32_t:2;
- vuint32_t ETB:5; /* Entry Table Base */
- } B;
- } ECR_B;
-
- uint32_t eTPU_reserved001C; /* 0x001C-0x001F */
-
- union { /* ETPU_A Timebase Configuration Register */
- uint32_t R;
- struct {
- vuint32_t TCR2CTL:3; /* TCR2 Clock/Gate Control */
- vuint32_t TCRCF:2; /* TCRCLK Signal Filter Control */
- vuint32_t AM:2; /* Angle Mode */
- vuint32_t:3;
- vuint32_t TCR2P:6; /* TCR2 Prescaler Control */
- vuint32_t TCR1CTL:2; /* TCR1 Clock/Gate Control */
- vuint32_t TCR1CS:1; /* TCR1 Clock Source */
- vuint32_t:5;
- vuint32_t TCR1P:8; /* TCR1 Prescaler Control */
- } B;
- } TBCR_A;
- union { /* ETPU_A TCR1 Visibility Register */
- vuint32_t R;
- struct {
- vuint32_t:8;
- vuint32_t TCR1:24;
- } B;
- } TB1R_A;
-
- union { /* ETPU_A TCR2 Visibility Register */
- vuint32_t R;
- struct {
- vuint32_t:8;
- vuint32_t TCR2:24;
- } B;
- } TB2R_A;
-
- union { /* ETPU_A STAC Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t REN1:1; /* Resource Enable TCR1 */
- vuint32_t RSC1:1; /* Resource Control TCR1 */
- vuint32_t:2;
- vuint32_t SERVER_ID1:4; /* TCR1 Server ID */
- vuint32_t:4;
- vuint32_t SRV1:4; /* Resource Server Slot */
- vuint32_t REN2:1; /* Resource Enable TCR2 */
- vuint32_t RSC2:1; /* Resource Control TCR2 */
- vuint32_t:2;
- vuint32_t SERVER_ID2:4; /* TCR2 Server ID */
- vuint32_t:4;
- vuint32_t SRV2:4; /* Resource Server Slot */
- } B;
- } REDCR_A;
-
- uint32_t eTPU_reserved0030[4]; /* 0x0030-0x003F */
-
- union { /* ETPU_B Timebase Configuration Register */
- uint32_t R;
- struct {
- vuint32_t TCR2CTL:3; /* TCR2 Clock/Gate Control */
- vuint32_t TCRCF:2; /* TCRCLK Signal Filter Control */
- vuint32_t AM:2; /* Angle Mode */
- vuint32_t:3;
- vuint32_t TCR2P:6; /* TCR2 Prescaler Control */
- vuint32_t TCR1CTL:2; /* TCR1 Clock/Gate Control */
- vuint32_t TCR1CS:1; /* TCR1 Clock Source */
- vuint32_t:5;
- vuint32_t TCR1P:8; /* TCR1 Prescaler Control */
- } B;
- } TBCR_B;
-
- union { /* ETPU_B TCR1 Visibility Register */
- vuint32_t R;
- struct {
- vuint32_t:8;
- vuint32_t TCR1:24;
- } B;
- } TB1R_B;
-
- union { /* ETPU_B TCR2 Visibility Register */
- vuint32_t R;
- struct {
- vuint32_t:8;
- vuint32_t TCR2:24;
- } B;
- } TB2R_B;
-
- union { /* ETPU_B STAC Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t REN1:1; /* Resource Enable TCR1 */
- vuint32_t RSC1:1; /* Resource Control TCR1 */
- vuint32_t:2;
- vuint32_t SERVER_ID1:4; /* TCR1 Server ID */
- vuint32_t:4;
- vuint32_t SRV1:4; /* Resource Server Slot */
- vuint32_t REN2:1; /* Resource Enable TCR2 */
- vuint32_t RSC2:1; /* Resource Control TCR2 */
- vuint32_t:2;
- vuint32_t SERVER_ID2:4; /* TCR2 Server ID */
- vuint32_t:4;
- vuint32_t SRV2:4; /* Resource Server Slot */
- } B;
- } REDCR_B;
-
- uint32_t eTPU_reserved0050[4]; /* 0x0050-0x005F */
-
- union { /* Watchdog Timer Register A */
- vuint32_t R;
- struct {
- vuint32_t WDM:2; /* Watchdog Mode */
- vuint32_t:14;
- vuint32_t WDCNT:16; /* Watchdog Count */
- } B;
- } WDTR_A;
-
- uint32_t eTPU_reserved0064; /* 0x0064-0x0067 */
-
- union { /* Idle Counter Register A*/
- vuint32_t R;
- struct {
- vuint32_t IDLE_CNT:31;
- vuint32_t ICLR:1; /* Idle Clear */
- } B;
-
- } IDLE_A;
-
- uint32_t eTPU_reserved006C; /* 0x006C-0x006F */
-
- union { /* Watchdog Timer Register B */
- vuint32_t R;
- struct {
- vuint32_t WDM:2; /* Watchdog Mode */
- vuint32_t:14;
- vuint32_t WDCNT:16; /* Watchdog Count */
- } B;
- } WDTR_B;
-
- uint32_t eTPU_reserved0074; /* 0x0074-0x0077 */
-
- union { /* Idle Counter Register B*/
- vuint32_t R;
- struct {
- vuint32_t IDLE_CNT:31;
- vuint32_t ICLR:1; /* Idle Clear */
- } B;
- } IDLE_B;
-
- uint32_t eTPU_reserved007C; /* 0x007C-0x007F */
-
- uint32_t eTPU_reserved0080[32]; /* 0x0080-0x00FF */
- union { /* Error Correction Status and Control Register */
- vuint32_t R;
- struct {
- vuint32_t DCERR:1;
- vuint32_t DNCERR:1;
- vuint32_t:12;
- vuint32_t CCERR:1;
- vuint32_t CNCERR:1;
- vuint32_t HDEIE:1;
- vuint32_t MDEIE:1;
- vuint32_t:13;
- vuint32_t CEIE:1;
- } B;
- } ECSCR;
- union { /* Data Error Injection Address Register */
- vuint32_t R;
- struct {
- vuint32_t:18;
- vuint32_t INJ_ADDR:12;
- vuint32_t:2;
- } B;
- } DEIAR;
- union { /* Data Error Injection Data Pattern Register */
- vuint32_t R;
- struct {
- vuint32_t DFLIP:32;
- } B;
- } DEIDPR;
- union { /* Data Error Injection Parity Pattern Register */
- vuint32_t R;
- struct {
- vuint32_t:3;
- vuint32_t PFLIP3:5;
- vuint32_t:3;
- vuint32_t PFLIP2:5;
- vuint32_t:3;
- vuint32_t PFLIP1:5;
- vuint32_t:3;
- vuint32_t PFLIP0:5;
- } B;
- } DEIPPR;
- union { /* Data Error Report Address Register */
- vuint32_t R;
- struct {
- vuint32_t:18;
- vuint32_t ERR_ADDR:12;
- vuint32_t:2;
- } B;
- } DERAR;
- union { /* Data Error Report Data Register */
- vuint32_t R;
- struct {
- vuint32_t DATA:32;
- } B;
- } DERDR;
- union { /* Data Error Report Syndrome Register */
- vuint32_t R;
- struct {
- vuint32_t:3;
- vuint32_t SYND3:5;
- vuint32_t:3;
- vuint32_t SYND2:5;
- vuint32_t:3;
- vuint32_t SYND1:5;
- vuint32_t:3;
- vuint32_t SYND0:5;
- } B;
- } DERSR;
- uint32_t eTPU_reserved011C[2]; /* 0x011C-0x0123 */
- union { /* Code Error Injection Address Register */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t INJ_ADDR:14;
- vuint32_t:2;
- } B;
- } CEIAR;
- union { /* Code Error Injection Data Pattern Register */
- vuint32_t R;
- struct {
- vuint32_t DFLIP:32;
- } B;
- } CEIDPR;
- union { /* Code Error Injection Parity Pattern Register */
- vuint32_t R;
- struct {
- vuint32_t:25;
- vuint32_t PFLIP:7;
- } B;
- } CEIPPR;
- union { /* Code Error Report Address Register */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t ERR_ADDR:14;
- vuint32_t:2;
- } B;
- } CERAR;
- union { /* Code Error Report Data Register */
- vuint32_t R;
- struct {
- vuint32_t DATA:32;
- } B;
- } CERDR;
- union { /* Code Error Report Syndrome Register */
- vuint32_t R;
- struct {
- vuint32_t:25;
- vuint32_t SYND:7;
- } B;
- } CERSR;
- uint32_t eTPU_reserved013C[49]; /* 0x013C-0x01FF */
- /*****************************Status and Control Registers**************************/
- union { /* ETPU_A Channel Interrut Status */
- vuint32_t R;
- struct {
- vuint32_t CIS31:1; /* Channel 31 Interrut Status */
- vuint32_t CIS30:1; /* Channel 30 Interrut Status */
- vuint32_t CIS29:1; /* Channel 29 Interrut Status */
- vuint32_t CIS28:1; /* Channel 28 Interrut Status */
- vuint32_t CIS27:1; /* Channel 27 Interrut Status */
- vuint32_t CIS26:1; /* Channel 26 Interrut Status */
- vuint32_t CIS25:1; /* Channel 25 Interrut Status */
- vuint32_t CIS24:1; /* Channel 24 Interrut Status */
- vuint32_t CIS23:1; /* Channel 23 Interrut Status */
- vuint32_t CIS22:1; /* Channel 22 Interrut Status */
- vuint32_t CIS21:1; /* Channel 21 Interrut Status */
- vuint32_t CIS20:1; /* Channel 20 Interrut Status */
- vuint32_t CIS19:1; /* Channel 19 Interrut Status */
- vuint32_t CIS18:1; /* Channel 18 Interrut Status */
- vuint32_t CIS17:1; /* Channel 17 Interrut Status */
- vuint32_t CIS16:1; /* Channel 16 Interrut Status */
- vuint32_t CIS15:1; /* Channel 15 Interrut Status */
- vuint32_t CIS14:1; /* Channel 14 Interrut Status */
- vuint32_t CIS13:1; /* Channel 13 Interrut Status */
- vuint32_t CIS12:1; /* Channel 12 Interrut Status */
- vuint32_t CIS11:1; /* Channel 11 Interrut Status */
- vuint32_t CIS10:1; /* Channel 10 Interrut Status */
- vuint32_t CIS9:1; /* Channel 9 Interrut Status */
- vuint32_t CIS8:1; /* Channel 8 Interrut Status */
- vuint32_t CIS7:1; /* Channel 7 Interrut Status */
- vuint32_t CIS6:1; /* Channel 6 Interrut Status */
- vuint32_t CIS5:1; /* Channel 5 Interrut Status */
- vuint32_t CIS4:1; /* Channel 4 Interrut Status */
- vuint32_t CIS3:1; /* Channel 3 Interrut Status */
- vuint32_t CIS2:1; /* Channel 2 Interrut Status */
- vuint32_t CIS1:1; /* Channel 1 Interrut Status */
- vuint32_t CIS0:1; /* Channel 0 Interrut Status */
- } B;
- } CISR_A;
-
- union { /* ETPU_B Channel Interruput Status */
- vuint32_t R;
- struct {
- vuint32_t CIS31:1; /* Channel 31 Interrut Status */
- vuint32_t CIS30:1; /* Channel 30 Interrut Status */
- vuint32_t CIS29:1; /* Channel 29 Interrut Status */
- vuint32_t CIS28:1; /* Channel 28 Interrut Status */
- vuint32_t CIS27:1; /* Channel 27 Interrut Status */
- vuint32_t CIS26:1; /* Channel 26 Interrut Status */
- vuint32_t CIS25:1; /* Channel 25 Interrut Status */
- vuint32_t CIS24:1; /* Channel 24 Interrut Status */
- vuint32_t CIS23:1; /* Channel 23 Interrut Status */
- vuint32_t CIS22:1; /* Channel 22 Interrut Status */
- vuint32_t CIS21:1; /* Channel 21 Interrut Status */
- vuint32_t CIS20:1; /* Channel 20 Interrut Status */
- vuint32_t CIS19:1; /* Channel 19 Interrut Status */
- vuint32_t CIS18:1; /* Channel 18 Interrut Status */
- vuint32_t CIS17:1; /* Channel 17 Interrut Status */
- vuint32_t CIS16:1; /* Channel 16 Interrut Status */
- vuint32_t CIS15:1; /* Channel 15 Interrut Status */
- vuint32_t CIS14:1; /* Channel 14 Interrut Status */
- vuint32_t CIS13:1; /* Channel 13 Interrut Status */
- vuint32_t CIS12:1; /* Channel 12 Interrut Status */
- vuint32_t CIS11:1; /* Channel 11 Interrut Status */
- vuint32_t CIS10:1; /* Channel 10 Interrut Status */
- vuint32_t CIS9:1; /* Channel 9 Interrut Status */
- vuint32_t CIS8:1; /* Channel 8 Interrut Status */
- vuint32_t CIS7:1; /* Channel 7 Interrut Status */
- vuint32_t CIS6:1; /* Channel 6 Interrut Status */
- vuint32_t CIS5:1; /* Channel 5 Interrut Status */
- vuint32_t CIS4:1; /* Channel 4 Interrut Status */
- vuint32_t CIS3:1; /* Channel 3 Interrut Status */
- vuint32_t CIS2:1; /* Channel 2 Interrut Status */
- vuint32_t CIS1:1; /* Channel 1 Interrupt Status */
- vuint32_t CIS0:1; /* Channel 0 Interrupt Status */
- } B;
- } CISR_B;
-
- uint32_t eTPU_reserved0208[2]; /* 0x0208-0x020F */
-
- union { /* ETPU_A Data Transfer Request Status */
- vuint32_t R;
- struct {
- vuint32_t DTRS31:1; /* Channel 31 Data Transfer Request Status */
- vuint32_t DTRS30:1; /* Channel 30 Data Transfer Request Status */
- vuint32_t DTRS29:1; /* Channel 29 Data Transfer Request Status */
- vuint32_t DTRS28:1; /* Channel 28 Data Transfer Request Status */
- vuint32_t DTRS27:1; /* Channel 27 Data Transfer Request Status */
- vuint32_t DTRS26:1; /* Channel 26 Data Transfer Request Status */
- vuint32_t DTRS25:1; /* Channel 25 Data Transfer Request Status */
- vuint32_t DTRS24:1; /* Channel 24 Data Transfer Request Status */
- vuint32_t DTRS23:1; /* Channel 23 Data Transfer Request Status */
- vuint32_t DTRS22:1; /* Channel 22 Data Transfer Request Status */
- vuint32_t DTRS21:1; /* Channel 21 Data Transfer Request Status */
- vuint32_t DTRS20:1; /* Channel 20 Data Transfer Request Status */
- vuint32_t DTRS19:1; /* Channel 19 Data Transfer Request Status */
- vuint32_t DTRS18:1; /* Channel 18 Data Transfer Request Status */
- vuint32_t DTRS17:1; /* Channel 17 Data Transfer Request Status */
- vuint32_t DTRS16:1; /* Channel 16 Data Transfer Request Status */
- vuint32_t DTRS15:1; /* Channel 15 Data Transfer Request Status */
- vuint32_t DTRS14:1; /* Channel 14 Data Transfer Request Status */
- vuint32_t DTRS13:1; /* Channel 13 Data Transfer Request Status */
- vuint32_t DTRS12:1; /* Channel 12 Data Transfer Request Status */
- vuint32_t DTRS11:1; /* Channel 11 Data Transfer Request Status */
- vuint32_t DTRS10:1; /* Channel 10 Data Transfer Request Status */
- vuint32_t DTRS9:1; /* Channel 9 Data Transfer Request Status */
- vuint32_t DTRS8:1; /* Channel 8 Data Transfer Request Status */
- vuint32_t DTRS7:1; /* Channel 7 Data Transfer Request Status */
- vuint32_t DTRS6:1; /* Channel 6 Data Transfer Request Status */
- vuint32_t DTRS5:1; /* Channel 5 Data Transfer Request Status */
- vuint32_t DTRS4:1; /* Channel 4 Data Transfer Request Status */
- vuint32_t DTRS3:1; /* Channel 3 Data Transfer Request Status */
- vuint32_t DTRS2:1; /* Channel 2 Data Transfer Request Status */
- vuint32_t DTRS1:1; /* Channel 1 Data Transfer Request Status */
- vuint32_t DTRS0:1; /* Channel 0 Data Transfer Request Status */
- } B;
- } CDTRSR_A;
-
- union { /* ETPU_B Data Transfer Request Status */
- vuint32_t R;
- struct {
- vuint32_t DTRS31:1; /* Channel 31 Data Transfer Request Status */
- vuint32_t DTRS30:1; /* Channel 30 Data Transfer Request Status */
- vuint32_t DTRS29:1; /* Channel 29 Data Transfer Request Status */
- vuint32_t DTRS28:1; /* Channel 28 Data Transfer Request Status */
- vuint32_t DTRS27:1; /* Channel 27 Data Transfer Request Status */
- vuint32_t DTRS26:1; /* Channel 26 Data Transfer Request Status */
- vuint32_t DTRS25:1; /* Channel 25 Data Transfer Request Status */
- vuint32_t DTRS24:1; /* Channel 24 Data Transfer Request Status */
- vuint32_t DTRS23:1; /* Channel 23 Data Transfer Request Status */
- vuint32_t DTRS22:1; /* Channel 22 Data Transfer Request Status */
- vuint32_t DTRS21:1; /* Channel 21 Data Transfer Request Status */
- vuint32_t DTRS20:1; /* Channel 20 Data Transfer Request Status */
- vuint32_t DTRS19:1; /* Channel 19 Data Transfer Request Status */
- vuint32_t DTRS18:1; /* Channel 18 Data Transfer Request Status */
- vuint32_t DTRS17:1; /* Channel 17 Data Transfer Request Status */
- vuint32_t DTRS16:1; /* Channel 16 Data Transfer Request Status */
- vuint32_t DTRS15:1; /* Channel 15 Data Transfer Request Status */
- vuint32_t DTRS14:1; /* Channel 14 Data Transfer Request Status */
- vuint32_t DTRS13:1; /* Channel 13 Data Transfer Request Status */
- vuint32_t DTRS12:1; /* Channel 12 Data Transfer Request Status */
- vuint32_t DTRS11:1; /* Channel 11 Data Transfer Request Status */
- vuint32_t DTRS10:1; /* Channel 10 Data Transfer Request Status */
- vuint32_t DTRS9:1; /* Channel 9 Data Transfer Request Status */
- vuint32_t DTRS8:1; /* Channel 8 Data Transfer Request Status */
- vuint32_t DTRS7:1; /* Channel 7 Data Transfer Request Status */
- vuint32_t DTRS6:1; /* Channel 6 Data Transfer Request Status */
- vuint32_t DTRS5:1; /* Channel 5 Data Transfer Request Status */
- vuint32_t DTRS4:1; /* Channel 4 Data Transfer Request Status */
- vuint32_t DTRS3:1; /* Channel 3 Data Transfer Request Status */
- vuint32_t DTRS2:1; /* Channel 2 Data Transfer Request Status */
- vuint32_t DTRS1:1; /* Channel 1 Data Transfer Request Status */
- vuint32_t DTRS0:1; /* Channel 0 Data Transfer Request Status */
- } B;
- } CDTRSR_B;
-
- uint32_t eTPU_reserved0218[2]; /* 0x0218-0x021F */
-
- union { /* ETPU_A Interruput Overflow Status */
- vuint32_t R;
- struct {
- vuint32_t CIOS31:1; /* Channel 31 Interruput Overflow Status */
- vuint32_t CIOS30:1; /* Channel 30 Interruput Overflow Status */
- vuint32_t CIOS29:1; /* Channel 29 Interruput Overflow Status */
- vuint32_t CIOS28:1; /* Channel 28 Interruput Overflow Status */
- vuint32_t CIOS27:1; /* Channel 27 Interruput Overflow Status */
- vuint32_t CIOS26:1; /* Channel 26 Interruput Overflow Status */
- vuint32_t CIOS25:1; /* Channel 25 Interruput Overflow Status */
- vuint32_t CIOS24:1; /* Channel 24 Interruput Overflow Status */
- vuint32_t CIOS23:1; /* Channel 23 Interruput Overflow Status */
- vuint32_t CIOS22:1; /* Channel 22 Interruput Overflow Status */
- vuint32_t CIOS21:1; /* Channel 21 Interruput Overflow Status */
- vuint32_t CIOS20:1; /* Channel 20 Interruput Overflow Status */
- vuint32_t CIOS19:1; /* Channel 19 Interruput Overflow Status */
- vuint32_t CIOS18:1; /* Channel 18 Interruput Overflow Status */
- vuint32_t CIOS17:1; /* Channel 17 Interruput Overflow Status */
- vuint32_t CIOS16:1; /* Channel 16 Interruput Overflow Status */
- vuint32_t CIOS15:1; /* Channel 15 Interruput Overflow Status */
- vuint32_t CIOS14:1; /* Channel 14 Interruput Overflow Status */
- vuint32_t CIOS13:1; /* Channel 13 Interruput Overflow Status */
- vuint32_t CIOS12:1; /* Channel 12 Interruput Overflow Status */
- vuint32_t CIOS11:1; /* Channel 11 Interruput Overflow Status */
- vuint32_t CIOS10:1; /* Channel 10 Interruput Overflow Status */
- vuint32_t CIOS9:1; /* Channel 9 Interruput Overflow Status */
- vuint32_t CIOS8:1; /* Channel 8 Interruput Overflow Status */
- vuint32_t CIOS7:1; /* Channel 7 Interruput Overflow Status */
- vuint32_t CIOS6:1; /* Channel 6 Interruput Overflow Status */
- vuint32_t CIOS5:1; /* Channel 5 Interruput Overflow Status */
- vuint32_t CIOS4:1; /* Channel 4 Interruput Overflow Status */
- vuint32_t CIOS3:1; /* Channel 3 Interruput Overflow Status */
- vuint32_t CIOS2:1; /* Channel 2 Interruput Overflow Status */
- vuint32_t CIOS1:1; /* Channel 1 Interruput Overflow Status */
- vuint32_t CIOS0:1; /* Channel 0 Interruput Overflow Status */
- } B;
- } CIOSR_A;
-
- union { /* ETPU_B Interruput Overflow Status */
- vuint32_t R;
- struct {
- vuint32_t CIOS31:1; /* Channel 31 Interruput Overflow Status */
- vuint32_t CIOS30:1; /* Channel 30 Interruput Overflow Status */
- vuint32_t CIOS29:1; /* Channel 29 Interruput Overflow Status */
- vuint32_t CIOS28:1; /* Channel 28 Interruput Overflow Status */
- vuint32_t CIOS27:1; /* Channel 27 Interruput Overflow Status */
- vuint32_t CIOS26:1; /* Channel 26 Interruput Overflow Status */
- vuint32_t CIOS25:1; /* Channel 25 Interruput Overflow Status */
- vuint32_t CIOS24:1; /* Channel 24 Interruput Overflow Status */
- vuint32_t CIOS23:1; /* Channel 23 Interruput Overflow Status */
- vuint32_t CIOS22:1; /* Channel 22 Interruput Overflow Status */
- vuint32_t CIOS21:1; /* Channel 21 Interruput Overflow Status */
- vuint32_t CIOS20:1; /* Channel 20 Interruput Overflow Status */
- vuint32_t CIOS19:1; /* Channel 19 Interruput Overflow Status */
- vuint32_t CIOS18:1; /* Channel 18 Interruput Overflow Status */
- vuint32_t CIOS17:1; /* Channel 17 Interruput Overflow Status */
- vuint32_t CIOS16:1; /* Channel 16 Interruput Overflow Status */
- vuint32_t CIOS15:1; /* Channel 15 Interruput Overflow Status */
- vuint32_t CIOS14:1; /* Channel 14 Interruput Overflow Status */
- vuint32_t CIOS13:1; /* Channel 13 Interruput Overflow Status */
- vuint32_t CIOS12:1; /* Channel 12 Interruput Overflow Status */
- vuint32_t CIOS11:1; /* Channel 11 Interruput Overflow Status */
- vuint32_t CIOS10:1; /* Channel 10 Interruput Overflow Status */
- vuint32_t CIOS9:1; /* Channel 9 Interruput Overflow Status */
- vuint32_t CIOS8:1; /* Channel 8 Interruput Overflow Status */
- vuint32_t CIOS7:1; /* Channel 7 Interruput Overflow Status */
- vuint32_t CIOS6:1; /* Channel 6 Interruput Overflow Status */
- vuint32_t CIOS5:1; /* Channel 5 Interruput Overflow Status */
- vuint32_t CIOS4:1; /* Channel 4 Interruput Overflow Status */
- vuint32_t CIOS3:1; /* Channel 3 Interruput Overflow Status */
- vuint32_t CIOS2:1; /* Channel 2 Interruput Overflow Status */
- vuint32_t CIOS1:1; /* Channel 1 Interruput Overflow Status */
- vuint32_t CIOS0:1; /* Channel 0 Interruput Overflow Status */
- } B;
- } CIOSR_B;
-
- uint32_t eTPU_reserved0228[2]; /* 0x0228-0x022F */
-
- union { /* ETPU_A Data Transfer Overflow Status */
- vuint32_t R;
- struct {
- vuint32_t DTROS31:1; /* Channel 31 Data Transfer Overflow Status */
- vuint32_t DTROS30:1; /* Channel 30 Data Transfer Overflow Status */
- vuint32_t DTROS29:1; /* Channel 29 Data Transfer Overflow Status */
- vuint32_t DTROS28:1; /* Channel 28 Data Transfer Overflow Status */
- vuint32_t DTROS27:1; /* Channel 27 Data Transfer Overflow Status */
- vuint32_t DTROS26:1; /* Channel 26 Data Transfer Overflow Status */
- vuint32_t DTROS25:1; /* Channel 25 Data Transfer Overflow Status */
- vuint32_t DTROS24:1; /* Channel 24 Data Transfer Overflow Status */
- vuint32_t DTROS23:1; /* Channel 23 Data Transfer Overflow Status */
- vuint32_t DTROS22:1; /* Channel 22 Data Transfer Overflow Status */
- vuint32_t DTROS21:1; /* Channel 21 Data Transfer Overflow Status */
- vuint32_t DTROS20:1; /* Channel 20 Data Transfer Overflow Status */
- vuint32_t DTROS19:1; /* Channel 19 Data Transfer Overflow Status */
- vuint32_t DTROS18:1; /* Channel 18 Data Transfer Overflow Status */
- vuint32_t DTROS17:1; /* Channel 17 Data Transfer Overflow Status */
- vuint32_t DTROS16:1; /* Channel 16 Data Transfer Overflow Status */
- vuint32_t DTROS15:1; /* Channel 15 Data Transfer Overflow Status */
- vuint32_t DTROS14:1; /* Channel 14 Data Transfer Overflow Status */
- vuint32_t DTROS13:1; /* Channel 13 Data Transfer Overflow Status */
- vuint32_t DTROS12:1; /* Channel 12 Data Transfer Overflow Status */
- vuint32_t DTROS11:1; /* Channel 11 Data Transfer Overflow Status */
- vuint32_t DTROS10:1; /* Channel 10 Data Transfer Overflow Status */
- vuint32_t DTROS9:1; /* Channel 9 Data Transfer Overflow Status */
- vuint32_t DTROS8:1; /* Channel 8 Data Transfer Overflow Status */
- vuint32_t DTROS7:1; /* Channel 7 Data Transfer Overflow Status */
- vuint32_t DTROS6:1; /* Channel 6 Data Transfer Overflow Status */
- vuint32_t DTROS5:1; /* Channel 5 Data Transfer Overflow Status */
- vuint32_t DTROS4:1; /* Channel 4 Data Transfer Overflow Status */
- vuint32_t DTROS3:1; /* Channel 3 Data Transfer Overflow Status */
- vuint32_t DTROS2:1; /* Channel 2 Data Transfer Overflow Status */
- vuint32_t DTROS1:1; /* Channel 1 Data Transfer Overflow Status */
- vuint32_t DTROS0:1; /* Channel 0 Data Transfer Overflow Status */
- } B;
- } CDTROSR_A;
-
- union { /* ETPU_B Data Transfer Overflow Status */
- vuint32_t R;
- struct {
- vuint32_t DTROS31:1; /* Channel 31 Data Transfer Overflow Status */
- vuint32_t DTROS30:1; /* Channel 30 Data Transfer Overflow Status */
- vuint32_t DTROS29:1; /* Channel 29 Data Transfer Overflow Status */
- vuint32_t DTROS28:1; /* Channel 28 Data Transfer Overflow Status */
- vuint32_t DTROS27:1; /* Channel 27 Data Transfer Overflow Status */
- vuint32_t DTROS26:1; /* Channel 26 Data Transfer Overflow Status */
- vuint32_t DTROS25:1; /* Channel 25 Data Transfer Overflow Status */
- vuint32_t DTROS24:1; /* Channel 24 Data Transfer Overflow Status */
- vuint32_t DTROS23:1; /* Channel 23 Data Transfer Overflow Status */
- vuint32_t DTROS22:1; /* Channel 22 Data Transfer Overflow Status */
- vuint32_t DTROS21:1; /* Channel 21 Data Transfer Overflow Status */
- vuint32_t DTROS20:1; /* Channel 20 Data Transfer Overflow Status */
- vuint32_t DTROS19:1; /* Channel 19 Data Transfer Overflow Status */
- vuint32_t DTROS18:1; /* Channel 18 Data Transfer Overflow Status */
- vuint32_t DTROS17:1; /* Channel 17 Data Transfer Overflow Status */
- vuint32_t DTROS16:1; /* Channel 16 Data Transfer Overflow Status */
- vuint32_t DTROS15:1; /* Channel 15 Data Transfer Overflow Status */
- vuint32_t DTROS14:1; /* Channel 14 Data Transfer Overflow Status */
- vuint32_t DTROS13:1; /* Channel 13 Data Transfer Overflow Status */
- vuint32_t DTROS12:1; /* Channel 12 Data Transfer Overflow Status */
- vuint32_t DTROS11:1; /* Channel 11 Data Transfer Overflow Status */
- vuint32_t DTROS10:1; /* Channel 10 Data Transfer Overflow Status */
- vuint32_t DTROS9:1; /* Channel 9 Data Transfer Overflow Status */
- vuint32_t DTROS8:1; /* Channel 8 Data Transfer Overflow Status */
- vuint32_t DTROS7:1; /* Channel 7 Data Transfer Overflow Status */
- vuint32_t DTROS6:1; /* Channel 6 Data Transfer Overflow Status */
- vuint32_t DTROS5:1; /* Channel 5 Data Transfer Overflow Status */
- vuint32_t DTROS4:1; /* Channel 4 Data Transfer Overflow Status */
- vuint32_t DTROS3:1; /* Channel 3 Data Transfer Overflow Status */
- vuint32_t DTROS2:1; /* Channel 2 Data Transfer Overflow Status */
- vuint32_t DTROS1:1; /* Channel 1 Data Transfer Overflow Status */
- vuint32_t DTROS0:1; /* Channel 0 Data Transfer Overflow Status */
- } B;
- } CDTROSR_B;
-
- uint32_t eTPU_reserved0238[2]; /* 0x0238-0x023F */
-
- union { /* ETPU_A Channel Interruput Enable */
- vuint32_t R;
- struct {
- vuint32_t CIE31:1; /* Channel 31 Interruput Enable */
- vuint32_t CIE30:1; /* Channel 30 Interruput Enable */
- vuint32_t CIE29:1; /* Channel 29 Interruput Enable */
- vuint32_t CIE28:1; /* Channel 28 Interruput Enable */
- vuint32_t CIE27:1; /* Channel 27 Interruput Enable */
- vuint32_t CIE26:1; /* Channel 26 Interruput Enable */
- vuint32_t CIE25:1; /* Channel 25 Interruput Enable */
- vuint32_t CIE24:1; /* Channel 24 Interruput Enable */
- vuint32_t CIE23:1; /* Channel 23 Interruput Enable */
- vuint32_t CIE22:1; /* Channel 22 Interruput Enable */
- vuint32_t CIE21:1; /* Channel 21 Interruput Enable */
- vuint32_t CIE20:1; /* Channel 20 Interruput Enable */
- vuint32_t CIE19:1; /* Channel 19 Interruput Enable */
- vuint32_t CIE18:1; /* Channel 18 Interruput Enable */
- vuint32_t CIE17:1; /* Channel 17 Interruput Enable */
- vuint32_t CIE16:1; /* Channel 16 Interruput Enable */
- vuint32_t CIE15:1; /* Channel 15 Interruput Enable */
- vuint32_t CIE14:1; /* Channel 14 Interruput Enable */
- vuint32_t CIE13:1; /* Channel 13 Interruput Enable */
- vuint32_t CIE12:1; /* Channel 12 Interruput Enable */
- vuint32_t CIE11:1; /* Channel 11 Interruput Enable */
- vuint32_t CIE10:1; /* Channel 10 Interruput Enable */
- vuint32_t CIE9:1; /* Channel 9 Interruput Enable */
- vuint32_t CIE8:1; /* Channel 8 Interruput Enable */
- vuint32_t CIE7:1; /* Channel 7 Interruput Enable */
- vuint32_t CIE6:1; /* Channel 6 Interruput Enable */
- vuint32_t CIE5:1; /* Channel 5 Interruput Enable */
- vuint32_t CIE4:1; /* Channel 4 Interruput Enable */
- vuint32_t CIE3:1; /* Channel 3 Interruput Enable */
- vuint32_t CIE2:1; /* Channel 2 Interruput Enable */
- vuint32_t CIE1:1; /* Channel 1 Interruput Enable */
- vuint32_t CIE0:1; /* Channel 0 Interruput Enable */
- } B;
- } CIER_A;
-
- union { /* ETPU_B Channel Interruput Enable */
- vuint32_t R;
- struct {
- vuint32_t CIE31:1; /* Channel 31 Interruput Enable */
- vuint32_t CIE30:1; /* Channel 30 Interruput Enable */
- vuint32_t CIE29:1; /* Channel 29 Interruput Enable */
- vuint32_t CIE28:1; /* Channel 28 Interruput Enable */
- vuint32_t CIE27:1; /* Channel 27 Interruput Enable */
- vuint32_t CIE26:1; /* Channel 26 Interruput Enable */
- vuint32_t CIE25:1; /* Channel 25 Interruput Enable */
- vuint32_t CIE24:1; /* Channel 24 Interruput Enable */
- vuint32_t CIE23:1; /* Channel 23 Interruput Enable */
- vuint32_t CIE22:1; /* Channel 22 Interruput Enable */
- vuint32_t CIE21:1; /* Channel 21 Interruput Enable */
- vuint32_t CIE20:1; /* Channel 20 Interruput Enable */
- vuint32_t CIE19:1; /* Channel 19 Interruput Enable */
- vuint32_t CIE18:1; /* Channel 18 Interruput Enable */
- vuint32_t CIE17:1; /* Channel 17 Interruput Enable */
- vuint32_t CIE16:1; /* Channel 16 Interruput Enable */
- vuint32_t CIE15:1; /* Channel 15 Interruput Enable */
- vuint32_t CIE14:1; /* Channel 14 Interruput Enable */
- vuint32_t CIE13:1; /* Channel 13 Interruput Enable */
- vuint32_t CIE12:1; /* Channel 12 Interruput Enable */
- vuint32_t CIE11:1; /* Channel 11 Interruput Enable */
- vuint32_t CIE10:1; /* Channel 10 Interruput Enable */
- vuint32_t CIE9:1; /* Channel 9 Interruput Enable */
- vuint32_t CIE8:1; /* Channel 8 Interruput Enable */
- vuint32_t CIE7:1; /* Channel 7 Interruput Enable */
- vuint32_t CIE6:1; /* Channel 6 Interruput Enable */
- vuint32_t CIE5:1; /* Channel 5 Interruput Enable */
- vuint32_t CIE4:1; /* Channel 4 Interruput Enable */
- vuint32_t CIE3:1; /* Channel 3 Interruput Enable */
- vuint32_t CIE2:1; /* Channel 2 Interruput Enable */
- vuint32_t CIE1:1; /* Channel 1 Interruput Enable */
- vuint32_t CIE0:1; /* Channel 0 Interruput Enable */
- } B;
- } CIER_B;
-
- uint32_t eTPU_reserved0248[2]; /* 0x0248-0x024F */
-
- union { /* ETPU_A Channel Data Transfer Request Enable */
- vuint32_t R;
- struct {
- vuint32_t DTRE31:1; /* Channel 31 Data Transfer Request Enable */
- vuint32_t DTRE30:1; /* Channel 30 Data Transfer Request Enable */
- vuint32_t DTRE29:1; /* Channel 29 Data Transfer Request Enable */
- vuint32_t DTRE28:1; /* Channel 28 Data Transfer Request Enable */
- vuint32_t DTRE27:1; /* Channel 27 Data Transfer Request Enable */
- vuint32_t DTRE26:1; /* Channel 26 Data Transfer Request Enable */
- vuint32_t DTRE25:1; /* Channel 25 Data Transfer Request Enable */
- vuint32_t DTRE24:1; /* Channel 24 Data Transfer Request Enable */
- vuint32_t DTRE23:1; /* Channel 23 Data Transfer Request Enable */
- vuint32_t DTRE22:1; /* Channel 22 Data Transfer Request Enable */
- vuint32_t DTRE21:1; /* Channel 21 Data Transfer Request Enable */
- vuint32_t DTRE20:1; /* Channel 20 Data Transfer Request Enable */
- vuint32_t DTRE19:1; /* Channel 19 Data Transfer Request Enable */
- vuint32_t DTRE18:1; /* Channel 18 Data Transfer Request Enable */
- vuint32_t DTRE17:1; /* Channel 17 Data Transfer Request Enable */
- vuint32_t DTRE16:1; /* Channel 16 Data Transfer Request Enable */
- vuint32_t DTRE15:1; /* Channel 15 Data Transfer Request Enable */
- vuint32_t DTRE14:1; /* Channel 14 Data Transfer Request Enable */
- vuint32_t DTRE13:1; /* Channel 13 Data Transfer Request Enable */
- vuint32_t DTRE12:1; /* Channel 12 Data Transfer Request Enable */
- vuint32_t DTRE11:1; /* Channel 11 Data Transfer Request Enable */
- vuint32_t DTRE10:1; /* Channel 10 Data Transfer Request Enable */
- vuint32_t DTRE9:1; /* Channel 9 Data Transfer Request Enable */
- vuint32_t DTRE8:1; /* Channel 8 Data Transfer Request Enable */
- vuint32_t DTRE7:1; /* Channel 7 Data Transfer Request Enable */
- vuint32_t DTRE6:1; /* Channel 6 Data Transfer Request Enable */
- vuint32_t DTRE5:1; /* Channel 5 Data Transfer Request Enable */
- vuint32_t DTRE4:1; /* Channel 4 Data Transfer Request Enable */
- vuint32_t DTRE3:1; /* Channel 3 Data Transfer Request Enable */
- vuint32_t DTRE2:1; /* Channel 2 Data Transfer Request Enable */
- vuint32_t DTRE1:1; /* Channel 1 Data Transfer Request Enable */
- vuint32_t DTRE0:1; /* Channel 0 Data Transfer Request Enable */
- } B;
- } CDTRER_A;
-
- union { /* ETPU_B Channel Data Transfer Request Enable */
- vuint32_t R;
- struct {
- vuint32_t DTRE31:1; /* Channel 31 Data Transfer Request Enable */
- vuint32_t DTRE30:1; /* Channel 30 Data Transfer Request Enable */
- vuint32_t DTRE29:1; /* Channel 29 Data Transfer Request Enable */
- vuint32_t DTRE28:1; /* Channel 28 Data Transfer Request Enable */
- vuint32_t DTRE27:1; /* Channel 27 Data Transfer Request Enable */
- vuint32_t DTRE26:1; /* Channel 26 Data Transfer Request Enable */
- vuint32_t DTRE25:1; /* Channel 25 Data Transfer Request Enable */
- vuint32_t DTRE24:1; /* Channel 24 Data Transfer Request Enable */
- vuint32_t DTRE23:1; /* Channel 23 Data Transfer Request Enable */
- vuint32_t DTRE22:1; /* Channel 22 Data Transfer Request Enable */
- vuint32_t DTRE21:1; /* Channel 21 Data Transfer Request Enable */
- vuint32_t DTRE20:1; /* Channel 20 Data Transfer Request Enable */
- vuint32_t DTRE19:1; /* Channel 19 Data Transfer Request Enable */
- vuint32_t DTRE18:1; /* Channel 18 Data Transfer Request Enable */
- vuint32_t DTRE17:1; /* Channel 17 Data Transfer Request Enable */
- vuint32_t DTRE16:1; /* Channel 16 Data Transfer Request Enable */
- vuint32_t DTRE15:1; /* Channel 15 Data Transfer Request Enable */
- vuint32_t DTRE14:1; /* Channel 14 Data Transfer Request Enable */
- vuint32_t DTRE13:1; /* Channel 13 Data Transfer Request Enable */
- vuint32_t DTRE12:1; /* Channel 12 Data Transfer Request Enable */
- vuint32_t DTRE11:1; /* Channel 11 Data Transfer Request Enable */
- vuint32_t DTRE10:1; /* Channel 10 Data Transfer Request Enable */
- vuint32_t DTRE9:1; /* Channel 9 Data Transfer Request Enable */
- vuint32_t DTRE8:1; /* Channel 8 Data Transfer Request Enable */
- vuint32_t DTRE7:1; /* Channel 7 Data Transfer Request Enable */
- vuint32_t DTRE6:1; /* Channel 6 Data Transfer Request Enable */
- vuint32_t DTRE5:1; /* Channel 5 Data Transfer Request Enable */
- vuint32_t DTRE4:1; /* Channel 4 Data Transfer Request Enable */
- vuint32_t DTRE3:1; /* Channel 3 Data Transfer Request Enable */
- vuint32_t DTRE2:1; /* Channel 2 Data Transfer Request Enable */
- vuint32_t DTRE1:1; /* Channel 1 Data Transfer Request Enable */
- vuint32_t DTRE0:1; /* Channel 0 Data Transfer Request Enable */
- } B;
- } CDTRER_B;
-
- uint32_t eTPU_reserved0258[2]; /* 0x0258-0x025F */
-
- union { /* Watchdog Status Register A */
- vuint32_t R;
- struct {
- vuint32_t WDS31:1;
- vuint32_t WDS30:1;
- vuint32_t WDS29:1;
- vuint32_t WDS28:1;
- vuint32_t WDS27:1;
- vuint32_t WDS26:1;
- vuint32_t WDS25:1;
- vuint32_t WDS24:1;
- vuint32_t WDS23:1;
- vuint32_t WDS22:1;
- vuint32_t WDS21:1;
- vuint32_t WDS20:1;
- vuint32_t WDS19:1;
- vuint32_t WDS18:1;
- vuint32_t WDS17:1;
- vuint32_t WDS16:1;
- vuint32_t WDS15:1;
- vuint32_t WDS14:1;
- vuint32_t WDS13:1;
- vuint32_t WDS12:1;
- vuint32_t WDS11:1;
- vuint32_t WDS10:1;
- vuint32_t WDS9:1;
- vuint32_t WDS8:1;
- vuint32_t WDS7:1;
- vuint32_t WDS6:1;
- vuint32_t WDS5:1;
- vuint32_t WDS4:1;
- vuint32_t WDS3:1;
- vuint32_t WDS2:1;
- vuint32_t WDS1:1;
- vuint32_t WDS0:1;
- } B;
- } WDSR_A;
-
- union { /* Watchdog Status Register B */
- vuint32_t R;
- struct {
- vuint32_t WDS31:1;
- vuint32_t WDS30:1;
- vuint32_t WDS29:1;
- vuint32_t WDS28:1;
- vuint32_t WDS27:1;
- vuint32_t WDS26:1;
- vuint32_t WDS25:1;
- vuint32_t WDS24:1;
- vuint32_t WDS23:1;
- vuint32_t WDS22:1;
- vuint32_t WDS21:1;
- vuint32_t WDS20:1;
- vuint32_t WDS19:1;
- vuint32_t WDS18:1;
- vuint32_t WDS17:1;
- vuint32_t WDS16:1;
- vuint32_t WDS15:1;
- vuint32_t WDS14:1;
- vuint32_t WDS13:1;
- vuint32_t WDS12:1;
- vuint32_t WDS11:1;
- vuint32_t WDS10:1;
- vuint32_t WDS9:1;
- vuint32_t WDS8:1;
- vuint32_t WDS7:1;
- vuint32_t WDS6:1;
- vuint32_t WDS5:1;
- vuint32_t WDS4:1;
- vuint32_t WDS3:1;
- vuint32_t WDS2:1;
- vuint32_t WDS1:1;
- vuint32_t WDS0:1;
- } B;
- } WDSR_B;
-
- uint32_t eTPU_reserved0268[6]; /* 0x0268-0x027F */
-
- union { /* ETPU_A Channel Pending Service Status */
- vuint32_t R;
- struct {
- vuint32_t SR31:1; /* Channel 31 Pending Service Status */
- vuint32_t SR30:1; /* Channel 30 Pending Service Status */
- vuint32_t SR29:1; /* Channel 29 Pending Service Status */
- vuint32_t SR28:1; /* Channel 28 Pending Service Status */
- vuint32_t SR27:1; /* Channel 27 Pending Service Status */
- vuint32_t SR26:1; /* Channel 26 Pending Service Status */
- vuint32_t SR25:1; /* Channel 25 Pending Service Status */
- vuint32_t SR24:1; /* Channel 24 Pending Service Status */
- vuint32_t SR23:1; /* Channel 23 Pending Service Status */
- vuint32_t SR22:1; /* Channel 22 Pending Service Status */
- vuint32_t SR21:1; /* Channel 21 Pending Service Status */
- vuint32_t SR20:1; /* Channel 20 Pending Service Status */
- vuint32_t SR19:1; /* Channel 19 Pending Service Status */
- vuint32_t SR18:1; /* Channel 18 Pending Service Status */
- vuint32_t SR17:1; /* Channel 17 Pending Service Status */
- vuint32_t SR16:1; /* Channel 16 Pending Service Status */
- vuint32_t SR15:1; /* Channel 15 Pending Service Status */
- vuint32_t SR14:1; /* Channel 14 Pending Service Status */
- vuint32_t SR13:1; /* Channel 13 Pending Service Status */
- vuint32_t SR12:1; /* Channel 12 Pending Service Status */
- vuint32_t SR11:1; /* Channel 11 Pending Service Status */
- vuint32_t SR10:1; /* Channel 10 Pending Service Status */
- vuint32_t SR9:1; /* Channel 9 Pending Service Status */
- vuint32_t SR8:1; /* Channel 8 Pending Service Status */
- vuint32_t SR7:1; /* Channel 7 Pending Service Status */
- vuint32_t SR6:1; /* Channel 6 Pending Service Status */
- vuint32_t SR5:1; /* Channel 5 Pending Service Status */
- vuint32_t SR4:1; /* Channel 4 Pending Service Status */
- vuint32_t SR3:1; /* Channel 3 Pending Service Status */
- vuint32_t SR2:1; /* Channel 2 Pending Service Status */
- vuint32_t SR1:1; /* Channel 1 Pending Service Status */
- vuint32_t SR0:1; /* Channel 0 Pending Service Status */
- } B;
- } CPSSR_A;
-
- union { /* ETPU_B Channel Pending Service Status */
- vuint32_t R;
- struct {
- vuint32_t SR31:1; /* Channel 31 Pending Service Status */
- vuint32_t SR30:1; /* Channel 30 Pending Service Status */
- vuint32_t SR29:1; /* Channel 29 Pending Service Status */
- vuint32_t SR28:1; /* Channel 28 Pending Service Status */
- vuint32_t SR27:1; /* Channel 27 Pending Service Status */
- vuint32_t SR26:1; /* Channel 26 Pending Service Status */
- vuint32_t SR25:1; /* Channel 25 Pending Service Status */
- vuint32_t SR24:1; /* Channel 24 Pending Service Status */
- vuint32_t SR23:1; /* Channel 23 Pending Service Status */
- vuint32_t SR22:1; /* Channel 22 Pending Service Status */
- vuint32_t SR21:1; /* Channel 21 Pending Service Status */
- vuint32_t SR20:1; /* Channel 20 Pending Service Status */
- vuint32_t SR19:1; /* Channel 19 Pending Service Status */
- vuint32_t SR18:1; /* Channel 18 Pending Service Status */
- vuint32_t SR17:1; /* Channel 17 Pending Service Status */
- vuint32_t SR16:1; /* Channel 16 Pending Service Status */
- vuint32_t SR15:1; /* Channel 15 Pending Service Status */
- vuint32_t SR14:1; /* Channel 14 Pending Service Status */
- vuint32_t SR13:1; /* Channel 13 Pending Service Status */
- vuint32_t SR12:1; /* Channel 12 Pending Service Status */
- vuint32_t SR11:1; /* Channel 11 Pending Service Status */
- vuint32_t SR10:1; /* Channel 10 Pending Service Status */
- vuint32_t SR9:1; /* Channel 9 Pending Service Status */
- vuint32_t SR8:1; /* Channel 8 Pending Service Status */
- vuint32_t SR7:1; /* Channel 7 Pending Service Status */
- vuint32_t SR6:1; /* Channel 6 Pending Service Status */
- vuint32_t SR5:1; /* Channel 5 Pending Service Status */
- vuint32_t SR4:1; /* Channel 4 Pending Service Status */
- vuint32_t SR3:1; /* Channel 3 Pending Service Status */
- vuint32_t SR2:1; /* Channel 2 Pending Service Status */
- vuint32_t SR1:1; /* Channel 1 Pending Service Status */
- vuint32_t SR0:1; /* Channel 0 Pending Service Status */
- } B;
- } CPSSR_B;
-
- uint32_t eTPU_reserved0288[2]; /* 0x0288-0x028F */
-
- union { /* ETPU_A Channel Service Status */
- vuint32_t R;
- struct {
- vuint32_t SS31:1; /* Channel 31 Service Status */
- vuint32_t SS30:1; /* Channel 30 Service Status */
- vuint32_t SS29:1; /* Channel 29 Service Status */
- vuint32_t SS28:1; /* Channel 28 Service Status */
- vuint32_t SS27:1; /* Channel 27 Service Status */
- vuint32_t SS26:1; /* Channel 26 Service Status */
- vuint32_t SS25:1; /* Channel 25 Service Status */
- vuint32_t SS24:1; /* Channel 24 Service Status */
- vuint32_t SS23:1; /* Channel 23 Service Status */
- vuint32_t SS22:1; /* Channel 22 Service Status */
- vuint32_t SS21:1; /* Channel 21 Service Status */
- vuint32_t SS20:1; /* Channel 20 Service Status */
- vuint32_t SS19:1; /* Channel 19 Service Status */
- vuint32_t SS18:1; /* Channel 18 Service Status */
- vuint32_t SS17:1; /* Channel 17 Service Status */
- vuint32_t SS16:1; /* Channel 16 Service Status */
- vuint32_t SS15:1; /* Channel 15 Service Status */
- vuint32_t SS14:1; /* Channel 14 Service Status */
- vuint32_t SS13:1; /* Channel 13 Service Status */
- vuint32_t SS12:1; /* Channel 12 Service Status */
- vuint32_t SS11:1; /* Channel 11 Service Status */
- vuint32_t SS10:1; /* Channel 10 Service Status */
- vuint32_t SS9:1; /* Channel 9 Service Status */
- vuint32_t SS8:1; /* Channel 8 Service Status */
- vuint32_t SS7:1; /* Channel 7 Service Status */
- vuint32_t SS6:1; /* Channel 6 Service Status */
- vuint32_t SS5:1; /* Channel 5 Service Status */
- vuint32_t SS4:1; /* Channel 4 Service Status */
- vuint32_t SS3:1; /* Channel 3 Service Status */
- vuint32_t SS2:1; /* Channel 2 Service Status */
- vuint32_t SS1:1; /* Channel 1 Service Status */
- vuint32_t SS0:1; /* Channel 0 Service Status */
- } B;
- } CSSR_A;
-
- union { /* ETPU_B Channel Service Status */
- vuint32_t R;
- struct {
- vuint32_t SS31:1; /* Channel 31 Service Status */
- vuint32_t SS30:1; /* Channel 30 Service Status */
- vuint32_t SS29:1; /* Channel 29 Service Status */
- vuint32_t SS28:1; /* Channel 28 Service Status */
- vuint32_t SS27:1; /* Channel 27 Service Status */
- vuint32_t SS26:1; /* Channel 26 Service Status */
- vuint32_t SS25:1; /* Channel 25 Service Status */
- vuint32_t SS24:1; /* Channel 24 Service Status */
- vuint32_t SS23:1; /* Channel 23 Service Status */
- vuint32_t SS22:1; /* Channel 22 Service Status */
- vuint32_t SS21:1; /* Channel 21 Service Status */
- vuint32_t SS20:1; /* Channel 20 Service Status */
- vuint32_t SS19:1; /* Channel 19 Service Status */
- vuint32_t SS18:1; /* Channel 18 Service Status */
- vuint32_t SS17:1; /* Channel 17 Service Status */
- vuint32_t SS16:1; /* Channel 16 Service Status */
- vuint32_t SS15:1; /* Channel 15 Service Status */
- vuint32_t SS14:1; /* Channel 14 Service Status */
- vuint32_t SS13:1; /* Channel 13 Service Status */
- vuint32_t SS12:1; /* Channel 12 Service Status */
- vuint32_t SS11:1; /* Channel 11 Service Status */
- vuint32_t SS10:1; /* Channel 10 Service Status */
- vuint32_t SS9:1; /* Channel 9 Service Status */
- vuint32_t SS8:1; /* Channel 8 Service Status */
- vuint32_t SS7:1; /* Channel 7 Service Status */
- vuint32_t SS6:1; /* Channel 6 Service Status */
- vuint32_t SS5:1; /* Channel 5 Service Status */
- vuint32_t SS4:1; /* Channel 4 Service Status */
- vuint32_t SS3:1; /* Channel 3 Service Status */
- vuint32_t SS2:1; /* Channel 2 Service Status */
- vuint32_t SS1:1; /* Channel 1 Service Status */
- vuint32_t SS0:1; /* Channel 0 Service Status */
- } B;
- } CSSR_B;
-
- uint32_t eTPU_reserved0298[2]; /* 0x0298-0x029F */
-
- uint32_t eTPU_reserved02A0[88]; /* 0x02A0-0x03FF */
- /*****************************Channels********************************/
- struct {
- union { /* Channel Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t CIE:1; /* Channel Interruput Enable */
- vuint32_t DTRE:1; /* Data Transfer Request Enable */
- vuint32_t CPR:2; /* Channel Priority */
- vuint32_t:2;
- vuint32_t ETPD:1;
- vuint32_t ETCS:1; /* Entry Table Condition Select */
- vuint32_t:3;
- vuint32_t CFS:5; /* Channel Function Select */
- vuint32_t ODIS:1; /* Output disable */
- vuint32_t OPOL:1; /* output polarity */
- vuint32_t:3;
- vuint32_t CPBA:11; /* Channel Parameter Base Address */
- } B;
- } CR;
-
- union { /* Channel Status Control Register */
- vuint32_t R;
- struct {
- vuint32_t CIS:1; /* Channel Interruput Status */
- vuint32_t CIOS:1; /* Channel Interruput Overflow Status */
- vuint32_t:6;
- vuint32_t DTRS:1; /* Data Transfer Status */
- vuint32_t DTROS:1; /* Data Transfer Overflow Status */
- vuint32_t:6;
- vuint32_t IPS:1; /* Input Pin State */
- vuint32_t OPS:1; /* Output Pin State */
- vuint32_t OBE:1; /* Output Buffer Enable */
- vuint32_t:11;
- vuint32_t FM1:1; /* Function mode */
- vuint32_t FM0:1; /* Function mode */
- } B;
- } SCR;
-
- union { /* Channel Host Service Request Register */
- vuint32_t R;
- struct {
- vuint32_t:29; /* Host Service Request */
- vuint32_t HSR:3;
- } B;
- } HSRR;
-
- uint32_t eTPU_ch_reserved00C; /* channel offset 0x00C-0x00F */
-
- } CHAN[127];
-
- uint32_t eTPU_reserved1000[7168]; /* 0x1000-0x7FFF */
-
- };
-
- /****************************************************************************/
- /* MODULE :ETPU_C */
- /****************************************************************************/
- /***************************Configuration Registers**************************/
- struct ETPU_C_tag {
- union { /* MODULE CONFIGURATION REGISTER */
- vuint32_t R;
- struct {
- vuint32_t GEC:1; /* Global Exception Clear */
- vuint32_t SDMERR:1; /* SDM Read Error */
- vuint32_t WDTOC:1; /* Watchdog Timeout-eTPU_C (WDTO1 in reference manual) */
- vuint32_t:1;
- vuint32_t MGE1:1; /* Microcode Global Exception-ETPU_C */
- vuint32_t:1;
- vuint32_t ILF1:1; /* Illegal Instruction Flag-ETPU_C */
- vuint32_t:1;
- vuint32_t SCMERR:1; /* SCM Read Error */
- vuint32_t:2;
- vuint32_t SCMSIZE:5; /* Shared Code Memory size */
- vuint32_t:4;
- vuint32_t SCMMISC:1; /* SCM MISC Complete/Clear */
- vuint32_t SCMMISF:1; /* SCM MISC Flag */
- vuint32_t SCMMISEN:1; /* SCM MISC Enable */
- vuint32_t:2;
- vuint32_t VIS:1; /* SCM Visability */
- vuint32_t:5;
- vuint32_t GTBE:1; /* Global Time Base Enable */
- } B;
- } MCR;
-
- union { /* COHERENT DUAL-PARAMETER CONTROL */
- vuint32_t R;
- struct {
- vuint32_t STS:1; /* Start Status bit */
- vuint32_t CTBASE:5; /* Channel Transfer Base */
- vuint32_t PBASE:10; /* Parameter Buffer Base Address (PBBASE in reference manual) */
- vuint32_t PWIDTH:1; /* Parameter Width */
- vuint32_t PARAM0:7; /* Channel Parameter 0 */
- vuint32_t WR:1; /* Read/Write selection */
- vuint32_t PARAM1:7; /* Channel Parameter 1 */
- } B;
- } CDCR;
-
- uint32_t eTPU_C_reserved0008; /* 0x0008-0x000B */
-
- union { /* MISC Compare Register */
- uint32_t R;
- struct {
- vuint32_t ETPUMISCCMP:32;
- } B;
- } MISCCMPR;
-
- union { /* SCM off-range Date Register */
- uint32_t R;
- struct {
- vuint32_t ETPUSCMOFFDATA:32;
- } B;
- } SCMOFFDATAR;
-
- union { /* ETPU_C Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t FEND:1; /* Force END */
- vuint32_t MDIS:1; /* Low power Stop */
- vuint32_t:1;
- vuint32_t STF:1; /* Stop Flag */
- vuint32_t:4;
- vuint32_t HLTF:1; /* Halt Mode Flag */
- vuint32_t:3;
- vuint32_t FCSS:1; /* Filter Clock Source Select */
- vuint32_t FPSCK:3; /* Filter Prescaler Clock Control */
- vuint32_t CDFC:2;
- vuint32_t:1;
- vuint32_t ERBA:5; /* Engine Relative Base Address */
- vuint32_t SPPDIS:1; /* Schedule Priority Passing Disable */
- vuint32_t:2;
- vuint32_t ETB:5; /* Entry Table Base */
- } B;
- } ECR_C;
- uint32_t eTPU_C_reserved0018; /* 0x0018-0x001B */
- uint32_t eTPU_C_reserved001C; /* 0x001C-0x001F */
- union { /* ETPU_C Timebase Configuration Register */
- uint32_t R;
- struct {
- vuint32_t TCR2CTL:3; /* TCR2 Clock/Gate Control */
- vuint32_t TCRCF:2; /* TCRCLK Signal Filter Control */
- vuint32_t AM:2; /* Angle Mode */
- vuint32_t:3;
- vuint32_t TCR2P:6; /* TCR2 Prescaler Control */
- vuint32_t TCR1CTL:2; /* TCR1 Clock/Gate Control */
- vuint32_t TCR1CS:1; /* TCR1 Clock Source */
- vuint32_t:5;
- vuint32_t TCR1P:8; /* TCR1 Prescaler Control */
- } B;
- } TBCR_C;
- union { /* ETPU_C TCR1 Visibility Register */
- vuint32_t R;
- struct {
- vuint32_t:8;
- vuint32_t TCR1:24;
- } B;
- } TB1R_C;
-
- union { /* ETPU_C TCR2 Visibility Register */
- vuint32_t R;
- struct {
- vuint32_t:8;
- vuint32_t TCR2:24;
- } B;
- } TB2R_C;
-
- union { /* ETPU_C STAC Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t REN1:1; /* Resource Enable TCR1 */
- vuint32_t RSC1:1; /* Resource Control TCR1 */
- vuint32_t:2;
- vuint32_t SERVER_ID1:4; /* TCR1 Server ID */
- vuint32_t:4;
- vuint32_t SRV1:4; /* Resource Server Slot */
- vuint32_t REN2:1; /* Resource Enable TCR2 */
- vuint32_t RSC2:1; /* Resource Control TCR2 */
- vuint32_t:2;
- vuint32_t SERVER_ID2:4; /* TCR2 Server ID */
- vuint32_t:4;
- vuint32_t SRV2:4; /* Resource Server Slot */
- } B;
- } REDCR_C;
- uint32_t eTPU_C_reserved0030[4]; /* 0x0030-0x003F */
- uint32_t etpu_C_reserved0040[4]; /* 0x0040-0x004F */
- uint32_t eTPU_C_reserved0050[4]; /* 0x0050-0x005F */
-
- union { /* Watchdog Timer Register A */
- vuint32_t R;
- struct {
- vuint32_t WDM:2; /* Watchdog Mode */
- vuint32_t:14;
- vuint32_t WDCNT:16; /* Watchdog Count */
- } B;
- } WDTR_C;
-
- uint32_t eTPU_C_reserved0064; /* 0x0064-0x0067 */
-
- union { /* Idle Counter Register A*/
- vuint32_t R;
- struct {
- vuint32_t IDLE_CNT:31;
- vuint32_t ICLR:1; /* Idle Clear */
- } B;
-
- } IDLE_C;
-
- uint32_t eTPU_C_reserved006C; /* 0x006C-0x006F */
- uint32_t eTPU_C_reserved0070[4]; /* 0x0070-0x007F */
- uint32_t eTPU_C_reserved0080[32]; /* 0x0080-0x00FF */
-
- union { /* Error Correction Status and Control Register */
- vuint32_t R;
- struct {
- vuint32_t DCERR:1;
- vuint32_t DNCERR:1;
- vuint32_t:12;
- vuint32_t CCERR:1;
- vuint32_t CNCERR:1;
- vuint32_t HDEIE:1;
- vuint32_t MDEIE:1;
- vuint32_t:13;
- vuint32_t CEIE:1;
- } B;
- } ECSCR;
- union { /* Data Error Injection Address Register */
- vuint32_t R;
- struct {
- vuint32_t:18;
- vuint32_t INJ_ADDR:12;
- vuint32_t:2;
- } B;
- } DEIAR;
- union { /* Data Error Injection Data Pattern Register */
- vuint32_t R;
- struct {
- vuint32_t DFLIP:32;
- } B;
- } DEIDPR;
- union { /* Data Error Injection Parity Pattern Register */
- vuint32_t R;
- struct {
- vuint32_t:3;
- vuint32_t PFLIP3:5;
- vuint32_t:3;
- vuint32_t PFLIP2:5;
- vuint32_t:3;
- vuint32_t PFLIP1:5;
- vuint32_t:3;
- vuint32_t PFLIP0:5;
- } B;
- } DEIPPR;
- union { /* Data Error Report Address Register */
- vuint32_t R;
- struct {
- vuint32_t:18;
- vuint32_t ERR_ADDR:12;
- vuint32_t:2;
- } B;
- } DERAR;
- union { /* Data Error Report Data Register */
- vuint32_t R;
- struct {
- vuint32_t DATA:32;
- } B;
- } DERDR;
- union { /* Data Error Report Syndrome Register */
- vuint32_t R;
- struct {
- vuint32_t:3;
- vuint32_t SYND3:5;
- vuint32_t:3;
- vuint32_t SYND2:5;
- vuint32_t:3;
- vuint32_t SYND1:5;
- vuint32_t:3;
- vuint32_t SYND0:5;
- } B;
- } DERSR;
- uint32_t eTPU_C_reserved011C[2]; /* 0x011C-0x0123 */
- union { /* Code Error Injection Address Register */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t INJ_ADDR:14;
- vuint32_t:2;
- } B;
- } CEIAR;
- union { /* Code Error Injection Data Pattern Register */
- vuint32_t R;
- struct {
- vuint32_t DFLIP:32;
- } B;
- } CEIDPR;
- union { /* Code Error Injection Parity Pattern Register */
- vuint32_t R;
- struct {
- vuint32_t:25;
- vuint32_t PFLIP:7;
- } B;
- } CEIPPR;
- union { /* Code Error Report Address Register */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t ERR_ADDR:14;
- vuint32_t:2;
- } B;
- } CERAR;
- union { /* Code Error Report Data Register */
- vuint32_t R;
- struct {
- vuint32_t DATA:32;
- } B;
- } CERDR;
- union { /* Code Error Report Syndrome Register */
- vuint32_t R;
- struct {
- vuint32_t:25;
- vuint32_t SYND:7;
- } B;
- } CERSR;
- uint32_t eTPU_C_reserved013C[49]; /* 0x013C-0x01FF */
- /*****************************Status and Control Registers**************************/
- union { /* ETPU_C Channel Interrut Status */
- vuint32_t R;
- struct {
- vuint32_t CIS31:1; /* Channel 31 Interrut Status */
- vuint32_t CIS30:1; /* Channel 30 Interrut Status */
- vuint32_t CIS29:1; /* Channel 29 Interrut Status */
- vuint32_t CIS28:1; /* Channel 28 Interrut Status */
- vuint32_t CIS27:1; /* Channel 27 Interrut Status */
- vuint32_t CIS26:1; /* Channel 26 Interrut Status */
- vuint32_t CIS25:1; /* Channel 25 Interrut Status */
- vuint32_t CIS24:1; /* Channel 24 Interrut Status */
- vuint32_t CIS23:1; /* Channel 23 Interrut Status */
- vuint32_t CIS22:1; /* Channel 22 Interrut Status */
- vuint32_t CIS21:1; /* Channel 21 Interrut Status */
- vuint32_t CIS20:1; /* Channel 20 Interrut Status */
- vuint32_t CIS19:1; /* Channel 19 Interrut Status */
- vuint32_t CIS18:1; /* Channel 18 Interrut Status */
- vuint32_t CIS17:1; /* Channel 17 Interrut Status */
- vuint32_t CIS16:1; /* Channel 16 Interrut Status */
- vuint32_t CIS15:1; /* Channel 15 Interrut Status */
- vuint32_t CIS14:1; /* Channel 14 Interrut Status */
- vuint32_t CIS13:1; /* Channel 13 Interrut Status */
- vuint32_t CIS12:1; /* Channel 12 Interrut Status */
- vuint32_t CIS11:1; /* Channel 11 Interrut Status */
- vuint32_t CIS10:1; /* Channel 10 Interrut Status */
- vuint32_t CIS9:1; /* Channel 9 Interrut Status */
- vuint32_t CIS8:1; /* Channel 8 Interrut Status */
- vuint32_t CIS7:1; /* Channel 7 Interrut Status */
- vuint32_t CIS6:1; /* Channel 6 Interrut Status */
- vuint32_t CIS5:1; /* Channel 5 Interrut Status */
- vuint32_t CIS4:1; /* Channel 4 Interrut Status */
- vuint32_t CIS3:1; /* Channel 3 Interrut Status */
- vuint32_t CIS2:1; /* Channel 2 Interrut Status */
- vuint32_t CIS1:1; /* Channel 1 Interrut Status */
- vuint32_t CIS0:1; /* Channel 0 Interrut Status */
- } B;
- } CISR_C;
- uint32_t eTPU_C_reserved0204; /* 0x0204-0x0207 */
- uint32_t eTPU_C_reserved0208[2]; /* 0x0208-0x020F */
-
- union { /* ETPU_C Data Transfer Request Status */
- vuint32_t R;
- struct {
- vuint32_t DTRS31:1; /* Channel 31 Data Transfer Request Status */
- vuint32_t DTRS30:1; /* Channel 30 Data Transfer Request Status */
- vuint32_t DTRS29:1; /* Channel 29 Data Transfer Request Status */
- vuint32_t DTRS28:1; /* Channel 28 Data Transfer Request Status */
- vuint32_t DTRS27:1; /* Channel 27 Data Transfer Request Status */
- vuint32_t DTRS26:1; /* Channel 26 Data Transfer Request Status */
- vuint32_t DTRS25:1; /* Channel 25 Data Transfer Request Status */
- vuint32_t DTRS24:1; /* Channel 24 Data Transfer Request Status */
- vuint32_t DTRS23:1; /* Channel 23 Data Transfer Request Status */
- vuint32_t DTRS22:1; /* Channel 22 Data Transfer Request Status */
- vuint32_t DTRS21:1; /* Channel 21 Data Transfer Request Status */
- vuint32_t DTRS20:1; /* Channel 20 Data Transfer Request Status */
- vuint32_t DTRS19:1; /* Channel 19 Data Transfer Request Status */
- vuint32_t DTRS18:1; /* Channel 18 Data Transfer Request Status */
- vuint32_t DTRS17:1; /* Channel 17 Data Transfer Request Status */
- vuint32_t DTRS16:1; /* Channel 16 Data Transfer Request Status */
- vuint32_t DTRS15:1; /* Channel 15 Data Transfer Request Status */
- vuint32_t DTRS14:1; /* Channel 14 Data Transfer Request Status */
- vuint32_t DTRS13:1; /* Channel 13 Data Transfer Request Status */
- vuint32_t DTRS12:1; /* Channel 12 Data Transfer Request Status */
- vuint32_t DTRS11:1; /* Channel 11 Data Transfer Request Status */
- vuint32_t DTRS10:1; /* Channel 10 Data Transfer Request Status */
- vuint32_t DTRS9:1; /* Channel 9 Data Transfer Request Status */
- vuint32_t DTRS8:1; /* Channel 8 Data Transfer Request Status */
- vuint32_t DTRS7:1; /* Channel 7 Data Transfer Request Status */
- vuint32_t DTRS6:1; /* Channel 6 Data Transfer Request Status */
- vuint32_t DTRS5:1; /* Channel 5 Data Transfer Request Status */
- vuint32_t DTRS4:1; /* Channel 4 Data Transfer Request Status */
- vuint32_t DTRS3:1; /* Channel 3 Data Transfer Request Status */
- vuint32_t DTRS2:1; /* Channel 2 Data Transfer Request Status */
- vuint32_t DTRS1:1; /* Channel 1 Data Transfer Request Status */
- vuint32_t DTRS0:1; /* Channel 0 Data Transfer Request Status */
- } B;
- } CDTRSR_C;
- uint32_t eTPU_C_reserved0214; /* 0x0214-0x0217 */
- uint32_t eTPU_C_reserved0218[2]; /* 0x0218-0x021F */
-
- union { /* ETPU_C Interruput Overflow Status */
- vuint32_t R;
- struct {
- vuint32_t CIOS31:1; /* Channel 31 Interruput Overflow Status */
- vuint32_t CIOS30:1; /* Channel 30 Interruput Overflow Status */
- vuint32_t CIOS29:1; /* Channel 29 Interruput Overflow Status */
- vuint32_t CIOS28:1; /* Channel 28 Interruput Overflow Status */
- vuint32_t CIOS27:1; /* Channel 27 Interruput Overflow Status */
- vuint32_t CIOS26:1; /* Channel 26 Interruput Overflow Status */
- vuint32_t CIOS25:1; /* Channel 25 Interruput Overflow Status */
- vuint32_t CIOS24:1; /* Channel 24 Interruput Overflow Status */
- vuint32_t CIOS23:1; /* Channel 23 Interruput Overflow Status */
- vuint32_t CIOS22:1; /* Channel 22 Interruput Overflow Status */
- vuint32_t CIOS21:1; /* Channel 21 Interruput Overflow Status */
- vuint32_t CIOS20:1; /* Channel 20 Interruput Overflow Status */
- vuint32_t CIOS19:1; /* Channel 19 Interruput Overflow Status */
- vuint32_t CIOS18:1; /* Channel 18 Interruput Overflow Status */
- vuint32_t CIOS17:1; /* Channel 17 Interruput Overflow Status */
- vuint32_t CIOS16:1; /* Channel 16 Interruput Overflow Status */
- vuint32_t CIOS15:1; /* Channel 15 Interruput Overflow Status */
- vuint32_t CIOS14:1; /* Channel 14 Interruput Overflow Status */
- vuint32_t CIOS13:1; /* Channel 13 Interruput Overflow Status */
- vuint32_t CIOS12:1; /* Channel 12 Interruput Overflow Status */
- vuint32_t CIOS11:1; /* Channel 11 Interruput Overflow Status */
- vuint32_t CIOS10:1; /* Channel 10 Interruput Overflow Status */
- vuint32_t CIOS9:1; /* Channel 9 Interruput Overflow Status */
- vuint32_t CIOS8:1; /* Channel 8 Interruput Overflow Status */
- vuint32_t CIOS7:1; /* Channel 7 Interruput Overflow Status */
- vuint32_t CIOS6:1; /* Channel 6 Interruput Overflow Status */
- vuint32_t CIOS5:1; /* Channel 5 Interruput Overflow Status */
- vuint32_t CIOS4:1; /* Channel 4 Interruput Overflow Status */
- vuint32_t CIOS3:1; /* Channel 3 Interruput Overflow Status */
- vuint32_t CIOS2:1; /* Channel 2 Interruput Overflow Status */
- vuint32_t CIOS1:1; /* Channel 1 Interruput Overflow Status */
- vuint32_t CIOS0:1; /* Channel 0 Interruput Overflow Status */
- } B;
- } CIOSR_C;
- uint32_t eTPU_C_reserved0224; /* 0x0224-0x0227 */
- uint32_t eTPU_C_reserved0228[2]; /* 0x0228-0x022F */
-
- union { /* ETPU_C Data Transfer Overflow Status */
- vuint32_t R;
- struct {
- vuint32_t DTROS31:1; /* Channel 31 Data Transfer Overflow Status */
- vuint32_t DTROS30:1; /* Channel 30 Data Transfer Overflow Status */
- vuint32_t DTROS29:1; /* Channel 29 Data Transfer Overflow Status */
- vuint32_t DTROS28:1; /* Channel 28 Data Transfer Overflow Status */
- vuint32_t DTROS27:1; /* Channel 27 Data Transfer Overflow Status */
- vuint32_t DTROS26:1; /* Channel 26 Data Transfer Overflow Status */
- vuint32_t DTROS25:1; /* Channel 25 Data Transfer Overflow Status */
- vuint32_t DTROS24:1; /* Channel 24 Data Transfer Overflow Status */
- vuint32_t DTROS23:1; /* Channel 23 Data Transfer Overflow Status */
- vuint32_t DTROS22:1; /* Channel 22 Data Transfer Overflow Status */
- vuint32_t DTROS21:1; /* Channel 21 Data Transfer Overflow Status */
- vuint32_t DTROS20:1; /* Channel 20 Data Transfer Overflow Status */
- vuint32_t DTROS19:1; /* Channel 19 Data Transfer Overflow Status */
- vuint32_t DTROS18:1; /* Channel 18 Data Transfer Overflow Status */
- vuint32_t DTROS17:1; /* Channel 17 Data Transfer Overflow Status */
- vuint32_t DTROS16:1; /* Channel 16 Data Transfer Overflow Status */
- vuint32_t DTROS15:1; /* Channel 15 Data Transfer Overflow Status */
- vuint32_t DTROS14:1; /* Channel 14 Data Transfer Overflow Status */
- vuint32_t DTROS13:1; /* Channel 13 Data Transfer Overflow Status */
- vuint32_t DTROS12:1; /* Channel 12 Data Transfer Overflow Status */
- vuint32_t DTROS11:1; /* Channel 11 Data Transfer Overflow Status */
- vuint32_t DTROS10:1; /* Channel 10 Data Transfer Overflow Status */
- vuint32_t DTROS9:1; /* Channel 9 Data Transfer Overflow Status */
- vuint32_t DTROS8:1; /* Channel 8 Data Transfer Overflow Status */
- vuint32_t DTROS7:1; /* Channel 7 Data Transfer Overflow Status */
- vuint32_t DTROS6:1; /* Channel 6 Data Transfer Overflow Status */
- vuint32_t DTROS5:1; /* Channel 5 Data Transfer Overflow Status */
- vuint32_t DTROS4:1; /* Channel 4 Data Transfer Overflow Status */
- vuint32_t DTROS3:1; /* Channel 3 Data Transfer Overflow Status */
- vuint32_t DTROS2:1; /* Channel 2 Data Transfer Overflow Status */
- vuint32_t DTROS1:1; /* Channel 1 Data Transfer Overflow Status */
- vuint32_t DTROS0:1; /* Channel 0 Data Transfer Overflow Status */
- } B;
- } CDTROSR_C;
- uint32_t eTPU_C_reserved0234; /* 0x0234-0x0237 */
- uint32_t eTPU_C_reserved0238[2]; /* 0x0238-0x023F */
-
- union { /* ETPU_C Channel Interruput Enable */
- vuint32_t R;
- struct {
- vuint32_t CIE31:1; /* Channel 31 Interruput Enable */
- vuint32_t CIE30:1; /* Channel 30 Interruput Enable */
- vuint32_t CIE29:1; /* Channel 29 Interruput Enable */
- vuint32_t CIE28:1; /* Channel 28 Interruput Enable */
- vuint32_t CIE27:1; /* Channel 27 Interruput Enable */
- vuint32_t CIE26:1; /* Channel 26 Interruput Enable */
- vuint32_t CIE25:1; /* Channel 25 Interruput Enable */
- vuint32_t CIE24:1; /* Channel 24 Interruput Enable */
- vuint32_t CIE23:1; /* Channel 23 Interruput Enable */
- vuint32_t CIE22:1; /* Channel 22 Interruput Enable */
- vuint32_t CIE21:1; /* Channel 21 Interruput Enable */
- vuint32_t CIE20:1; /* Channel 20 Interruput Enable */
- vuint32_t CIE19:1; /* Channel 19 Interruput Enable */
- vuint32_t CIE18:1; /* Channel 18 Interruput Enable */
- vuint32_t CIE17:1; /* Channel 17 Interruput Enable */
- vuint32_t CIE16:1; /* Channel 16 Interruput Enable */
- vuint32_t CIE15:1; /* Channel 15 Interruput Enable */
- vuint32_t CIE14:1; /* Channel 14 Interruput Enable */
- vuint32_t CIE13:1; /* Channel 13 Interruput Enable */
- vuint32_t CIE12:1; /* Channel 12 Interruput Enable */
- vuint32_t CIE11:1; /* Channel 11 Interruput Enable */
- vuint32_t CIE10:1; /* Channel 10 Interruput Enable */
- vuint32_t CIE9:1; /* Channel 9 Interruput Enable */
- vuint32_t CIE8:1; /* Channel 8 Interruput Enable */
- vuint32_t CIE7:1; /* Channel 7 Interruput Enable */
- vuint32_t CIE6:1; /* Channel 6 Interruput Enable */
- vuint32_t CIE5:1; /* Channel 5 Interruput Enable */
- vuint32_t CIE4:1; /* Channel 4 Interruput Enable */
- vuint32_t CIE3:1; /* Channel 3 Interruput Enable */
- vuint32_t CIE2:1; /* Channel 2 Interruput Enable */
- vuint32_t CIE1:1; /* Channel 1 Interruput Enable */
- vuint32_t CIE0:1; /* Channel 0 Interruput Enable */
- } B;
- } CIER_C;
- uint32_t eTPU_C_reserved0244; /* 0x0244-0x0247 */
- uint32_t eTPU_C_reserved0248[2]; /* 0x0248-0x024F */
-
- union { /* ETPU_C Channel Data Transfer Request Enable */
- vuint32_t R;
- struct {
- vuint32_t DTRE31:1; /* Channel 31 Data Transfer Request Enable */
- vuint32_t DTRE30:1; /* Channel 30 Data Transfer Request Enable */
- vuint32_t DTRE29:1; /* Channel 29 Data Transfer Request Enable */
- vuint32_t DTRE28:1; /* Channel 28 Data Transfer Request Enable */
- vuint32_t DTRE27:1; /* Channel 27 Data Transfer Request Enable */
- vuint32_t DTRE26:1; /* Channel 26 Data Transfer Request Enable */
- vuint32_t DTRE25:1; /* Channel 25 Data Transfer Request Enable */
- vuint32_t DTRE24:1; /* Channel 24 Data Transfer Request Enable */
- vuint32_t DTRE23:1; /* Channel 23 Data Transfer Request Enable */
- vuint32_t DTRE22:1; /* Channel 22 Data Transfer Request Enable */
- vuint32_t DTRE21:1; /* Channel 21 Data Transfer Request Enable */
- vuint32_t DTRE20:1; /* Channel 20 Data Transfer Request Enable */
- vuint32_t DTRE19:1; /* Channel 19 Data Transfer Request Enable */
- vuint32_t DTRE18:1; /* Channel 18 Data Transfer Request Enable */
- vuint32_t DTRE17:1; /* Channel 17 Data Transfer Request Enable */
- vuint32_t DTRE16:1; /* Channel 16 Data Transfer Request Enable */
- vuint32_t DTRE15:1; /* Channel 15 Data Transfer Request Enable */
- vuint32_t DTRE14:1; /* Channel 14 Data Transfer Request Enable */
- vuint32_t DTRE13:1; /* Channel 13 Data Transfer Request Enable */
- vuint32_t DTRE12:1; /* Channel 12 Data Transfer Request Enable */
- vuint32_t DTRE11:1; /* Channel 11 Data Transfer Request Enable */
- vuint32_t DTRE10:1; /* Channel 10 Data Transfer Request Enable */
- vuint32_t DTRE9:1; /* Channel 9 Data Transfer Request Enable */
- vuint32_t DTRE8:1; /* Channel 8 Data Transfer Request Enable */
- vuint32_t DTRE7:1; /* Channel 7 Data Transfer Request Enable */
- vuint32_t DTRE6:1; /* Channel 6 Data Transfer Request Enable */
- vuint32_t DTRE5:1; /* Channel 5 Data Transfer Request Enable */
- vuint32_t DTRE4:1; /* Channel 4 Data Transfer Request Enable */
- vuint32_t DTRE3:1; /* Channel 3 Data Transfer Request Enable */
- vuint32_t DTRE2:1; /* Channel 2 Data Transfer Request Enable */
- vuint32_t DTRE1:1; /* Channel 1 Data Transfer Request Enable */
- vuint32_t DTRE0:1; /* Channel 0 Data Transfer Request Enable */
- } B;
- } CDTRER_C;
- uint32_t etpu_C_reserved0254; /* 0x0254-0x0257 */
- uint32_t eTPU_C_reserved0258[2]; /* 0x0258-0x025F */
-
- union { /* Watchdog Status Register A */
- vuint32_t R;
- struct {
- vuint32_t WDS31:1;
- vuint32_t WDS30:1;
- vuint32_t WDS29:1;
- vuint32_t WDS28:1;
- vuint32_t WDS27:1;
- vuint32_t WDS26:1;
- vuint32_t WDS25:1;
- vuint32_t WDS24:1;
- vuint32_t WDS23:1;
- vuint32_t WDS22:1;
- vuint32_t WDS21:1;
- vuint32_t WDS20:1;
- vuint32_t WDS19:1;
- vuint32_t WDS18:1;
- vuint32_t WDS17:1;
- vuint32_t WDS16:1;
- vuint32_t WDS15:1;
- vuint32_t WDS14:1;
- vuint32_t WDS13:1;
- vuint32_t WDS12:1;
- vuint32_t WDS11:1;
- vuint32_t WDS10:1;
- vuint32_t WDS9:1;
- vuint32_t WDS8:1;
- vuint32_t WDS7:1;
- vuint32_t WDS6:1;
- vuint32_t WDS5:1;
- vuint32_t WDS4:1;
- vuint32_t WDS3:1;
- vuint32_t WDS2:1;
- vuint32_t WDS1:1;
- vuint32_t WDS0:1;
- } B;
- } WDSR_C;
-
- uint32_t eTPU_C_reserved0264; /* 0x0264-0x0267 */
-
- uint32_t eTPU_C_reserved0268[6]; /* 0x0268-0x027F */
-
- union { /* ETPU_C Channel Pending Service Status */
- vuint32_t R;
- struct {
- vuint32_t SR31:1; /* Channel 31 Pending Service Status */
- vuint32_t SR30:1; /* Channel 30 Pending Service Status */
- vuint32_t SR29:1; /* Channel 29 Pending Service Status */
- vuint32_t SR28:1; /* Channel 28 Pending Service Status */
- vuint32_t SR27:1; /* Channel 27 Pending Service Status */
- vuint32_t SR26:1; /* Channel 26 Pending Service Status */
- vuint32_t SR25:1; /* Channel 25 Pending Service Status */
- vuint32_t SR24:1; /* Channel 24 Pending Service Status */
- vuint32_t SR23:1; /* Channel 23 Pending Service Status */
- vuint32_t SR22:1; /* Channel 22 Pending Service Status */
- vuint32_t SR21:1; /* Channel 21 Pending Service Status */
- vuint32_t SR20:1; /* Channel 20 Pending Service Status */
- vuint32_t SR19:1; /* Channel 19 Pending Service Status */
- vuint32_t SR18:1; /* Channel 18 Pending Service Status */
- vuint32_t SR17:1; /* Channel 17 Pending Service Status */
- vuint32_t SR16:1; /* Channel 16 Pending Service Status */
- vuint32_t SR15:1; /* Channel 15 Pending Service Status */
- vuint32_t SR14:1; /* Channel 14 Pending Service Status */
- vuint32_t SR13:1; /* Channel 13 Pending Service Status */
- vuint32_t SR12:1; /* Channel 12 Pending Service Status */
- vuint32_t SR11:1; /* Channel 11 Pending Service Status */
- vuint32_t SR10:1; /* Channel 10 Pending Service Status */
- vuint32_t SR9:1; /* Channel 9 Pending Service Status */
- vuint32_t SR8:1; /* Channel 8 Pending Service Status */
- vuint32_t SR7:1; /* Channel 7 Pending Service Status */
- vuint32_t SR6:1; /* Channel 6 Pending Service Status */
- vuint32_t SR5:1; /* Channel 5 Pending Service Status */
- vuint32_t SR4:1; /* Channel 4 Pending Service Status */
- vuint32_t SR3:1; /* Channel 3 Pending Service Status */
- vuint32_t SR2:1; /* Channel 2 Pending Service Status */
- vuint32_t SR1:1; /* Channel 1 Pending Service Status */
- vuint32_t SR0:1; /* Channel 0 Pending Service Status */
- } B;
- } CPSSR_C;
- uint32_t eTPU_C_reserved0284; /* 0x0284-0x0287 */
- uint32_t eTPU_C_reserved0288[2]; /* 0x0288-0x028F */
-
- union { /* ETPU_C Channel Service Status */
- vuint32_t R;
- struct {
- vuint32_t SS31:1; /* Channel 31 Service Status */
- vuint32_t SS30:1; /* Channel 30 Service Status */
- vuint32_t SS29:1; /* Channel 29 Service Status */
- vuint32_t SS28:1; /* Channel 28 Service Status */
- vuint32_t SS27:1; /* Channel 27 Service Status */
- vuint32_t SS26:1; /* Channel 26 Service Status */
- vuint32_t SS25:1; /* Channel 25 Service Status */
- vuint32_t SS24:1; /* Channel 24 Service Status */
- vuint32_t SS23:1; /* Channel 23 Service Status */
- vuint32_t SS22:1; /* Channel 22 Service Status */
- vuint32_t SS21:1; /* Channel 21 Service Status */
- vuint32_t SS20:1; /* Channel 20 Service Status */
- vuint32_t SS19:1; /* Channel 19 Service Status */
- vuint32_t SS18:1; /* Channel 18 Service Status */
- vuint32_t SS17:1; /* Channel 17 Service Status */
- vuint32_t SS16:1; /* Channel 16 Service Status */
- vuint32_t SS15:1; /* Channel 15 Service Status */
- vuint32_t SS14:1; /* Channel 14 Service Status */
- vuint32_t SS13:1; /* Channel 13 Service Status */
- vuint32_t SS12:1; /* Channel 12 Service Status */
- vuint32_t SS11:1; /* Channel 11 Service Status */
- vuint32_t SS10:1; /* Channel 10 Service Status */
- vuint32_t SS9:1; /* Channel 9 Service Status */
- vuint32_t SS8:1; /* Channel 8 Service Status */
- vuint32_t SS7:1; /* Channel 7 Service Status */
- vuint32_t SS6:1; /* Channel 6 Service Status */
- vuint32_t SS5:1; /* Channel 5 Service Status */
- vuint32_t SS4:1; /* Channel 4 Service Status */
- vuint32_t SS3:1; /* Channel 3 Service Status */
- vuint32_t SS2:1; /* Channel 2 Service Status */
- vuint32_t SS1:1; /* Channel 1 Service Status */
- vuint32_t SS0:1; /* Channel 0 Service Status */
- } B;
- } CSSR_C;
- uint32_t eTPU_C_reserved0294; /* 0x0294-0x0297 */
- uint32_t eTPU_C_reserved0298[2]; /* 0x0298-0x029F */
-
- uint32_t eTPU_C_reserved02A0[88]; /* 0x02A0-0x03FF */
- /*****************************Channels********************************/
- struct {
- union { /* Channel Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t CIE:1; /* Channel Interruput Enable */
- vuint32_t DTRE:1; /* Data Transfer Request Enable */
- vuint32_t CPR:2; /* Channel Priority */
- vuint32_t:2;
- vuint32_t ETPD:1;
- vuint32_t ETCS:1; /* Entry Table Condition Select */
- vuint32_t:3;
- vuint32_t CFS:5; /* Channel Function Select */
- vuint32_t ODIS:1; /* Output disable */
- vuint32_t OPOL:1; /* output polarity */
- vuint32_t:3;
- vuint32_t CPBA:11; /* Channel Parameter Base Address */
- } B;
- } CR;
-
- union { /* Channel Status Control Register */
- vuint32_t R;
- struct {
- vuint32_t CIS:1; /* Channel Interruput Status */
- vuint32_t CIOS:1; /* Channel Interruput Overflow Status */
- vuint32_t:6;
- vuint32_t DTRS:1; /* Data Transfer Status */
- vuint32_t DTROS:1; /* Data Transfer Overflow Status */
- vuint32_t:6;
- vuint32_t IPS:1; /* Input Pin State */
- vuint32_t OPS:1; /* Output Pin State */
- vuint32_t OBE:1; /* Output Buffer Enable */
- vuint32_t:11;
- vuint32_t FM1:1; /* Function mode */
- vuint32_t FM0:1; /* Function mode */
- } B;
- } SCR;
-
- union { /* Channel Host Service Request Register */
- vuint32_t R;
- struct {
- vuint32_t:29; /* Host Service Request */
- vuint32_t HSR:3;
- } B;
- } HSRR;
-
- uint32_t eTPU_C_ch_reserved00C; /* channel offset 0x00C-0x00F */
-
- } CHAN[127];
-
- uint32_t eTPU_C_reserved1000[7168]; /* 0x1000-0x7FFF */
-
- };
-
- /* ----------------------------------------------------------------------------
- -- PIT Peripheral Access Layer
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup PIT_Peripheral_Access_Layer PIT Peripheral Access Layer
- * @{
- */
- /** PIT - Size of Registers Arrays */
- #define PIT_TIMER_COUNT 4u
- /** PIT - Register Layout Typedef */
- typedef struct {
- __IO uint32_t MCR; /**< PIT Module Control Register, offset: 0x0 */
- uint32_t RESERVED_0[63];
- struct { /* offset: 0x100, array step: 0x10 */
- __IO uint32_t LDVAL; /**< Timer Load Value Register, array offset: 0x100, array step: 0x10 */
- __I uint32_t CVAL; /**< Current Timer Value Register, array offset: 0x104, array step: 0x10 */
- __IO uint32_t TCTRL; /**< Timer Control Register, array offset: 0x108, array step: 0x10 */
- __IO uint32_t TFLG; /**< Timer Flag Register, array offset: 0x10C, array step: 0x10 */
- } TIMER[PIT_TIMER_COUNT];
- } PIT_Type, *PIT_MemMapPtr;
- /** Number of instances of the PIT module. */
- #define PIT_INSTANCE_COUNT (1u)
- /* PIT - Peripheral instance base addresses */
- /** Peripheral PIT base address */
- #define PIT_BASE (0xC3FF0000u)
- /** Peripheral PIT base pointer */
- #define PIT ((PIT_Type *)PIT_BASE)
- /** Array initializer of PIT peripheral base addresses */
- #define PIT_BASE_ADDRS { PIT_BASE }
- /** Array initializer of PIT peripheral base pointers */
- #define PIT_BASE_PTRS { PIT }
- /** Number of interrupt vector arrays for the PIT module. */
- #define PIT_IRQS_ARR_COUNT (1u)
- /** Number of interrupt channels for the PIT module. */
- #define PIT_IRQS_CH_COUNT (5u)
- /** Interrupt vectors for the PIT peripheral type */
- #define PIT_IRQS { { PIT_RTI0_IRQn, PIT_RTI1_IRQn, PIT_RTI2_IRQn, PIT_RTI3_IRQn, PIT_RTIINT_IRQn } }
- /* ----------------------------------------------------------------------------
- -- PIT Register Masks
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup PIT_Register_Masks PIT Register Masks
- * @{
- */
- /* MCR Bit Fields */
- #define PIT_MCR_FRZ_MASK 0x1u
- #define PIT_MCR_FRZ_SHIFT 0u
- #define PIT_MCR_FRZ_WIDTH 1u
- #define PIT_MCR_FRZ(x) (((uint32_t)(((uint32_t)(x))<<PIT_MCR_FRZ_SHIFT))&PIT_MCR_FRZ_MASK)
- #define PIT_MCR_MDIS_MASK 0x2u
- #define PIT_MCR_MDIS_SHIFT 1u
- #define PIT_MCR_MDIS_WIDTH 1u
- #define PIT_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x))<<PIT_MCR_MDIS_SHIFT))&PIT_MCR_MDIS_MASK)
- #define PIT_MCR_MDIS_RTI_MASK 0x4u
- #define PIT_MCR_MDIS_RTI_SHIFT 2u
- #define PIT_MCR_MDIS_RTI_WIDTH 1u
- #define PIT_MCR_MDIS_RTI(x) (((uint32_t)(((uint32_t)(x))<<PIT_MCR_MDIS_RTI_SHIFT))&PIT_MCR_MDIS_RTI_MASK)
- /* LTMR64H Bit Fields */
- #define PIT_LTMR64H_LTH_MASK 0xFFFFFFFFu
- #define PIT_LTMR64H_LTH_SHIFT 0u
- #define PIT_LTMR64H_LTH_WIDTH 32u
- #define PIT_LTMR64H_LTH(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64H_LTH_SHIFT))&PIT_LTMR64H_LTH_MASK)
- /* LTMR64L Bit Fields */
- #define PIT_LTMR64L_LTL_MASK 0xFFFFFFFFu
- #define PIT_LTMR64L_LTL_SHIFT 0u
- #define PIT_LTMR64L_LTL_WIDTH 32u
- #define PIT_LTMR64L_LTL(x) (((uint32_t)(((uint32_t)(x))<<PIT_LTMR64L_LTL_SHIFT))&PIT_LTMR64L_LTL_MASK)
- /* RTI_LDVAL Bit Fields */
- #define PIT_RTI_LDVAL_TSV_MASK 0xFFFFFFFFu
- #define PIT_RTI_LDVAL_TSV_SHIFT 0u
- #define PIT_RTI_LDVAL_TSV_WIDTH 32u
- #define PIT_RTI_LDVAL_TSV(x) (((uint32_t)(((uint32_t)(x))<<PIT_RTI_LDVAL_TSV_SHIFT))&PIT_RTI_LDVAL_TSV_MASK)
- /* RTI_CVAL Bit Fields */
- #define PIT_RTI_CVAL_TVL_MASK 0xFFFFFFFFu
- #define PIT_RTI_CVAL_TVL_SHIFT 0u
- #define PIT_RTI_CVAL_TVL_WIDTH 32u
- #define PIT_RTI_CVAL_TVL(x) (((uint32_t)(((uint32_t)(x))<<PIT_RTI_CVAL_TVL_SHIFT))&PIT_RTI_CVAL_TVL_MASK)
- /* RTI_TCTRL Bit Fields */
- #define PIT_RTI_TCTRL_TEN_MASK 0x1u
- #define PIT_RTI_TCTRL_TEN_SHIFT 0u
- #define PIT_RTI_TCTRL_TEN_WIDTH 1u
- #define PIT_RTI_TCTRL_TEN(x) (((uint32_t)(((uint32_t)(x))<<PIT_RTI_TCTRL_TEN_SHIFT))&PIT_RTI_TCTRL_TEN_MASK)
- #define PIT_RTI_TCTRL_TIE_MASK 0x2u
- #define PIT_RTI_TCTRL_TIE_SHIFT 1u
- #define PIT_RTI_TCTRL_TIE_WIDTH 1u
- #define PIT_RTI_TCTRL_TIE(x) (((uint32_t)(((uint32_t)(x))<<PIT_RTI_TCTRL_TIE_SHIFT))&PIT_RTI_TCTRL_TIE_MASK)
- /* RTI_TFLG Bit Fields */
- #define PIT_RTI_TFLG_TIF_MASK 0x1u
- #define PIT_RTI_TFLG_TIF_SHIFT 0u
- #define PIT_RTI_TFLG_TIF_WIDTH 1u
- #define PIT_RTI_TFLG_TIF(x) (((uint32_t)(((uint32_t)(x))<<PIT_RTI_TFLG_TIF_SHIFT))&PIT_RTI_TFLG_TIF_MASK)
- /* LDVAL Bit Fields */
- #define PIT_LDVAL_TSV_MASK 0xFFFFFFFFu
- #define PIT_LDVAL_TSV_SHIFT 0u
- #define PIT_LDVAL_TSV_WIDTH 32u
- #define PIT_LDVAL_TSV(x) (((uint32_t)(((uint32_t)(x))<<PIT_LDVAL_TSV_SHIFT))&PIT_LDVAL_TSV_MASK)
- /* CVAL Bit Fields */
- #define PIT_CVAL_TVL_MASK 0xFFFFFFFFu
- #define PIT_CVAL_TVL_SHIFT 0u
- #define PIT_CVAL_TVL_WIDTH 32u
- #define PIT_CVAL_TVL(x) (((uint32_t)(((uint32_t)(x))<<PIT_CVAL_TVL_SHIFT))&PIT_CVAL_TVL_MASK)
- /* TCTRL Bit Fields */
- #define PIT_TCTRL_TEN_MASK 0x1u
- #define PIT_TCTRL_TEN_SHIFT 0u
- #define PIT_TCTRL_TEN_WIDTH 1u
- #define PIT_TCTRL_TEN(x) (((uint32_t)(((uint32_t)(x))<<PIT_TCTRL_TEN_SHIFT))&PIT_TCTRL_TEN_MASK)
- #define PIT_TCTRL_TIE_MASK 0x2u
- #define PIT_TCTRL_TIE_SHIFT 1u
- #define PIT_TCTRL_TIE_WIDTH 1u
- #define PIT_TCTRL_TIE(x) (((uint32_t)(((uint32_t)(x))<<PIT_TCTRL_TIE_SHIFT))&PIT_TCTRL_TIE_MASK)
- #define PIT_TCTRL_CHN_MASK 0x4u
- #define PIT_TCTRL_CHN_SHIFT 2u
- #define PIT_TCTRL_CHN_WIDTH 1u
- #define PIT_TCTRL_CHN(x) (((uint32_t)(((uint32_t)(x))<<PIT_TCTRL_CHN_SHIFT))&PIT_TCTRL_CHN_MASK)
- /* TFLG Bit Fields */
- #define PIT_TFLG_TIF_MASK 0x1u
- #define PIT_TFLG_TIF_SHIFT 0u
- #define PIT_TFLG_TIF_WIDTH 1u
- #define PIT_TFLG_TIF(x) (((uint32_t)(((uint32_t)(x))<<PIT_TFLG_TIF_SHIFT))&PIT_TFLG_TIF_MASK)
- /*!
- * @}
- */ /* end of group PIT_Register_Masks */
- /*!
- * @}
- */ /* end of group PIT_Peripheral_Access_Layer */
- /****************************************************************************/
- /* MODULE : XBAR CrossBar */
- /****************************************************************************/
- struct XBAR_tag {
-
- union { /* Master Priority Register for Slave Port 0 */
- vuint32_t R;
- struct {
- vuint32_t:1;
- vuint32_t MSTR7:3; /* EBI (development bus) */
- vuint32_t:1;
- vuint32_t MSTR6:3; /* FlexRay */
- vuint32_t:1;
- vuint32_t MSTR5:3; /* eDMA_B */
- vuint32_t:1;
- vuint32_t MSTR4:3; /* eDMA_A */
- vuint32_t:1;
- vuint32_t MSTR3:3; /* e200z7 core 1 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR2:3; /* e200z7 core 1 CPU Instruction */
- vuint32_t:1;
- vuint32_t MSTR1:3; /* e200z7 core 0 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR0:3; /* e200z7 core 0 CPU Instruction */
- } B;
- } MPR0;
-
- uint32_t XBAR_reserved0004[3]; /* 0x0004-0x000F */
-
- union { /* General Purpose Control Register for Slave Port 0 */
- vuint32_t R;
- struct {
- vuint32_t RO:1;
- vuint32_t:21;
- vuint32_t ARB:2;
- vuint32_t:2;
- vuint32_t PCTL:2;
- vuint32_t:1;
- vuint32_t PARK:3;
- } B;
- } SGPCR0;
-
- uint32_t XBAR_reserved0014[59]; /* 0x0014-0x00FF */
-
- union { /* Master Priority Register for Slave Port 1 */
- vuint32_t R;
- struct {
- vuint32_t:1;
- vuint32_t MSTR7:3; /* EBI (development bus) */
- vuint32_t:1;
- vuint32_t MSTR6:3; /* FlexRay */
- vuint32_t:1;
- vuint32_t MSTR5:3; /* eDMA_B */
- vuint32_t:1;
- vuint32_t MSTR4:3; /* eDMA_A */
- vuint32_t:1;
- vuint32_t MSTR3:3; /* e200z7 core 1 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR2:3; /* e200z7 core 1 CPU Instruction */
- vuint32_t:1;
- vuint32_t MSTR1:3; /* e200z7 core 0 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR0:3; /* e200z7 core 0 CPU Instruction */
- } B;
- } MPR1;
-
- uint32_t XBAR_reserved0104[3]; /* 0x0104-0x010F */
-
- union { /* General Purpose Control Register for Slave Port 1 */
- vuint32_t R;
- struct {
- vuint32_t RO:1;
- vuint32_t:21;
- vuint32_t ARB:2;
- vuint32_t:2;
- vuint32_t PCTL:2;
- vuint32_t:1;
- vuint32_t PARK:3;
- } B;
- } SGPCR1;
-
- uint32_t XBAR_reserved0114[59]; /* 0x0114-0x01FF */
-
- union { /* Master Priority Register for Slave Port 2 */
- vuint32_t R;
- struct {
- vuint32_t:1;
- vuint32_t MSTR7:3; /* EBI (development bus) */
- vuint32_t:1;
- vuint32_t MSTR6:3; /* FlexRay */
- vuint32_t:1;
- vuint32_t MSTR5:3; /* eDMA_B */
- vuint32_t:1;
- vuint32_t MSTR4:3; /* eDMA_A */
- vuint32_t:1;
- vuint32_t MSTR3:3; /* e200z7 core 1 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR2:3; /* e200z7 core 1 CPU Instruction */
- vuint32_t:1;
- vuint32_t MSTR1:3; /* e200z7 core 0 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR0:3; /* e200z7 core 0 CPU Instruction */
- } B;
- } MPR2;
-
- uint32_t XBAR_reserved0204[3]; /* 0x0204-0x020F */
-
- union { /* General Purpose Control Register for Slave Port 2 */
- vuint32_t R;
- struct {
- vuint32_t RO:1;
- vuint32_t:21;
- vuint32_t ARB:2;
- vuint32_t:2;
- vuint32_t PCTL:2;
- vuint32_t:1;
- vuint32_t PARK:3;
- } B;
- } SGPCR2;
-
- uint32_t XBAR_reserved0214[59]; /* 0x0214-0x02FF */
-
- union { /* Master Priority Register for Slave Port 3 */
- vuint32_t R;
- struct {
- vuint32_t:1;
- vuint32_t MSTR7:3; /* EBI (development bus) */
- vuint32_t:1;
- vuint32_t MSTR6:3; /* FlexRay */
- vuint32_t:1;
- vuint32_t MSTR5:3; /* eDMA_B */
- vuint32_t:1;
- vuint32_t MSTR4:3; /* eDMA_A */
- vuint32_t:1;
- vuint32_t MSTR3:3; /* e200z7 core 1 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR2:3; /* e200z7 core 1 CPU Instruction */
- vuint32_t:1;
- vuint32_t MSTR1:3; /* e200z7 core 0 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR0:3; /* e200z7 core 0 CPU Instruction */
- } B;
- } MPR3;
-
- uint32_t XBAR_reserved0304[3]; /* 0x0304-0x030F */
-
- union { /* General Purpose Control Register for Slave Port 3 */
- vuint32_t R;
- struct {
- vuint32_t RO:1;
- vuint32_t:21;
- vuint32_t ARB:2;
- vuint32_t:2;
- vuint32_t PCTL:2;
- vuint32_t:1;
- vuint32_t PARK:3;
- } B;
- } SGPCR3;
-
- uint32_t XBAR_reserved0314[59]; /* 0x0314-0x03FF */
-
- uint32_t XBAR_reserved0400[64]; /* 0x0400-0x04FF */
-
- uint32_t XBAR_reserved0500[64]; /* 0x0500-0x05FF */
-
- union { /* Master Priority Register for Slave Port 6 */
- vuint32_t R;
- struct {
- vuint32_t:1;
- vuint32_t MSTR7:3; /* EBI (development bus) */
- vuint32_t:1;
- vuint32_t MSTR6:3; /* FlexRay */
- vuint32_t:1;
- vuint32_t MSTR5:3; /* eDMA_B */
- vuint32_t:1;
- vuint32_t MSTR4:3; /* eDMA_A */
- vuint32_t:1;
- vuint32_t MSTR3:3; /* e200z7 core 1 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR2:3; /* e200z7 core 1 CPU Instruction */
- vuint32_t:1;
- vuint32_t MSTR1:3; /* e200z7 core 0 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR0:3; /* e200z7 core 0 CPU Instruction */
- } B;
- } MPR6;
-
- uint32_t XBAR_reserved604[3]; /* 0x0604-0x060F */
-
- union { /* General Purpose Control Register for Slave Port 6 */
- vuint32_t R;
- struct {
- vuint32_t RO:1;
- vuint32_t:21;
- vuint32_t ARB:2;
- vuint32_t:2;
- vuint32_t PCTL:2;
- vuint32_t:1;
- vuint32_t PARK:3;
- } B;
- } SGPCR6;
-
- uint32_t XBAR_reserved0614[59]; /* 0x0614-0x06FF */
-
- union { /* Master Priority Register for Slave Port 7 */
- vuint32_t R;
- struct {
- vuint32_t:1;
- vuint32_t MSTR7:3; /* EBI (development bus) */
- vuint32_t:1;
- vuint32_t MSTR6:3; /* FlexRay */
- vuint32_t:1;
- vuint32_t MSTR5:3; /* eDMA_B */
- vuint32_t:1;
- vuint32_t MSTR4:3; /* eDMA_A */
- vuint32_t:1;
- vuint32_t MSTR3:3; /* e200z7 core 1 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR2:3; /* e200z7 core 1 CPU Instruction */
- vuint32_t:1;
- vuint32_t MSTR1:3; /* e200z7 core 0 Data, and Nexus 3 */
- vuint32_t:1;
- vuint32_t MSTR0:3; /* e200z7 core 0 CPU Instruction */
- } B;
- } MPR7;
-
- uint32_t XBAR_reserved704[3]; /* 0x0704-0x070F */
-
- union {
- vuint32_t R;
- struct {
- vuint32_t RO:1;
- vuint32_t:21;
- vuint32_t ARB:2;
- vuint32_t:2;
- vuint32_t PCTL:2;
- vuint32_t:1;
- vuint32_t PARK:3;
- } B;
- } SGPCR7; /* General Purpose Control Register for Slave Port 7 */
-
- uint32_t XBAR_reserved0714[59]; /* 0x0714-0x07FF */
-
- uint32_t XBAR_reserved0800[3584]; /* 0x0800-0x3FFF */
- };
- /****************************************************************************/
- /* MODULE : MPU */
- /****************************************************************************/
- struct MPU_tag {
-
- union { /* Module Control/Error Status Register */
- vuint32_t R;
- struct {
- vuint32_t SPERR:8;
- vuint32_t:4;
- vuint32_t HRL:4;
- vuint32_t NSP:4;
- vuint32_t NRGD:4;
- vuint32_t:7;
- vuint32_t VLD:1;
- } B;
- } CESR;
-
- uint32_t MPU_reserved0004[3]; /* 0x0004-0x000F */
-
- struct {
- union { /* MPU Error Address Registers */
- vuint32_t R;
- struct {
- vuint32_t EADDR:32;
- } B;
- } EAR;
-
- union { /* MPU Error Detail Registers */
- vuint32_t R;
- struct {
- vuint32_t EACD:16;
- vuint32_t EPID:8;
- vuint32_t EMN:4;
- vuint32_t EATTR:3;
- vuint32_t ERW:1;
- } B;
- } EDR;
- } PORT[4];
-
- uint32_t MPU_reserved0030[244]; /* 0x0028-0x03FF */
-
- struct {
- union { /* Region Descriptor n Word 0 */
- vuint32_t R;
- struct {
- vuint32_t SRTADDR:27;
- vuint32_t:5;
- } B;
- } WORD0;
-
- union { /* Region Descriptor n Word 1 */
- vuint32_t R;
- struct {
- vuint32_t ENDADDR:27;
- vuint32_t:5;
- } B;
- } WORD1;
-
- union { /* Region Descriptor n Word 2 */
- vuint32_t R;
- struct {
- vuint32_t M7RE:1; /* Reserved */
- vuint32_t M7WE:1; /* Reserved */
- vuint32_t M6RE:1; /* FlexRay Read Enable */
- vuint32_t M6WE:1; /* FlexRay Write Enable */
- vuint32_t M5RE:1; /* eDMA_B Read Enable */
- vuint32_t M5WE:1; /* eDMA_B Write Enable */
- vuint32_t M4RE:1; /* eDMA_A Read Enable */
- vuint32_t M4WE:1; /* eDMA_A Write Enable */
- vuint32_t M3PE:1; /* Reserved */
- vuint32_t M3SM:2; /* Reserved */
- vuint32_t M3UM:3; /* Reserved */
- vuint32_t M2PE:1; /* Reserved */
- vuint32_t M2SM:2; /* Reserved */
- vuint32_t M2UM:3; /* Reserved */
- vuint32_t M1PE:1; /* Core 1 PID Enable */
- vuint32_t M1SM:2; /* Core 1 Supervisor Mode Access */
- vuint32_t M1UM:3; /* Core 1 User Mode Access */
- vuint32_t M0PE:1; /* Core 0 PID Enable */
- vuint32_t M0SM:2; /* Core 0 Supervisor Mode Access */
- vuint32_t M0UM:3; /* Core 0 User Mode Access */
- } B;
- } WORD2;
-
- union { /* Region Descriptor n Word 3 */
- vuint32_t R;
- struct {
- vuint32_t PID:8;
- vuint32_t PIDMASK:8;
- vuint32_t:15;
- vuint32_t VLD:1;
- } B;
- } WORD3;
- } RGD[16];
-
- uint32_t MPU_reserved0500[192]; /* 0x0500-0x07FF */
-
- union { /* Region Descriptor Alternate Access Control n */
- vuint32_t R;
- struct {
- vuint32_t M7RE:1; /* Reserved */
- vuint32_t M7WE:1; /* Reserved */
- vuint32_t M6RE:1; /* FlexRay Read Enable */
- vuint32_t M6WE:1; /* FlexRay Write Enable */
- vuint32_t M5RE:1; /* eDMA_B Read Enable */
- vuint32_t M5WE:1; /* eDMA_B Write Enable */
- vuint32_t M4RE:1; /* eDMA_A Read Enable */
- vuint32_t M4WE:1; /* eDMA_A Write Enable */
- vuint32_t M3PE:1; /* Reserved */
- vuint32_t M3SM:2; /* Reserved */
- vuint32_t M3UM:3; /* Reserved */
- vuint32_t M2PE:1; /* Reserved */
- vuint32_t M2SM:2; /* Reserved */
- vuint32_t M2UM:3; /* Reserved */
- vuint32_t M1PE:1; /* Core 1 PID Enable */
- vuint32_t M1SM:2; /* Core 1 Supervisor Mode Access */
- vuint32_t M1UM:3; /* Core 1 User Mode Access */
- vuint32_t M0PE:1; /* Core 0 PID Enable */
- vuint32_t M0SM:2; /* Core 0 Supervisor Mode Access */
- vuint32_t M0UM:3; /* Core 0 User Mode Access */
- } B;
- } RGDAAC[16];
-
- uint32_t MPU_reserved0840[3568]; /* 0x0840-0x3FFF */
-
- };
- /****************************************************************************/
- /* MODULE : SWT */
- /****************************************************************************/
- struct SWT_tag {
-
- union { /* Module Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t MAP0:1;
- vuint32_t MAP1:1;
- vuint32_t:1;
- vuint32_t:1;
- vuint32_t MAP4:1;
- vuint32_t MAP5:1;
- vuint32_t MAP6:1;
- vuint32_t MAP7:1;
- vuint32_t:14;
- vuint32_t KEY:1;
- vuint32_t RIA:1;
- vuint32_t WND:1;
- vuint32_t ITR:1;
- vuint32_t HLK:1;
- vuint32_t SLK:1;
- vuint32_t CSL:1;
- vuint32_t STP:1;
- vuint32_t FRZ:1;
- vuint32_t WEN:1;
- } B;
- } MCR;
-
- union { /* Interrupt register */
- vuint32_t R;
- struct {
- vuint32_t :31;
- vuint32_t TIF:1;
- } B;
- } IR;
-
- union { /* Timeout register */
- vuint32_t R;
- struct {
- vuint32_t WTO:32;
- } B;
- } TO;
-
- union { /* Window register */
- vuint32_t R;
- struct {
- vuint32_t WST:32;
- } B;
- } WN;
-
- union { /* Service register */
- vuint32_t R;
- struct {
- vuint32_t :16;
- vuint32_t WSC:16;
- } B;
- } SR;
-
- union { /* Counter output register */
- vuint32_t R;
- struct {
- vuint32_t CNT:32;
- } B;
- } CO;
-
- union { /* Service key register */
- vuint32_t R;
- struct {
- vuint32_t :16;
- vuint32_t SK:16;
- } B;
- } SK;
-
- uint32_t SWT_reserved001C[4089]; /* 0x001C-0x3FFF */
-
- };
- /****************************************************************************/
- /* MODULE : STM */
- /****************************************************************************/
- struct STM_tag {
-
- union { /* Control Register */
- vuint32_t R;
- struct {
- vuint32_t :16;
- vuint32_t CPS:8;
- vuint32_t :6;
- vuint32_t FRZ:1;
- vuint32_t TEN:1;
- } B;
- } CR;
-
- union { /* STM Counter */
- vuint32_t R;
- } CNT;
-
- uint32_t STM_reserved0008[2]; /* 0x0008-0x000F */
-
- /* channel 0 registers */
- union {
- vuint32_t R;
- struct {
- vuint32_t :31;
- vuint32_t CEN:1;
- } B;
- } CCR0; /* Chan 0 Control Register */
-
- union {
- vuint32_t R;
- struct {
- vuint32_t :31;
- vuint32_t CIF:1;
- } B;
- } CIR0; /* Chan 0 Interrupt Register */
-
- union {
- vuint32_t R;
- } CMP0; /* Chan 0 Compare Register */
- uint32_t STM_reserved2[1];
-
- /* channel 1 registers */
- union {
- vuint32_t R;
- struct {
- vuint32_t :31;
- vuint32_t CEN:1;
- } B;
- } CCR1; /* Chan 1 Control Register */
-
- union {
- vuint32_t R;
- struct {
- vuint32_t :31;
- vuint32_t CIF:1;
- } B;
- } CIR1; /* Chan 1 Interrupt Register */
-
- union {
- vuint32_t R;
- } CMP1; /* Chan 1 Compare Register */
- uint32_t STM_reserved3[1];
-
- /* channel 2 registers */
- union {
- vuint32_t R;
- struct {
- vuint32_t :31;
- vuint32_t CEN:1;
- } B;
- } CCR2; /* Chan 2 Control Register */
-
- union {
- vuint32_t R;
- struct {
- vuint32_t :31;
- vuint32_t CIF:1;
- } B;
- } CIR2; /* Chan 2 Interrupt Register */
-
- union {
- vuint32_t R;
- } CMP2; /* Chan 2 Compare Register */
- uint32_t STM_reserved4[1];
- /* channel 3 registers */
- union {
- vuint32_t R;
- struct {
- vuint32_t :31;
- vuint32_t CEN:1;
- } B;
- } CCR3; /* Chan 3 Control Register */
-
- union {
- vuint32_t R;
- struct {
- vuint32_t :31;
- vuint32_t CIF:1;
- } B;
- } CIR3; /* Chan 3 Interrupt Register */
-
- union {
- vuint32_t R;
- } CMP3; /* Chan 3 Compare Register */
-
- uint32_t STM_reserved0050[4076]; /* 0x0050-0x3FFF */
-
- };
- /****************************************************************************/
- /* MODULE : ECSM */
- /****************************************************************************/
- struct ECSM_tag {
-
- union { /* Processor core type */
- vuint16_t R;
- } PCT;
-
- union { /* Platform revision */
- vuint16_t R;
- } REV;
-
- uint32_t ECSM_reserved0004; /* 0x0004-0x0007 */
-
- union { /* IPS Module Configuration */
- vuint32_t R;
- } IMC;
-
- uint8_t ECSM_reserved000C[3]; /* 0x000C-0x000E */
-
- union { /* Miscellaneous Reset Status Register */
- vuint8_t R;
- struct {
- vuint8_t POR:1;
- vuint8_t DIR:1;
- vuint8_t SWTR:1;
- vuint8_t:5;
- } B;
- } MRSR;
-
- uint8_t ECSM_reserved0010[51]; /* 0x0010-0x0042 */
-
- union { /* ECC Configuration Register */
- vuint8_t R;
- struct {
- vuint8_t:2;
- vuint8_t ER1BR:1;
- vuint8_t EF1BR:1;
- vuint8_t:2;
- vuint8_t ERNCR:1;
- vuint8_t EFNCR:1;
- } B;
- } ECR;
-
- uint8_t ECSM_reserved0044[3]; /* 0x0044-0x0046 */
-
- union { /* ECC Status Register */
- vuint8_t R;
- struct {
- vuint8_t:2;
- vuint8_t R1BC:1;
- vuint8_t F1BC:1;
- vuint8_t:2;
- vuint8_t RNCE:1;
- vuint8_t FNCE:1;
- } B;
- } ESR;
-
- uint16_t ECSM_reserved0048; /* 0x0048-0x0049 */
-
- union { /* ECC Error Generation Register */
- vuint16_t R;
- struct {
- vuint16_t:2;
- vuint16_t FRC1BI:1;
- vuint16_t FR11BI:1;
- vuint16_t:2;
- vuint16_t FRCNCI:1;
- vuint16_t FR1NCI:1;
- vuint16_t:1;
- vuint16_t ERRBIT:7;
- } B;
- } EEGR;
-
- uint32_t ECSM_reserved004C; /* 0x004C-0x004F */
-
- union { /* Flash ECC Address Register */
- vuint32_t R;
- struct {
- vuint32_t FEAR:32;
- } B;
- } FEAR;
-
- uint16_t ECSM_reserved0054; /* 0x0054-0x0055 */
-
- union { /* Flash ECC Master Number Register */
- vuint8_t R;
- struct {
- vuint8_t:4;
- vuint8_t FEMR:4;
- } B;
- } FEMR;
-
- union { /* Flash ECC Attributes Register */
- vuint8_t R;
- struct {
- vuint8_t WRITE:1;
- vuint8_t SIZE:3;
- vuint8_t PROT0:1;
- vuint8_t PROT1:1;
- vuint8_t PROT2:1;
- vuint8_t PROT3:1;
- } B;
- } FEAT;
-
- union { /* Flash ECC Data Register High */
- vuint32_t R;
- struct {
- vuint32_t FEDH:32;
- } B;
- } FEDRH;
-
- union { /* Flash ECC Data Register Low */
- vuint32_t R;
- struct {
- vuint32_t FEDL:32;
- } B;
- } FEDRL;
-
- union { /* RAM ECC Address Register */
- vuint32_t R;
- struct {
- vuint32_t REAR:32;
- } B;
- } REAR;
-
- uint8_t ECSM_reserved0064; /* 0x0064 */
-
- union { /* RAM ECC Syndrome Register */
- vuint8_t R;
- struct {
- vuint8_t RESR:8;
- } B;
- } RESR;
-
- union { /* RAM ECC Master Number Register */
- vuint8_t R;
- struct {
- vuint8_t:4;
- vuint8_t REMR:4;
- } B;
- } REMR;
-
- union { /* RAM ECC Attributes Register */
- vuint8_t R;
- struct {
- vuint8_t WRITE:1;
- vuint8_t SIZE:3;
- vuint8_t PROT0:1;
- vuint8_t PROT1:1;
- vuint8_t PROT2:1;
- vuint8_t PROT3:1;
- } B;
- } REAT;
-
- union { /* RAM ECC Data Register */
- vuint32_t R;
- struct {
- vuint32_t REDH:32;
- } B;
- } REDRH;
-
- union { /* RAM ECC Data Register */
- vuint32_t R;
- struct {
- vuint32_t REDL:32;
- } B;
- } REDRL;
-
- uint32_t ECSM_reserved0070[4068]; /* 0x0070-0x3FFF */
-
- };
- /****************************************************************************/
- /* MODULE : eDMA */
- /****************************************************************************/
- struct EDMA_tag {
-
- union { /* Control Register */
- vuint32_t R;
- struct {
- vuint32_t:14;
- vuint32_t CX:1; /* Legacy name. CXFR in reference manual */
- vuint32_t ECX:1;
- vuint32_t GRP3PRI:2;
- vuint32_t GRP2PRI:2;
- vuint32_t GRP1PRI:2;
- vuint32_t GRP0PRI:2;
- vuint32_t EMLM:1;
- vuint32_t CLM:1;
- vuint32_t HALT:1;
- vuint32_t HOE:1;
- vuint32_t ERGA:1;
- vuint32_t ERCA:1;
- vuint32_t EDBG:1;
- vuint32_t:1;
- } B;
- } CR; /* Legacy naming - refer to MCR in Reference Manual */
-
- union { /* Error Status Register */
- vuint32_t R;
- struct {
- vuint32_t VLD:1;
- vuint32_t:14;
- vuint32_t ECX:1;
- vuint32_t GPE:1;
- vuint32_t CPE:1;
- vuint32_t ERRCHN:6;
- vuint32_t SAE:1;
- vuint32_t SOE:1;
- vuint32_t DAE:1;
- vuint32_t DOE:1;
- vuint32_t NCE:1;
- vuint32_t SGE:1;
- vuint32_t SBE:1;
- vuint32_t DBE:1;
- } B;
- } ESR;
-
- union { /* DMA Enable Request Register High */
- vuint32_t R;
- struct {
- vuint32_t ERQ63:1;
- vuint32_t ERQ62:1;
- vuint32_t ERQ61:1;
- vuint32_t ERQ60:1;
- vuint32_t ERQ59:1;
- vuint32_t ERQ58:1;
- vuint32_t ERQ57:1;
- vuint32_t ERQ56:1;
- vuint32_t ERQ55:1;
- vuint32_t ERQ54:1;
- vuint32_t ERQ53:1;
- vuint32_t ERQ52:1;
- vuint32_t ERQ51:1;
- vuint32_t ERQ50:1;
- vuint32_t ERQ49:1;
- vuint32_t ERQ48:1;
- vuint32_t ERQ47:1;
- vuint32_t ERQ46:1;
- vuint32_t ERQ45:1;
- vuint32_t ERQ44:1;
- vuint32_t ERQ43:1;
- vuint32_t ERQ42:1;
- vuint32_t ERQ41:1;
- vuint32_t ERQ40:1;
- vuint32_t ERQ39:1;
- vuint32_t ERQ38:1;
- vuint32_t ERQ37:1;
- vuint32_t ERQ36:1;
- vuint32_t ERQ35:1;
- vuint32_t ERQ34:1;
- vuint32_t ERQ33:1;
- vuint32_t ERQ32:1;
- } B;
- } ERQRH;
-
- union { /* DMA Enable Request Register Low */
- vuint32_t R;
- struct {
- vuint32_t ERQ31:1;
- vuint32_t ERQ30:1;
- vuint32_t ERQ29:1;
- vuint32_t ERQ28:1;
- vuint32_t ERQ27:1;
- vuint32_t ERQ26:1;
- vuint32_t ERQ25:1;
- vuint32_t ERQ24:1;
- vuint32_t ERQ23:1;
- vuint32_t ERQ22:1;
- vuint32_t ERQ21:1;
- vuint32_t ERQ20:1;
- vuint32_t ERQ19:1;
- vuint32_t ERQ18:1;
- vuint32_t ERQ17:1;
- vuint32_t ERQ16:1;
- vuint32_t ERQ15:1;
- vuint32_t ERQ14:1;
- vuint32_t ERQ13:1;
- vuint32_t ERQ12:1;
- vuint32_t ERQ11:1;
- vuint32_t ERQ10:1;
- vuint32_t ERQ09:1;
- vuint32_t ERQ08:1;
- vuint32_t ERQ07:1;
- vuint32_t ERQ06:1;
- vuint32_t ERQ05:1;
- vuint32_t ERQ04:1;
- vuint32_t ERQ03:1;
- vuint32_t ERQ02:1;
- vuint32_t ERQ01:1;
- vuint32_t ERQ00:1;
- } B;
- } ERQRL;
-
- union { /* DMA Enable Error Interrupt Register High */
- vuint32_t R;
- struct {
-
- vuint32_t EEI63:1;
- vuint32_t EEI62:1;
- vuint32_t EEI61:1;
- vuint32_t EEI60:1;
- vuint32_t EEI59:1;
- vuint32_t EEI58:1;
- vuint32_t EEI57:1;
- vuint32_t EEI56:1;
- vuint32_t EEI55:1;
- vuint32_t EEI54:1;
- vuint32_t EEI53:1;
- vuint32_t EEI52:1;
- vuint32_t EEI51:1;
- vuint32_t EEI50:1;
- vuint32_t EEI49:1;
- vuint32_t EEI48:1;
- vuint32_t EEI47:1;
- vuint32_t EEI46:1;
- vuint32_t EEI45:1;
- vuint32_t EEI44:1;
- vuint32_t EEI43:1;
- vuint32_t EEI42:1;
- vuint32_t EEI41:1;
- vuint32_t EEI40:1;
- vuint32_t EEI39:1;
- vuint32_t EEI38:1;
- vuint32_t EEI37:1;
- vuint32_t EEI36:1;
- vuint32_t EEI35:1;
- vuint32_t EEI34:1;
- vuint32_t EEI33:1;
- vuint32_t EEI32:1;
- } B;
- } EEIRH;
-
- union { /* DMA Enable Error Interrupt Register Low */
- vuint32_t R;
- struct {
- vuint32_t EEI31:1;
- vuint32_t EEI30:1;
- vuint32_t EEI29:1;
- vuint32_t EEI28:1;
- vuint32_t EEI27:1;
- vuint32_t EEI26:1;
- vuint32_t EEI25:1;
- vuint32_t EEI24:1;
- vuint32_t EEI23:1;
- vuint32_t EEI22:1;
- vuint32_t EEI21:1;
- vuint32_t EEI20:1;
- vuint32_t EEI19:1;
- vuint32_t EEI18:1;
- vuint32_t EEI17:1;
- vuint32_t EEI16:1;
- vuint32_t EEI15:1;
- vuint32_t EEI14:1;
- vuint32_t EEI13:1;
- vuint32_t EEI12:1;
- vuint32_t EEI11:1;
- vuint32_t EEI10:1;
- vuint32_t EEI09:1;
- vuint32_t EEI08:1;
- vuint32_t EEI07:1;
- vuint32_t EEI06:1;
- vuint32_t EEI05:1;
- vuint32_t EEI04:1;
- vuint32_t EEI03:1;
- vuint32_t EEI02:1;
- vuint32_t EEI01:1;
- vuint32_t EEI00:1;
- } B;
- } EEIRL;
-
- union { /* DMA Set Enable Request Register */
- vuint8_t R;
- struct {
- vuint8_t NOP:1;
- vuint8_t SERQ:7;
- } B;
- } SERQR;
-
- union { /* DMA Clear Enable Request Register */
- vuint8_t R;
- struct {
- vuint8_t NOP:1;
- vuint8_t CERQ:7;
- } B;
- } CERQR;
-
- union { /* DMA Set Enable Error Interrupt Register */
- vuint8_t R;
- struct {
- vuint8_t NOP:1;
- vuint8_t SEEI:7;
- } B;
- } SEEIR;
-
- union { /* DMA Clear Enable Error Interrupt Register */
- vuint8_t R;
- struct {
- vuint8_t NOP:1;
- vuint8_t CEEI:7;
- } B;
- } CEEIR;
-
- union { /* DMA Clear Interrupt Request Register */
- vuint8_t R;
- struct {
- vuint8_t NOP:1;
- vuint8_t CINT:7;
- } B;
- } CIRQR;
-
- union { /* DMA Clear error Register */
- vuint8_t R;
- struct {
- vuint8_t NOP:1;
- vuint8_t CERR:7;
- } B;
- } CER;
-
- union { /* Set Start Bit Register */
- vuint8_t R;
- struct {
- vuint8_t NOP:1;
- vuint8_t SSB:7;
- } B;
- } SSBR;
-
- union { /* Clear Done Status Bit Register */
- vuint8_t R;
- struct {
- vuint8_t NOP:1;
- vuint8_t CDSB:7;
- } B;
- } CDSBR;
-
- union { /* DMA Interrupt Request High */
- vuint32_t R;
- struct {
- vuint32_t INT63:1;
- vuint32_t INT62:1;
- vuint32_t INT61:1;
- vuint32_t INT60:1;
- vuint32_t INT59:1;
- vuint32_t INT58:1;
- vuint32_t INT57:1;
- vuint32_t INT56:1;
- vuint32_t INT55:1;
- vuint32_t INT54:1;
- vuint32_t INT53:1;
- vuint32_t INT52:1;
- vuint32_t INT51:1;
- vuint32_t INT50:1;
- vuint32_t INT49:1;
- vuint32_t INT48:1;
- vuint32_t INT47:1;
- vuint32_t INT46:1;
- vuint32_t INT45:1;
- vuint32_t INT44:1;
- vuint32_t INT43:1;
- vuint32_t INT42:1;
- vuint32_t INT41:1;
- vuint32_t INT40:1;
- vuint32_t INT39:1;
- vuint32_t INT38:1;
- vuint32_t INT37:1;
- vuint32_t INT36:1;
- vuint32_t INT35:1;
- vuint32_t INT34:1;
- vuint32_t INT33:1;
- vuint32_t INT32:1;
- } B;
- } IRQRH;
-
- union { /* DMA Interrupt Request Low */
- vuint32_t R;
- struct {
- vuint32_t INT31:1;
- vuint32_t INT30:1;
- vuint32_t INT29:1;
- vuint32_t INT28:1;
- vuint32_t INT27:1;
- vuint32_t INT26:1;
- vuint32_t INT25:1;
- vuint32_t INT24:1;
- vuint32_t INT23:1;
- vuint32_t INT22:1;
- vuint32_t INT21:1;
- vuint32_t INT20:1;
- vuint32_t INT19:1;
- vuint32_t INT18:1;
- vuint32_t INT17:1;
- vuint32_t INT16:1;
- vuint32_t INT15:1;
- vuint32_t INT14:1;
- vuint32_t INT13:1;
- vuint32_t INT12:1;
- vuint32_t INT11:1;
- vuint32_t INT10:1;
- vuint32_t INT09:1;
- vuint32_t INT08:1;
- vuint32_t INT07:1;
- vuint32_t INT06:1;
- vuint32_t INT05:1;
- vuint32_t INT04:1;
- vuint32_t INT03:1;
- vuint32_t INT02:1;
- vuint32_t INT01:1;
- vuint32_t INT00:1;
- } B;
- } IRQRL;
-
- union { /* DMA Error High */
- vuint32_t R;
- struct {
- vuint32_t ERR63:1;
- vuint32_t ERR62:1;
- vuint32_t ERR61:1;
- vuint32_t ERR60:1;
- vuint32_t ERR59:1;
- vuint32_t ERR58:1;
- vuint32_t ERR57:1;
- vuint32_t ERR56:1;
- vuint32_t ERR55:1;
- vuint32_t ERR54:1;
- vuint32_t ERR53:1;
- vuint32_t ERR52:1;
- vuint32_t ERR51:1;
- vuint32_t ERR50:1;
- vuint32_t ERR49:1;
- vuint32_t ERR48:1;
- vuint32_t ERR47:1;
- vuint32_t ERR46:1;
- vuint32_t ERR45:1;
- vuint32_t ERR44:1;
- vuint32_t ERR43:1;
- vuint32_t ERR42:1;
- vuint32_t ERR41:1;
- vuint32_t ERR40:1;
- vuint32_t ERR39:1;
- vuint32_t ERR38:1;
- vuint32_t ERR37:1;
- vuint32_t ERR36:1;
- vuint32_t ERR35:1;
- vuint32_t ERR34:1;
- vuint32_t ERR33:1;
- vuint32_t ERR32:1;
- } B;
- } ERH;
-
- union { /* DMA Error Low */
- vuint32_t R;
- struct {
- vuint32_t ERR31:1;
- vuint32_t ERR30:1;
- vuint32_t ERR29:1;
- vuint32_t ERR28:1;
- vuint32_t ERR27:1;
- vuint32_t ERR26:1;
- vuint32_t ERR25:1;
- vuint32_t ERR24:1;
- vuint32_t ERR23:1;
- vuint32_t ERR22:1;
- vuint32_t ERR21:1;
- vuint32_t ERR20:1;
- vuint32_t ERR19:1;
- vuint32_t ERR18:1;
- vuint32_t ERR17:1;
- vuint32_t ERR16:1;
- vuint32_t ERR15:1;
- vuint32_t ERR14:1;
- vuint32_t ERR13:1;
- vuint32_t ERR12:1;
- vuint32_t ERR11:1;
- vuint32_t ERR10:1;
- vuint32_t ERR09:1;
- vuint32_t ERR08:1;
- vuint32_t ERR07:1;
- vuint32_t ERR06:1;
- vuint32_t ERR05:1;
- vuint32_t ERR04:1;
- vuint32_t ERR03:1;
- vuint32_t ERR02:1;
- vuint32_t ERR01:1;
- vuint32_t ERR00:1;
- } B;
- } ERL;
-
- union { /* hardware request status high */
- vuint32_t R;
- struct {
- vuint32_t HRS63:1;
- vuint32_t HRS62:1;
- vuint32_t HRS61:1;
- vuint32_t HRS60:1;
- vuint32_t HRS59:1;
- vuint32_t HRS58:1;
- vuint32_t HRS57:1;
- vuint32_t HRS56:1;
- vuint32_t HRS55:1;
- vuint32_t HRS54:1;
- vuint32_t HRS53:1;
- vuint32_t HRS52:1;
- vuint32_t HRS51:1;
- vuint32_t HRS50:1;
- vuint32_t HRS49:1;
- vuint32_t HRS48:1;
- vuint32_t HRS47:1;
- vuint32_t HRS46:1;
- vuint32_t HRS45:1;
- vuint32_t HRS44:1;
- vuint32_t HRS43:1;
- vuint32_t HRS42:1;
- vuint32_t HRS41:1;
- vuint32_t HRS40:1;
- vuint32_t HRS39:1;
- vuint32_t HRS38:1;
- vuint32_t HRS37:1;
- vuint32_t HRS36:1;
- vuint32_t HRS35:1;
- vuint32_t HRS34:1;
- vuint32_t HRS33:1;
- vuint32_t HRS32:1;
- } B;
- } HRSH;
-
- union { /* hardware request status low */
- vuint32_t R;
- struct {
- vuint32_t HRS31:1;
- vuint32_t HRS30:1;
- vuint32_t HRS29:1;
- vuint32_t HRS28:1;
- vuint32_t HRS27:1;
- vuint32_t HRS26:1;
- vuint32_t HRS25:1;
- vuint32_t HRS24:1;
- vuint32_t HRS23:1;
- vuint32_t HRS22:1;
- vuint32_t HRS21:1;
- vuint32_t HRS20:1;
- vuint32_t HRS19:1;
- vuint32_t HRS18:1;
- vuint32_t HRS17:1;
- vuint32_t HRS16:1;
- vuint32_t HRS15:1;
- vuint32_t HRS14:1;
- vuint32_t HRS13:1;
- vuint32_t HRS12:1;
- vuint32_t HRS11:1;
- vuint32_t HRS10:1;
- vuint32_t HRS09:1;
- vuint32_t HRS08:1;
- vuint32_t HRS07:1;
- vuint32_t HRS06:1;
- vuint32_t HRS05:1;
- vuint32_t HRS04:1;
- vuint32_t HRS03:1;
- vuint32_t HRS02:1;
- vuint32_t HRS01:1;
- vuint32_t HRS00:1;
- } B;
- } HRSL;
-
- union { /* Global Write Register High */
- vuint32_t R;
- struct {
- vuint32_t GWEN63:1;
- vuint32_t GWEN62:1;
- vuint32_t GWEN61:1;
- vuint32_t GWEN60:1;
- vuint32_t GWEN59:1;
- vuint32_t GWEN58:1;
- vuint32_t GWEN57:1;
- vuint32_t GWEN56:1;
- vuint32_t GWEN55:1;
- vuint32_t GWEN54:1;
- vuint32_t GWEN53:1;
- vuint32_t GWEN52:1;
- vuint32_t GWEN51:1;
- vuint32_t GWEN50:1;
- vuint32_t GWEN49:1;
- vuint32_t GWEN48:1;
- vuint32_t GWEN47:1;
- vuint32_t GWEN46:1;
- vuint32_t GWEN45:1;
- vuint32_t GWEN44:1;
- vuint32_t GWEN43:1;
- vuint32_t GWEN42:1;
- vuint32_t GWEN41:1;
- vuint32_t GWEN40:1;
- vuint32_t GWEN39:1;
- vuint32_t GWEN38:1;
- vuint32_t GWEN37:1;
- vuint32_t GWEN36:1;
- vuint32_t GWEN35:1;
- vuint32_t GWEN34:1;
- vuint32_t GWEN33:1;
- vuint32_t GWEN32:1;
- } B;
- } GWRH;
-
- union { /* hardware request status low */
- vuint32_t R;
- struct {
- vuint32_t GWEN31:1;
- vuint32_t GWEN30:1;
- vuint32_t GWEN29:1;
- vuint32_t GWEN28:1;
- vuint32_t GWEN27:1;
- vuint32_t GWEN26:1;
- vuint32_t GWEN25:1;
- vuint32_t GWEN24:1;
- vuint32_t GWEN23:1;
- vuint32_t GWEN22:1;
- vuint32_t GWEN21:1;
- vuint32_t GWEN20:1;
- vuint32_t GWEN19:1;
- vuint32_t GWEN18:1;
- vuint32_t GWEN17:1;
- vuint32_t GWEN16:1;
- vuint32_t GWEN15:1;
- vuint32_t GWEN14:1;
- vuint32_t GWEN13:1;
- vuint32_t GWEN12:1;
- vuint32_t GWEN11:1;
- vuint32_t GWEN10:1;
- vuint32_t GWEN09:1;
- vuint32_t GWEN08:1;
- vuint32_t GWEN07:1;
- vuint32_t GWEN06:1;
- vuint32_t GWEN05:1;
- vuint32_t GWEN04:1;
- vuint32_t GWEN03:1;
- vuint32_t GWEN02:1;
- vuint32_t GWEN01:1;
- vuint32_t GWEN00:1;
- } B;
- } GWRL;
-
- uint32_t eDMA_reserved0040[48]; /* 0x0040-0x00FF */
-
- union { /* Channel n Priority */
- vuint8_t R;
- struct {
- vuint8_t ECP:1;
- vuint8_t DPA:1;
- vuint8_t GRPPRI:2;
- vuint8_t CHPRI:4;
- } B;
- } CPR[64];
-
- uint32_t eDMA_reserved0140[944]; /* 0x0140-0x0FFF */
- /****************************************************************************/
- /* DMA2 Transfer Control Descriptor */
- /****************************************************************************/
- struct tcd_t { /* for "standard" format TCDs (when EDMA.TCD[x].CITER.E_LINK==BITER.E_LINK=0 && EDMA.EMLM=0 ) */
- /* 00 */
- vuint32_t SADDR; /* Source Address */
-
- /* 04 */ /* Transfer Attributes */
- vuint16_t SMOD:5; /* Source Address Modulo */
- vuint16_t SSIZE:3; /* Source Data Transfer Size */
- vuint16_t DMOD:5; /* Destination Address Modulo */
- vuint16_t DSIZE:3; /* Destination Data Transfer Size */
-
- /* 06 */
- vint16_t SOFF; /* Signed Source Address Offset */
-
- /* 08 */
- vuint32_t NBYTES; /* Inner ("Minor") Byte Transfer Count */
-
- /* 0C */
- vint32_t SLAST; /* Last Source Address Adjustment */
-
- /* 10 */
- vuint32_t DADDR; /* Destination Address */
-
- /* 14 */
- vuint16_t CITERE_LINK:1; /* Enable Channel-to-Channel */
- /* Linking on Minor Loop Completion */
- vuint16_t CITER:15; /* Current Major Iteration Count */
-
- /* 16 */
- vint16_t DOFF; /* Signed Destination Address Offset */
-
- /* 18 */
- vint32_t DLAST_SGA; /* Last Destination Address Adjustment, or */
- /* Scatter/Gather Address (if E_SG = 1) */
-
- /* 1C */
- vuint16_t BITERE_LINK:1; /* Enable Channel-to-Channel */
- /* Linking on Minor Loop Complete */
- vuint16_t BITER:15; /* Starting ("Major") Iteration Count */
-
- /* 1E */ /* Channel Control/Status */
- vuint16_t BWC:2; /* Bandwidth Control */
- vuint16_t MAJORLINKCH:6; /* Link Channel Number */
- vuint16_t DONE:1; /* Channel Done */
- #ifdef COMP_TO_MPC5634M_V1_6_ON
- vuint16_t ACT:1;
- #else
- vuint16_t ACTIVE:1;
- #endif
- vuint16_t MAJORE_LINK:1; /* Enable Channel-to-Channel Link */
- vuint16_t E_SG:1; /* Enable Scatter/Gather Descriptor */
- vuint16_t D_REQ:1; /* Disable IPD_REQ When Done */
- vuint16_t INT_HALF:1; /* Interrupt on CITER = (BITER >> 1) */
- vuint16_t INT_MAJ:1; /* Interrupt on Major Loop Completion */
- vuint16_t START:1; /* Explicit Channel Start */
- } TCD[64]; /* Transfer_Control_Descriptor */
-
- };
- struct EDMA_TCD_alt1_tag { /*for alternate format TCDs (when EDMA.TCD[x].CITER.E_LINK==BITER.E_LINK=1 ) */
-
- struct tcd_alt1_t {
- /* 00 */
- vuint32_t SADDR; /* Source Address */
-
- /* 04 */ /* Transfer Attributes */
- vuint16_t SMOD:5; /* Source Address Modulo */
- vuint16_t SSIZE:3; /* Source Data Transfer Size */
- vuint16_t DMOD:5; /* Destination Address Modulo */
- vuint16_t DSIZE:3; /* Destination Data Transfer Size */
-
- /* 06 */
- vint16_t SOFF; /* Signed Source Address Offset */
-
- /* 08 */
- vuint32_t NBYTES; /* Inner ("Minor") Byte Transfer Count */
-
- /* 0C */
- vint32_t SLAST; /* Last Source Address Adjustment */
-
- /* 10 */
- vuint32_t DADDR; /* Destination Address */
-
- /* 14 */
- vuint16_t CITERE_LINK:1; /* Enable Channel-to-Channel */
- /* Linking on Minor Loop Completion */
- vuint16_t CITERLINKCH:6; /* Link Channel Number */
- vuint16_t CITER:9; /* Current Major Iteration Count */
-
- /* 16 */
- vint16_t DOFF; /* Signed Destination Address Offset */
-
- /* 18 */
- vint32_t DLAST_SGA; /* Last Destination Address Adjustment, or */
- /* Scatter/Gather Address (if E_SG = 1) */
-
- /* 1C */
- vuint16_t BITERE_LINK:1; /* Enable Channel-to-Channel */
- /* Linking on Minor Loop Complete */
- vuint16_t BITERLINKCH:6; /* Link Channel Number */
- vuint16_t BITER:9; /* Starting ("Major") Iteration Count */
-
- /* 1E */ /* Channel Control/Status */
- vuint16_t BWC:2; /* Bandwidth Control */
- vuint16_t MAJORLINKCH:6; /* Link Channel Number */
- vuint16_t DONE:1; /* Channel Done */
- #ifdef COMP_TO_MPC5634M_V1_6_ON
- vuint16_t ACT:1;
- #else
- vuint16_t ACTIVE:1;
- #endif
- vuint16_t MAJORE_LINK:1; /* Enable Channel-to-Channel Link */
- vuint16_t E_SG:1; /* Enable Scatter/Gather Descriptor */
- vuint16_t D_REQ:1; /* Disable IPD_REQ When Done */
- vuint16_t INT_HALF:1; /* Interrupt on CITER = (BITER >> 1) */
- vuint16_t INT_MAJ:1; /* Interrupt on Major Loop Completion */
- vuint16_t START:1; /* Explicit Channel Start */
- } TCD[64]; /* transfer_control_descriptor */
- };
- /* ----------------------------------------------------------------------------
- -- INTC Peripheral Access Layer
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup INTC_Peripheral_Access_Layer INTC Peripheral Access Layer
- * @{
- */
- /** INTC - Size of Registers Arrays */
- #define INTC_SSCIR_COUNT 8u
- #define INTC_PSR_COUNT 512u
- /** INTC - Register Layout Typedef */
- typedef struct {
- __IO uint32_t MCR; /**< INTC Module Configuration Register, offset: 0x0 */
- uint8_t RESERVED_0[4];
- __IO uint32_t CPR0; /**< INTC Current Priority Register for Processor n, offset: 0x8 */
- __IO uint32_t CPR1; /**< INTC Current Priority Register for Processor n, offset: 0xC */
- __IO uint32_t IACKR0; /**< INTC Interrupt Acknowledge Register for Processor n, offset: 0x10 */
- __IO uint32_t IACKR1; /**< INTC Interrupt Acknowledge Register for Processor n, offset: 0x14 */
- __O uint32_t EOIR0; /**< INTC End Of Interrupt Register for Processor n, offset: 0x18 */
- __O uint32_t EOIR1; /**< INTC End Of Interrupt Register for Processor n, offset: 0x1C */
- __IO uint8_t SSCIR[INTC_SSCIR_COUNT]; /**< INTC Software Set/Clear Interrupt Register, array offset: 0x20, array step: 0x1 */
- uint8_t RESERVED_1[24];
- __IO uint8_t PSR[INTC_PSR_COUNT]; /**< INTC Priority Select Register, array offset: 0x40, array step: 0x1 */
- } INTC_Type, *INTC_MemMapPtr;
- /** Number of instances of the INTC module. */
- #define INTC_INSTANCE_COUNT (1u)
- /* INTC - Peripheral instance base addresses */
- /** Peripheral INTC base address */
- #define INTC_BASE (0xFFF48000u)
- /** Peripheral INTC base pointer */
- #define INTC ((INTC_Type *)INTC_BASE)
- /** Array initializer of INTC peripheral base addresses */
- #define INTC_BASE_ADDRS { INTC_BASE }
- /** Array initializer of INTC peripheral base pointers */
- #define INTC_BASE_PTRS { INTC }
- /* ----------------------------------------------------------------------------
- -- INTC Register Masks
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup INTC_Register_Masks INTC Register Masks
- * @{
- */
- /* MCR Bit Fields */
- #define INTC_MCR_HVEN_PRC0_MASK 0x1u
- #define INTC_MCR_HVEN_PRC0_SHIFT 0u
- #define INTC_MCR_HVEN_PRC0_WIDTH 1u
- #define INTC_MCR_HVEN_PRC0(x) (((uint32_t)(((uint32_t)(x))<<INTC_MCR_HVEN_PRC0_SHIFT))&INTC_MCR_HVEN_PRC0_MASK)
- #define INTC_MCR_VTES_PRC0_MASK 0x20u
- #define INTC_MCR_VTES_PRC0_SHIFT 5u
- #define INTC_MCR_VTES_PRC0_WIDTH 1u
- #define INTC_MCR_VTES_PRC0(x) (((uint32_t)(((uint32_t)(x))<<INTC_MCR_VTES_PRC0_SHIFT))&INTC_MCR_VTES_PRC0_MASK)
- #define INTC_MCR_HVEN_PRC1_MASK 0x100u
- #define INTC_MCR_HVEN_PRC1_SHIFT 8u
- #define INTC_MCR_HVEN_PRC1_WIDTH 1u
- #define INTC_MCR_HVEN_PRC1(x) (((uint32_t)(((uint32_t)(x))<<INTC_MCR_HVEN_PRC1_SHIFT))&INTC_MCR_HVEN_PRC1_MASK)
- #define INTC_MCR_VTES_PRC1_MASK 0x2000u
- #define INTC_MCR_VTES_PRC1_SHIFT 13u
- #define INTC_MCR_VTES_PRC1_WIDTH 1u
- #define INTC_MCR_VTES_PRC1(x) (((uint32_t)(((uint32_t)(x))<<INTC_MCR_VTES_PRC1_SHIFT))&INTC_MCR_VTES_PRC1_MASK)
- /* CPR0 Bit Fields */
- #define INTC_CPR0_PRI_MASK 0xFu
- #define INTC_CPR0_PRI_SHIFT 0u
- #define INTC_CPR0_PRI_WIDTH 4u
- #define INTC_CPR0_PRI(x) (((uint32_t)(((uint32_t)(x))<<INTC_CPR0_PRI_SHIFT))&INTC_CPR0_PRI_MASK)
- /* CPR1 Bit Fields */
- #define INTC_CPR1_PRI_MASK 0xFu
- #define INTC_CPR1_PRI_SHIFT 0u
- #define INTC_CPR1_PRI_WIDTH 4u
- #define INTC_CPR1_PRI(x) (((uint32_t)(((uint32_t)(x))<<INTC_CPR1_PRI_SHIFT))&INTC_CPR1_PRI_MASK)
- /* IACKR0 Bit Fields */
- #define INTC_IACKR0_INTVEC_PRCn_MASK 0x7FCu
- #define INTC_IACKR0_INTVEC_PRCn_SHIFT 2u
- #define INTC_IACKR0_INTVEC_PRCn_WIDTH 9u
- #define INTC_IACKR0_INTVEC_PRCn(x) (((uint32_t)(((uint32_t)(x))<<INTC_IACKR0_INTVEC_PRCn_SHIFT))&INTC_IACKR0_INTVEC_PRCn_MASK)
- #define INTC_IACKR0_VTBA_PRCn_MASK 0xFFFFF800u
- #define INTC_IACKR0_VTBA_PRCn_SHIFT 11u
- #define INTC_IACKR0_VTBA_PRCn_WIDTH 21u
- #define INTC_IACKR0_VTBA_PRCn(x) (((uint32_t)(((uint32_t)(x))<<INTC_IACKR0_VTBA_PRCn_SHIFT))&INTC_IACKR0_VTBA_PRCn_MASK)
- /* IACKR1 Bit Fields */
- #define INTC_IACKR1_INTVEC_PRCn_MASK 0x7FCu
- #define INTC_IACKR1_INTVEC_PRCn_SHIFT 2u
- #define INTC_IACKR1_INTVEC_PRCn_WIDTH 9u
- #define INTC_IACKR1_INTVEC_PRCn(x) (((uint32_t)(((uint32_t)(x))<<INTC_IACKR1_INTVEC_PRCn_SHIFT))&INTC_IACKR1_INTVEC_PRCn_MASK)
- #define INTC_IACKR1_VTBA_PRCn_MASK 0xFFFFF800u
- #define INTC_IACKR1_VTBA_PRCn_SHIFT 11u
- #define INTC_IACKR1_VTBA_PRCn_WIDTH 21u
- #define INTC_IACKR1_VTBA_PRCn(x) (((uint32_t)(((uint32_t)(x))<<INTC_IACKR1_VTBA_PRCn_SHIFT))&INTC_IACKR1_VTBA_PRCn_MASK)
- /* EOIR0 Bit Fields */
- #define INTC_EOIR0_EOI_PRCn_MASK 0xFFFFFFFFu
- #define INTC_EOIR0_EOI_PRCn_SHIFT 0u
- #define INTC_EOIR0_EOI_PRCn_WIDTH 32u
- #define INTC_EOIR0_EOI_PRCn(x) (((uint32_t)(((uint32_t)(x))<<INTC_EOIR0_EOI_PRCn_SHIFT))&INTC_EOIR0_EOI_PRCn_MASK)
- /* EOIR1 Bit Fields */
- #define INTC_EOIR1_EOI_PRCn_MASK 0xFFFFFFFFu
- #define INTC_EOIR1_EOI_PRCn_SHIFT 0u
- #define INTC_EOIR1_EOI_PRCn_WIDTH 32u
- #define INTC_EOIR1_EOI_PRCn(x) (((uint32_t)(((uint32_t)(x))<<INTC_EOIR1_EOI_PRCn_SHIFT))&INTC_EOIR1_EOI_PRCn_MASK)
- /* SSCIR Bit Fields */
- #define INTC_SSCIR_CLR_MASK 0x1u
- #define INTC_SSCIR_CLR_SHIFT 0u
- #define INTC_SSCIR_CLR_WIDTH 1u
- #define INTC_SSCIR_CLR(x) (((uint8_t)(((uint8_t)(x))<<INTC_SSCIR_CLR_SHIFT))&INTC_SSCIR_CLR_MASK)
- #define INTC_SSCIR_SET_MASK 0x2u
- #define INTC_SSCIR_SET_SHIFT 1u
- #define INTC_SSCIR_SET_WIDTH 1u
- #define INTC_SSCIR_SET(x) (((uint8_t)(((uint8_t)(x))<<INTC_SSCIR_SET_SHIFT))&INTC_SSCIR_SET_MASK)
- /* PSR Bit Fields */
- #define INTC_PSR_PRIN_MASK 0xFu
- #define INTC_PSR_PRIN_SHIFT 0u
- #define INTC_PSR_PRIN_WIDTH 4u
- #define INTC_PSR_PRIN(x) (((uint8_t)(((uint8_t)(x))<<INTC_PSR_PRIN_SHIFT))&INTC_PSR_PRIN_MASK)
- #define INTC_PSR_PRC_SELn_MASK 0xC0u
- #define INTC_PSR_PRC_SELn_SHIFT 6u
- #define INTC_PSR_PRC_SELn_WIDTH 2u
- #define INTC_PSR_PRC_SELn(x) (((uint8_t)(((uint8_t)(x))<<INTC_PSR_PRC_SELn_SHIFT))&INTC_PSR_PRC_SELn_MASK)
- /*!
- * @}
- */ /* end of group INTC_Register_Masks */
- /*!
- * @}
- */ /* end of group INTC_Peripheral_Access_Layer */
- /****************************************************************************/
- /* MODULE : EQADC */
- /****************************************************************************/
- struct EQADC_tag {
-
- union { /* Module Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t:24;
- vuint32_t ICEA0:1;
- vuint32_t ICEA1:1;
- vuint32_t:1;
- vuint32_t:2;
- vuint32_t:1;
- vuint32_t DBG:2;
- } B;
- } MCR;
-
- uint32_t eQADC_reserved0004; /* 0x0004-0x0007 */
-
- uint32_t eQADC_reserved0008; /* 0x0008-0x000B */
-
- union { /* External Trigger Digital Filter Register */
- vuint32_t R;
- struct {
- vuint32_t:28;
- vuint32_t DFL:4;
- } B;
- } ETDFR;
-
- union { /* CFIFO Push Registers */
- vuint32_t R;
- struct {
- vuint32_t CFPUSH:32;
- } B;
- } CFPR[6];
-
- uint32_t eQADC_reserved0028[2]; /* 0x0028-0x002F */
-
- union { /* Result FIFO Pop Registers */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t RFPOP:16;
- } B;
- } RFPR[6];
-
- uint32_t eQADC_reserved0048[2]; /* 0x0048-0x004F */
-
- union { /* CFIFO Control Registers */
- vuint16_t R;
- struct {
- vuint16_t:3;
- vuint16_t CFEEE:1; /* ONLY valid for CFCR[0] */
- vuint16_t STRME:1; /* ONLY valid for CFCR[0] */
- vuint16_t SSE:1;
- vuint16_t CFINV:1;
- vuint16_t:1;
- vuint16_t MODE:4;
- vuint16_t AMODE:4; /* ONLY valid for CFCR[0] */
- } B;
- } CFCR[6];
-
- uint32_t eQADC_reserved005C; /* 0x005C-0x005F */
-
- union { /* Interrupt and DMA Control Registers */
- vuint16_t R;
- struct {
- vuint16_t NCIE:1;
- vuint16_t TORIE:1;
- vuint16_t PIE:1;
- vuint16_t EOQIE:1;
- vuint16_t CFUIE:1;
- vuint16_t:1;
- vuint16_t CFFE:1;
- vuint16_t CFFS:1;
- vuint16_t:4;
- vuint16_t RFOIE:1;
- vuint16_t:1;
- vuint16_t RFDE:1;
- vuint16_t RFDS:1;
- } B;
- } IDCR[6];
-
- uint32_t eQADC_reserved006C; /* 0x006C-0x006F */
-
- union { /* FIFO and Interrupt Status Registers */
- vuint32_t R;
- struct {
- vuint32_t NCF:1;
- vuint32_t TORF:1;
- vuint32_t PF:1;
- vuint32_t EOQF:1;
- vuint32_t CFUF:1;
- vuint32_t SSS:1;
- vuint32_t CFFF:1;
- vuint32_t:5;
- vuint32_t RFOF:1;
- vuint32_t:1;
- vuint32_t RFDF:1;
- vuint32_t:1;
- vuint32_t CFCTR:4;
- vuint32_t TNXTPTR:4;
- vuint32_t RFCTR:4;
- vuint32_t POPNXTPTR:4;
- } B;
- } FISR[6];
-
- uint32_t eQADC_reserved0088[2]; /* 0x0088-0x008F */
-
- union { /* CFIFO Transfer Counter Registers */
- vuint16_t R;
- struct {
- vuint16_t:5;
- vuint16_t TCCF:11; /* Legacy naming - refer to TC_CF in Reference Manual */
- } B;
- } CFTCR[6];
-
- uint32_t eQADC_reserved009C[1]; /* 0x009F */
-
- union { /* CFIFO Status Register 0 */
- vuint32_t R;
- struct {
- vuint32_t CFS0:2; /* Legacy naming - refer to CFS0_TCB0 in Reference Manual */
- vuint32_t CFS1:2; /* Legacy naming - refer to CFS1_TCB0 in Reference Manual */
- vuint32_t CFS2:2; /* Legacy naming - refer to CFS2_TCB0 in Reference Manual */
- vuint32_t CFS3:2; /* Legacy naming - refer to CFS3_TCB0 in Reference Manual */
- vuint32_t CFS4:2; /* Legacy naming - refer to CFS4_TCB0 in Reference Manual */
- vuint32_t CFS5:2; /* Legacy naming - refer to CFS5_TCB0 in Reference Manual */
- vuint32_t:5;
- vuint32_t LCFTCB0:4;
- vuint32_t TC_LCFTCB0:11;
- } B;
- } CFSSR0;
-
- union { /* CFIFO Status Register 1 */
- vuint32_t R;
- struct {
- vuint32_t CFS0:2; /* Legacy naming - refer to CFS0_TCB1 in Reference Manual */
- vuint32_t CFS1:2; /* Legacy naming - refer to CFS1_TCB1 in Reference Manual */
- vuint32_t CFS2:2; /* Legacy naming - refer to CFS2_TCB1 in Reference Manual */
- vuint32_t CFS3:2; /* Legacy naming - refer to CFS3_TCB1 in Reference Manual */
- vuint32_t CFS4:2; /* Legacy naming - refer to CFS4_TCB1 in Reference Manual */
- vuint32_t CFS5:2; /* Legacy naming - refer to CFS5_TCB1 in Reference Manual */
- vuint32_t:5;
- vuint32_t LCFTCB1:4;
- vuint32_t TC_LCFTCB1:11;
- } B;
- } CFSSR1;
-
- union { /* CFIFO Status Register 2 */
- vuint32_t R;
- struct {
- vuint32_t CFS0:2; /* Legacy naming - refer to CFS0_TSSI in Reference Manual */
- vuint32_t CFS1:2; /* Legacy naming - refer to CFS1_TSSI in Reference Manual */
- vuint32_t CFS2:2; /* Legacy naming - refer to CFS2_TSSI in Reference Manual */
- vuint32_t CFS3:2; /* Legacy naming - refer to CFS3_TSSI in Reference Manual */
- vuint32_t CFS4:2; /* Legacy naming - refer to CFS4_TSSI in Reference Manual */
- vuint32_t CFS5:2; /* Legacy naming - refer to CFS5_TSSI in Reference Manual */
- vuint32_t:4;
- vuint32_t ECBNI:1;
- vuint32_t LCFTSSI:4;
- vuint32_t TC_LCFTSSI:11;
- } B;
- } CFSSR2;
-
- union { /* CFIFO Status Register */
- vuint32_t R;
- struct {
- vuint32_t CFS0:2;
- vuint32_t CFS1:2;
- vuint32_t CFS2:2;
- vuint32_t CFS3:2;
- vuint32_t CFS4:2;
- vuint32_t CFS5:2;
- vuint32_t:20;
- } B;
- } CFSR;
-
- uint32_t eQADC_reserved00B0; /* 0x00B0-0x00B3 */
- uint32_t eQADC_reserved00B4; /* 0x00B4-0x00B7 */
- uint32_t eQADC_reserved00B8; /* 0x00B8-0x00BB */
- uint32_t eQADC_reserved00BC[5]; /* 0x00BC-0x00CF */
-
- union { /* EQADC Red Line Client Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t REDBS2:4;
- vuint32_t SRV2:4;
- vuint32_t REDBS1:4;
- vuint32_t SRV1:4;
- } B;
- } REDLCCR;
- uint32_t eQADC_reserved00D4[11]; /* 0x00D4-0x00FF */
-
- struct {
- union {
- vuint32_t R;
- struct {
- vuint32_t CFIFO_DATA:32;
- } B;
- } R[4];
-
- union { /* NOTE: ER registers valid only for CF[0]. */
- vuint32_t R;
- struct {
- vuint32_t CFIFO_EDATA:32;
- } B;
- } ER[4];
- uint32_t eQADC_cf_reserved020[8]; /* CFIFO offset 0x020-0x03F */
-
- } CF[6];
-
- uint32_t eQADC_reserved0280[32]; /* 0x0280-0x02FF */
-
- struct {
- union {
- vuint32_t R;
- struct {
- vuint32_t RFIFO_DATA:32;
- } B;
- } R[4];
-
- uint32_t eQADC_rf_reserved010[12]; /* RFIFO offset 0x010-0x03F */
-
- } RF[6];
-
- uint32_t eQADC_reserved0480[3808]; /* 0x0480-0x3FFF */
- };
- /****************************************************************************/
- /* MODULE : Decimation Filter */
- /****************************************************************************/
- struct DECFIL_tag {
-
- union { /* Module Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t MDIS:1;
- vuint32_t FREN:1;
- vuint32_t :1;
- vuint32_t FRZ:1;
- vuint32_t SRES:1;
- vuint32_t CASCD:2;
- vuint32_t IDEN:1;
- vuint32_t ODEN:1;
- vuint32_t ERREN:1;
- vuint32_t :1;
- vuint32_t FTYPE:2;
- vuint32_t :1;
- vuint32_t SCAL:2;
- vuint32_t IDIS:1;
- vuint32_t SAT:1;
- #ifdef COMP_TO_MPC5634M_V1_6_ON
- vuint32_t ISEL:2;
- #else
- vuint32_t IO_SEL:2;
- #endif
- vuint32_t DEC_RATE:4;
- vuint32_t SDIE:1;
- vuint32_t DSEL:1;
- vuint32_t IBIE:1;
- vuint32_t OBIE:1;
- vuint32_t EDME:1;
- vuint32_t TORE:1;
- vuint32_t TMODE:2;
- } B;
- } MCR;
-
- union { /* Module Status Register */
- vuint32_t R;
- struct {
- vuint32_t BSY:1;
- vuint32_t:1;
- vuint32_t DEC_COUNTER:4;
- vuint32_t IDFC:1;
- vuint32_t ODFC:1;
- vuint32_t:1;
- vuint32_t IBIC:1;
- vuint32_t OBIC:1;
- vuint32_t:1;
- vuint32_t DIVRC:1;
- vuint32_t OVFC:1;
- vuint32_t OVRC:1;
- vuint32_t IVRC:1;
- vuint32_t:6;
- vuint32_t IDF:1;
- vuint32_t ODF:1;
- vuint32_t:1;
- vuint32_t IBIF:1;
- vuint32_t OBIF:1;
- vuint32_t:1;
- vuint32_t DIVR:1;
- vuint32_t OVF:1;
- vuint32_t OVR:1;
- vuint32_t IVR:1;
- } B;
- #ifdef COMP_TO_MPC5634M_V1_6_ON
- } MSR;
- #else
- } SR;
- #endif
-
- #ifdef COMP_TO_MPC5634M_V1_6_ON
- uint32_t DFILT_reserved0008[2]; /* 0x0008-0x000F */
- #else
- union { /* Module Extended Config Register */
- vuint32_t R;
- struct {
- vuint32_t SDMAE:1;
- vuint32_t SSIG:1;
- vuint32_t SSAT:1;
- vuint32_t SCSAT:1;
- vuint32_t:10;
- vuint32_t SRQ:1;
- vuint32_t SZR0:1;
- vuint32_t SISEL:1;
- vuint32_t:1;
- vuint32_t SZROSEL:2;
- vuint32_t:2;
- vuint32_t SHLTSEL:2;
- vuint32_t:1;
- vuint32_t SRQSEL:3;
- vuint32_t:2;
- vuint32_t SENSEL:2;
- } B;
- } MXCR;
-
- union { /* Module Extended Status Register */
- vuint32_t R;
- struct {
- vuint32_t:7;
- vuint32_t SDFC:1;
- vuint32_t:2;
- vuint32_t SSEC:1;
- vuint32_t SCEC:1;
- vuint32_t:1;
- vuint32_t SSOVFC:1;
- vuint32_t SCOVFC:1;
- vuint32_t SVRC:1;
- vuint32_t:7;
- vuint32_t SDF:1;
- vuint32_t:2;
- vuint32_t SSE:1;
- vuint32_t SCE:1;
- vuint32_t:1;
- vuint32_t SSOVF:1;
- vuint32_t SCOVF:1;
- vuint32_t SVR:1;
- } B;
- } MXSR;
- #endif
-
- union { /* Interface Input Buffer Register */
- vuint32_t R;
- struct {
- vuint32_t:3;
- vuint32_t OSEL:1;
- vuint32_t INTAG:4;
- vuint32_t:6;
- vuint32_t PREFILL:1;
- vuint32_t FLUSH:1;
- vuint32_t INPBUF:16;
- } B;
- } IB;
-
- union { /* Interface Output Buffer Register */
- vuint32_t R;
- struct {
- vuint32_t:11;
- vuint32_t OSEL:1;
- vuint32_t OUTTAG:4;
- vuint32_t OUTBUF:16;
- } B;
- } OB;
-
- uint32_t DFILT_reserved0018[2]; /* 0x0018-0x001F */
-
- union { /* Coefficient n Register */
- vint32_t R;
- struct {
- vint32_t:8;
- vint32_t COEF:24;
- } B;
- } COEF[9];
-
- uint32_t DFILT_reserved0044[13]; /* 0x0044-0x0077 */
-
- union { /* TAP n Register */
- vint32_t R;
- struct {
- vint32_t:8;
- vint32_t TAP:24;
- } B;
- } TAP[8];
-
- uint32_t DFILT_reserved0098[14]; /* 0x0098-0x00CF */
-
- union { /* EDID Register */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t SAMP_DATA:16;
- } B;
- } EDID;
-
- uint32_t DFILT_reserved00D4[3]; /* 0x00D4-0x00DF */
-
- union { /* FINTVAL Register */
- vuint32_t R;
- struct {
- vuint32_t SUM_VALUE:32;
- } B;
- } FINTVAL;
-
- union { /* FINTCNT Register */
- vuint32_t R;
- struct {
- vuint32_t COUNT:32;
- } B;
- } FINTCNT;
-
- union { /* CINTVAL Register */
- vuint32_t R;
- struct {
- vuint32_t SUM_VALUE:32;
- } B;
- } CINTVAL;
-
- union { /* CINTCNT Register */
- vuint32_t R;
- struct {
- vuint32_t COUNT:32;
- } B;
- } CINTCNT;
-
-
-
- };
- /****************************************************************************/
- /* MODULE : DSPI */
- /****************************************************************************/
- struct DSPI_tag {
-
- union { /* Module Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t MSTR:1;
- vuint32_t CONT_SCKE:1;
- vuint32_t DCONF:2;
- vuint32_t FRZ:1;
- vuint32_t MTFE:1;
- vuint32_t PCSSE:1;
- vuint32_t ROOE:1;
- vuint32_t PCSIS7:1;
- vuint32_t PCSIS6:1;
- vuint32_t PCSIS5:1;
- vuint32_t PCSIS4:1;
- vuint32_t PCSIS3:1;
- vuint32_t PCSIS2:1;
- vuint32_t PCSIS1:1;
- vuint32_t PCSIS0:1;
- vuint32_t DOZE:1;
- vuint32_t MDIS:1;
- vuint32_t DIS_TXF:1;
- vuint32_t DIS_RXF:1;
- vuint32_t CLR_TXF:1;
- vuint32_t CLR_RXF:1;
- vuint32_t SMPL_PT:2;
- vuint32_t:6;
- vuint32_t PES:1;
- vuint32_t HALT:1;
- } B;
- } MCR;
-
- uint32_t DSPI_reserved0004; /* 0x0004-0x0007 */
-
- union { /* Transfer Count Register */
- vuint32_t R;
- struct {
- vuint32_t TCNT:16;
- vuint32_t:16;
- } B;
- } TCR;
-
- union { /* Clock and Transfer Attributes Registers */
- vuint32_t R;
- struct {
- vuint32_t DBR:1;
- vuint32_t FMSZ:4;
- vuint32_t CPOL:1;
- vuint32_t CPHA:1;
- vuint32_t LSBFE:1;
- vuint32_t PCSSCK:2;
- vuint32_t PASC:2;
- vuint32_t PDT:2;
- vuint32_t PBR:2;
- vuint32_t CSSCK:4;
- vuint32_t ASC:4;
- vuint32_t DT:4;
- vuint32_t BR:4;
- } B;
- } CTAR[8];
-
- union { /* Status Register */
- vuint32_t R;
- struct {
- vuint32_t TCF:1;
- vuint32_t TXRXS:1;
- vuint32_t:1;
- vuint32_t EOQF:1;
- vuint32_t TFUF:1;
- vuint32_t:1;
- vuint32_t TFFF:1;
- vuint32_t:2;
- vuint32_t DPEF:1;
- vuint32_t SPEF:1;
- vuint32_t DDIF:1;
- vuint32_t RFOF:1;
- vuint32_t:1;
- vuint32_t RFDF:1;
- vuint32_t:1;
- vuint32_t TXCTR:4;
- vuint32_t TXNXTPTR:4;
- vuint32_t RXCTR:4;
- vuint32_t POPNXTPTR:4;
- } B;
- } SR;
-
- union { /* DMA/Interrupt Request Select and Enable Register */
- vuint32_t R;
- struct {
- vuint32_t TCFRE:1;
- vuint32_t:2;
- vuint32_t EOQFRE:1;
- vuint32_t TFUFRE:1;
- vuint32_t:1;
- vuint32_t TFFFRE:1;
- vuint32_t TFFFDIRS:1;
- vuint32_t:1;
- vuint32_t DPEFRE:1;
- vuint32_t SPEFRE:1;
- vuint32_t DDIFRE:1;
- vuint32_t RFOFRE:1;
- vuint32_t:1;
- vuint32_t RFDFRE:1;
- vuint32_t RFDFDIRS:1;
- vuint32_t:16;
- } B;
- } RSER;
-
- union { /* PUSH TX FIFO Register */
- vuint32_t R;
- struct {
- vuint32_t CONT:1;
- vuint32_t CTAS:3;
- vuint32_t EOQ:1;
- vuint32_t CTCNT:1;
- vuint32_t PE:1;
- vuint32_t PP:1;
- vuint32_t PCS7:1;
- vuint32_t PCS6:1;
- vuint32_t PCS5:1;
- vuint32_t PCS4:1;
- vuint32_t PCS3:1;
- vuint32_t PCS2:1;
- vuint32_t PCS1:1;
- vuint32_t PCS0:1;
- vuint32_t TXDATA:16;
- } B;
- } PUSHR;
-
- union { /* POP RX FIFO Register */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t RXDATA:16;
- } B;
- } POPR;
-
- union { /* Transmit FIFO Registers */
- vuint32_t R;
- struct {
- vuint32_t TXCMD:16;
- vuint32_t TXDATA:16;
- } B;
- } TXFR[4];
-
- uint32_t DSPI_reserved004C[12]; /* 0x004C-0x007B */
-
- union { /* Transmit FIFO Registers */
- vuint32_t R;
- struct {
- vuint32_t:16;
- vuint32_t RXDATA:16;
- } B;
- } RXFR[4];
-
- uint32_t DSPI_reserved008C[12]; /* 0x008C-0x00BB */
-
- union { /* DSI Configuration Register */
- vuint32_t R;
- struct {
- vuint32_t MTOE:1;
- vuint32_t FMSZ4:1;
- vuint32_t MTOCNT:6;
- vuint32_t:3;
- vuint32_t TSBC:1;
- vuint32_t TXSS:1;
- vuint32_t TPOL:1;
- vuint32_t TRRE:1;
- vuint32_t CID:1;
- vuint32_t DCONT:1;
- vuint32_t DSICTAS:3;
- vuint32_t:4;
- vuint32_t DPCS7:1;
- vuint32_t DPCS6:1;
- vuint32_t DPCS5:1;
- vuint32_t DPCS4:1;
- vuint32_t DPCS3:1;
- vuint32_t DPCS2:1;
- vuint32_t DPCS1:1;
- vuint32_t DPCS0:1;
- } B;
- } DSICR;
-
- union { /* DSI Serialization Data Register */
- vuint32_t R;
- struct {
- vuint32_t SER_DATA:32;
- } B;
- } SDR;
-
- union { /* DSI Alternate Serialization Data Register */
- vuint32_t R;
- struct {
- vuint32_t ASER_DATA:32;
- } B;
- } ASDR;
-
- union { /* DSI Transmit Comparison Register */
- vuint32_t R;
- struct {
- vuint32_t COMP_DATA:32;
- } B;
- } COMPR;
-
- union { /* DSI deserialization Data Register */
- vuint32_t R;
- struct {
- vuint32_t DESER_DATA:32;
- } B;
- } DDR;
-
- union {
- vuint32_t R;
- struct {
- vuint32_t:3;
- vuint32_t TSBCNT:5;
- vuint32_t:6;
- vuint32_t DSE1:1;
- vuint32_t DSE0:1;
- vuint32_t:8;
- vuint32_t DPCS1_7:1;
- vuint32_t DPCS1_6:1;
- vuint32_t DPCS1_5:1;
- vuint32_t DPCS1_4:1;
- vuint32_t DPCS1_3:1;
- vuint32_t DPCS1_2:1;
- vuint32_t DPCS1_1:1;
- vuint32_t DPCS1_0:1;
- } B;
- } DSICR1;
- uint32_t DSPI_reserved00D4[4043]; /* 0x00D4-0x3FFF */
-
- };
- /* ----------------------------------------------------------------------------
- -- eSCI Peripheral Access Layer
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup eSCI_Peripheral_Access_Layer eSCI Peripheral Access Layer
- * @{
- */
- /** eSCI - Size of Registers Arrays */
- /** eSCI - Register Layout Typedef */
- typedef struct {
- __IO uint16_t BRR; /**< Baud Rate Register, offset: 0x0 */
- __IO uint16_t CR1; /**< Control Register 1, offset: 0x2 */
- __IO uint16_t CR2; /**< Control Register 2, offset: 0x4 */
- __IO uint16_t SDR; /**< SCI Data Register, offset: 0x6 */
- __IO uint16_t IFSR1; /**< Interrupt Flag and Status Register 1, offset: 0x8 */
- __IO uint16_t IFSR2; /**< Interrupt Flag and Status Register 2, offset: 0xA */
- __IO uint16_t LCR1; /**< LIN Control Register 1, offset: 0xC */
- __IO uint16_t LCR2; /**< LIN Control Register 2, offset: 0xE */
- __IO uint8_t LTR; /**< LIN Transmit Register, offset: 0x10 */
- uint8_t RESERVED_0[3];
- __I uint8_t LRR; /**< LIN Receive Register, offset: 0x14 */
- uint8_t RESERVED_1[3];
- __IO uint16_t LPR; /**< LIN CRC Polynomial Register, offset: 0x18 */
- __IO uint16_t CR3; /**< Control Register 3, offset: 0x1A */
- } eSCI_Type, *eSCI_MemMapPtr;
- /** Number of instances of the eSCI module. */
- #define eSCI_INSTANCE_COUNT (6u)
- /* eSCI - Peripheral instance base addresses */
- /** Peripheral eSCI_0 base address */
- #define eSCI_0_BASE (0xFFFB0000u)
- /** Peripheral eSCI_0 base pointer */
- #define eSCI_0 ((eSCI_Type *)eSCI_0_BASE)
- /** Peripheral eSCI_1 base address */
- #define eSCI_1_BASE (0xFFFB4000u)
- /** Peripheral eSCI_1 base pointer */
- #define eSCI_1 ((eSCI_Type *)eSCI_1_BASE)
- /** Peripheral eSCI_2 base address */
- #define eSCI_2_BASE (0xFFFB8000u)
- /** Peripheral eSCI_2 base pointer */
- #define eSCI_2 ((eSCI_Type *)eSCI_2_BASE)
- /** Peripheral eSCI_3 base address */
- #define eSCI_3_BASE (0xC3FB0000u)
- /** Peripheral eSCI_3 base pointer */
- #define eSCI_3 ((eSCI_Type *)eSCI_3_BASE)
- /** Peripheral eSCI_4 base address */
- #define eSCI_4_BASE (0xC3FB4000u)
- /** Peripheral eSCI_4 base pointer */
- #define eSCI_4 ((eSCI_Type *)eSCI_4_BASE)
- /** Peripheral eSCI_5 base address */
- #define eSCI_5_BASE (0xC3FB8000u)
- /** Peripheral eSCI_5 base pointer */
- #define eSCI_5 ((eSCI_Type *)eSCI_5_BASE)
- /** Array initializer of eSCI peripheral base addresses */
- #define eSCI_BASE_ADDRS { eSCI_0_BASE, eSCI_1_BASE, eSCI_2_BASE, eSCI_3_BASE, eSCI_4_BASE, eSCI_5_BASE }
- /** Array initializer of eSCI peripheral base pointers */
- #define eSCI_BASE_PTRS { eSCI_0, eSCI_1, eSCI_2, eSCI_3, eSCI_4, eSCI_5 }
- /* ----------------------------------------------------------------------------
- -- eSCI Register Masks
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup eSCI_Register_Masks eSCI Register Masks
- * @{
- */
- /* BRR Bit Fields */
- #define eSCI_BRR_SBR_MASK 0x1FFFu
- #define eSCI_BRR_SBR_SHIFT 0u
- #define eSCI_BRR_SBR_WIDTH 13u
- #define eSCI_BRR_SBR(x) (((uint16_t)(((uint16_t)(x))<<eSCI_BRR_SBR_SHIFT))&eSCI_BRR_SBR_MASK)
- /* CR1 Bit Fields */
- #define eSCI_CR1_SBK_MASK 0x1u
- #define eSCI_CR1_SBK_SHIFT 0u
- #define eSCI_CR1_SBK_WIDTH 1u
- #define eSCI_CR1_SBK(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_SBK_SHIFT))&eSCI_CR1_SBK_MASK)
- #define eSCI_CR1_RWU_MASK 0x2u
- #define eSCI_CR1_RWU_SHIFT 1u
- #define eSCI_CR1_RWU_WIDTH 1u
- #define eSCI_CR1_RWU(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_RWU_SHIFT))&eSCI_CR1_RWU_MASK)
- #define eSCI_CR1_RE_MASK 0x4u
- #define eSCI_CR1_RE_SHIFT 2u
- #define eSCI_CR1_RE_WIDTH 1u
- #define eSCI_CR1_RE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_RE_SHIFT))&eSCI_CR1_RE_MASK)
- #define eSCI_CR1_TE_MASK 0x8u
- #define eSCI_CR1_TE_SHIFT 3u
- #define eSCI_CR1_TE_WIDTH 1u
- #define eSCI_CR1_TE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_TE_SHIFT))&eSCI_CR1_TE_MASK)
- #define eSCI_CR1_ILIE_MASK 0x10u
- #define eSCI_CR1_ILIE_SHIFT 4u
- #define eSCI_CR1_ILIE_WIDTH 1u
- #define eSCI_CR1_ILIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_ILIE_SHIFT))&eSCI_CR1_ILIE_MASK)
- #define eSCI_CR1_RIE_MASK 0x20u
- #define eSCI_CR1_RIE_SHIFT 5u
- #define eSCI_CR1_RIE_WIDTH 1u
- #define eSCI_CR1_RIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_RIE_SHIFT))&eSCI_CR1_RIE_MASK)
- #define eSCI_CR1_TCIE_MASK 0x40u
- #define eSCI_CR1_TCIE_SHIFT 6u
- #define eSCI_CR1_TCIE_WIDTH 1u
- #define eSCI_CR1_TCIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_TCIE_SHIFT))&eSCI_CR1_TCIE_MASK)
- #define eSCI_CR1_TIE_MASK 0x80u
- #define eSCI_CR1_TIE_SHIFT 7u
- #define eSCI_CR1_TIE_WIDTH 1u
- #define eSCI_CR1_TIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_TIE_SHIFT))&eSCI_CR1_TIE_MASK)
- #define eSCI_CR1_PT_MASK 0x100u
- #define eSCI_CR1_PT_SHIFT 8u
- #define eSCI_CR1_PT_WIDTH 1u
- #define eSCI_CR1_PT(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_PT_SHIFT))&eSCI_CR1_PT_MASK)
- #define eSCI_CR1_PE_MASK 0x200u
- #define eSCI_CR1_PE_SHIFT 9u
- #define eSCI_CR1_PE_WIDTH 1u
- #define eSCI_CR1_PE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_PE_SHIFT))&eSCI_CR1_PE_MASK)
- #define eSCI_CR1_WAKE_MASK 0x800u
- #define eSCI_CR1_WAKE_SHIFT 11u
- #define eSCI_CR1_WAKE_WIDTH 1u
- #define eSCI_CR1_WAKE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_WAKE_SHIFT))&eSCI_CR1_WAKE_MASK)
- #define eSCI_CR1_M_MASK 0x1000u
- #define eSCI_CR1_M_SHIFT 12u
- #define eSCI_CR1_M_WIDTH 1u
- #define eSCI_CR1_M(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_M_SHIFT))&eSCI_CR1_M_MASK)
- #define eSCI_CR1_RSRC_MASK 0x2000u
- #define eSCI_CR1_RSRC_SHIFT 13u
- #define eSCI_CR1_RSRC_WIDTH 1u
- #define eSCI_CR1_RSRC(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_RSRC_SHIFT))&eSCI_CR1_RSRC_MASK)
- #define eSCI_CR1_LOOPS_MASK 0x8000u
- #define eSCI_CR1_LOOPS_SHIFT 15u
- #define eSCI_CR1_LOOPS_WIDTH 1u
- #define eSCI_CR1_LOOPS(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR1_LOOPS_SHIFT))&eSCI_CR1_LOOPS_MASK)
- /* CR2 Bit Fields */
- #define eSCI_CR2_PFIE_MASK 0x1u
- #define eSCI_CR2_PFIE_SHIFT 0u
- #define eSCI_CR2_PFIE_WIDTH 1u
- #define eSCI_CR2_PFIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_PFIE_SHIFT))&eSCI_CR2_PFIE_MASK)
- #define eSCI_CR2_FEIE_MASK 0x2u
- #define eSCI_CR2_FEIE_SHIFT 1u
- #define eSCI_CR2_FEIE_WIDTH 1u
- #define eSCI_CR2_FEIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_FEIE_SHIFT))&eSCI_CR2_FEIE_MASK)
- #define eSCI_CR2_NFIE_MASK 0x4u
- #define eSCI_CR2_NFIE_SHIFT 2u
- #define eSCI_CR2_NFIE_WIDTH 1u
- #define eSCI_CR2_NFIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_NFIE_SHIFT))&eSCI_CR2_NFIE_MASK)
- #define eSCI_CR2_ORIE_MASK 0x8u
- #define eSCI_CR2_ORIE_SHIFT 3u
- #define eSCI_CR2_ORIE_WIDTH 1u
- #define eSCI_CR2_ORIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_ORIE_SHIFT))&eSCI_CR2_ORIE_MASK)
- #define eSCI_CR2_PMSK_MASK 0x10u
- #define eSCI_CR2_PMSK_SHIFT 4u
- #define eSCI_CR2_PMSK_WIDTH 1u
- #define eSCI_CR2_PMSK(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_PMSK_SHIFT))&eSCI_CR2_PMSK_MASK)
- #define eSCI_CR2_RXPOL_MASK 0x20u
- #define eSCI_CR2_RXPOL_SHIFT 5u
- #define eSCI_CR2_RXPOL_WIDTH 1u
- #define eSCI_CR2_RXPOL(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_RXPOL_SHIFT))&eSCI_CR2_RXPOL_MASK)
- #define eSCI_CR2_BESTP_MASK 0x40u
- #define eSCI_CR2_BESTP_SHIFT 6u
- #define eSCI_CR2_BESTP_WIDTH 1u
- #define eSCI_CR2_BESTP(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_BESTP_SHIFT))&eSCI_CR2_BESTP_MASK)
- #define eSCI_CR2_BESM_MASK 0x80u
- #define eSCI_CR2_BESM_SHIFT 7u
- #define eSCI_CR2_BESM_WIDTH 1u
- #define eSCI_CR2_BESM(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_BESM_SHIFT))&eSCI_CR2_BESM_MASK)
- #define eSCI_CR2_TXDIR_MASK 0x100u
- #define eSCI_CR2_TXDIR_SHIFT 8u
- #define eSCI_CR2_TXDIR_WIDTH 1u
- #define eSCI_CR2_TXDIR(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_TXDIR_SHIFT))&eSCI_CR2_TXDIR_MASK)
- #define eSCI_CR2_BRCL_MASK 0x200u
- #define eSCI_CR2_BRCL_SHIFT 9u
- #define eSCI_CR2_BRCL_WIDTH 1u
- #define eSCI_CR2_BRCL(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_BRCL_SHIFT))&eSCI_CR2_BRCL_MASK)
- #define eSCI_CR2_TXDMA_MASK 0x400u
- #define eSCI_CR2_TXDMA_SHIFT 10u
- #define eSCI_CR2_TXDMA_WIDTH 1u
- #define eSCI_CR2_TXDMA(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_TXDMA_SHIFT))&eSCI_CR2_TXDMA_MASK)
- #define eSCI_CR2_RXDMA_MASK 0x800u
- #define eSCI_CR2_RXDMA_SHIFT 11u
- #define eSCI_CR2_RXDMA_WIDTH 1u
- #define eSCI_CR2_RXDMA(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_RXDMA_SHIFT))&eSCI_CR2_RXDMA_MASK)
- #define eSCI_CR2_BERRIE_MASK 0x1000u
- #define eSCI_CR2_BERRIE_SHIFT 12u
- #define eSCI_CR2_BERRIE_WIDTH 1u
- #define eSCI_CR2_BERRIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_BERRIE_SHIFT))&eSCI_CR2_BERRIE_MASK)
- #define eSCI_CR2_BSTP_MASK 0x2000u
- #define eSCI_CR2_BSTP_SHIFT 13u
- #define eSCI_CR2_BSTP_WIDTH 1u
- #define eSCI_CR2_BSTP(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_BSTP_SHIFT))&eSCI_CR2_BSTP_MASK)
- #define eSCI_CR2_FBR_MASK 0x4000u
- #define eSCI_CR2_FBR_SHIFT 14u
- #define eSCI_CR2_FBR_WIDTH 1u
- #define eSCI_CR2_FBR(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_FBR_SHIFT))&eSCI_CR2_FBR_MASK)
- #define eSCI_CR2_MDIS_MASK 0x8000u
- #define eSCI_CR2_MDIS_SHIFT 15u
- #define eSCI_CR2_MDIS_WIDTH 1u
- #define eSCI_CR2_MDIS(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR2_MDIS_SHIFT))&eSCI_CR2_MDIS_MASK)
- /* SDR Bit Fields */
- #define eSCI_SDR_RDTD_MASK 0xFFFu
- #define eSCI_SDR_RDTD_SHIFT 0u
- #define eSCI_SDR_RDTD_WIDTH 12u
- #define eSCI_SDR_RDTD(x) (((uint16_t)(((uint16_t)(x))<<eSCI_SDR_RDTD_SHIFT))&eSCI_SDR_RDTD_MASK)
- #define eSCI_SDR_ERR_MASK 0x2000u
- #define eSCI_SDR_ERR_SHIFT 13u
- #define eSCI_SDR_ERR_WIDTH 1u
- #define eSCI_SDR_ERR(x) (((uint16_t)(((uint16_t)(x))<<eSCI_SDR_ERR_SHIFT))&eSCI_SDR_ERR_MASK)
- #define eSCI_SDR_TN_MASK 0x4000u
- #define eSCI_SDR_TN_SHIFT 14u
- #define eSCI_SDR_TN_WIDTH 1u
- #define eSCI_SDR_TN(x) (((uint16_t)(((uint16_t)(x))<<eSCI_SDR_TN_SHIFT))&eSCI_SDR_TN_MASK)
- #define eSCI_SDR_RN_MASK 0x8000u
- #define eSCI_SDR_RN_SHIFT 15u
- #define eSCI_SDR_RN_WIDTH 1u
- #define eSCI_SDR_RN(x) (((uint16_t)(((uint16_t)(x))<<eSCI_SDR_RN_SHIFT))&eSCI_SDR_RN_MASK)
- /* IFSR1 Bit Fields */
- #define eSCI_IFSR1_RACT_MASK 0x1u
- #define eSCI_IFSR1_RACT_SHIFT 0u
- #define eSCI_IFSR1_RACT_WIDTH 1u
- #define eSCI_IFSR1_RACT(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_RACT_SHIFT))&eSCI_IFSR1_RACT_MASK)
- #define eSCI_IFSR1_TACT_MASK 0x2u
- #define eSCI_IFSR1_TACT_SHIFT 1u
- #define eSCI_IFSR1_TACT_WIDTH 1u
- #define eSCI_IFSR1_TACT(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_TACT_SHIFT))&eSCI_IFSR1_TACT_MASK)
- #define eSCI_IFSR1_LACT_MASK 0x4u
- #define eSCI_IFSR1_LACT_SHIFT 2u
- #define eSCI_IFSR1_LACT_WIDTH 1u
- #define eSCI_IFSR1_LACT(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_LACT_SHIFT))&eSCI_IFSR1_LACT_MASK)
- #define eSCI_IFSR1_WACT_MASK 0x8u
- #define eSCI_IFSR1_WACT_SHIFT 3u
- #define eSCI_IFSR1_WACT_WIDTH 1u
- #define eSCI_IFSR1_WACT(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_WACT_SHIFT))&eSCI_IFSR1_WACT_MASK)
- #define eSCI_IFSR1_BERR_MASK 0x10u
- #define eSCI_IFSR1_BERR_SHIFT 4u
- #define eSCI_IFSR1_BERR_WIDTH 1u
- #define eSCI_IFSR1_BERR(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_BERR_SHIFT))&eSCI_IFSR1_BERR_MASK)
- #define eSCI_IFSR1_DACT_MASK 0x20u
- #define eSCI_IFSR1_DACT_SHIFT 5u
- #define eSCI_IFSR1_DACT_WIDTH 1u
- #define eSCI_IFSR1_DACT(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_DACT_SHIFT))&eSCI_IFSR1_DACT_MASK)
- #define eSCI_IFSR1_PF_MASK 0x100u
- #define eSCI_IFSR1_PF_SHIFT 8u
- #define eSCI_IFSR1_PF_WIDTH 1u
- #define eSCI_IFSR1_PF(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_PF_SHIFT))&eSCI_IFSR1_PF_MASK)
- #define eSCI_IFSR1_FE_MASK 0x200u
- #define eSCI_IFSR1_FE_SHIFT 9u
- #define eSCI_IFSR1_FE_WIDTH 1u
- #define eSCI_IFSR1_FE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_FE_SHIFT))&eSCI_IFSR1_FE_MASK)
- #define eSCI_IFSR1_NF_MASK 0x400u
- #define eSCI_IFSR1_NF_SHIFT 10u
- #define eSCI_IFSR1_NF_WIDTH 1u
- #define eSCI_IFSR1_NF(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_NF_SHIFT))&eSCI_IFSR1_NF_MASK)
- #define eSCI_IFSR1_OR_MASK 0x800u
- #define eSCI_IFSR1_OR_SHIFT 11u
- #define eSCI_IFSR1_OR_WIDTH 1u
- #define eSCI_IFSR1_OR(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_OR_SHIFT))&eSCI_IFSR1_OR_MASK)
- #define eSCI_IFSR1_IDLE_MASK 0x1000u
- #define eSCI_IFSR1_IDLE_SHIFT 12u
- #define eSCI_IFSR1_IDLE_WIDTH 1u
- #define eSCI_IFSR1_IDLE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_IDLE_SHIFT))&eSCI_IFSR1_IDLE_MASK)
- #define eSCI_IFSR1_RDRF_MASK 0x2000u
- #define eSCI_IFSR1_RDRF_SHIFT 13u
- #define eSCI_IFSR1_RDRF_WIDTH 1u
- #define eSCI_IFSR1_RDRF(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_RDRF_SHIFT))&eSCI_IFSR1_RDRF_MASK)
- #define eSCI_IFSR1_TC_MASK 0x4000u
- #define eSCI_IFSR1_TC_SHIFT 14u
- #define eSCI_IFSR1_TC_WIDTH 1u
- #define eSCI_IFSR1_TC(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_TC_SHIFT))&eSCI_IFSR1_TC_MASK)
- #define eSCI_IFSR1_TDRE_MASK 0x8000u
- #define eSCI_IFSR1_TDRE_SHIFT 15u
- #define eSCI_IFSR1_TDRE_WIDTH 1u
- #define eSCI_IFSR1_TDRE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR1_TDRE_SHIFT))&eSCI_IFSR1_TDRE_MASK)
- /* IFSR2 Bit Fields */
- #define eSCI_IFSR2_OVFL_MASK 0x1u
- #define eSCI_IFSR2_OVFL_SHIFT 0u
- #define eSCI_IFSR2_OVFL_WIDTH 1u
- #define eSCI_IFSR2_OVFL(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_OVFL_SHIFT))&eSCI_IFSR2_OVFL_MASK)
- #define eSCI_IFSR2_UREQ_MASK 0x2u
- #define eSCI_IFSR2_UREQ_SHIFT 1u
- #define eSCI_IFSR2_UREQ_WIDTH 1u
- #define eSCI_IFSR2_UREQ(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_UREQ_SHIFT))&eSCI_IFSR2_UREQ_MASK)
- #define eSCI_IFSR2_FRC_MASK 0x100u
- #define eSCI_IFSR2_FRC_SHIFT 8u
- #define eSCI_IFSR2_FRC_WIDTH 1u
- #define eSCI_IFSR2_FRC(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_FRC_SHIFT))&eSCI_IFSR2_FRC_MASK)
- #define eSCI_IFSR2_CKERR_MASK 0x200u
- #define eSCI_IFSR2_CKERR_SHIFT 9u
- #define eSCI_IFSR2_CKERR_WIDTH 1u
- #define eSCI_IFSR2_CKERR(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_CKERR_SHIFT))&eSCI_IFSR2_CKERR_MASK)
- #define eSCI_IFSR2_CERR_MASK 0x400u
- #define eSCI_IFSR2_CERR_SHIFT 10u
- #define eSCI_IFSR2_CERR_WIDTH 1u
- #define eSCI_IFSR2_CERR(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_CERR_SHIFT))&eSCI_IFSR2_CERR_MASK)
- #define eSCI_IFSR2_PBERR_MASK 0x800u
- #define eSCI_IFSR2_PBERR_SHIFT 11u
- #define eSCI_IFSR2_PBERR_WIDTH 1u
- #define eSCI_IFSR2_PBERR(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_PBERR_SHIFT))&eSCI_IFSR2_PBERR_MASK)
- #define eSCI_IFSR2_STO_MASK 0x1000u
- #define eSCI_IFSR2_STO_SHIFT 12u
- #define eSCI_IFSR2_STO_WIDTH 1u
- #define eSCI_IFSR2_STO(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_STO_SHIFT))&eSCI_IFSR2_STO_MASK)
- #define eSCI_IFSR2_LWAKE_MASK 0x2000u
- #define eSCI_IFSR2_LWAKE_SHIFT 13u
- #define eSCI_IFSR2_LWAKE_WIDTH 1u
- #define eSCI_IFSR2_LWAKE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_LWAKE_SHIFT))&eSCI_IFSR2_LWAKE_MASK)
- #define eSCI_IFSR2_TXRDY_MASK 0x4000u
- #define eSCI_IFSR2_TXRDY_SHIFT 14u
- #define eSCI_IFSR2_TXRDY_WIDTH 1u
- #define eSCI_IFSR2_TXRDY(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_TXRDY_SHIFT))&eSCI_IFSR2_TXRDY_MASK)
- #define eSCI_IFSR2_RXRDY_MASK 0x8000u
- #define eSCI_IFSR2_RXRDY_SHIFT 15u
- #define eSCI_IFSR2_RXRDY_WIDTH 1u
- #define eSCI_IFSR2_RXRDY(x) (((uint16_t)(((uint16_t)(x))<<eSCI_IFSR2_RXRDY_SHIFT))&eSCI_IFSR2_RXRDY_MASK)
- /* LCR1 Bit Fields */
- #define eSCI_LCR1_FCIE_MASK 0x1u
- #define eSCI_LCR1_FCIE_SHIFT 0u
- #define eSCI_LCR1_FCIE_WIDTH 1u
- #define eSCI_LCR1_FCIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_FCIE_SHIFT))&eSCI_LCR1_FCIE_MASK)
- #define eSCI_LCR1_CKIE_MASK 0x2u
- #define eSCI_LCR1_CKIE_SHIFT 1u
- #define eSCI_LCR1_CKIE_WIDTH 1u
- #define eSCI_LCR1_CKIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_CKIE_SHIFT))&eSCI_LCR1_CKIE_MASK)
- #define eSCI_LCR1_CIE_MASK 0x4u
- #define eSCI_LCR1_CIE_SHIFT 2u
- #define eSCI_LCR1_CIE_WIDTH 1u
- #define eSCI_LCR1_CIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_CIE_SHIFT))&eSCI_LCR1_CIE_MASK)
- #define eSCI_LCR1_PBIE_MASK 0x8u
- #define eSCI_LCR1_PBIE_SHIFT 3u
- #define eSCI_LCR1_PBIE_WIDTH 1u
- #define eSCI_LCR1_PBIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_PBIE_SHIFT))&eSCI_LCR1_PBIE_MASK)
- #define eSCI_LCR1_STIE_MASK 0x10u
- #define eSCI_LCR1_STIE_SHIFT 4u
- #define eSCI_LCR1_STIE_WIDTH 1u
- #define eSCI_LCR1_STIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_STIE_SHIFT))&eSCI_LCR1_STIE_MASK)
- #define eSCI_LCR1_WUIE_MASK 0x20u
- #define eSCI_LCR1_WUIE_SHIFT 5u
- #define eSCI_LCR1_WUIE_WIDTH 1u
- #define eSCI_LCR1_WUIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_WUIE_SHIFT))&eSCI_LCR1_WUIE_MASK)
- #define eSCI_LCR1_TXIE_MASK 0x40u
- #define eSCI_LCR1_TXIE_SHIFT 6u
- #define eSCI_LCR1_TXIE_WIDTH 1u
- #define eSCI_LCR1_TXIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_TXIE_SHIFT))&eSCI_LCR1_TXIE_MASK)
- #define eSCI_LCR1_RXIE_MASK 0x80u
- #define eSCI_LCR1_RXIE_SHIFT 7u
- #define eSCI_LCR1_RXIE_WIDTH 1u
- #define eSCI_LCR1_RXIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_RXIE_SHIFT))&eSCI_LCR1_RXIE_MASK)
- #define eSCI_LCR1_LIN_MASK 0x100u
- #define eSCI_LCR1_LIN_SHIFT 8u
- #define eSCI_LCR1_LIN_WIDTH 1u
- #define eSCI_LCR1_LIN(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_LIN_SHIFT))&eSCI_LCR1_LIN_MASK)
- #define eSCI_LCR1_PRTY_MASK 0x200u
- #define eSCI_LCR1_PRTY_SHIFT 9u
- #define eSCI_LCR1_PRTY_WIDTH 1u
- #define eSCI_LCR1_PRTY(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_PRTY_SHIFT))&eSCI_LCR1_PRTY_MASK)
- #define eSCI_LCR1_WUD_MASK 0x3000u
- #define eSCI_LCR1_WUD_SHIFT 12u
- #define eSCI_LCR1_WUD_WIDTH 2u
- #define eSCI_LCR1_WUD(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_WUD_SHIFT))&eSCI_LCR1_WUD_MASK)
- #define eSCI_LCR1_WU_MASK 0x4000u
- #define eSCI_LCR1_WU_SHIFT 14u
- #define eSCI_LCR1_WU_WIDTH 1u
- #define eSCI_LCR1_WU(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_WU_SHIFT))&eSCI_LCR1_WU_MASK)
- #define eSCI_LCR1_LRES_MASK 0x8000u
- #define eSCI_LCR1_LRES_SHIFT 15u
- #define eSCI_LCR1_LRES_WIDTH 1u
- #define eSCI_LCR1_LRES(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR1_LRES_SHIFT))&eSCI_LCR1_LRES_MASK)
- /* LCR2 Bit Fields */
- #define eSCI_LCR2_OFIE_MASK 0x100u
- #define eSCI_LCR2_OFIE_SHIFT 8u
- #define eSCI_LCR2_OFIE_WIDTH 1u
- #define eSCI_LCR2_OFIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR2_OFIE_SHIFT))&eSCI_LCR2_OFIE_MASK)
- #define eSCI_LCR2_UQIE_MASK 0x200u
- #define eSCI_LCR2_UQIE_SHIFT 9u
- #define eSCI_LCR2_UQIE_WIDTH 1u
- #define eSCI_LCR2_UQIE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LCR2_UQIE_SHIFT))&eSCI_LCR2_UQIE_MASK)
- /* LTR Bit Fields */
- #define eSCI_LTR_DATA_MASK 0xFFu
- #define eSCI_LTR_DATA_SHIFT 0u
- #define eSCI_LTR_DATA_WIDTH 8u
- #define eSCI_LTR_DATA(x) (((uint8_t)(((uint8_t)(x))<<eSCI_LTR_DATA_SHIFT))&eSCI_LTR_DATA_MASK)
- /* LRR Bit Fields */
- #define eSCI_LRR_D_MASK 0xFFu
- #define eSCI_LRR_D_SHIFT 0u
- #define eSCI_LRR_D_WIDTH 8u
- #define eSCI_LRR_D(x) (((uint8_t)(((uint8_t)(x))<<eSCI_LRR_D_SHIFT))&eSCI_LRR_D_MASK)
- /* LPR Bit Fields */
- #define eSCI_LPR_P_MASK 0xFFFFu
- #define eSCI_LPR_P_SHIFT 0u
- #define eSCI_LPR_P_WIDTH 16u
- #define eSCI_LPR_P(x) (((uint16_t)(((uint16_t)(x))<<eSCI_LPR_P_SHIFT))&eSCI_LPR_P_MASK)
- /* CR3 Bit Fields */
- #define eSCI_CR3_M2_MASK 0x100u
- #define eSCI_CR3_M2_SHIFT 8u
- #define eSCI_CR3_M2_WIDTH 1u
- #define eSCI_CR3_M2(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR3_M2_SHIFT))&eSCI_CR3_M2_MASK)
- #define eSCI_CR3_ERPE_MASK 0x200u
- #define eSCI_CR3_ERPE_SHIFT 9u
- #define eSCI_CR3_ERPE_WIDTH 1u
- #define eSCI_CR3_ERPE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR3_ERPE_SHIFT))&eSCI_CR3_ERPE_MASK)
- #define eSCI_CR3_ERFE_MASK 0x400u
- #define eSCI_CR3_ERFE_SHIFT 10u
- #define eSCI_CR3_ERFE_WIDTH 1u
- #define eSCI_CR3_ERFE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR3_ERFE_SHIFT))&eSCI_CR3_ERFE_MASK)
- #define eSCI_CR3_EROE_MASK 0x800u
- #define eSCI_CR3_EROE_SHIFT 11u
- #define eSCI_CR3_EROE_WIDTH 1u
- #define eSCI_CR3_EROE(x) (((uint16_t)(((uint16_t)(x))<<eSCI_CR3_EROE_SHIFT))&eSCI_CR3_EROE_MASK)
- /*!
- * @}
- */ /* end of group eSCI_Register_Masks */
- /*!
- * @}
- */ /* end of group eSCI_Peripheral_Access_Layer */
- /****************************************************************************/
- /* MODULE : FlexCAN */
- /****************************************************************************/
- /** CAN - Size of Registers Arrays */
- #define CAN_RAMn_COUNT (256u)
- #define CAN_RXIMR_COUNT 64u
- /** CAN - Register Layout Typedef */
- typedef struct {
- __IO uint32_t MCR; /**< Module Configuration Register, offset: 0x0 */
- __IO uint32_t CTRL1; /**< Control 1 register, offset: 0x4 */
- __IO uint32_t TIMER; /**< Free Running Timer, offset: 0x8 */
- uint8_t RESERVED_0[4];
- __IO uint32_t RXMGMASK; /**< Rx Mailboxes Global Mask Register, offset: 0x10 */
- __IO uint32_t RX14MASK; /**< Rx 14 Mask register, offset: 0x14 */
- __IO uint32_t RX15MASK; /**< Rx 15 Mask register, offset: 0x18 */
- __IO uint32_t ECR; /**< Error Counter, offset: 0x1C */
- __IO uint32_t ESR1; /**< Error and Status 1 register, offset: 0x20 */
- __IO uint32_t IMASK2; /**< Interrupt Masks 2 register, offset: 0x24 */
- __IO uint32_t IMASK1; /**< Interrupt Masks 1 register, offset: 0x28 */
- __IO uint32_t IFLAG2; /**< Interrupt Flags 2 register, offset: 0x2C */
- __IO uint32_t IFLAG1; /**< Interrupt Flags 1 register, offset: 0x30 */
- __IO uint32_t CTRL2; /**< Control 2 register, offset: 0x34 */
- uint32_t RESERVED_1[18];
- __IO uint32_t RAMn[CAN_RAMn_COUNT]; /**< Embedded RAM, array offset: 0x60, array step: 0x4 */
- uint32_t RESERVED_2[256];
- __IO uint32_t RXIMR[CAN_RXIMR_COUNT]; /**< Rx Individual Mask Registers, array offset: 0x880, array step: 0x4 */
- uint8_t RESERVED_3[352];
- uint32_t RESERVED_4[96];
- } CAN_Type, *CAN_MemMapPtr;
- /****************************************************************************/
- /* MODULE : FlexRay */
- /****************************************************************************/
- typedef union uMVR {
- vuint16_t R;
- struct {
- vuint16_t CHIVER:8; /* CHI Version Number */
- vuint16_t PEVER:8; /* PE Version Number */
- } B;
- } MVR_t;
- typedef union uMCR {
- vuint16_t R;
- struct {
- vuint16_t MEN:1; /* module enable */
- vuint16_t SBFF:1; /* sys bus failure freeze */
- vuint16_t SCM:1; /* single channel mode */
- vuint16_t CHB:1; /* channel B enable */
- vuint16_t CHA:1; /* channel A enable */
- vuint16_t SFFE:1; /* synchronization frame filter enable */
- vuint16_t:1;
- vuint16_t R:1; /* reserved, read as zero. system must not
- write 1 to this bit */
- vuint16_t FUM:1; /* FIFO update mode */
- vuint16_t FAM:1; /* FIFO address mode */
- vuint16_t:1;
- vuint16_t CLKSEL:1; /* protocol engine clock source select */
- vuint16_t BITRATE:3; /* flexray bus bitrate */
- vuint16_t:1;
- } B;
- } MCR_t;
-
- typedef union uSTBSCR {
- vuint16_t R;
- struct {
- vuint16_t WMD:1; /* write mode */
- vuint16_t:3;
- vuint16_t STBSSEL:4; /* strobe signal select */
- vuint16_t:3;
- vuint16_t ENB:1; /* strobe signal enable */
- vuint16_t:2;
- vuint16_t STBPSEL:2; /* strobe port select */
- } B;
- } STBSCR_t;
-
- typedef union uMBDSR {
- vuint16_t R;
- struct {
- vuint16_t:1;
- vuint16_t MBSEG2DS:7; /* message buffer segment 2 data size */
- vuint16_t:1;
- vuint16_t MBSEG1DS:7; /* message buffer segment 1 data size */
- } B;
- } MBDSR_t;
- typedef union uMBSSUTR {
- vuint16_t R;
- struct {
- vuint16_t:1;
- vuint16_t LAST_MB_SEG1:7; /* last message buffer control register for message buffer segment 1 */
- vuint16_t:1;
- vuint16_t LAST_MB_UTIL:7; /* last message buffer utilized */
- } B;
- } MBSSUTR_t;
- typedef union uPOCR {
- vuint16_t R;
- vuint8_t byte[2];
- struct {
- vuint16_t WME:1; /* write mode external correction command */
- vuint16_t:3;
- vuint16_t EOC_AP:2; /* external offset correction application */
- vuint16_t ERC_AP:2; /* external rate correction application */
- vuint16_t BSY:1; /* command write busy / write mode command */
- vuint16_t:3;
- vuint16_t POCCMD:4; /* protocol command */
- } B;
- } POCR_t;
- /* protocol commands */
- typedef union uGIFER {
- vuint16_t R;
- struct {
- vuint16_t MIF:1; /* module interrupt flag */
- vuint16_t PRIF:1; /* protocol interrupt flag */
- vuint16_t CHIF:1; /* CHI interrupt flag */
- vuint16_t WKUPIF:1; /* wakeup interrupt flag *//* Legacy naming: Refer to WUPIF in the reference manual */
- vuint16_t FNEBIF:1; /* receive FIFO channel B not empty interrupt flag *//* Legacy naming: Refer to FAFBIF in the reference manual */
- vuint16_t FNEAIF:1; /* receive FIFO channel A not empty interrupt flag *//* Legacy naming: Refer to FAFAIF in the reference manual */
- vuint16_t RBIF:1; /* receive message buffer interrupt flag */
- vuint16_t TBIF:1; /* transmit buffer interrupt flag */
- vuint16_t MIE:1; /* module interrupt enable */
- vuint16_t PRIE:1; /* protocol interrupt enable */
- vuint16_t CHIE:1; /* CHI interrupt enable */
- vuint16_t WKUPIE:1; /* wakeup interrupt enable *//* Legacy naming: Refer to WUPIE in the reference manual */
- vuint16_t FNEBIE:1; /* receive FIFO channel B not empty interrupt enable *//* Legacy naming: Refer to FAFBIE in the reference manual */
- vuint16_t FNEAIE:1; /* receive FIFO channel A not empty interrupt enable *//* Legacy naming: Refer to FAFAIE in the reference manual */
- vuint16_t RBIE:1; /* receive message buffer interrupt enable */
- vuint16_t TBIE:1; /* transmit buffer interrupt enable */
- } B;
- } GIFER_t;
- typedef union uPIFR0 {
- vuint16_t R;
- struct {
- vuint16_t FATLIF:1; /* fatal protocol error interrupt flag */
- vuint16_t INTLIF:1; /* internal protocol error interrupt flag */
- vuint16_t ILCFIF:1; /* illegal protocol configuration flag */
- vuint16_t CSAIF:1; /* cold start abort interrupt flag */
- vuint16_t MRCIF:1; /* missing rate correctio interrupt flag */
- vuint16_t MOCIF:1; /* missing offset correctio interrupt flag */
- vuint16_t CCLIF:1; /* clock correction limit reached interrupt flag */
- vuint16_t MXSIF:1; /* max sync frames detected interrupt flag */
- vuint16_t MTXIF:1; /* media access test symbol received flag */
- vuint16_t LTXBIF:1; /* pdLatestTx violation on channel B interrupt flag */
- vuint16_t LTXAIF:1; /* pdLatestTx violation on channel A interrupt flag */
- vuint16_t TBVBIF:1; /* Transmission across boundary on channel B Interrupt Flag */
- vuint16_t TBVAIF:1; /* Transmission across boundary on channel A Interrupt Flag */
- vuint16_t TI2IF:1; /* timer 2 expired interrupt flag */
- vuint16_t TI1IF:1; /* timer 1 expired interrupt flag */
- vuint16_t CYSIF:1; /* cycle start interrupt flag */
- } B;
- } PIFR0_t;
- typedef union uPIFR1 {
- vuint16_t R;
- struct {
- vuint16_t EMCIF:1; /* error mode changed interrupt flag */
- vuint16_t IPCIF:1; /* illegal protocol command interrupt flag */
- vuint16_t PECFIF:1; /* protocol engine communication failure interrupt flag */
- vuint16_t PSCIF:1; /* Protocol State Changed Interrupt Flag */
- vuint16_t SSI3IF:1; /* slot status counter incremented interrupt flag */
- vuint16_t SSI2IF:1; /* slot status counter incremented interrupt flag */
- vuint16_t SSI1IF:1; /* slot status counter incremented interrupt flag */
- vuint16_t SSI0IF:1; /* slot status counter incremented interrupt flag */
- vuint16_t:2;
- vuint16_t EVTIF:1; /* even cycle table written interrupt flag */
- vuint16_t ODTIF:1; /* odd cycle table written interrupt flag */
- vuint16_t:4;
- } B;
- } PIFR1_t;
- typedef union uPIER0 {
- vuint16_t R;
- struct {
- vuint16_t FATLIE:1; /* fatal protocol error interrupt enable */
- vuint16_t INTLIE:1; /* internal protocol error interrupt interrupt enable */
- vuint16_t ILCFIE:1; /* illegal protocol configuration interrupt enable */
- vuint16_t CSAIE:1; /* cold start abort interrupt enable */
- vuint16_t MRCIE:1; /* missing rate correctio interrupt enable */
- vuint16_t MOCIE:1; /* missing offset correctio interrupt enable */
- vuint16_t CCLIE:1; /* clock correction limit reached interrupt enable */
- vuint16_t MXSIE:1; /* max sync frames detected interrupt enable */
- vuint16_t MTXIE:1; /* media access test symbol received interrupt enable */
- vuint16_t LTXBIE:1; /* pdLatestTx violation on channel B interrupt enable */
- vuint16_t LTXAIE:1; /* pdLatestTx violation on channel A interrupt enable */
- vuint16_t TBVBIE:1; /* Transmission across boundary on channel B Interrupt enable */
- vuint16_t TBVAIE:1; /* Transmission across boundary on channel A Interrupt enable */
- vuint16_t TI2IE:1; /* timer 2 expired interrupt enable */
- vuint16_t TI1IE:1; /* timer 1 expired interrupt enable */
- vuint16_t CYSIE:1; /* cycle start interrupt enable */
- } B;
- } PIER0_t;
- typedef union uPIER1 {
- vuint16_t R;
- struct {
- vuint16_t EMCIE:1; /* error mode changed interrupt enable */
- vuint16_t IPCIE:1; /* illegal protocol command interrupt enable */
- vuint16_t PECFIE:1; /* protocol engine communication failure interrupt enable */
- vuint16_t PSCIE:1; /* Protocol State Changed Interrupt enable */
- vuint16_t SSI3IE:1; /* slot status counter incremented interrupt enable */
- vuint16_t SSI2IE:1; /* slot status counter incremented interrupt enable */
- vuint16_t SSI1IE:1; /* slot status counter incremented interrupt enable */
- vuint16_t SSI0IE:1; /* slot status counter incremented interrupt enable */
- vuint16_t:2;
- vuint16_t EVTIE:1; /* even cycle table written interrupt enable */
- vuint16_t ODTIE:1; /* odd cycle table written interrupt enable */
- vuint16_t:4;
- } B;
- } PIER1_t;
- typedef union uCHIERFR {
- vuint16_t R;
- struct {
- vuint16_t FRLBEF:1; /* flame lost channel B error flag */
- vuint16_t FRLAEF:1; /* frame lost channel A error flag */
- vuint16_t PCMIEF:1; /* command ignored error flag */
- vuint16_t FOVBEF:1; /* receive FIFO overrun channel B error flag */
- vuint16_t FOVAEF:1; /* receive FIFO overrun channel A error flag */
- vuint16_t MSBEF:1; /* message buffer search error flag *//* Legacy naming: Refer to MBSEF in the reference manual */
- vuint16_t MBUEF:1; /* message buffer utilization error flag */
- vuint16_t LCKEF:1; /* lock error flag */
- vuint16_t DBLEF:1; /* double transmit message buffer lock error flag */
- vuint16_t SBCFEF:1; /* system bus communication failure error flag */
- vuint16_t FIDEF:1; /* frame ID error flag */
- vuint16_t DPLEF:1; /* dynamic payload length error flag */
- vuint16_t SPLEF:1; /* static payload length error flag */
- vuint16_t NMLEF:1; /* network management length error flag */
- vuint16_t NMFEF:1; /* network management frame error flag */
- vuint16_t ILSAEF:1; /* illegal access error flag */
- } B;
- } CHIERFR_t;
- typedef union uMBIVEC {
- vuint16_t R;
- struct {
- vuint16_t:1;
- vuint16_t TBIVEC:7; /* transmit buffer interrupt vector */
- vuint16_t:1;
- vuint16_t RBIVEC:7; /* receive buffer interrupt vector */
- } B;
- } MBIVEC_t;
- typedef union uPSR0 {
- vuint16_t R;
- struct {
- vuint16_t ERRMODE:2; /* error mode */
- vuint16_t SLOTMODE:2; /* slot mode */
- vuint16_t:1;
- vuint16_t PROTSTATE:3; /* protocol state */
- vuint16_t SUBSTATE:4; /* protocol sub state *//* Legacy naming: Refer to STARTUPSTATE in the reference manual */
- vuint16_t:1;
- vuint16_t WAKEUPSTATUS:3; /* wakeup status */
- } B;
- } PSR0_t;
- /* protocol states */
- /* protocol sub-states */
- /* wakeup status */
- typedef union uPSR1 {
- vuint16_t R;
- struct {
- vuint16_t CSAA:1; /* cold start attempt abort flag */
- vuint16_t SCP:1; /* cold start path *//* Legacy naming: Refer to CSP in the reference manual */
- vuint16_t:1;
- vuint16_t REMCSAT:5;/* remanining coldstart attempts */
- vuint16_t CPN:1; /* cold start noise path */
- vuint16_t HHR:1; /* host halt request pending */
- vuint16_t FRZ:1; /* freeze occured */
- vuint16_t APTAC:5; /* allow passive to active counter */
- } B;
- } PSR1_t;
- typedef union uPSR2 {
- vuint16_t R;
- struct {
- vuint16_t NBVB:1; /* NIT boundary violation on channel B */
- vuint16_t NSEB:1; /* NIT syntax error on channel B */
- vuint16_t STCB:1; /* symbol window transmit conflict on channel B */
- vuint16_t SBVB:1; /* symbol window boundary violation on channel B */
- vuint16_t SSEB:1; /* symbol window syntax error on channel B */
- vuint16_t MTB:1; /* media access test symbol MTS received on channel B */
- vuint16_t NBVA:1; /* NIT boundary violation on channel A */
- vuint16_t NSEA:1; /* NIT syntax error on channel A */
- vuint16_t STCA:1; /* symbol window transmit conflict on channel A */
- vuint16_t SBVA:1; /* symbol window boundary violation on channel A */
- vuint16_t SSEA:1; /* symbol window syntax error on channel A */
- vuint16_t MTA:1; /* media access test symbol MTS received on channel A */
- vuint16_t CLKCORRFAILCNT:4; /* clock correction failed counter */
- } B;
- } PSR2_t;
- typedef union uPSR3 {
- vuint16_t R;
- struct {
- vuint16_t:2;
- vuint16_t WUB:1; /* wakeup symbol received on channel B */
- vuint16_t ABVB:1; /* aggregated boundary violation on channel B */
- vuint16_t AACB:1; /* aggregated additional communication on channel B */
- vuint16_t ACEB:1; /* aggregated content error on channel B */
- vuint16_t ASEB:1; /* aggregated syntax error on channel B */
- vuint16_t AVFB:1; /* aggregated valid frame on channel B */
- vuint16_t:2;
- vuint16_t WUA:1; /* wakeup symbol received on channel A */
- vuint16_t ABVA:1; /* aggregated boundary violation on channel A */
- vuint16_t AACA:1; /* aggregated additional communication on channel A */
- vuint16_t ACEA:1; /* aggregated content error on channel A */
- vuint16_t ASEA:1; /* aggregated syntax error on channel A */
- vuint16_t AVFA:1; /* aggregated valid frame on channel A */
- } B;
- } PSR3_t;
- typedef union uCIFRR {
- vuint16_t R;
- struct {
- vuint16_t:8;
- vuint16_t MIFR:1; /* module interrupt flag */
- vuint16_t PRIFR:1; /* protocol interrupt flag */
- vuint16_t CHIFR:1; /* CHI interrupt flag */
- vuint16_t WUPIFR:1; /* wakeup interrupt flag */
- vuint16_t FNEBIFR:1; /* receive fifo channel B no empty interrupt flag *//* Legacy naming: Refer to FAFBIF in the reference manual */
- vuint16_t FNEAIFR:1; /* receive fifo channel A no empty interrupt flag *//* Legacy naming: Refer to FAFAIF in the reference manual */
- vuint16_t RBIFR:1; /* receive message buffer interrupt flag */
- vuint16_t TBIFR:1; /* transmit buffer interrupt flag */
- } B;
- } CIFRR_t;
-
- typedef union uSYMATOR {
- vuint16_t R;
- struct {
- vuint16_t:8;
- vuint16_t TIMEOUT:8; /* system memory access time-out */
- } B;
- } SYMATOR_t;
-
-
- typedef union uSFCNTR {
- vuint16_t R;
- struct {
- vuint16_t SFEVB:4; /* sync frames channel B, even cycle */
- vuint16_t SFEVA:4; /* sync frames channel A, even cycle */
- vuint16_t SFODB:4; /* sync frames channel B, odd cycle */
- vuint16_t SFODA:4; /* sync frames channel A, odd cycle */
- } B;
- } SFCNTR_t;
- typedef union uSFTCCSR {
- vuint16_t R;
- struct {
- vuint16_t ELKT:1; /* even cycle tables lock and unlock trigger */
- vuint16_t OLKT:1; /* odd cycle tables lock and unlock trigger */
- vuint16_t CYCNUM:6; /* cycle number */
- vuint16_t ELKS:1; /* even cycle tables lock status */
- vuint16_t OLKS:1; /* odd cycle tables lock status */
- vuint16_t EVAL:1; /* even cycle tables valid */
- vuint16_t OVAL:1; /* odd cycle tables valid */
- vuint16_t:1;
- vuint16_t OPT:1; /*one pair trigger */
- vuint16_t SDVEN:1; /* sync frame deviation table enable */
- vuint16_t SIDEN:1; /* sync frame ID table enable */
- } B;
- } SFTCCSR_t;
- typedef union uSFIDRFR {
- vuint16_t R;
- struct {
- vuint16_t:6;
- vuint16_t SYNFRID:10; /* sync frame rejection ID */
- } B;
- } SFIDRFR_t;
- typedef union uTICCR {
- vuint16_t R;
- struct {
- vuint16_t:2;
- vuint16_t T2CFG:1; /* timer 2 configuration */
- vuint16_t T2REP:1; /* timer 2 repetitive mode */
- vuint16_t:1;
- vuint16_t T2SP:1; /* timer 2 stop */
- vuint16_t T2TR:1; /* timer 2 trigger */
- vuint16_t T2ST:1; /* timer 2 state */
- vuint16_t:3;
- vuint16_t T1REP:1; /* timer 1 repetitive mode */
- vuint16_t:1;
- vuint16_t T1SP:1; /* timer 1 stop */
- vuint16_t T1TR:1; /* timer 1 trigger */
- vuint16_t T1ST:1; /* timer 1 state */
- } B;
- } TICCR_t;
- typedef union uTI1CYSR {
- vuint16_t R;
- struct {
- vuint16_t:2;
- vuint16_t TI1CYCVAL:6; /* timer 1 cycle filter value */
- vuint16_t:2;
- vuint16_t TI1CYCMSK:6; /* timer 1 cycle filter mask */
- } B;
- } TI1CYSR_t;
- typedef union uSSSR {
- vuint16_t R;
- struct {
- vuint16_t WMD:1; /* write mode */
- vuint16_t:1;
- vuint16_t SEL:2; /* static slot number */
- vuint16_t:1;
- vuint16_t SLOTNUMBER:11; /* selector */
- } B;
- } SSSR_t;
- typedef union uSSCCR {
- vuint16_t R;
- struct {
- vuint16_t WMD:1; /* write mode */
- vuint16_t:1;
- vuint16_t SEL:2; /* selector */
- vuint16_t:1;
- vuint16_t CNTCFG:2; /* counter configuration */
- vuint16_t MCY:1; /* multi cycle selection */
- vuint16_t VFR:1; /* valid frame selection */
- vuint16_t SYF:1; /* sync frame selection */
- vuint16_t NUF:1; /* null frame selection */
- vuint16_t SUF:1; /* startup frame selection */
- vuint16_t STATUSMASK:4; /* slot status mask */
- } B;
- } SSCCR_t;
- typedef union uSSR {
- vuint16_t R;
- struct {
- vuint16_t VFB:1; /* valid frame on channel B */
- vuint16_t SYB:1; /* valid sync frame on channel B */
- vuint16_t NFB:1; /* valid null frame on channel B */
- vuint16_t SUB:1; /* valid startup frame on channel B */
- vuint16_t SEB:1; /* syntax error on channel B */
- vuint16_t CEB:1; /* content error on channel B */
- vuint16_t BVB:1; /* boundary violation on channel B */
- vuint16_t TCB:1; /* tx conflict on channel B */
- vuint16_t VFA:1; /* valid frame on channel A */
- vuint16_t SYA:1; /* valid sync frame on channel A */
- vuint16_t NFA:1; /* valid null frame on channel A */
- vuint16_t SUA:1; /* valid startup frame on channel A */
- vuint16_t SEA:1; /* syntax error on channel A */
- vuint16_t CEA:1; /* content error on channel A */
- vuint16_t BVA:1; /* boundary violation on channel A */
- vuint16_t TCA:1; /* tx conflict on channel A */
- } B;
- } SSR_t;
- typedef union uMTSCFR {
- vuint16_t R;
- struct {
- vuint16_t MTE:1; /* media access test symbol transmission enable */
- vuint16_t:1;
- vuint16_t CYCCNTMSK:6; /* cycle counter mask */
- vuint16_t:2;
- vuint16_t CYCCNTVAL:6; /* cycle counter value */
- } B;
- } MTSCFR_t;
- typedef union uRSBIR {
- vuint16_t R;
- struct {
- vuint16_t WMD:1; /* write mode */
- vuint16_t:1;
- vuint16_t SEL:2; /* selector */
- vuint16_t:4;
- vuint16_t RSBIDX:8; /* receive shadow buffer index */
- } B;
- } RSBIR_t;
- typedef union uRFDSR {
- vuint16_t R;
- struct {
- vuint16_t FIFODEPTH:8; /* fifo depth */
- vuint16_t:1;
- vuint16_t ENTRYSIZE:7; /* entry size */
- } B;
- } RFDSR_t;
- typedef union uRFRFCFR {
- vuint16_t R;
- struct {
- vuint16_t WMD:1; /* write mode */
- vuint16_t IBD:1; /* interval boundary */
- vuint16_t SEL:2; /* filter number */
- vuint16_t:1;
- vuint16_t SID:11; /* slot ID */
- } B;
- } RFRFCFR_t;
- typedef union uRFRFCTR {
- vuint16_t R;
- struct {
- vuint16_t:4;
- vuint16_t F3MD:1; /* filter mode */
- vuint16_t F2MD:1; /* filter mode */
- vuint16_t F1MD:1; /* filter mode */
- vuint16_t F0MD:1; /* filter mode */
- vuint16_t:4;
- vuint16_t F3EN:1; /* filter enable */
- vuint16_t F2EN:1; /* filter enable */
- vuint16_t F1EN:1; /* filter enable */
- vuint16_t F0EN:1; /* filter enable */
- } B;
- } RFRFCTR_t;
- typedef union uPCR0 {
- vuint16_t R;
- struct {
- vuint16_t ACTION_POINT_OFFSET:6;
- vuint16_t STATIC_SLOT_LENGTH:10;
- } B;
- } PCR0_t;
- typedef union uPCR1 {
- vuint16_t R;
- struct {
- vuint16_t:2;
- vuint16_t MACRO_AFTER_FIRST_STATIC_SLOT:14;
- } B;
- } PCR1_t;
- typedef union uPCR2 {
- vuint16_t R;
- struct {
- vuint16_t MINISLOT_AFTER_ACTION_POINT:6;
- vuint16_t NUMBER_OF_STATIC_SLOTS:10;
- } B;
- } PCR2_t;
- typedef union uPCR3 {
- vuint16_t R;
- struct {
- vuint16_t WAKEUP_SYMBOL_RX_LOW:6;
- vuint16_t MINISLOT_ACTION_POINT_OFFSET:5;
- vuint16_t COLDSTART_ATTEMPTS:5;
- } B;
- } PCR3_t;
- typedef union uPCR4 {
- vuint16_t R;
- struct {
- vuint16_t CAS_RX_LOW_MAX:7;
- vuint16_t WAKEUP_SYMBOL_RX_WINDOW:9;
- } B;
- } PCR4_t;
- typedef union uPCR5 {
- vuint16_t R;
- struct {
- vuint16_t TSS_TRANSMITTER:4;
- vuint16_t WAKEUP_SYMBOL_TX_LOW:6;
- vuint16_t WAKEUP_SYMBOL_RX_IDLE:6;
- } B;
- } PCR5_t;
- typedef union uPCR6 {
- vuint16_t R;
- struct {
- vuint16_t:1;
- vuint16_t SYMBOL_WINDOW_AFTER_ACTION_POINT:8;
- vuint16_t MACRO_INITIAL_OFFSET_A:7;
- } B;
- } PCR6_t;
- typedef union uPCR7 {
- vuint16_t R;
- struct {
- vuint16_t DECODING_CORRECTION_B:9;
- vuint16_t MICRO_PER_MACRO_NOM_HALF:7;
- } B;
- } PCR7_t;
- typedef union uPCR8 {
- vuint16_t R;
- struct {
- vuint16_t MAX_WITHOUT_CLOCK_CORRECTION_FATAL:4;
- vuint16_t MAX_WITHOUT_CLOCK_CORRECTION_PASSIVE:4;
- vuint16_t WAKEUP_SYMBOL_TX_IDLE:8;
- } B;
- } PCR8_t;
- typedef union uPCR9 {
- vuint16_t R;
- struct {
- vuint16_t MINISLOT_EXISTS:1;
- vuint16_t SYMBOL_WINDOW_EXISTS:1;
- vuint16_t OFFSET_CORRECTION_OUT:14;
- } B;
- } PCR9_t;
- typedef union uPCR10 {
- vuint16_t R;
- struct {
- vuint16_t SINGLE_SLOT_ENABLED:1;
- vuint16_t WAKEUP_CHANNEL:1;
- vuint16_t MACRO_PER_CYCLE:14;
- } B;
- } PCR10_t;
- typedef union uPCR11 {
- vuint16_t R;
- struct {
- vuint16_t KEY_SLOT_USED_FOR_STARTUP:1;
- vuint16_t KEY_SLOT_USED_FOR_SYNC:1;
- vuint16_t OFFSET_CORRECTION_START:14;
- } B;
- } PCR11_t;
- typedef union uPCR12 {
- vuint16_t R;
- struct {
- vuint16_t ALLOW_PASSIVE_TO_ACTIVE:5;
- vuint16_t KEY_SLOT_HEADER_CRC:11;
- } B;
- } PCR12_t;
- typedef union uPCR13 {
- vuint16_t R;
- struct {
- vuint16_t FIRST_MINISLOT_ACTION_POINT_OFFSET:6;
- vuint16_t STATIC_SLOT_AFTER_ACTION_POINT:10;
- } B;
- } PCR13_t;
- typedef union uPCR14 {
- vuint16_t R;
- struct {
- vuint16_t RATE_CORRECTION_OUT:11;
- vuint16_t LISTEN_TIMEOUT_H:5;
- } B;
- } PCR14_t;
- typedef union uPCR15 {
- vuint16_t R;
- struct {
- vuint16_t LISTEN_TIMEOUT_L:16;
- } B;
- } PCR15_t;
- typedef union uPCR16 {
- vuint16_t R;
- struct {
- vuint16_t MACRO_INITIAL_OFFSET_B:7;
- vuint16_t NOISE_LISTEN_TIMEOUT_H:9;
- } B;
- } PCR16_t;
- typedef union uPCR17 {
- vuint16_t R;
- struct {
- vuint16_t NOISE_LISTEN_TIMEOUT_L:16;
- } B;
- } PCR17_t;
- typedef union uPCR18 {
- vuint16_t R;
- struct {
- vuint16_t WAKEUP_PATTERN:6;
- vuint16_t KEY_SLOT_ID:10;
- } B;
- } PCR18_t;
- typedef union uPCR19 {
- vuint16_t R;
- struct {
- vuint16_t DECODING_CORRECTION_A:9;
- vuint16_t PAYLOAD_LENGTH_STATIC:7;
- } B;
- } PCR19_t;
- typedef union uPCR20 {
- vuint16_t R;
- struct {
- vuint16_t MICRO_INITIAL_OFFSET_B:8;
- vuint16_t MICRO_INITIAL_OFFSET_A:8;
- } B;
- } PCR20_t;
- typedef union uPCR21 {
- vuint16_t R;
- struct {
- vuint16_t EXTERN_RATE_CORRECTION:3;
- vuint16_t LATEST_TX:13;
- } B;
- } PCR21_t;
- typedef union uPCR22 {
- vuint16_t R;
- struct {
- vuint16_t:1;
- vuint16_t COMP_ACCEPTED_STARTUP_RANGE_A:11;
- vuint16_t MICRO_PER_CYCLE_H:4;
- } B;
- } PCR22_t;
- typedef union uPCR23 {
- vuint16_t R;
- struct {
- vuint16_t micro_per_cycle_l:16;
- } B;
- } PCR23_t;
- typedef union uPCR24 {
- vuint16_t R;
- struct {
- vuint16_t CLUSTER_DRIFT_DAMPING:5;
- vuint16_t MAX_PAYLOAD_LENGTH_DYNAMIC:7;
- vuint16_t MICRO_PER_CYCLE_MIN_H:4;
- } B;
- } PCR24_t;
- typedef union uPCR25 {
- vuint16_t R;
- struct {
- vuint16_t MICRO_PER_CYCLE_MIN_L:16;
- } B;
- } PCR25_t;
- typedef union uPCR26 {
- vuint16_t R;
- struct {
- vuint16_t ALLOW_HALT_DUE_TO_CLOCK:1;
- vuint16_t COMP_ACCEPTED_STARTUP_RANGE_B:11;
- vuint16_t MICRO_PER_CYCLE_MAX_H:4;
- } B;
- } PCR26_t;
- typedef union uPCR27 {
- vuint16_t R;
- struct {
- vuint16_t MICRO_PER_CYCLE_MAX_L:16;
- } B;
- } PCR27_t;
- typedef union uPCR28 {
- vuint16_t R;
- struct {
- vuint16_t DYNAMIC_SLOT_IDLE_PHASE:2;
- vuint16_t MACRO_AFTER_OFFSET_CORRECTION:14;
- } B;
- } PCR28_t;
- typedef union uPCR29 {
- vuint16_t R;
- struct {
- vuint16_t EXTERN_OFFSET_CORRECTION:3;
- vuint16_t MINISLOTS_MAX:13;
- } B;
- } PCR29_t;
- typedef union uPCR30 {
- vuint16_t R;
- struct {
- vuint16_t:12;
- vuint16_t SYNC_NODE_MAX:4;
- } B;
- } PCR30_t;
- typedef union uRFSYMBADHR {
- vuint16_t R;
- struct {
- vuint16_t SMBA:16;
- } B;
- } RFSYMBADHR_t;
-
- typedef union uRFSYMBADLR {
- vuint16_t R;
- struct {
- vuint16_t SMBA:12;
- vuint16_t:4;
- } B;
- } RFSYMBADLR_t;
-
- typedef union uRFPTR {
- vuint16_t R;
- struct {
- vuint16_t:2;
- vuint16_t PTD:14;
- } B;
- } RFPTR_t;
-
- typedef union uRFFLPCR {
- vuint16_t R;
- } RFFLPCR_t;
- typedef struct uMSG_BUFF_CCS {
- union {
- vuint16_t R;
- struct {
- vuint16_t:1;
- vuint16_t MCM:1; /* message buffer commit mode */
- vuint16_t MBT:1; /* message buffer type */
- vuint16_t MTD:1; /* message buffer direction */
- vuint16_t CMT:1; /* commit for transmission */
- vuint16_t EDT:1; /* enable / disable trigger */
- vuint16_t LCKT:1; /* lock request trigger */
- vuint16_t MBIE:1; /* message buffer interrupt enable */
- vuint16_t:3;
- vuint16_t DUP:1; /* data updated */
- vuint16_t DVAL:1; /* data valid */
- vuint16_t EDS:1; /* lock status */
- vuint16_t LCKS:1; /* enable / disable status */
- vuint16_t MBIF:1; /* message buffer interrupt flag */
- } B;
- } MBCCSR;
- union {
- vuint16_t R;
- struct {
- vuint16_t MTM:1; /* message buffer transmission mode */
- vuint16_t CHNLA:1; /* channel assignement *//* Legacy naming: Refer to CHA in the reference manual */
- vuint16_t CHNLB:1; /* channel assignement *//* Legacy naming: Refer to CHB in the reference manual */
- vuint16_t CCFE:1; /* cycle counter filter enable */
- vuint16_t CCFMSK:6; /* cycle counter filter mask */
- vuint16_t CCFVAL:6; /* cycle counter filter value */
- } B;
- } MBCCFR;
- union {
- vuint16_t R;
- struct {
- vuint16_t:5;
- vuint16_t FID:11; /* frame ID */
- } B;
- } MBFIDR;
- union {
- vuint16_t R;
- struct {
- vuint16_t:8;
- vuint16_t MBIDX:8; /* message buffer index */
- } B;
- } MBIDXR;
- } MSG_BUFF_CCS_t;
- typedef union uSYSBADHR {
- vuint16_t R;
- } SYSBADHR_t;
- typedef union uSYSBADLR {
- vuint16_t R;
- } SYSBADLR_t;
- typedef union uCASERCR {
- vuint16_t R;
- } CASERCR_t;
- typedef union uCBSERCR {
- vuint16_t R;
- } CBSERCR_t;
- typedef union uCYCTR {
- vuint16_t R;
- } CYCTR_t;
- typedef union uMTCTR {
- vuint16_t R;
- } MTCTR_t;
- typedef union uSLTCTAR {
- vuint16_t R;
- } SLTCTAR_t;
- typedef union uSLTCTBR {
- vuint16_t R;
- } SLTCTBR_t;
- typedef union uRTCORVR {
- vuint16_t R;
- } RTCORVR_t;
- typedef union uOFCORVR {
- vuint16_t R;
- } OFCORVR_t;
- typedef union uSFTOR {
- vuint16_t R;
- } SFTOR_t;
- typedef union uSFIDAFVR {
- vuint16_t R;
- struct {
- vuint16_t:6;
- vuint16_t FVAL:10;
- } B;
- } SFIDAFVR_t;
- typedef union uSFIDAFMR {
- vuint16_t R;
- struct {
- vuint16_t:6;
- vuint16_t FMSK:10;
- } B;
- } SFIDAFMR_t;
- typedef union uNMVR {
- vuint16_t R;
- } NMVR_t;
- typedef union uNMVLR {
- vuint16_t R;
- struct {
- vuint16_t:12;
- vuint16_t NMVL:4;
- } B;
- } NMVLR_t;
- typedef union uT1MTOR {
- vuint16_t R;
- struct {
- vuint16_t:2;
- vuint16_t T1_MTOFFSET:14;
- } B;
- } T1MTOR_t;
- typedef union uTI2CR0 {
- vuint16_t R;
- } TI2CR0_t;
- typedef union uTI2CR1 {
- vuint16_t R;
- } TI2CR1_t;
- typedef union uSSCR {
- vuint16_t R;
- } SSCR_t;
- typedef union uRFSR {
- vuint16_t R;
- struct {
- vuint16_t WM:8;
- vuint16_t:7;
- vuint16_t SEL:1;
- } B;
- } RFSR_t;
- typedef union uRFSIR {
- vuint16_t R;
- struct {
- vuint16_t:6;
- vuint16_t SIDX:10;
- } B;
- } RFSIR_t;
- typedef union uRFARIR {
- vuint16_t R;
- struct {
- vuint16_t:6;
- vuint16_t RDIDX:10;
- } B;
- } RFARIR_t;
- typedef union uRFBRIR {
- vuint16_t R;
- struct {
- vuint16_t:6;
- vuint16_t RDIDX:10;
- } B;
- } RFBRIR_t;
- typedef union uRFMIDAFVR {
- vuint16_t R;
- } RFMIDAFVR_t;
- typedef union uRFMIAFMR {
- vuint16_t R;
- } RFMIAFMR_t;
- typedef union uRFFIDRFVR {
- vuint16_t R;
- struct {
- vuint16_t:5;
- vuint16_t FIDRFVAL:11;
- } B;
- } RFFIDRFVR_t;
- typedef union uRFFIDRFMR {
- vuint16_t R;
- struct {
- vuint16_t:5;
- vuint16_t FIDRFMSK:11;
- } B;
- } RFFIDRFMR_t;
- typedef union uLDTXSLAR {
- vuint16_t R;
- struct {
- vuint16_t:5;
- vuint16_t LASTDYNTXSLOTA:11;
- } B;
- } LDTXSLAR_t;
- typedef union uLDTXSLBR {
- vuint16_t R;
- struct {
- vuint16_t:5;
- vuint16_t LASTDYNTXSLOTB:11;
- } B;
- } LDTXSLBR_t;
- typedef union uPEDRAR {
- vuint16_t R;
- struct {
- vuint16_t INST:4;
- vuint16_t ADDR:11;
- vuint16_t DAD:1;
- } B;
- } PEDRAR_t;
- typedef union uPEDRDR {
- vuint16_t R;
- } PEDRDR_t;
- typedef union uRFSDOR {
- vuint16_t R;
- } RFSDOR_t;
- typedef union uEEIFER {
- vuint16_t R;
- struct {
- vuint16_t LRNE_OF:1;
- vuint16_t LRCE_OF:1;
- vuint16_t DRNE_OF:1;
- vuint16_t DRCE_OF:1;
- vuint16_t LRNE_IF:1;
- vuint16_t LRCE_IF:1;
- vuint16_t DRNE_IF:1;
- vuint16_t DRCE_IF:1;
- vuint16_t:4;
- vuint16_t LRNE_IE:1;
- vuint16_t LRCE_IE:1;
- vuint16_t DRNE_IE:1;
- vuint16_t DRCE_IE:1;
- } B;
- } EEIFER_t;
-
- typedef union uEERICR {
- vuint16_t R;
- struct {
- vuint16_t BDY:1;
- vuint16_t:5;
- vuint16_t ERS:2;
- vuint16_t:3;
- vuint16_t ERM:1;
- vuint16_t:2;
- vuint16_t EIM:1;
- vuint16_t EIE:1;
- } B;
- } EERICR_t;
-
- typedef union uEERAR {
- vuint16_t R;
- struct {
- vuint16_t MID:1;
- vuint16_t BANK:3;
- vuint16_t ADDR:12;
- } B;
- } EERAR_t;
-
- typedef union uEERDR {
- vuint16_t R;
- } EERDR_t;
-
- typedef union uEERCR {
- vuint16_t R;
- struct {
- vuint16_t:11;
- vuint16_t CODE:5;
- } B;
- } EERCR_t;
-
- typedef union uEEIAR {
- vuint16_t R;
- struct {
- vuint16_t MID:1;
- vuint16_t BANK:3;
- vuint16_t ADDR:12;
- } B;
- } EEIAR_t;
-
- typedef union uEEIDR {
- vuint16_t R;
- } EEIDR_t;
-
- typedef union uEEICR {
- vuint16_t R;
- struct {
- vuint16_t:11;
- vuint16_t CODE:5;
- } B;
- } EEICR_t;
- typedef union uMBDOR {
- vuint16_t R;
- } MBDOR_t;
-
- typedef union uLEETR {
- vuint16_t R;
- } LEETR_t;
- typedef struct FR_tag {
- volatile MVR_t MVR; /*module version register *//*0 */
- volatile MCR_t MCR; /*module configuration register *//*2 */
- volatile SYSBADHR_t SYSBADHR; /*system memory base address high register *//*4*//* Legacy naming: Refer to SYMBADHR in the reference manual */
- volatile SYSBADLR_t SYSBADLR; /*system memory base address low register *//*6*//* Legacy naming: Refer to SYMBADLR in the reference manual */
- volatile STBSCR_t STBSCR; /*strobe signal control register *//*8*/
- vuint16_t FR_reserved000A; /* A */
- volatile MBDSR_t MBDSR; /*message buffer data size register *//*C*/
- volatile MBSSUTR_t MBSSUTR; /*message buffer segment size and utilization register *//*E */
- volatile PEDRAR_t PEDRAR; /* PE DRAM access register *//*10 */
- volatile PEDRDR_t PEDRDR; /* PE DRAM data register *//*12 */
- volatile POCR_t POCR; /*Protocol operation control register *//*14 */
- volatile GIFER_t GIFER; /*global interrupt flag and enable register *//*16 */
- volatile PIFR0_t PIFR0; /*protocol interrupt flag register 0 *//*18 */
- volatile PIFR1_t PIFR1; /*protocol interrupt flag register 1 *//*1A */
- volatile PIER0_t PIER0; /*protocol interrupt enable register 0 *//*1C */
- volatile PIER1_t PIER1; /*protocol interrupt enable register 1 *//*1E */
- volatile CHIERFR_t CHIERFR; /*CHI error flag register *//*20 */
- volatile MBIVEC_t MBIVEC; /*message buffer interrupt vector register *//*22 */
- volatile CASERCR_t CASERCR; /*channel A status error counter register *//*24 */
- volatile CBSERCR_t CBSERCR; /*channel B status error counter register *//*26 */
- volatile PSR0_t PSR0; /*protocol status register 0 *//*28 */
- volatile PSR1_t PSR1; /*protocol status register 1 *//*2A */
- volatile PSR2_t PSR2; /*protocol status register 2 *//*2C */
- volatile PSR3_t PSR3; /*protocol status register 3 *//*2E */
- volatile MTCTR_t MTCTR; /*macrotick counter register *//*30 */
- volatile CYCTR_t CYCTR; /*cycle counter register *//*32 */
- volatile SLTCTAR_t SLTCTAR; /*slot counter channel A register *//*34 */
- volatile SLTCTBR_t SLTCTBR; /*slot counter channel B register *//*36 */
- volatile RTCORVR_t RTCORVR; /*rate correction value register *//*38 */
- volatile OFCORVR_t OFCORVR; /*offset correction value register *//*3A */
- volatile CIFRR_t CIFRR; /*combined interrupt flag register *//*3C */
- volatile SYMATOR_t SYMATOR; /*System memory access timeout register */
- volatile SFCNTR_t SFCNTR; /*sync frame counter register *//*40 */
- volatile SFTOR_t SFTOR; /*sync frame table offset register *//*42 */
- volatile SFTCCSR_t SFTCCSR; /*sync frame table configuration, control, status register *//*44 */
- volatile SFIDRFR_t SFIDRFR; /*sync frame ID rejection filter register *//*46 */
- volatile SFIDAFVR_t SFIDAFVR; /*sync frame ID acceptance filter value regiater *//*48 */
- volatile SFIDAFMR_t SFIDAFMR; /*sync frame ID acceptance filter mask register *//*4A */
- volatile NMVR_t NMVR[6]; /*network management vector registers (12 bytes) *//*4C */
- volatile NMVLR_t NMVLR; /*network management vector length register *//*58 */
- volatile TICCR_t TICCR; /*timer configuration and control register *//*5A */
- volatile TI1CYSR_t TI1CYSR; /*timer 1 cycle set register *//*5C */
- volatile T1MTOR_t T1MTOR; /*timer 1 macrotick offset register *//*5E *//* Legacy naming: Refer to TI1MTOR in the reference manual */
- volatile TI2CR0_t TI2CR0; /*timer 2 configuration register 0 *//*60 */
- volatile TI2CR1_t TI2CR1; /*timer 2 configuration register 1 *//*62 */
- volatile SSSR_t SSSR; /*slot status selection register *//*64 */
- volatile SSCCR_t SSCCR; /*slot status counter condition register *//*66 */
- volatile SSR_t SSR[8]; /*slot status registers 0-7 *//*68 */
- volatile SSCR_t SSCR[4]; /*slot status counter registers 0-3 *//*78 */
- volatile MTSCFR_t MTSACFR; /*mts a config register *//*80 */
- volatile MTSCFR_t MTSBCFR; /*mts b config register *//*82 */
- volatile RSBIR_t RSBIR; /*receive shadow buffer index register *//*84 */
- volatile RFSR_t RFSR; /*receive fifo selection register *//*86 *//* Legacy naming: Refer to RFWMSR in the reference manual */
- volatile RFSIR_t RFSIR; /*receive fifo start index register *//*88 */
- volatile RFDSR_t RFDSR; /*receive fifo depth and size register *//*8A */
- volatile RFARIR_t RFARIR; /*receive fifo a read index register *//*8C */
- volatile RFBRIR_t RFBRIR; /*receive fifo b read index register *//*8E */
- volatile RFMIDAFVR_t RFMIDAFVR; /*receive fifo message ID acceptance filter value register *//*90 */
- volatile RFMIAFMR_t RFMIAFMR; /*receive fifo message ID acceptance filter mask register *//*92 */
- volatile RFFIDRFVR_t RFFIDRFVR; /*receive fifo frame ID rejection filter value register *//*94 */
- volatile RFFIDRFMR_t RFFIDRFMR; /*receive fifo frame ID rejection filter mask register *//*96 */
- volatile RFRFCFR_t RFRFCFR; /*receive fifo range filter configuration register *//*98 */
- volatile RFRFCTR_t RFRFCTR; /*receive fifo range filter control register *//*9A */
- volatile LDTXSLAR_t LDTXSLAR; /*last dynamic transmit slot channel A register *//*9C */
- volatile LDTXSLBR_t LDTXSLBR; /*last dynamic transmit slot channel B register *//*9E */
- volatile PCR0_t PCR0; /*protocol configuration register 0 *//*A0 */
- volatile PCR1_t PCR1; /*protocol configuration register 1 *//*A2 */
- volatile PCR2_t PCR2; /*protocol configuration register 2 *//*A4 */
- volatile PCR3_t PCR3; /*protocol configuration register 3 *//*A6 */
- volatile PCR4_t PCR4; /*protocol configuration register 4 *//*A8 */
- volatile PCR5_t PCR5; /*protocol configuration register 5 *//*AA */
- volatile PCR6_t PCR6; /*protocol configuration register 6 *//*AC */
- volatile PCR7_t PCR7; /*protocol configuration register 7 *//*AE */
- volatile PCR8_t PCR8; /*protocol configuration register 8 *//*B0 */
- volatile PCR9_t PCR9; /*protocol configuration register 9 *//*B2 */
- volatile PCR10_t PCR10; /*protocol configuration register 10 *//*B4 */
- volatile PCR11_t PCR11; /*protocol configuration register 11 *//*B6 */
- volatile PCR12_t PCR12; /*protocol configuration register 12 *//*B8 */
- volatile PCR13_t PCR13; /*protocol configuration register 13 *//*BA */
- volatile PCR14_t PCR14; /*protocol configuration register 14 *//*BC */
- volatile PCR15_t PCR15; /*protocol configuration register 15 *//*BE */
- volatile PCR16_t PCR16; /*protocol configuration register 16 *//*C0 */
- volatile PCR17_t PCR17; /*protocol configuration register 17 *//*C2 */
- volatile PCR18_t PCR18; /*protocol configuration register 18 *//*C4 */
- volatile PCR19_t PCR19; /*protocol configuration register 19 *//*C6 */
- volatile PCR20_t PCR20; /*protocol configuration register 20 *//*C8 */
- volatile PCR21_t PCR21; /*protocol configuration register 21 *//*CA */
- volatile PCR22_t PCR22; /*protocol configuration register 22 *//*CC */
- volatile PCR23_t PCR23; /*protocol configuration register 23 *//*CE */
- volatile PCR24_t PCR24; /*protocol configuration register 24 *//*D0 */
- volatile PCR25_t PCR25; /*protocol configuration register 25 *//*D2 */
- volatile PCR26_t PCR26; /*protocol configuration register 26 *//*D4 */
- volatile PCR27_t PCR27; /*protocol configuration register 27 *//*D6 */
- volatile PCR28_t PCR28; /*protocol configuration register 28 *//*D8 */
- volatile PCR29_t PCR29; /*protocol configuration register 29 *//*DA */
- volatile PCR30_t PCR30; /*protocol configuration register 30 *//*DC */
- vuint16_t FR_reserved00DE[4];
- volatile RFSDOR_t RFSDOR; /* Receive FIFO Start Data Offset Register *//*E6 */
- volatile RFSYMBADHR_t RFSYMBADHR; /* Receive FIFO System Memory Base Address High Register *//*E8 */
- volatile RFSYMBADLR_t RFSYMBADLR; /* Receive FIFO System Memory Base Address Low Register *//*EA */
- volatile RFPTR_t RFPTR; /* Receive FIFO Periodic Timer Register *//*EC */
- volatile RFPTR_t RFFLPCR; /* Receive FIFO Fill Level and POP Count Register *//*EE */
- volatile EEIFER_t EEIFER; /* ECC Error Interrupt Flag and Enable Register *//*F0 */
- volatile EERICR_t EERICR; /* ECC Error Report and Injection Control Register *//*F2 */
- volatile EERAR_t EERAR; /* ECC Error Report Address Register *//*F4 */
- volatile EERDR_t EERDR; /* ECC Error Report Data Register *//*F6 */
- volatile EERCR_t EERCR; /* ECC Error Report Code Register *//*F8 */
- volatile EEIAR_t EEIAR; /* ECC Error Injection Address Register *//*FA */
- volatile EEIDR_t EEIDR; /* ECC Error Injection Data Register *//*FC */
- volatile EEICR_t EEICR; /* ECC Error Injection Code Register *//*FE */
- vuint16_t FR_reserved0100[896];
- volatile MSG_BUFF_CCS_t MBCCS[128]; /* message buffer configuration, control & status registers 0-127 *//*800-BFF */
- vuint16_t FR_reserved0C00[512];
- volatile MBDOR_t MBDOR[132]; /* message buffer data field offset registers 0-131 *//*1000-1107 */
- volatile LEETR_t LEETR[6]; /* LRAM ECC error test registers 0-5 *//*1008-1113 */
- vuint16_t FR_reserved1114[1910];
- } FR_tag_t;
- typedef union uF_HEADER /* frame header */
- {
- struct {
- vuint16_t:1;
- vuint16_t PPI:1; /* Payload Preamble Indicator */
- vuint16_t NUF:1; /* Null Frame Indicator */
- vuint16_t SYF:1; /* Sync Frame Indicator */
- vuint16_t SUF:1; /* Startup Frame Indicator */
- vuint16_t FID:11; /* Frame ID */
- vuint16_t:2;
- vuint16_t CYCCNT:6; /* Cycle Count */
- vuint16_t:1;
- vuint16_t PLDLEN:7; /* Payload Length */
- vuint16_t:5;
- vuint16_t HDCRC:11; /* Header CRC */
- } B;
- vuint16_t WORDS[3];
- } F_HEADER_t;
- typedef union uS_STSTUS /* slot status */
- {
- struct {
- vuint16_t VFB:1; /* Valid Frame on channel B */
- vuint16_t SYB:1; /* Sync Frame Indicator channel B */
- vuint16_t NFB:1; /* Null Frame Indicator channel B */
- vuint16_t SUB:1; /* Startup Frame Indicator channel B */
- vuint16_t SEB:1; /* Syntax Error on channel B */
- vuint16_t CEB:1; /* Content Error on channel B */
- vuint16_t BVB:1; /* Boundary Violation on channel B */
- vuint16_t CH:1; /* Channel */
- vuint16_t VFA:1; /* Valid Frame on channel A */
- vuint16_t SYA:1; /* Sync Frame Indicator channel A */
- vuint16_t NFA:1; /* Null Frame Indicator channel A */
- vuint16_t SUA:1; /* Startup Frame Indicator channel A */
- vuint16_t SEA:1; /* Syntax Error on channel A */
- vuint16_t CEA:1; /* Content Error on channel A */
- vuint16_t BVA:1; /* Boundary Violation on channel A */
- vuint16_t:1;
- } RX;
- struct {
- vuint16_t VFB:1; /* Valid Frame on channel B */
- vuint16_t SYB:1; /* Sync Frame Indicator channel B */
- vuint16_t NFB:1; /* Null Frame Indicator channel B */
- vuint16_t SUB:1; /* Startup Frame Indicator channel B */
- vuint16_t SEB:1; /* Syntax Error on channel B */
- vuint16_t CEB:1; /* Content Error on channel B */
- vuint16_t BVB:1; /* Boundary Violation on channel B */
- vuint16_t TCB:1; /* Tx Conflict on channel B */
- vuint16_t VFA:1; /* Valid Frame on channel A */
- vuint16_t SYA:1; /* Sync Frame Indicator channel A */
- vuint16_t NFA:1; /* Null Frame Indicator channel A */
- vuint16_t SUA:1; /* Startup Frame Indicator channel A */
- vuint16_t SEA:1; /* Syntax Error on channel A */
- vuint16_t CEA:1; /* Content Error on channel A */
- vuint16_t BVA:1; /* Boundary Violation on channel A */
- vuint16_t TCA:1; /* Tx Conflict on channel A */
- } TX;
- vuint16_t R;
- } S_STATUS_t;
- typedef struct uMB_HEADER /* message buffer header */
- {
- F_HEADER_t FRAME_HEADER;
- vuint16_t DATA_OFFSET;
- S_STATUS_t SLOT_STATUS;
- } MB_HEADER_t;
- /****************************************************************************/
- /* MODULE : DTS */
- /****************************************************************************/
- struct DTS_tag {
- union {
- vuint32_t R;
- struct {
- vuint32_t:31; /* */
- vuint32_t DTS_EN:1; /* Enable for the DTS Module */
- } B;
- } ENABLE; /* DTS_ENABLE @baseaddress */
- union
- {
- vuint32_t R;
- struct {
- vuint32_t AD31:1; /* Startup register MSB */
- vuint32_t AD30:1; /* */
- vuint32_t AD29:1; /* */
- vuint32_t AD28:1; /* */
- vuint32_t AD27:1; /* */
- vuint32_t AD26:1; /* */
- vuint32_t AD25:1; /* */
- vuint32_t AD24:1; /* */
- vuint32_t AD23:1; /* */
- vuint32_t AD22:1; /* */
- vuint32_t AD21:1; /* */
- vuint32_t AD20:1; /* */
- vuint32_t AD19:1; /* */
- vuint32_t AD18:1; /* */
- vuint32_t AD17:1; /* */
- vuint32_t AD16:1; /* */
- vuint32_t AD15:1; /* */
- vuint32_t AD14:1; /* */
- vuint32_t AD13:1; /* */
- vuint32_t AD12:1; /* */
- vuint32_t AD11:1; /* */
- vuint32_t AD10:1; /* */
- vuint32_t AD9:1; /* */
- vuint32_t AD8:1; /* */
- vuint32_t AD7:1; /* */
- vuint32_t AD6:1; /* */
- vuint32_t AD5:1; /* */
- vuint32_t AD4:1; /* */
- vuint32_t AD3:1; /* */
- vuint32_t AD2:1; /* */
- vuint32_t AD1:1; /* */
- vuint32_t AD0:1; /* Startup Register LSB */
- } B;
- } STARTUP; /* DTS_STARTUP @baseaddress + 0x4*/
- union
- {
- vuint32_t R;
- struct {
- vuint32_t ST31:1; /* Semaphore register MSB */
- vuint32_t ST30:1; /* */
- vuint32_t ST29:1; /* */
- vuint32_t ST28:1; /* */
- vuint32_t ST27:1; /* */
- vuint32_t ST26:1; /* */
- vuint32_t ST25:1; /* */
- vuint32_t ST24:1; /* */
- vuint32_t ST23:1; /* */
- vuint32_t ST22:1; /* */
- vuint32_t ST21:1; /* */
- vuint32_t ST20:1; /* */
- vuint32_t ST19:1; /* */
- vuint32_t ST18:1; /* */
- vuint32_t ST17:1; /* */
- vuint32_t ST16:1; /* */
- vuint32_t ST15:1; /* */
- vuint32_t ST14:1; /* */
- vuint32_t ST13:1; /* */
- vuint32_t ST12:1; /* */
- vuint32_t ST11:1; /* */
- vuint32_t ST10:1; /* */
- vuint32_t ST9:1; /* */
- vuint32_t ST8:1; /* */
- vuint32_t ST7:1; /* */
- vuint32_t ST6:1; /* */
- vuint32_t ST5:1; /* */
- vuint32_t ST4:1; /* */
- vuint32_t ST3:1; /* */
- vuint32_t ST2:1; /* */
- vuint32_t ST1:1; /* */
- vuint32_t ST0:1; /* Semaphore Register LSB */
- } B;
- } SEMAPHORE; /* DTS_STEMAPHORE @BaseAddress + 0x8 */
- }; /* End of DTS Module */
- /****************************************************************************/
- /* MODULE : CCU */
- /****************************************************************************/
- struct CCU_tag {
-
- union { /* CCU Configuration/Error Status Register */
- vuint32_t R;
- struct {
- vuint32_t CP1ERR:2;
- vuint32_t CP0ERR:2;
- vuint32_t SRSTFLAG:1;
- vuint32_t:1;
- vuint32_t CP1IDLE:1;
- vuint32_t CP0IDLE:1;
- vuint32_t:2;
- vuint32_t CP1IEN:1;
- vuint32_t CP0IEN:1;
- vuint32_t:4;
- vuint32_t M3WMEN:1;
- vuint32_t M2WMEN:1;
- vuint32_t M1WMEN:1;
- vuint32_t M0WMEN:1;
- vuint32_t:10;
- vuint32_t SRSTEN:1;
- vuint32_t ENB:1;
- } B;
- } CESR;
-
- uint32_t CCU_reserved0004[3]; /* 0x0004-0x000F */
-
- struct {
- union { /* CCU Error Address Registers */
- vuint32_t R;
- struct {
- vuint32_t EADDR:32;
- } B;
- } EAR;
-
- union { /* CCU Error Detail Registers */
- vuint32_t R;
- struct {
- vuint32_t EACD:16;
- vuint32_t EPID:8;
- vuint32_t EMN:4;
- vuint32_t EATTR:3;
- vuint32_t ERW:1;
- } B;
- } EDR;
-
- uint32_t CCU_CORE_reserved0008[2]; /* 0x0008-0x000F */
-
- } CORE[2];
-
- union { /* CCU Interrupt Registers */
- vuint32_t R;
- struct {
- vuint32_t:30;
- vuint32_t OIF:1;
- vuint32_t EIF:1;
- } B;
- } IR[2];
-
- uint32_t CCU_reserved0038[4082]; /* 0x0038-0x3FFF */
-
- };
- /* ----------------------------------------------------------------------------
- -- SEMA42 Peripheral Access Layer
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup SEMA42_Peripheral_Access_Layer SEMA42 Peripheral Access Layer
- * @{
- */
- /** SEMA42 - Size of Registers Arrays */
- #define SEMA42_GATE_COUNT 16u
- #define SEMA42_CPINE_COUNT 2u
- #define SEMA42_CPNTF_COUNT 2u
- /** SEMA42 - Register Layout Typedef */
- typedef struct {
- __IO uint8_t GATE[SEMA42_GATE_COUNT]; /**< Semaphores Gate 0 Register..Semaphores Gate 15 Register, array offset: 0x0, array step: 0x1 */
- uint8_t RESERVED_0[48];
- struct { /* offset: 0x40, array step: 0x8 */
- __IO uint16_t CPINE; /**< Semaphores Processor n IRQ Notification Enable, array offset: 0x40, array step: 0x8 */
- uint8_t RESERVED_0[6];
- } CPINE[SEMA42_CPINE_COUNT];
- uint8_t RESERVED_1[48];
- struct { /* offset: 0x80, array step: 0x8 */
- __IO uint16_t CPNTF; /**< Semaphores Processor n IRQ Notification, array offset: 0x80, array step: 0x8 */
- uint8_t RESERVED_0[6];
- } CPNTF[SEMA42_CPNTF_COUNT];
- uint8_t RESERVED_2[112];
- union { /* offset: 0x100 */
- __I uint16_t R; /**< Reset Gate Read, offset: 0x100 */
- __O uint16_t W; /**< Reset Gate Write, offset: 0x100 */
- } RSTGT;
- uint8_t RESERVED_3[2];
- __IO uint16_t RSTNTF; /**< Semaphores (Secure) Reset IRQ Notification, offset: 0x104 */
- } SEMA42_Type, *SEMA42_MemMapPtr;
- /** Number of instances of the SEMA42 module. */
- #define SEMA42_INSTANCE_COUNT (1u)
- /* SEMA42 - Peripheral instance base addresses */
- /** Peripheral SEMA42 base address */
- #define SEMA42_BASE (0xFFF24000u)
- /** Peripheral SEMA42 base pointer */
- #define SEMA42 ((SEMA42_Type *)SEMA42_BASE)
- /** Array initializer of SEMA42 peripheral base addresses */
- #define SEMA42_BASE_ADDRS { SEMA42_BASE }
- /** Array initializer of SEMA42 peripheral base pointers */
- #define SEMA42_BASE_PTRS { SEMA42 }
- /* ----------------------------------------------------------------------------
- -- SEMA42 Register Masks
- ---------------------------------------------------------------------------- */
- /*!
- * @addtogroup SEMA42_Register_Masks SEMA42 Register Masks
- * @{
- */
- /* GATE Bit Fields */
- #define SEMA42_GATE_GTFSM_MASK 0x3u
- #define SEMA42_GATE_GTFSM_SHIFT 0u
- #define SEMA42_GATE_GTFSM_WIDTH 2u
- #define SEMA42_GATE_GTFSM(x) (((uint8_t)(((uint8_t)(x))<<SEMA42_GATE_GTFSM_SHIFT))&SEMA42_GATE_GTFSM_MASK)
- /* CPINE Bit Fields */
- #define SEMA42_CPINE_INE15_MASK 0x1u
- #define SEMA42_CPINE_INE15_SHIFT 0u
- #define SEMA42_CPINE_INE15_WIDTH 1u
- #define SEMA42_CPINE_INE15(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE15_SHIFT))&SEMA42_CPINE_INE15_MASK)
- #define SEMA42_CPINE_INE14_MASK 0x2u
- #define SEMA42_CPINE_INE14_SHIFT 1u
- #define SEMA42_CPINE_INE14_WIDTH 1u
- #define SEMA42_CPINE_INE14(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE14_SHIFT))&SEMA42_CPINE_INE14_MASK)
- #define SEMA42_CPINE_INE13_MASK 0x4u
- #define SEMA42_CPINE_INE13_SHIFT 2u
- #define SEMA42_CPINE_INE13_WIDTH 1u
- #define SEMA42_CPINE_INE13(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE13_SHIFT))&SEMA42_CPINE_INE13_MASK)
- #define SEMA42_CPINE_INE12_MASK 0x8u
- #define SEMA42_CPINE_INE12_SHIFT 3u
- #define SEMA42_CPINE_INE12_WIDTH 1u
- #define SEMA42_CPINE_INE12(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE12_SHIFT))&SEMA42_CPINE_INE12_MASK)
- #define SEMA42_CPINE_INE11_MASK 0x10u
- #define SEMA42_CPINE_INE11_SHIFT 4u
- #define SEMA42_CPINE_INE11_WIDTH 1u
- #define SEMA42_CPINE_INE11(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE11_SHIFT))&SEMA42_CPINE_INE11_MASK)
- #define SEMA42_CPINE_INE10_MASK 0x20u
- #define SEMA42_CPINE_INE10_SHIFT 5u
- #define SEMA42_CPINE_INE10_WIDTH 1u
- #define SEMA42_CPINE_INE10(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE10_SHIFT))&SEMA42_CPINE_INE10_MASK)
- #define SEMA42_CPINE_INE9_MASK 0x40u
- #define SEMA42_CPINE_INE9_SHIFT 6u
- #define SEMA42_CPINE_INE9_WIDTH 1u
- #define SEMA42_CPINE_INE9(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE9_SHIFT))&SEMA42_CPINE_INE9_MASK)
- #define SEMA42_CPINE_INE8_MASK 0x80u
- #define SEMA42_CPINE_INE8_SHIFT 7u
- #define SEMA42_CPINE_INE8_WIDTH 1u
- #define SEMA42_CPINE_INE8(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE8_SHIFT))&SEMA42_CPINE_INE8_MASK)
- #define SEMA42_CPINE_INE7_MASK 0x100u
- #define SEMA42_CPINE_INE7_SHIFT 8u
- #define SEMA42_CPINE_INE7_WIDTH 1u
- #define SEMA42_CPINE_INE7(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE7_SHIFT))&SEMA42_CPINE_INE7_MASK)
- #define SEMA42_CPINE_INE6_MASK 0x200u
- #define SEMA42_CPINE_INE6_SHIFT 9u
- #define SEMA42_CPINE_INE6_WIDTH 1u
- #define SEMA42_CPINE_INE6(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE6_SHIFT))&SEMA42_CPINE_INE6_MASK)
- #define SEMA42_CPINE_INE5_MASK 0x400u
- #define SEMA42_CPINE_INE5_SHIFT 10u
- #define SEMA42_CPINE_INE5_WIDTH 1u
- #define SEMA42_CPINE_INE5(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE5_SHIFT))&SEMA42_CPINE_INE5_MASK)
- #define SEMA42_CPINE_INE4_MASK 0x800u
- #define SEMA42_CPINE_INE4_SHIFT 11u
- #define SEMA42_CPINE_INE4_WIDTH 1u
- #define SEMA42_CPINE_INE4(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE4_SHIFT))&SEMA42_CPINE_INE4_MASK)
- #define SEMA42_CPINE_INE3_MASK 0x1000u
- #define SEMA42_CPINE_INE3_SHIFT 12u
- #define SEMA42_CPINE_INE3_WIDTH 1u
- #define SEMA42_CPINE_INE3(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE3_SHIFT))&SEMA42_CPINE_INE3_MASK)
- #define SEMA42_CPINE_INE2_MASK 0x2000u
- #define SEMA42_CPINE_INE2_SHIFT 13u
- #define SEMA42_CPINE_INE2_WIDTH 1u
- #define SEMA42_CPINE_INE2(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE2_SHIFT))&SEMA42_CPINE_INE2_MASK)
- #define SEMA42_CPINE_INE1_MASK 0x4000u
- #define SEMA42_CPINE_INE1_SHIFT 14u
- #define SEMA42_CPINE_INE1_WIDTH 1u
- #define SEMA42_CPINE_INE1(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE1_SHIFT))&SEMA42_CPINE_INE1_MASK)
- #define SEMA42_CPINE_INE0_MASK 0x8000u
- #define SEMA42_CPINE_INE0_SHIFT 15u
- #define SEMA42_CPINE_INE0_WIDTH 1u
- #define SEMA42_CPINE_INE0(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPINE_INE0_SHIFT))&SEMA42_CPINE_INE0_MASK)
- /* CPNTF Bit Fields */
- #define SEMA42_CPNTF_GNn_MASK 0xFFFFu
- #define SEMA42_CPNTF_GNn_SHIFT 0u
- #define SEMA42_CPNTF_GNn_WIDTH 16u
- #define SEMA42_CPNTF_GNn(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_CPNTF_GNn_SHIFT))&SEMA42_CPNTF_GNn_MASK)
- /* RSTGT_R Bit Fields */
- #define SEMA42_RSTGT_R_RSTGTN_MASK 0xFFu
- #define SEMA42_RSTGT_R_RSTGTN_SHIFT 0u
- #define SEMA42_RSTGT_R_RSTGTN_WIDTH 8u
- #define SEMA42_RSTGT_R_RSTGTN(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_RSTGT_R_RSTGTN_SHIFT))&SEMA42_RSTGT_R_RSTGTN_MASK)
- #define SEMA42_RSTGT_R_RSTGMS_MASK 0x700u
- #define SEMA42_RSTGT_R_RSTGMS_SHIFT 8u
- #define SEMA42_RSTGT_R_RSTGMS_WIDTH 3u
- #define SEMA42_RSTGT_R_RSTGMS(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_RSTGT_R_RSTGMS_SHIFT))&SEMA42_RSTGT_R_RSTGMS_MASK)
- #define SEMA42_RSTGT_R_RSTGSM_MASK 0x3000u
- #define SEMA42_RSTGT_R_RSTGSM_SHIFT 12u
- #define SEMA42_RSTGT_R_RSTGSM_WIDTH 2u
- #define SEMA42_RSTGT_R_RSTGSM(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_RSTGT_R_RSTGSM_SHIFT))&SEMA42_RSTGT_R_RSTGSM_MASK)
- /* RSTGT_W Bit Fields */
- #define SEMA42_RSTGT_W_RSTGTN_MASK 0xFFu
- #define SEMA42_RSTGT_W_RSTGTN_SHIFT 0u
- #define SEMA42_RSTGT_W_RSTGTN_WIDTH 8u
- #define SEMA42_RSTGT_W_RSTGTN(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_RSTGT_W_RSTGTN_SHIFT))&SEMA42_RSTGT_W_RSTGTN_MASK)
- #define SEMA42_RSTGT_W_RSTGDP_MASK 0xFF00u
- #define SEMA42_RSTGT_W_RSTGDP_SHIFT 8u
- #define SEMA42_RSTGT_W_RSTGDP_WIDTH 8u
- #define SEMA42_RSTGT_W_RSTGDP(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_RSTGT_W_RSTGDP_SHIFT))&SEMA42_RSTGT_W_RSTGDP_MASK)
- /* RSTNTF Bit Fields */
- #define SEMA42_RSTNTF_RSTNTN_MASK 0xFFu
- #define SEMA42_RSTNTF_RSTNTN_SHIFT 0u
- #define SEMA42_RSTNTF_RSTNTN_WIDTH 8u
- #define SEMA42_RSTNTF_RSTNTN(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_RSTNTF_RSTNTN_SHIFT))&SEMA42_RSTNTF_RSTNTN_MASK)
- #define SEMA42_RSTNTF_RSTNSM_RSTNMS_RSTNDP_MASK 0xFF00u
- #define SEMA42_RSTNTF_RSTNSM_RSTNMS_RSTNDP_SHIFT 8u
- #define SEMA42_RSTNTF_RSTNSM_RSTNMS_RSTNDP_WIDTH 8u
- #define SEMA42_RSTNTF_RSTNSM_RSTNMS_RSTNDP(x) (((uint16_t)(((uint16_t)(x))<<SEMA42_RSTNTF_RSTNSM_RSTNMS_RSTNDP_SHIFT))&SEMA42_RSTNTF_RSTNSM_RSTNMS_RSTNDP_MASK)
- /*!
- * @}
- */ /* end of group SEMA42_Register_Masks */
- /*!
- * @}
- */ /* end of group SEMA42_Peripheral_Access_Layer */
- /****************************************************************************/
- /* MODULE : CRC */
- /****************************************************************************/
- struct CRC_SUB_tag {
- union {
- vuint32_t R; /* CRC Configuration Register */
- struct {
- vuint32_t:29;
- vuint32_t POLYG:1;
- vuint32_t SWAP:1;
- vuint32_t INV:1;
- } B;
- } CRC_CFG;
- union { /* CRC Input Register */
- vuint8_t BYTE[4]; /* Data buffer in Bytes (8 bits) */
- vuint16_t HALFWORD[2]; /* Data buffer in Half-words (16 bits) */
- vuint32_t WORD; /* Data buffer in words (32 bits) */
- vuint32_t R; /* Data buffer in words (32 bits) */
- } CRC_INP;
- union { /*CRC Current Status Register */
- vuint8_t BYTE[4]; /* Data buffer in Bytes (8 bits) */
- vuint16_t HALFWORD[2]; /* Data buffer in Half-words (16 bits) */
- vuint32_t WORD; /* Data buffer in words (32 bits) */
- vuint32_t R; /* Data buffer in words (32 bits) */
- } CRC_CSTAT;
- union { /* CRC Output Register */
- vuint8_t BYTE[4]; /* Data buffer in Bytes (8 bits) */
- vuint16_t HALFWORD[2]; /* Data buffer in Half-words (16 bits) */
- vuint32_t WORD; /* Data buffer in words (32 bits) */
- vuint32_t R; /* Data buffer in words (32 bits) */
- } CRC_OUTP;
- }; /* end of CRC_SUB_tag */
- struct CRC_tag {
- struct CRC_SUB_tag CNTX[3];
- }; /* end of CRC_tag */
- /****************************************************************************/
- /* MODULE : STCU */
- /****************************************************************************/
- struct STCU_tag {
- union {
- vuint32_t R; /* STCU Control Register */
- struct {
- vuint32_t:1;
- vuint32_t LBE:1;
- vuint32_t:2;
- vuint32_t FLF:2;
- vuint32_t:1;
- vuint32_t FCF:1;
- vuint32_t LBIST_CLK_DIV:2;
- vuint32_t:5;
- vuint32_t SOFT_RESET:1;
- vuint32_t:7;
- vuint32_t IE:1;
- vuint32_t:8;
- } B;
- } CTRL;
- union {
- vuint32_t R; /* STCU Enable Register */
- struct {
- vuint32_t:15;
- vuint32_t STCU_ABORT:1;
- vuint32_t:15;
- vuint32_t STCU_START:1;
- } B;
- } ENABLE;
- union {
- vuint32_t R; /* STCU Status Register */
- struct {
- vuint32_t:5;
- vuint32_t STCUR:1;
- vuint32_t LBISTR:1;
- vuint32_t:2;
- vuint32_t DNE:1;
- vuint32_t LDNE:1;
- vuint32_t:6;
- vuint32_t ABORT:1;
- vuint32_t LOCK:1;
- vuint32_t INIT_SEQ:2;
- vuint32_t WDE:2;
- vuint32_t:1;
- vuint32_t CRC_RESULT:8;
- } B;
- } STAT;
- union {
- vuint32_t R; /* STCU Watchdog Timer */
- } WDGT;
- vuint32_t STCU_reserved0010; /* 0x0010-0x0013 */
- union {
- vuint32_t R; /* STCU Unlock Key */
- struct {
- vuint32_t STCU_KEY:32;
- } B;
- } KEY;
- union {
- vuint32_t R; /* LBIST Control Register */
- struct {
- vuint32_t:1;
- vuint32_t WINDOW_SIZE:3;
- vuint32_t:1;
- vuint32_t PFT:1;
- vuint32_t DM:1;
- vuint32_t SCM:1;
- vuint32_t SCAN_ENABLE_ON:4;
- vuint32_t SCAN_ENABLE_OFF:4;
- vuint32_t:5;
- vuint32_t SHIFT_SPEED:3;
- vuint32_t:3;
- vuint32_t LSER:1;
- vuint32_t:3;
- vuint32_t DEBUG:1;
- } B;
- } LBIST_CTRL;
- union {
- vuint32_t R; /* LBIST Pattern Counter Start Register */
- } LBIST_PC_START;
- union {
- vuint32_t R; /* LBIST Pattern Counter End Register */
- } LBIST_PC_END;
- union {
- vuint32_t R; /* LBIST Pseudo-Random Number High */
- } LBIST_PRPGH;
- union {
- vuint32_t R; /* LBIST Pseudo-Random Number Low */
- } LBIST_PRPGL;
- union {
- vuint32_t R; /* LBIST Enable Register */
- struct {
- vuint32_t:30;
- vuint32_t LBE1:1;
- vuint32_t LBE0:1;
- } B;
- } LBIST_ENABLE;
- union {
- vuint32_t R; /* LBIST Status Register */
- struct {
- vuint32_t:14;
- vuint32_t LBD1:1;
- vuint32_t LBD0:1;
- vuint32_t:16;
- } B;
- } LBIST_STATUS;
- vuint32_t STCU_reserved0034[7]; /* 0x0034-0x004F */
- union {
- vuint32_t R; /* STCU Interrupt Enable/Status Register */
- struct {
- vuint32_t:31;
- vuint32_t IFLAG:1;
- } B;
- } INTERRUPT;
- union {
- vuint32_t R; /* STCU Current Watchdog Timer */
- } CURRENT_WDGT;
- vuint32_t STCU_reserved0058[10]; /* 0x0058-0x007F */
- union {
- vuint32_t R; /* LBIST 0 MISRH Register */
- } LBIST_MISRH0;
- union {
- vuint32_t R; /* LBIST 0 MISRL Register */
- } LBIST_MISRL0;
- union {
- vuint32_t R; /* LBIST 1 MISRH Register */
- } LBIST_MISRH1;
- union {
- vuint32_t R; /* LBIST 1 MISRL Register */
- } LBIST_MISRL1;
- }; /* end of STCU_tag */
- /****************************************************************************/
- /* Define memories */
- #define SRAM_START 0x40000000
- #define SRAM_SIZE 0x60000
- #define SRAM_END 0x4005FFFF
- #define FLASH_START 0x00000000
- #define FLASH_SIZE 0x600000
- #define FLASH_END 0x005FFFFF
- /* Define instances of modules */
- #define ETPU_C (*( struct ETPU_C_tag *) 0xC3E20000)
- #define ETPU_C_DATA_RAM (*( uint32_t *) 0xC3E28000)
- #define ETPU_C_DATA_RAM_END 0xC3E28BFC
- #define ETPU_C_DATA_RAM_EXT (*( uint32_t *) 0xC3E2C000)
- #define C_CODE_RAM (*( uint32_t *) 0xC3E30000)
- #define ETPU_C_CODE_RAM (*( uint32_t *) 0xC3E30000)
- #define FMPLL (*( struct FMPLL_tag *) 0xC3F80000)
- #define EBI (*( struct EBI_tag *) 0xC3F84000)
- #define FLASH_A (*( struct FLASH_tag *) 0xC3F88000)
- #define FLASH_B (*( struct FLASH_tag *) 0xC3F8C000)
- #define DTS (*( struct DTS_tag *) 0xC3F9C000)
- #define EMIOS (*( struct EMIOS_tag *) 0xC3FA0000)
- #define PMC (*( struct PMC_tag *) 0xC3FBC000)
- #define ETPU (*( struct ETPU_tag *) 0xC3FC0000)
- #define ETPU_AB (*( struct ETPU_tag *) 0xC3FC0000)
- #define ETPU_DATA_RAM (*( uint32_t *) 0xC3FC8000)
- #define ETPU_AB_DATA_RAM (*( uint32_t *) 0xC3FC8000)
- #define ETPU_DATA_RAM_END 0xC3FC97FC
- #define ETPU_AB_DATA_RAM_END 0xC3FC97FC
- #define ETPU_DATA_RAM_EXT (*( uint32_t *) 0xC3FCC000)
- #define ETPU_AB_DATA_RAM_EXT (*( uint32_t *) 0xC3FCC000)
- #define CODE_RAM (*( uint32_t *) 0xC3FD0000)
- #define AB_CODE_RAM (*( uint32_t *) 0xC3FD0000)
- #define ETPU_CODE_RAM (*( uint32_t *) 0xC3FD0000)
- #define ETPU_AB_CODE_RAM (*( uint32_t *) 0xC3FD0000)
- #define STCU (*( struct STCU_tag *) 0xC3FF4000)
- #define CRC (*( struct CRC_tag *) 0xFFE68000)
- #define XBAR (*( struct XBAR_tag *) 0xFFF04000)
- #define MPU (*( struct MPU_tag *) 0xFFF10000)
- #define SWT_B (*( struct SWT_tag *) 0xFFF34000)
- #define SWT (*( struct SWT_tag *) 0xFFF38000)
- #define SWT_A (*( struct SWT_tag *) 0xFFF38000)
- #define STM (*( struct STM_tag *) 0xFFF3C000)
- #define ECSM (*( struct ECSM_tag *) 0xFFF40000)
- #define EDMA EDMA_A
- #define EDMA_A (*( struct EDMA_tag *) 0xFFF44000)
- #define CCU (*( struct CCU_tag *) 0xFFF50000)
- #define EDMA_B (*( struct EDMA_tag *) 0xFFF54000)
- #define EQADC EQADC_A
- #define EQADC_A (*( struct EQADC_tag *) 0xFFF80000)
- #define EQADC_B (*( struct EQADC_tag *) 0xFFF84000)
- #define DECFIL_A (*( struct DECFIL_tag *) 0xFFF88000)
- #define DECFIL_B (*( struct DECFIL_tag *) 0xFFF88800)
- #define DECFIL_C (*( struct DECFIL_tag *) 0xFFF89000)
- #define DECFIL_D (*( struct DECFIL_tag *) 0xFFF89800)
- #define DECFIL_E (*( struct DECFIL_tag *) 0xFFF8A000)
- #define DECFIL_F (*( struct DECFIL_tag *) 0xFFF8A800)
- #define DECFIL_G (*( struct DECFIL_tag *) 0xFFF8B000)
- #define DECFIL_H (*( struct DECFIL_tag *) 0xFFF8B800)
- #define DECFIL_I (*( struct DECFIL_tag *) 0xFFF8C000)
- #define DECFIL_J (*( struct DECFIL_tag *) 0xFFF8C800)
- #define DECFIL_K (*( struct DECFIL_tag *) 0xFFF8D000)
- #define DECFIL_L (*( struct DECFIL_tag *) 0xFFF8D800)
- #define DSPI_A (*( struct DSPI_tag *) 0xFFF90000)
- #define DSPI_B (*( struct DSPI_tag *) 0xFFF94000)
- #define DSPI_C (*( struct DSPI_tag *) 0xFFF98000)
- #define DSPI_D (*( struct DSPI_tag *) 0xFFF9C000)
- #define DSPI_E (*( struct DSPI_tag *) 0xFFFA0000)
- /*-------------------- FLEXCAN -------------------------*/
- #define CAN_INSTANCE_COUNT (4u)
- /* CAN - Peripheral instance base addresses */
- /** Peripheral CAN_0 base address */
- #define CAN_0_BASE (0xFFFC0000u)
- /** Peripheral CAN_0 base pointer */
- #define CAN_0 ((CAN_Type *)CAN_0_BASE)
- /** Peripheral CAN_1 base address */
- #define CAN_1_BASE (0xFFFC4000u)
- /** Peripheral CAN_1 base pointer */
- #define CAN_1 ((CAN_Type *)CAN_1_BASE)
- /** Peripheral CAN_2 base address */
- #define CAN_2_BASE (0xC3E60000u)
- /** Peripheral CAN_2 base pointer */
- #define CAN_2 ((CAN_Type *)CAN_2_BASE)
- /** Peripheral CAN_3 base address */
- #define CAN_3_BASE (0xC3E64000u)
- /** Peripheral CAN_3 base pointer */
- #define CAN_3 ((CAN_Type *)CAN_3_BASE)
- /** Array initializer of CAN peripheral base addresses */
- #define CAN_BASE_ADDRS { CAN_0_BASE, CAN_1_BASE, CAN_2_BASE, CAN_3_BASE }
- /** Array initializer of CAN peripheral base pointers */
- #define CAN_BASE_PTRS { CAN_0, CAN_1, CAN_2, CAN_3 }
- /** Interrupt vectors for the CAN peripheral type */
- #define CAN_Rx_Warning_IRQS { CAN0_ESR1_IRQn, CAN1_ESR1_IRQn,\
- CAN2_ESR1_IRQn, CAN3_ESR1_IRQn }
- #define CAN_Tx_Warning_IRQS { CAN0_ESR1_IRQn, CAN1_ESR1_IRQn,\
- CAN2_ESR1_IRQn, CAN3_ESR1_IRQn }
- #define CAN_Error_IRQS { CAN0_ESR2_IRQn, CAN1_ESR2_IRQn,\
- CAN2_ESR2_IRQn, CAN3_ESR2_IRQn }
- #define CAN_Bus_Off_IRQS { CAN0_ESR1_IRQn, CAN1_ESR1_IRQn,\
- CAN2_ESR1_IRQn, CAN3_ESR1_IRQn }
- #define CAN_ORed_00_MB_IRQS { CAN0_BUF0_IRQn, \
- CAN1_BUF0_IRQn, \
- CAN2_BUF0_IRQn, \
- CAN3_BUF0_IRQn }
- #define CAN_ORed_01_MB_IRQS { CAN0_BUF1_IRQn, \
- CAN1_BUF1_IRQn, \
- CAN2_BUF1_IRQn, \
- CAN3_BUF1_IRQn }
- #define CAN_ORed_02_MB_IRQS { CAN0_BUF2_IRQn, \
- CAN1_BUF2_IRQn, \
- CAN2_BUF2_IRQn, \
- CAN3_BUF2_IRQn }
- #define CAN_ORed_03_MB_IRQS { CAN0_BUF3_IRQn, \
- CAN1_BUF3_IRQn, \
- CAN2_BUF3_IRQn, \
- CAN3_BUF3_IRQn }
- #define CAN_ORed_04_MB_IRQS { CAN0_BUF4_IRQn, \
- CAN1_BUF4_IRQn, \
- CAN2_BUF4_IRQn, \
- CAN3_BUF4_IRQn }
- #define CAN_ORed_05_MB_IRQS { CAN0_BUF5_IRQn, \
- CAN1_BUF5_IRQn, \
- CAN2_BUF5_IRQn, \
- CAN3_BUF5_IRQn }
- #define CAN_ORed_06_MB_IRQS { CAN0_BUF6_IRQn, \
- CAN1_BUF6_IRQn, \
- CAN2_BUF6_IRQn, \
- CAN3_BUF6_IRQn }
- #define CAN_ORed_07_MB_IRQS { CAN0_BUF7_IRQn, \
- CAN1_BUF7_IRQn, \
- CAN2_BUF7_IRQn, \
- CAN3_BUF7_IRQn }
- #define CAN_ORed_08_MB_IRQS { CAN0_BUF8_IRQn, \
- CAN1_BUF8_IRQn, \
- CAN2_BUF8_IRQn, \
- CAN3_BUF8_IRQn }
- #define CAN_ORed_09_MB_IRQS { CAN0_BUF9_IRQn, \
- CAN1_BUF9_IRQn, \
- CAN2_BUF9_IRQn, \
- CAN3_BUF9_IRQn }
- #define CAN_ORed_10_MB_IRQS { CAN0_BUF10_IRQn, \
- CAN1_BUF10_IRQn, \
- CAN2_BUF10_IRQn, \
- CAN3_BUF10_IRQn }
- #define CAN_ORed_11_MB_IRQS { CAN0_BUF11_IRQn, \
- CAN1_BUF11_IRQn, \
- CAN2_BUF11_IRQn, \
- CAN3_BUF11_IRQn }
- #define CAN_ORed_12_MB_IRQS { CAN0_BUF12_IRQn, \
- CAN1_BUF12_IRQn, \
- CAN2_BUF12_IRQn, \
- CAN3_BUF12_IRQn }
- #define CAN_ORed_13_MB_IRQS { CAN0_BUF13_IRQn, \
- CAN1_BUF13_IRQn, \
- CAN2_BUF13_IRQn, \
- CAN3_BUF13_IRQn }
- #define CAN_ORed_14_MB_IRQS { CAN0_BUF14_IRQn, \
- CAN1_BUF14_IRQn, \
- CAN2_BUF14_IRQn, \
- CAN3_BUF14_IRQn }
- #define CAN_ORed_15_MB_IRQS { CAN0_BUF15_IRQn, \
- CAN1_BUF15_IRQn, \
- CAN2_BUF15_IRQn, \
- CAN3_BUF15_IRQn }
- #define CAN_ORed_16_31_MB_IRQS { CAN0_BUF16_31_IRQn, \
- CAN1_BUF16_31_IRQn, \
- CAN2_BUF16_31_IRQn, \
- CAN3_BUF16_31_IRQn }
- #define CAN_ORed_32_63_MB_IRQS { CAN0_BUF32_63_IRQn, \
- CAN1_BUF32_63_IRQn, \
- CAN2_BUF32_63_IRQn, \
- CAN3_BUF32_63_IRQn }
- #define FR (*( struct FR_tag *) 0xFFFE0000)
- #define TSENS (*( struct TSENS_tag *) 0xFFFEC000)
- #ifdef __MWERKS__
- #pragma pop
- #endif
- #ifdef __cplusplus
- }
- #endif
- #endif /* ifdef _MPC567xR_H */
- /*********************************************************************
- *
- * Copyright:
- * Freescale Semiconductor, INC. All Rights Reserved.
- * You are hereby granted a copyright license to use, modify, and
- * distribute the SOFTWARE so long as this entire notice is
- * retained without alteration in any modified and/or redistributed
- * versions, and that such modified versions are clearly identified
- * as such. No licenses are granted by implication, estoppel or
- * otherwise under any patents or trademarks of Freescale
- * Semiconductor, Inc. This software is provided on an "AS IS"
- * basis and without warranty.
- *
- * To the maximum extent permitted by applicable law, Freescale
- * Semiconductor DISCLAIMS ALL WARRANTIES WHETHER EXPRESS OR IMPLIED,
- * INCLUDING IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A
- * PARTICULAR PURPOSE AND ANY WARRANTY AGAINST INFRINGEMENT WITH
- * REGARD TO THE SOFTWARE (INCLUDING ANY MODIFIED VERSIONS THEREOF)
- * AND ANY ACCOMPANYING WRITTEN MATERIALS.
- *
- * To the maximum extent permitted by applicable law, IN NO EVENT
- * SHALL Freescale Semiconductor BE LIABLE FOR ANY DAMAGES WHATSOEVER
- * (INCLUDING WITHOUT LIMITATION, DAMAGES FOR LOSS OF BUSINESS PROFITS,
- * BUSINESS INTERRUPTION, LOSS OF BUSINESS INFORMATION, OR OTHER
- * PECUNIARY LOSS) ARISING OF THE USE OR INABILITY TO USE THE SOFTWARE.
- *
- * Freescale Semiconductor assumes no responsibility for the
- * maintenance and support of this software
- *
- ********************************************************************/
|