mclk.h 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566
  1. /**
  2. * \file
  3. *
  4. * \brief Instance description for MCLK
  5. *
  6. * Copyright (c) 2018 Microchip Technology Inc.
  7. *
  8. * \license_start
  9. *
  10. * \page License
  11. *
  12. * SPDX-License-Identifier: Apache-2.0
  13. *
  14. * Licensed under the Apache License, Version 2.0 (the "License");
  15. * you may not use this file except in compliance with the License.
  16. * You may obtain a copy of the License at
  17. *
  18. * http://www.apache.org/licenses/LICENSE-2.0
  19. *
  20. * Unless required by applicable law or agreed to in writing, software
  21. * distributed under the License is distributed on an "AS IS" BASIS,
  22. * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  23. * See the License for the specific language governing permissions and
  24. * limitations under the License.
  25. *
  26. * \license_stop
  27. *
  28. */
  29. /* file generated from device description version 2018-05-30T11:07:17Z */
  30. #ifndef _SAML11_MCLK_INSTANCE_H_
  31. #define _SAML11_MCLK_INSTANCE_H_
  32. /* ========== Register definition for MCLK peripheral ========== */
  33. #if (defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__))
  34. #define REG_MCLK_CTRLA (0x40000800) /**< (MCLK) Control */
  35. #define REG_MCLK_INTENCLR (0x40000801) /**< (MCLK) Interrupt Enable Clear */
  36. #define REG_MCLK_INTENSET (0x40000802) /**< (MCLK) Interrupt Enable Set */
  37. #define REG_MCLK_INTFLAG (0x40000803) /**< (MCLK) Interrupt Flag Status and Clear */
  38. #define REG_MCLK_CPUDIV (0x40000804) /**< (MCLK) CPU Clock Division */
  39. #define REG_MCLK_AHBMASK (0x40000810) /**< (MCLK) AHB Mask */
  40. #define REG_MCLK_APBAMASK (0x40000814) /**< (MCLK) APBA Mask */
  41. #define REG_MCLK_APBBMASK (0x40000818) /**< (MCLK) APBB Mask */
  42. #define REG_MCLK_APBCMASK (0x4000081C) /**< (MCLK) APBC Mask */
  43. #else
  44. #define REG_MCLK_CTRLA (*(__IO uint8_t*)0x40000800U) /**< (MCLK) Control */
  45. #define REG_MCLK_INTENCLR (*(__IO uint8_t*)0x40000801U) /**< (MCLK) Interrupt Enable Clear */
  46. #define REG_MCLK_INTENSET (*(__IO uint8_t*)0x40000802U) /**< (MCLK) Interrupt Enable Set */
  47. #define REG_MCLK_INTFLAG (*(__IO uint8_t*)0x40000803U) /**< (MCLK) Interrupt Flag Status and Clear */
  48. #define REG_MCLK_CPUDIV (*(__IO uint8_t*)0x40000804U) /**< (MCLK) CPU Clock Division */
  49. #define REG_MCLK_AHBMASK (*(__IO uint32_t*)0x40000810U) /**< (MCLK) AHB Mask */
  50. #define REG_MCLK_APBAMASK (*(__IO uint32_t*)0x40000814U) /**< (MCLK) APBA Mask */
  51. #define REG_MCLK_APBBMASK (*(__IO uint32_t*)0x40000818U) /**< (MCLK) APBB Mask */
  52. #define REG_MCLK_APBCMASK (*(__IO uint32_t*)0x4000081CU) /**< (MCLK) APBC Mask */
  53. #endif /* (defined(__ASSEMBLER__) || defined(__IAR_SYSTEMS_ASM__)) */
  54. /* ========== Instance Parameter definitions for MCLK peripheral ========== */
  55. #define MCLK_MCLK_CLK_APB_NUM 3
  56. #define MCLK_SYSTEM_CLOCK 4000000 /* System Clock Frequency at Reset */
  57. #define MCLK_INSTANCE_ID 2
  58. #endif /* _SAML11_MCLK_INSTANCE_ */