123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437 |
- /*
- * The Clear BSD License
- * Copyright (c) 2015, Freescale Semiconductor, Inc.
- * Copyright 2016-2017 NXP
- * All rights reserved.
- *
- * Redistribution and use in source and binary forms, with or without modification,
- * are permitted (subject to the limitations in the disclaimer below) provided
- * that the following conditions are met:
- *
- * o Redistributions of source code must retain the above copyright notice, this list
- * of conditions and the following disclaimer.
- *
- * o Redistributions in binary form must reproduce the above copyright notice, this
- * list of conditions and the following disclaimer in the documentation and/or
- * other materials provided with the distribution.
- *
- * o Neither the name of the copyright holder nor the names of its
- * contributors may be used to endorse or promote products derived from this
- * software without specific prior written permission.
- *
- * NO EXPRESS OR IMPLIED LICENSES TO ANY PARTY'S PATENT RIGHTS ARE GRANTED BY THIS LICENSE.
- * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
- * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
- * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
- * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
- * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
- * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
- * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
- * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
- * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
- * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
- */
- #include "fsl_smc.h"
- #include "fsl_flash.h"
- #include "fsl_common.h"
- /* Component ID definition, used by tools. */
- #ifndef FSL_COMPONENT_ID
- #define FSL_COMPONENT_ID "platform.drivers.smc"
- #endif
- static uint32_t g_savedPrimask;
- #if (defined(FSL_FEATURE_SMC_HAS_PARAM) && FSL_FEATURE_SMC_HAS_PARAM)
- void SMC_GetParam(SMC_Type *base, smc_param_t *param)
- {
- uint32_t reg = base->PARAM;
- param->hsrunEnable = (bool)(reg & SMC_PARAM_EHSRUN_MASK);
- param->llsEnable = (bool)(reg & SMC_PARAM_ELLS_MASK);
- param->lls2Enable = (bool)(reg & SMC_PARAM_ELLS2_MASK);
- param->vlls0Enable = (bool)(reg & SMC_PARAM_EVLLS0_MASK);
- }
- #endif /* FSL_FEATURE_SMC_HAS_PARAM */
- void SMC_PreEnterStopModes(void)
- {
- ftfx_prefetch_speculation_status_t speculationStatus = {
- true, /* Disable instruction speculation.*/
- true, /* Disable data speculation.*/
- };
- g_savedPrimask = DisableGlobalIRQ();
- __ISB();
- #if defined(__ICACHE_PRESENT) && __ICACHE_PRESENT
- SCB_DisableICache();
- #endif
- #if defined(__DCACHE_PRESENT) && __DCACHE_PRESENT
- SCB_DisableDCache();
- #endif
- /*
- * Before enter stop modes, the flash cache prefetch should be disabled.
- * Otherwise the prefetch might be interrupted by stop, then the data and
- * and instruction from flash are wrong.
- */
- FTFx_CACHE_PflashSetPrefetchSpeculation(&speculationStatus);
- }
- void SMC_PostExitStopModes(void)
- {
- ftfx_prefetch_speculation_status_t speculationStatus = {
- false, /* Enable instruction speculation.*/
- false, /* Enable data speculation.*/
- };
- FTFx_CACHE_PflashSetPrefetchSpeculation(&speculationStatus);
- #if defined(__ICACHE_PRESENT) && __ICACHE_PRESENT
- SCB_EnableICache();
- #endif
- #if defined(__DCACHE_PRESENT) && __DCACHE_PRESENT
- SCB_EnableDCache();
- #endif
- EnableGlobalIRQ(g_savedPrimask);
- __ISB();
- }
- void SMC_PreEnterWaitModes(void)
- {
- g_savedPrimask = DisableGlobalIRQ();
- __ISB();
- }
- void SMC_PostExitWaitModes(void)
- {
- EnableGlobalIRQ(g_savedPrimask);
- __ISB();
- }
- status_t SMC_SetPowerModeRun(SMC_Type *base)
- {
- uint8_t reg;
- reg = base->PMCTRL;
- /* configure Normal RUN mode */
- reg &= ~SMC_PMCTRL_RUNM_MASK;
- reg |= (kSMC_RunNormal << SMC_PMCTRL_RUNM_SHIFT);
- base->PMCTRL = reg;
- return kStatus_Success;
- }
- #if (defined(FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE) && FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE)
- status_t SMC_SetPowerModeHsrun(SMC_Type *base)
- {
- uint8_t reg;
- reg = base->PMCTRL;
- /* configure High Speed RUN mode */
- reg &= ~SMC_PMCTRL_RUNM_MASK;
- reg |= (kSMC_Hsrun << SMC_PMCTRL_RUNM_SHIFT);
- base->PMCTRL = reg;
- return kStatus_Success;
- }
- #endif /* FSL_FEATURE_SMC_HAS_HIGH_SPEED_RUN_MODE */
- status_t SMC_SetPowerModeWait(SMC_Type *base)
- {
- /* configure Normal Wait mode */
- SCB->SCR &= ~SCB_SCR_SLEEPDEEP_Msk;
- __DSB();
- __WFI();
- __ISB();
- return kStatus_Success;
- }
- status_t SMC_SetPowerModeStop(SMC_Type *base, smc_partial_stop_option_t option)
- {
- uint8_t reg;
- #if (defined(FSL_FEATURE_SMC_HAS_PSTOPO) && FSL_FEATURE_SMC_HAS_PSTOPO)
- /* configure the Partial Stop mode in Noraml Stop mode */
- reg = base->STOPCTRL;
- reg &= ~SMC_STOPCTRL_PSTOPO_MASK;
- reg |= ((uint32_t)option << SMC_STOPCTRL_PSTOPO_SHIFT);
- base->STOPCTRL = reg;
- #endif
- /* configure Normal Stop mode */
- reg = base->PMCTRL;
- reg &= ~SMC_PMCTRL_STOPM_MASK;
- reg |= (kSMC_StopNormal << SMC_PMCTRL_STOPM_SHIFT);
- base->PMCTRL = reg;
- /* Set the SLEEPDEEP bit to enable deep sleep mode (stop mode) */
- SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk;
- /* read back to make sure the configuration valid before enter stop mode */
- (void)base->PMCTRL;
- __DSB();
- __WFI();
- __ISB();
- /* check whether the power mode enter Stop mode succeed */
- if (base->PMCTRL & SMC_PMCTRL_STOPA_MASK)
- {
- return kStatus_SMC_StopAbort;
- }
- else
- {
- return kStatus_Success;
- }
- }
- status_t SMC_SetPowerModeVlpr(SMC_Type *base
- #if (defined(FSL_FEATURE_SMC_HAS_LPWUI) && FSL_FEATURE_SMC_HAS_LPWUI)
- ,
- bool wakeupMode
- #endif
- )
- {
- uint8_t reg;
- reg = base->PMCTRL;
- #if (defined(FSL_FEATURE_SMC_HAS_LPWUI) && FSL_FEATURE_SMC_HAS_LPWUI)
- /* configure whether the system remains in VLP mode on an interrupt */
- if (wakeupMode)
- {
- /* exits to RUN mode on an interrupt */
- reg |= SMC_PMCTRL_LPWUI_MASK;
- }
- else
- {
- /* remains in VLP mode on an interrupt */
- reg &= ~SMC_PMCTRL_LPWUI_MASK;
- }
- #endif /* FSL_FEATURE_SMC_HAS_LPWUI */
- /* configure VLPR mode */
- reg &= ~SMC_PMCTRL_RUNM_MASK;
- reg |= (kSMC_RunVlpr << SMC_PMCTRL_RUNM_SHIFT);
- base->PMCTRL = reg;
- return kStatus_Success;
- }
- status_t SMC_SetPowerModeVlpw(SMC_Type *base)
- {
- /* configure VLPW mode */
- /* Set the SLEEPDEEP bit to enable deep sleep mode */
- SCB->SCR &= ~SCB_SCR_SLEEPDEEP_Msk;
- __DSB();
- __WFI();
- __ISB();
- return kStatus_Success;
- }
- status_t SMC_SetPowerModeVlps(SMC_Type *base)
- {
- uint8_t reg;
- /* configure VLPS mode */
- reg = base->PMCTRL;
- reg &= ~SMC_PMCTRL_STOPM_MASK;
- reg |= (kSMC_StopVlps << SMC_PMCTRL_STOPM_SHIFT);
- base->PMCTRL = reg;
- /* Set the SLEEPDEEP bit to enable deep sleep mode */
- SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk;
- /* read back to make sure the configuration valid before enter stop mode */
- (void)base->PMCTRL;
- __DSB();
- __WFI();
- __ISB();
- /* check whether the power mode enter VLPS mode succeed */
- if (base->PMCTRL & SMC_PMCTRL_STOPA_MASK)
- {
- return kStatus_SMC_StopAbort;
- }
- else
- {
- return kStatus_Success;
- }
- }
- #if (defined(FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE) && FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE)
- status_t SMC_SetPowerModeLls(SMC_Type *base
- #if ((defined(FSL_FEATURE_SMC_HAS_LLS_SUBMODE) && FSL_FEATURE_SMC_HAS_LLS_SUBMODE) || \
- (defined(FSL_FEATURE_SMC_HAS_LPOPO) && FSL_FEATURE_SMC_HAS_LPOPO))
- ,
- const smc_power_mode_lls_config_t *config
- #endif
- )
- {
- uint8_t reg;
- /* configure to LLS mode */
- reg = base->PMCTRL;
- reg &= ~SMC_PMCTRL_STOPM_MASK;
- reg |= (kSMC_StopLls << SMC_PMCTRL_STOPM_SHIFT);
- base->PMCTRL = reg;
- /* configure LLS sub-mode*/
- #if (defined(FSL_FEATURE_SMC_HAS_LLS_SUBMODE) && FSL_FEATURE_SMC_HAS_LLS_SUBMODE)
- reg = base->STOPCTRL;
- reg &= ~SMC_STOPCTRL_LLSM_MASK;
- reg |= ((uint32_t)config->subMode << SMC_STOPCTRL_LLSM_SHIFT);
- base->STOPCTRL = reg;
- #endif /* FSL_FEATURE_SMC_HAS_LLS_SUBMODE */
- #if (defined(FSL_FEATURE_SMC_HAS_LPOPO) && FSL_FEATURE_SMC_HAS_LPOPO)
- if (config->enableLpoClock)
- {
- base->STOPCTRL &= ~SMC_STOPCTRL_LPOPO_MASK;
- }
- else
- {
- base->STOPCTRL |= SMC_STOPCTRL_LPOPO_MASK;
- }
- #endif /* FSL_FEATURE_SMC_HAS_LPOPO */
- /* Set the SLEEPDEEP bit to enable deep sleep mode */
- SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk;
- /* read back to make sure the configuration valid before enter stop mode */
- (void)base->PMCTRL;
- __DSB();
- __WFI();
- __ISB();
- /* check whether the power mode enter LLS mode succeed */
- if (base->PMCTRL & SMC_PMCTRL_STOPA_MASK)
- {
- return kStatus_SMC_StopAbort;
- }
- else
- {
- return kStatus_Success;
- }
- }
- #endif /* FSL_FEATURE_SMC_HAS_LOW_LEAKAGE_STOP_MODE */
- #if (defined(FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE) && FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE)
- status_t SMC_SetPowerModeVlls(SMC_Type *base, const smc_power_mode_vlls_config_t *config)
- {
- uint8_t reg;
- #if (defined(FSL_FEATURE_SMC_HAS_PORPO) && FSL_FEATURE_SMC_HAS_PORPO)
- #if (defined(FSL_FEATURE_SMC_USE_VLLSCTRL_REG) && FSL_FEATURE_SMC_USE_VLLSCTRL_REG) || \
- (defined(FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM) && FSL_FEATURE_SMC_USE_STOPCTRL_VLLSM) || \
- (defined(FSL_FEATURE_SMC_HAS_LLS_SUBMODE) && FSL_FEATURE_SMC_HAS_LLS_SUBMODE)
- if (config->subMode == kSMC_StopSub0)
- #endif
- {
- /* configure whether the Por Detect work in Vlls0 mode */
- if (config->enablePorDetectInVlls0)
- {
- #if (defined(FSL_FEATURE_SMC_USE_VLLSCTRL_REG) && FSL_FEATURE_SMC_USE_VLLSCTRL_REG)
- base->VLLSCTRL &= ~SMC_VLLSCTRL_PORPO_MASK;
- #else
- base->STOPCTRL &= ~SMC_STOPCTRL_PORPO_MASK;
- #endif
- }
- else
- {
- #if (defined(FSL_FEATURE_SMC_USE_VLLSCTRL_REG) && FSL_FEATURE_SMC_USE_VLLSCTRL_REG)
- base->VLLSCTRL |= SMC_VLLSCTRL_PORPO_MASK;
- #else
- base->STOPCTRL |= SMC_STOPCTRL_PORPO_MASK;
- #endif
- }
- }
- #endif /* FSL_FEATURE_SMC_HAS_PORPO */
- #if (defined(FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION) && FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION)
- else if (config->subMode == kSMC_StopSub2)
- {
- /* configure whether the Por Detect work in Vlls0 mode */
- if (config->enableRam2InVlls2)
- {
- #if (defined(FSL_FEATURE_SMC_USE_VLLSCTRL_REG) && FSL_FEATURE_SMC_USE_VLLSCTRL_REG)
- base->VLLSCTRL |= SMC_VLLSCTRL_RAM2PO_MASK;
- #else
- base->STOPCTRL |= SMC_STOPCTRL_RAM2PO_MASK;
- #endif
- }
- else
- {
- #if (defined(FSL_FEATURE_SMC_USE_VLLSCTRL_REG) && FSL_FEATURE_SMC_USE_VLLSCTRL_REG)
- base->VLLSCTRL &= ~SMC_VLLSCTRL_RAM2PO_MASK;
- #else
- base->STOPCTRL &= ~SMC_STOPCTRL_RAM2PO_MASK;
- #endif
- }
- }
- else
- {
- }
- #endif /* FSL_FEATURE_SMC_HAS_RAM2_POWER_OPTION */
- /* configure to VLLS mode */
- reg = base->PMCTRL;
- reg &= ~SMC_PMCTRL_STOPM_MASK;
- reg |= (kSMC_StopVlls << SMC_PMCTRL_STOPM_SHIFT);
- base->PMCTRL = reg;
- /* configure the VLLS sub-mode */
- #if (defined(FSL_FEATURE_SMC_USE_VLLSCTRL_REG) && FSL_FEATURE_SMC_USE_VLLSCTRL_REG)
- reg = base->VLLSCTRL;
- reg &= ~SMC_VLLSCTRL_VLLSM_MASK;
- reg |= ((uint32_t)config->subMode << SMC_VLLSCTRL_VLLSM_SHIFT);
- base->VLLSCTRL = reg;
- #else
- #if (defined(FSL_FEATURE_SMC_HAS_LLS_SUBMODE) && FSL_FEATURE_SMC_HAS_LLS_SUBMODE)
- reg = base->STOPCTRL;
- reg &= ~SMC_STOPCTRL_LLSM_MASK;
- reg |= ((uint32_t)config->subMode << SMC_STOPCTRL_LLSM_SHIFT);
- base->STOPCTRL = reg;
- #else
- reg = base->STOPCTRL;
- reg &= ~SMC_STOPCTRL_VLLSM_MASK;
- reg |= ((uint32_t)config->subMode << SMC_STOPCTRL_VLLSM_SHIFT);
- base->STOPCTRL = reg;
- #endif /* FSL_FEATURE_SMC_HAS_LLS_SUBMODE */
- #endif
- #if (defined(FSL_FEATURE_SMC_HAS_LPOPO) && FSL_FEATURE_SMC_HAS_LPOPO)
- if (config->enableLpoClock)
- {
- base->STOPCTRL &= ~SMC_STOPCTRL_LPOPO_MASK;
- }
- else
- {
- base->STOPCTRL |= SMC_STOPCTRL_LPOPO_MASK;
- }
- #endif /* FSL_FEATURE_SMC_HAS_LPOPO */
- /* Set the SLEEPDEEP bit to enable deep sleep mode */
- SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk;
- /* read back to make sure the configuration valid before enter stop mode */
- (void)base->PMCTRL;
- __DSB();
- __WFI();
- __ISB();
- /* check whether the power mode enter LLS mode succeed */
- if (base->PMCTRL & SMC_PMCTRL_STOPA_MASK)
- {
- return kStatus_SMC_StopAbort;
- }
- else
- {
- return kStatus_Success;
- }
- }
- #endif /* FSL_FEATURE_SMC_HAS_VERY_LOW_LEAKAGE_STOP_MODE */
|