123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666 |
- /**
- * \file IfxStm_bf.h
- * \brief
- * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
- *
- * Version: TC23XADAS_UM_V1.0P1.R0
- * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
- * MAY BE CHANGED BY USER [yes/no]: No
- *
- * IMPORTANT NOTICE
- *
- * Infineon Technologies AG (Infineon) is supplying this file for use
- * exclusively with Infineon's microcontroller products. This file can be freely
- * distributed within development tools that are supporting such microcontroller
- * products.
- *
- * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
- * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
- * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
- * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
- * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
- *
- * \defgroup IfxLld_Stm_BitfieldsMask Bitfields mask and offset
- * \ingroup IfxLld_Stm
- *
- */
- #ifndef IFXSTM_BF_H
- #define IFXSTM_BF_H 1
- /******************************************************************************/
- /******************************************************************************/
- /** \addtogroup IfxLld_Stm_BitfieldsMask
- * \{ */
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN0 */
- #define IFX_STM_ACCEN0_EN0_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN0 */
- #define IFX_STM_ACCEN0_EN0_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN0 */
- #define IFX_STM_ACCEN0_EN0_OFF (0)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN10 */
- #define IFX_STM_ACCEN0_EN10_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN10 */
- #define IFX_STM_ACCEN0_EN10_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN10 */
- #define IFX_STM_ACCEN0_EN10_OFF (10)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN11 */
- #define IFX_STM_ACCEN0_EN11_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN11 */
- #define IFX_STM_ACCEN0_EN11_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN11 */
- #define IFX_STM_ACCEN0_EN11_OFF (11)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN12 */
- #define IFX_STM_ACCEN0_EN12_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN12 */
- #define IFX_STM_ACCEN0_EN12_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN12 */
- #define IFX_STM_ACCEN0_EN12_OFF (12)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN13 */
- #define IFX_STM_ACCEN0_EN13_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN13 */
- #define IFX_STM_ACCEN0_EN13_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN13 */
- #define IFX_STM_ACCEN0_EN13_OFF (13)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN14 */
- #define IFX_STM_ACCEN0_EN14_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN14 */
- #define IFX_STM_ACCEN0_EN14_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN14 */
- #define IFX_STM_ACCEN0_EN14_OFF (14)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN15 */
- #define IFX_STM_ACCEN0_EN15_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN15 */
- #define IFX_STM_ACCEN0_EN15_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN15 */
- #define IFX_STM_ACCEN0_EN15_OFF (15)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN16 */
- #define IFX_STM_ACCEN0_EN16_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN16 */
- #define IFX_STM_ACCEN0_EN16_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN16 */
- #define IFX_STM_ACCEN0_EN16_OFF (16)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN17 */
- #define IFX_STM_ACCEN0_EN17_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN17 */
- #define IFX_STM_ACCEN0_EN17_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN17 */
- #define IFX_STM_ACCEN0_EN17_OFF (17)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN18 */
- #define IFX_STM_ACCEN0_EN18_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN18 */
- #define IFX_STM_ACCEN0_EN18_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN18 */
- #define IFX_STM_ACCEN0_EN18_OFF (18)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN19 */
- #define IFX_STM_ACCEN0_EN19_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN19 */
- #define IFX_STM_ACCEN0_EN19_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN19 */
- #define IFX_STM_ACCEN0_EN19_OFF (19)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN1 */
- #define IFX_STM_ACCEN0_EN1_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN1 */
- #define IFX_STM_ACCEN0_EN1_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN1 */
- #define IFX_STM_ACCEN0_EN1_OFF (1)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN20 */
- #define IFX_STM_ACCEN0_EN20_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN20 */
- #define IFX_STM_ACCEN0_EN20_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN20 */
- #define IFX_STM_ACCEN0_EN20_OFF (20)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN21 */
- #define IFX_STM_ACCEN0_EN21_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN21 */
- #define IFX_STM_ACCEN0_EN21_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN21 */
- #define IFX_STM_ACCEN0_EN21_OFF (21)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN22 */
- #define IFX_STM_ACCEN0_EN22_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN22 */
- #define IFX_STM_ACCEN0_EN22_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN22 */
- #define IFX_STM_ACCEN0_EN22_OFF (22)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN23 */
- #define IFX_STM_ACCEN0_EN23_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN23 */
- #define IFX_STM_ACCEN0_EN23_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN23 */
- #define IFX_STM_ACCEN0_EN23_OFF (23)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN24 */
- #define IFX_STM_ACCEN0_EN24_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN24 */
- #define IFX_STM_ACCEN0_EN24_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN24 */
- #define IFX_STM_ACCEN0_EN24_OFF (24)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN25 */
- #define IFX_STM_ACCEN0_EN25_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN25 */
- #define IFX_STM_ACCEN0_EN25_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN25 */
- #define IFX_STM_ACCEN0_EN25_OFF (25)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN26 */
- #define IFX_STM_ACCEN0_EN26_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN26 */
- #define IFX_STM_ACCEN0_EN26_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN26 */
- #define IFX_STM_ACCEN0_EN26_OFF (26)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN27 */
- #define IFX_STM_ACCEN0_EN27_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN27 */
- #define IFX_STM_ACCEN0_EN27_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN27 */
- #define IFX_STM_ACCEN0_EN27_OFF (27)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN28 */
- #define IFX_STM_ACCEN0_EN28_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN28 */
- #define IFX_STM_ACCEN0_EN28_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN28 */
- #define IFX_STM_ACCEN0_EN28_OFF (28)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN29 */
- #define IFX_STM_ACCEN0_EN29_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN29 */
- #define IFX_STM_ACCEN0_EN29_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN29 */
- #define IFX_STM_ACCEN0_EN29_OFF (29)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN2 */
- #define IFX_STM_ACCEN0_EN2_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN2 */
- #define IFX_STM_ACCEN0_EN2_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN2 */
- #define IFX_STM_ACCEN0_EN2_OFF (2)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN30 */
- #define IFX_STM_ACCEN0_EN30_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN30 */
- #define IFX_STM_ACCEN0_EN30_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN30 */
- #define IFX_STM_ACCEN0_EN30_OFF (30)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN31 */
- #define IFX_STM_ACCEN0_EN31_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN31 */
- #define IFX_STM_ACCEN0_EN31_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN31 */
- #define IFX_STM_ACCEN0_EN31_OFF (31)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN3 */
- #define IFX_STM_ACCEN0_EN3_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN3 */
- #define IFX_STM_ACCEN0_EN3_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN3 */
- #define IFX_STM_ACCEN0_EN3_OFF (3)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN4 */
- #define IFX_STM_ACCEN0_EN4_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN4 */
- #define IFX_STM_ACCEN0_EN4_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN4 */
- #define IFX_STM_ACCEN0_EN4_OFF (4)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN5 */
- #define IFX_STM_ACCEN0_EN5_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN5 */
- #define IFX_STM_ACCEN0_EN5_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN5 */
- #define IFX_STM_ACCEN0_EN5_OFF (5)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN6 */
- #define IFX_STM_ACCEN0_EN6_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN6 */
- #define IFX_STM_ACCEN0_EN6_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN6 */
- #define IFX_STM_ACCEN0_EN6_OFF (6)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN7 */
- #define IFX_STM_ACCEN0_EN7_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN7 */
- #define IFX_STM_ACCEN0_EN7_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN7 */
- #define IFX_STM_ACCEN0_EN7_OFF (7)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN8 */
- #define IFX_STM_ACCEN0_EN8_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN8 */
- #define IFX_STM_ACCEN0_EN8_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN8 */
- #define IFX_STM_ACCEN0_EN8_OFF (8)
- /** \\brief Length for Ifx_STM_ACCEN0_Bits.EN9 */
- #define IFX_STM_ACCEN0_EN9_LEN (1)
- /** \\brief Mask for Ifx_STM_ACCEN0_Bits.EN9 */
- #define IFX_STM_ACCEN0_EN9_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ACCEN0_Bits.EN9 */
- #define IFX_STM_ACCEN0_EN9_OFF (9)
- /** \\brief Length for Ifx_STM_CAP_Bits.STMCAP63_32 */
- #define IFX_STM_CAP_STMCAP63_32_LEN (32)
- /** \\brief Mask for Ifx_STM_CAP_Bits.STMCAP63_32 */
- #define IFX_STM_CAP_STMCAP63_32_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_CAP_Bits.STMCAP63_32 */
- #define IFX_STM_CAP_STMCAP63_32_OFF (0)
- /** \\brief Length for Ifx_STM_CAPSV_Bits.STMCAP63_32 */
- #define IFX_STM_CAPSV_STMCAP63_32_LEN (32)
- /** \\brief Mask for Ifx_STM_CAPSV_Bits.STMCAP63_32 */
- #define IFX_STM_CAPSV_STMCAP63_32_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_CAPSV_Bits.STMCAP63_32 */
- #define IFX_STM_CAPSV_STMCAP63_32_OFF (0)
- /** \\brief Length for Ifx_STM_CLC_Bits.DISR */
- #define IFX_STM_CLC_DISR_LEN (1)
- /** \\brief Mask for Ifx_STM_CLC_Bits.DISR */
- #define IFX_STM_CLC_DISR_MSK (0x1)
- /** \\brief Offset for Ifx_STM_CLC_Bits.DISR */
- #define IFX_STM_CLC_DISR_OFF (0)
- /** \\brief Length for Ifx_STM_CLC_Bits.DISS */
- #define IFX_STM_CLC_DISS_LEN (1)
- /** \\brief Mask for Ifx_STM_CLC_Bits.DISS */
- #define IFX_STM_CLC_DISS_MSK (0x1)
- /** \\brief Offset for Ifx_STM_CLC_Bits.DISS */
- #define IFX_STM_CLC_DISS_OFF (1)
- /** \\brief Length for Ifx_STM_CLC_Bits.EDIS */
- #define IFX_STM_CLC_EDIS_LEN (1)
- /** \\brief Mask for Ifx_STM_CLC_Bits.EDIS */
- #define IFX_STM_CLC_EDIS_MSK (0x1)
- /** \\brief Offset for Ifx_STM_CLC_Bits.EDIS */
- #define IFX_STM_CLC_EDIS_OFF (3)
- /** \\brief Length for Ifx_STM_CMCON_Bits.MSIZE0 */
- #define IFX_STM_CMCON_MSIZE0_LEN (5)
- /** \\brief Mask for Ifx_STM_CMCON_Bits.MSIZE0 */
- #define IFX_STM_CMCON_MSIZE0_MSK (0x1f)
- /** \\brief Offset for Ifx_STM_CMCON_Bits.MSIZE0 */
- #define IFX_STM_CMCON_MSIZE0_OFF (0)
- /** \\brief Length for Ifx_STM_CMCON_Bits.MSIZE1 */
- #define IFX_STM_CMCON_MSIZE1_LEN (5)
- /** \\brief Mask for Ifx_STM_CMCON_Bits.MSIZE1 */
- #define IFX_STM_CMCON_MSIZE1_MSK (0x1f)
- /** \\brief Offset for Ifx_STM_CMCON_Bits.MSIZE1 */
- #define IFX_STM_CMCON_MSIZE1_OFF (16)
- /** \\brief Length for Ifx_STM_CMCON_Bits.MSTART0 */
- #define IFX_STM_CMCON_MSTART0_LEN (5)
- /** \\brief Mask for Ifx_STM_CMCON_Bits.MSTART0 */
- #define IFX_STM_CMCON_MSTART0_MSK (0x1f)
- /** \\brief Offset for Ifx_STM_CMCON_Bits.MSTART0 */
- #define IFX_STM_CMCON_MSTART0_OFF (8)
- /** \\brief Length for Ifx_STM_CMCON_Bits.MSTART1 */
- #define IFX_STM_CMCON_MSTART1_LEN (5)
- /** \\brief Mask for Ifx_STM_CMCON_Bits.MSTART1 */
- #define IFX_STM_CMCON_MSTART1_MSK (0x1f)
- /** \\brief Offset for Ifx_STM_CMCON_Bits.MSTART1 */
- #define IFX_STM_CMCON_MSTART1_OFF (24)
- /** \\brief Length for Ifx_STM_CMP_Bits.CMPVAL */
- #define IFX_STM_CMP_CMPVAL_LEN (32)
- /** \\brief Mask for Ifx_STM_CMP_Bits.CMPVAL */
- #define IFX_STM_CMP_CMPVAL_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_CMP_Bits.CMPVAL */
- #define IFX_STM_CMP_CMPVAL_OFF (0)
- /** \\brief Length for Ifx_STM_ICR_Bits.CMP0EN */
- #define IFX_STM_ICR_CMP0EN_LEN (1)
- /** \\brief Mask for Ifx_STM_ICR_Bits.CMP0EN */
- #define IFX_STM_ICR_CMP0EN_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ICR_Bits.CMP0EN */
- #define IFX_STM_ICR_CMP0EN_OFF (0)
- /** \\brief Length for Ifx_STM_ICR_Bits.CMP0IR */
- #define IFX_STM_ICR_CMP0IR_LEN (1)
- /** \\brief Mask for Ifx_STM_ICR_Bits.CMP0IR */
- #define IFX_STM_ICR_CMP0IR_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ICR_Bits.CMP0IR */
- #define IFX_STM_ICR_CMP0IR_OFF (1)
- /** \\brief Length for Ifx_STM_ICR_Bits.CMP0OS */
- #define IFX_STM_ICR_CMP0OS_LEN (1)
- /** \\brief Mask for Ifx_STM_ICR_Bits.CMP0OS */
- #define IFX_STM_ICR_CMP0OS_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ICR_Bits.CMP0OS */
- #define IFX_STM_ICR_CMP0OS_OFF (2)
- /** \\brief Length for Ifx_STM_ICR_Bits.CMP1EN */
- #define IFX_STM_ICR_CMP1EN_LEN (1)
- /** \\brief Mask for Ifx_STM_ICR_Bits.CMP1EN */
- #define IFX_STM_ICR_CMP1EN_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ICR_Bits.CMP1EN */
- #define IFX_STM_ICR_CMP1EN_OFF (4)
- /** \\brief Length for Ifx_STM_ICR_Bits.CMP1IR */
- #define IFX_STM_ICR_CMP1IR_LEN (1)
- /** \\brief Mask for Ifx_STM_ICR_Bits.CMP1IR */
- #define IFX_STM_ICR_CMP1IR_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ICR_Bits.CMP1IR */
- #define IFX_STM_ICR_CMP1IR_OFF (5)
- /** \\brief Length for Ifx_STM_ICR_Bits.CMP1OS */
- #define IFX_STM_ICR_CMP1OS_LEN (1)
- /** \\brief Mask for Ifx_STM_ICR_Bits.CMP1OS */
- #define IFX_STM_ICR_CMP1OS_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ICR_Bits.CMP1OS */
- #define IFX_STM_ICR_CMP1OS_OFF (6)
- /** \\brief Length for Ifx_STM_ID_Bits.MODNUMBER */
- #define IFX_STM_ID_MODNUMBER_LEN (16)
- /** \\brief Mask for Ifx_STM_ID_Bits.MODNUMBER */
- #define IFX_STM_ID_MODNUMBER_MSK (0xffff)
- /** \\brief Offset for Ifx_STM_ID_Bits.MODNUMBER */
- #define IFX_STM_ID_MODNUMBER_OFF (16)
- /** \\brief Length for Ifx_STM_ID_Bits.MODREV */
- #define IFX_STM_ID_MODREV_LEN (8)
- /** \\brief Mask for Ifx_STM_ID_Bits.MODREV */
- #define IFX_STM_ID_MODREV_MSK (0xff)
- /** \\brief Offset for Ifx_STM_ID_Bits.MODREV */
- #define IFX_STM_ID_MODREV_OFF (0)
- /** \\brief Length for Ifx_STM_ID_Bits.MODTYPE */
- #define IFX_STM_ID_MODTYPE_LEN (8)
- /** \\brief Mask for Ifx_STM_ID_Bits.MODTYPE */
- #define IFX_STM_ID_MODTYPE_MSK (0xff)
- /** \\brief Offset for Ifx_STM_ID_Bits.MODTYPE */
- #define IFX_STM_ID_MODTYPE_OFF (8)
- /** \\brief Length for Ifx_STM_ISCR_Bits.CMP0IRR */
- #define IFX_STM_ISCR_CMP0IRR_LEN (1)
- /** \\brief Mask for Ifx_STM_ISCR_Bits.CMP0IRR */
- #define IFX_STM_ISCR_CMP0IRR_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ISCR_Bits.CMP0IRR */
- #define IFX_STM_ISCR_CMP0IRR_OFF (0)
- /** \\brief Length for Ifx_STM_ISCR_Bits.CMP0IRS */
- #define IFX_STM_ISCR_CMP0IRS_LEN (1)
- /** \\brief Mask for Ifx_STM_ISCR_Bits.CMP0IRS */
- #define IFX_STM_ISCR_CMP0IRS_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ISCR_Bits.CMP0IRS */
- #define IFX_STM_ISCR_CMP0IRS_OFF (1)
- /** \\brief Length for Ifx_STM_ISCR_Bits.CMP1IRR */
- #define IFX_STM_ISCR_CMP1IRR_LEN (1)
- /** \\brief Mask for Ifx_STM_ISCR_Bits.CMP1IRR */
- #define IFX_STM_ISCR_CMP1IRR_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ISCR_Bits.CMP1IRR */
- #define IFX_STM_ISCR_CMP1IRR_OFF (2)
- /** \\brief Length for Ifx_STM_ISCR_Bits.CMP1IRS */
- #define IFX_STM_ISCR_CMP1IRS_LEN (1)
- /** \\brief Mask for Ifx_STM_ISCR_Bits.CMP1IRS */
- #define IFX_STM_ISCR_CMP1IRS_MSK (0x1)
- /** \\brief Offset for Ifx_STM_ISCR_Bits.CMP1IRS */
- #define IFX_STM_ISCR_CMP1IRS_OFF (3)
- /** \\brief Length for Ifx_STM_KRST0_Bits.RST */
- #define IFX_STM_KRST0_RST_LEN (1)
- /** \\brief Mask for Ifx_STM_KRST0_Bits.RST */
- #define IFX_STM_KRST0_RST_MSK (0x1)
- /** \\brief Offset for Ifx_STM_KRST0_Bits.RST */
- #define IFX_STM_KRST0_RST_OFF (0)
- /** \\brief Length for Ifx_STM_KRST0_Bits.RSTSTAT */
- #define IFX_STM_KRST0_RSTSTAT_LEN (1)
- /** \\brief Mask for Ifx_STM_KRST0_Bits.RSTSTAT */
- #define IFX_STM_KRST0_RSTSTAT_MSK (0x1)
- /** \\brief Offset for Ifx_STM_KRST0_Bits.RSTSTAT */
- #define IFX_STM_KRST0_RSTSTAT_OFF (1)
- /** \\brief Length for Ifx_STM_KRST1_Bits.RST */
- #define IFX_STM_KRST1_RST_LEN (1)
- /** \\brief Mask for Ifx_STM_KRST1_Bits.RST */
- #define IFX_STM_KRST1_RST_MSK (0x1)
- /** \\brief Offset for Ifx_STM_KRST1_Bits.RST */
- #define IFX_STM_KRST1_RST_OFF (0)
- /** \\brief Length for Ifx_STM_KRSTCLR_Bits.CLR */
- #define IFX_STM_KRSTCLR_CLR_LEN (1)
- /** \\brief Mask for Ifx_STM_KRSTCLR_Bits.CLR */
- #define IFX_STM_KRSTCLR_CLR_MSK (0x1)
- /** \\brief Offset for Ifx_STM_KRSTCLR_Bits.CLR */
- #define IFX_STM_KRSTCLR_CLR_OFF (0)
- /** \\brief Length for Ifx_STM_OCS_Bits.SUS */
- #define IFX_STM_OCS_SUS_LEN (4)
- /** \\brief Mask for Ifx_STM_OCS_Bits.SUS */
- #define IFX_STM_OCS_SUS_MSK (0xf)
- /** \\brief Offset for Ifx_STM_OCS_Bits.SUS */
- #define IFX_STM_OCS_SUS_OFF (24)
- /** \\brief Length for Ifx_STM_OCS_Bits.SUS_P */
- #define IFX_STM_OCS_SUS_P_LEN (1)
- /** \\brief Mask for Ifx_STM_OCS_Bits.SUS_P */
- #define IFX_STM_OCS_SUS_P_MSK (0x1)
- /** \\brief Offset for Ifx_STM_OCS_Bits.SUS_P */
- #define IFX_STM_OCS_SUS_P_OFF (28)
- /** \\brief Length for Ifx_STM_OCS_Bits.SUSSTA */
- #define IFX_STM_OCS_SUSSTA_LEN (1)
- /** \\brief Mask for Ifx_STM_OCS_Bits.SUSSTA */
- #define IFX_STM_OCS_SUSSTA_MSK (0x1)
- /** \\brief Offset for Ifx_STM_OCS_Bits.SUSSTA */
- #define IFX_STM_OCS_SUSSTA_OFF (29)
- /** \\brief Length for Ifx_STM_TIM0_Bits.STM31_0 */
- #define IFX_STM_TIM0_STM31_0_LEN (32)
- /** \\brief Mask for Ifx_STM_TIM0_Bits.STM31_0 */
- #define IFX_STM_TIM0_STM31_0_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_TIM0_Bits.STM31_0 */
- #define IFX_STM_TIM0_STM31_0_OFF (0)
- /** \\brief Length for Ifx_STM_TIM0SV_Bits.STM31_0 */
- #define IFX_STM_TIM0SV_STM31_0_LEN (32)
- /** \\brief Mask for Ifx_STM_TIM0SV_Bits.STM31_0 */
- #define IFX_STM_TIM0SV_STM31_0_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_TIM0SV_Bits.STM31_0 */
- #define IFX_STM_TIM0SV_STM31_0_OFF (0)
- /** \\brief Length for Ifx_STM_TIM1_Bits.STM35_4 */
- #define IFX_STM_TIM1_STM35_4_LEN (32)
- /** \\brief Mask for Ifx_STM_TIM1_Bits.STM35_4 */
- #define IFX_STM_TIM1_STM35_4_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_TIM1_Bits.STM35_4 */
- #define IFX_STM_TIM1_STM35_4_OFF (0)
- /** \\brief Length for Ifx_STM_TIM2_Bits.STM39_8 */
- #define IFX_STM_TIM2_STM39_8_LEN (32)
- /** \\brief Mask for Ifx_STM_TIM2_Bits.STM39_8 */
- #define IFX_STM_TIM2_STM39_8_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_TIM2_Bits.STM39_8 */
- #define IFX_STM_TIM2_STM39_8_OFF (0)
- /** \\brief Length for Ifx_STM_TIM3_Bits.STM43_12 */
- #define IFX_STM_TIM3_STM43_12_LEN (32)
- /** \\brief Mask for Ifx_STM_TIM3_Bits.STM43_12 */
- #define IFX_STM_TIM3_STM43_12_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_TIM3_Bits.STM43_12 */
- #define IFX_STM_TIM3_STM43_12_OFF (0)
- /** \\brief Length for Ifx_STM_TIM4_Bits.STM47_16 */
- #define IFX_STM_TIM4_STM47_16_LEN (32)
- /** \\brief Mask for Ifx_STM_TIM4_Bits.STM47_16 */
- #define IFX_STM_TIM4_STM47_16_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_TIM4_Bits.STM47_16 */
- #define IFX_STM_TIM4_STM47_16_OFF (0)
- /** \\brief Length for Ifx_STM_TIM5_Bits.STM51_20 */
- #define IFX_STM_TIM5_STM51_20_LEN (32)
- /** \\brief Mask for Ifx_STM_TIM5_Bits.STM51_20 */
- #define IFX_STM_TIM5_STM51_20_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_TIM5_Bits.STM51_20 */
- #define IFX_STM_TIM5_STM51_20_OFF (0)
- /** \\brief Length for Ifx_STM_TIM6_Bits.STM63_32 */
- #define IFX_STM_TIM6_STM63_32_LEN (32)
- /** \\brief Mask for Ifx_STM_TIM6_Bits.STM63_32 */
- #define IFX_STM_TIM6_STM63_32_MSK (0xffffffff)
- /** \\brief Offset for Ifx_STM_TIM6_Bits.STM63_32 */
- #define IFX_STM_TIM6_STM63_32_OFF (0)
- /** \} */
- /******************************************************************************/
- /******************************************************************************/
- #endif /* IFXSTM_BF_H */
|