123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700 |
- /**
- * \file IfxSmu_bf.h
- * \brief
- * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
- *
- * Version: TC23XADAS_UM_V1.0P1.R0
- * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
- * MAY BE CHANGED BY USER [yes/no]: No
- *
- * IMPORTANT NOTICE
- *
- * Infineon Technologies AG (Infineon) is supplying this file for use
- * exclusively with Infineon's microcontroller products. This file can be freely
- * distributed within development tools that are supporting such microcontroller
- * products.
- *
- * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
- * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
- * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
- * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
- * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
- *
- * \defgroup IfxLld_Smu_BitfieldsMask Bitfields mask and offset
- * \ingroup IfxLld_Smu
- *
- */
- #ifndef IFXSMU_BF_H
- #define IFXSMU_BF_H 1
- /******************************************************************************/
- /******************************************************************************/
- /** \addtogroup IfxLld_Smu_BitfieldsMask
- * \{ */
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN0 */
- #define IFX_SMU_ACCEN0_EN0_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN0 */
- #define IFX_SMU_ACCEN0_EN0_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN0 */
- #define IFX_SMU_ACCEN0_EN0_OFF (0)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN10 */
- #define IFX_SMU_ACCEN0_EN10_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN10 */
- #define IFX_SMU_ACCEN0_EN10_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN10 */
- #define IFX_SMU_ACCEN0_EN10_OFF (10)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN11 */
- #define IFX_SMU_ACCEN0_EN11_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN11 */
- #define IFX_SMU_ACCEN0_EN11_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN11 */
- #define IFX_SMU_ACCEN0_EN11_OFF (11)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN12 */
- #define IFX_SMU_ACCEN0_EN12_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN12 */
- #define IFX_SMU_ACCEN0_EN12_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN12 */
- #define IFX_SMU_ACCEN0_EN12_OFF (12)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN13 */
- #define IFX_SMU_ACCEN0_EN13_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN13 */
- #define IFX_SMU_ACCEN0_EN13_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN13 */
- #define IFX_SMU_ACCEN0_EN13_OFF (13)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN14 */
- #define IFX_SMU_ACCEN0_EN14_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN14 */
- #define IFX_SMU_ACCEN0_EN14_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN14 */
- #define IFX_SMU_ACCEN0_EN14_OFF (14)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN15 */
- #define IFX_SMU_ACCEN0_EN15_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN15 */
- #define IFX_SMU_ACCEN0_EN15_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN15 */
- #define IFX_SMU_ACCEN0_EN15_OFF (15)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN16 */
- #define IFX_SMU_ACCEN0_EN16_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN16 */
- #define IFX_SMU_ACCEN0_EN16_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN16 */
- #define IFX_SMU_ACCEN0_EN16_OFF (16)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN17 */
- #define IFX_SMU_ACCEN0_EN17_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN17 */
- #define IFX_SMU_ACCEN0_EN17_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN17 */
- #define IFX_SMU_ACCEN0_EN17_OFF (17)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN18 */
- #define IFX_SMU_ACCEN0_EN18_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN18 */
- #define IFX_SMU_ACCEN0_EN18_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN18 */
- #define IFX_SMU_ACCEN0_EN18_OFF (18)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN19 */
- #define IFX_SMU_ACCEN0_EN19_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN19 */
- #define IFX_SMU_ACCEN0_EN19_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN19 */
- #define IFX_SMU_ACCEN0_EN19_OFF (19)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN1 */
- #define IFX_SMU_ACCEN0_EN1_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN1 */
- #define IFX_SMU_ACCEN0_EN1_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN1 */
- #define IFX_SMU_ACCEN0_EN1_OFF (1)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN20 */
- #define IFX_SMU_ACCEN0_EN20_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN20 */
- #define IFX_SMU_ACCEN0_EN20_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN20 */
- #define IFX_SMU_ACCEN0_EN20_OFF (20)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN21 */
- #define IFX_SMU_ACCEN0_EN21_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN21 */
- #define IFX_SMU_ACCEN0_EN21_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN21 */
- #define IFX_SMU_ACCEN0_EN21_OFF (21)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN22 */
- #define IFX_SMU_ACCEN0_EN22_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN22 */
- #define IFX_SMU_ACCEN0_EN22_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN22 */
- #define IFX_SMU_ACCEN0_EN22_OFF (22)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN23 */
- #define IFX_SMU_ACCEN0_EN23_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN23 */
- #define IFX_SMU_ACCEN0_EN23_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN23 */
- #define IFX_SMU_ACCEN0_EN23_OFF (23)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN24 */
- #define IFX_SMU_ACCEN0_EN24_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN24 */
- #define IFX_SMU_ACCEN0_EN24_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN24 */
- #define IFX_SMU_ACCEN0_EN24_OFF (24)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN25 */
- #define IFX_SMU_ACCEN0_EN25_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN25 */
- #define IFX_SMU_ACCEN0_EN25_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN25 */
- #define IFX_SMU_ACCEN0_EN25_OFF (25)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN26 */
- #define IFX_SMU_ACCEN0_EN26_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN26 */
- #define IFX_SMU_ACCEN0_EN26_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN26 */
- #define IFX_SMU_ACCEN0_EN26_OFF (26)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN27 */
- #define IFX_SMU_ACCEN0_EN27_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN27 */
- #define IFX_SMU_ACCEN0_EN27_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN27 */
- #define IFX_SMU_ACCEN0_EN27_OFF (27)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN28 */
- #define IFX_SMU_ACCEN0_EN28_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN28 */
- #define IFX_SMU_ACCEN0_EN28_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN28 */
- #define IFX_SMU_ACCEN0_EN28_OFF (28)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN29 */
- #define IFX_SMU_ACCEN0_EN29_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN29 */
- #define IFX_SMU_ACCEN0_EN29_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN29 */
- #define IFX_SMU_ACCEN0_EN29_OFF (29)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN2 */
- #define IFX_SMU_ACCEN0_EN2_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN2 */
- #define IFX_SMU_ACCEN0_EN2_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN2 */
- #define IFX_SMU_ACCEN0_EN2_OFF (2)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN30 */
- #define IFX_SMU_ACCEN0_EN30_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN30 */
- #define IFX_SMU_ACCEN0_EN30_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN30 */
- #define IFX_SMU_ACCEN0_EN30_OFF (30)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN31 */
- #define IFX_SMU_ACCEN0_EN31_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN31 */
- #define IFX_SMU_ACCEN0_EN31_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN31 */
- #define IFX_SMU_ACCEN0_EN31_OFF (31)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN3 */
- #define IFX_SMU_ACCEN0_EN3_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN3 */
- #define IFX_SMU_ACCEN0_EN3_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN3 */
- #define IFX_SMU_ACCEN0_EN3_OFF (3)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN4 */
- #define IFX_SMU_ACCEN0_EN4_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN4 */
- #define IFX_SMU_ACCEN0_EN4_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN4 */
- #define IFX_SMU_ACCEN0_EN4_OFF (4)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN5 */
- #define IFX_SMU_ACCEN0_EN5_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN5 */
- #define IFX_SMU_ACCEN0_EN5_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN5 */
- #define IFX_SMU_ACCEN0_EN5_OFF (5)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN6 */
- #define IFX_SMU_ACCEN0_EN6_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN6 */
- #define IFX_SMU_ACCEN0_EN6_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN6 */
- #define IFX_SMU_ACCEN0_EN6_OFF (6)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN7 */
- #define IFX_SMU_ACCEN0_EN7_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN7 */
- #define IFX_SMU_ACCEN0_EN7_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN7 */
- #define IFX_SMU_ACCEN0_EN7_OFF (7)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN8 */
- #define IFX_SMU_ACCEN0_EN8_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN8 */
- #define IFX_SMU_ACCEN0_EN8_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN8 */
- #define IFX_SMU_ACCEN0_EN8_OFF (8)
- /** \\brief Length for Ifx_SMU_ACCEN0_Bits.EN9 */
- #define IFX_SMU_ACCEN0_EN9_LEN (1)
- /** \\brief Mask for Ifx_SMU_ACCEN0_Bits.EN9 */
- #define IFX_SMU_ACCEN0_EN9_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_ACCEN0_Bits.EN9 */
- #define IFX_SMU_ACCEN0_EN9_OFF (9)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF0 */
- #define IFX_SMU_AD_DF0_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF0 */
- #define IFX_SMU_AD_DF0_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF0 */
- #define IFX_SMU_AD_DF0_OFF (0)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF10 */
- #define IFX_SMU_AD_DF10_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF10 */
- #define IFX_SMU_AD_DF10_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF10 */
- #define IFX_SMU_AD_DF10_OFF (10)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF11 */
- #define IFX_SMU_AD_DF11_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF11 */
- #define IFX_SMU_AD_DF11_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF11 */
- #define IFX_SMU_AD_DF11_OFF (11)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF12 */
- #define IFX_SMU_AD_DF12_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF12 */
- #define IFX_SMU_AD_DF12_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF12 */
- #define IFX_SMU_AD_DF12_OFF (12)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF13 */
- #define IFX_SMU_AD_DF13_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF13 */
- #define IFX_SMU_AD_DF13_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF13 */
- #define IFX_SMU_AD_DF13_OFF (13)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF14 */
- #define IFX_SMU_AD_DF14_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF14 */
- #define IFX_SMU_AD_DF14_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF14 */
- #define IFX_SMU_AD_DF14_OFF (14)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF15 */
- #define IFX_SMU_AD_DF15_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF15 */
- #define IFX_SMU_AD_DF15_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF15 */
- #define IFX_SMU_AD_DF15_OFF (15)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF16 */
- #define IFX_SMU_AD_DF16_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF16 */
- #define IFX_SMU_AD_DF16_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF16 */
- #define IFX_SMU_AD_DF16_OFF (16)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF17 */
- #define IFX_SMU_AD_DF17_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF17 */
- #define IFX_SMU_AD_DF17_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF17 */
- #define IFX_SMU_AD_DF17_OFF (17)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF18 */
- #define IFX_SMU_AD_DF18_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF18 */
- #define IFX_SMU_AD_DF18_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF18 */
- #define IFX_SMU_AD_DF18_OFF (18)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF19 */
- #define IFX_SMU_AD_DF19_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF19 */
- #define IFX_SMU_AD_DF19_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF19 */
- #define IFX_SMU_AD_DF19_OFF (19)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF1 */
- #define IFX_SMU_AD_DF1_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF1 */
- #define IFX_SMU_AD_DF1_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF1 */
- #define IFX_SMU_AD_DF1_OFF (1)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF20 */
- #define IFX_SMU_AD_DF20_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF20 */
- #define IFX_SMU_AD_DF20_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF20 */
- #define IFX_SMU_AD_DF20_OFF (20)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF21 */
- #define IFX_SMU_AD_DF21_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF21 */
- #define IFX_SMU_AD_DF21_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF21 */
- #define IFX_SMU_AD_DF21_OFF (21)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF22 */
- #define IFX_SMU_AD_DF22_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF22 */
- #define IFX_SMU_AD_DF22_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF22 */
- #define IFX_SMU_AD_DF22_OFF (22)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF23 */
- #define IFX_SMU_AD_DF23_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF23 */
- #define IFX_SMU_AD_DF23_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF23 */
- #define IFX_SMU_AD_DF23_OFF (23)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF24 */
- #define IFX_SMU_AD_DF24_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF24 */
- #define IFX_SMU_AD_DF24_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF24 */
- #define IFX_SMU_AD_DF24_OFF (24)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF25 */
- #define IFX_SMU_AD_DF25_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF25 */
- #define IFX_SMU_AD_DF25_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF25 */
- #define IFX_SMU_AD_DF25_OFF (25)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF26 */
- #define IFX_SMU_AD_DF26_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF26 */
- #define IFX_SMU_AD_DF26_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF26 */
- #define IFX_SMU_AD_DF26_OFF (26)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF27 */
- #define IFX_SMU_AD_DF27_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF27 */
- #define IFX_SMU_AD_DF27_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF27 */
- #define IFX_SMU_AD_DF27_OFF (27)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF28 */
- #define IFX_SMU_AD_DF28_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF28 */
- #define IFX_SMU_AD_DF28_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF28 */
- #define IFX_SMU_AD_DF28_OFF (28)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF29 */
- #define IFX_SMU_AD_DF29_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF29 */
- #define IFX_SMU_AD_DF29_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF29 */
- #define IFX_SMU_AD_DF29_OFF (29)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF2 */
- #define IFX_SMU_AD_DF2_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF2 */
- #define IFX_SMU_AD_DF2_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF2 */
- #define IFX_SMU_AD_DF2_OFF (2)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF30 */
- #define IFX_SMU_AD_DF30_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF30 */
- #define IFX_SMU_AD_DF30_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF30 */
- #define IFX_SMU_AD_DF30_OFF (30)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF31 */
- #define IFX_SMU_AD_DF31_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF31 */
- #define IFX_SMU_AD_DF31_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF31 */
- #define IFX_SMU_AD_DF31_OFF (31)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF3 */
- #define IFX_SMU_AD_DF3_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF3 */
- #define IFX_SMU_AD_DF3_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF3 */
- #define IFX_SMU_AD_DF3_OFF (3)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF4 */
- #define IFX_SMU_AD_DF4_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF4 */
- #define IFX_SMU_AD_DF4_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF4 */
- #define IFX_SMU_AD_DF4_OFF (4)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF5 */
- #define IFX_SMU_AD_DF5_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF5 */
- #define IFX_SMU_AD_DF5_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF5 */
- #define IFX_SMU_AD_DF5_OFF (5)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF6 */
- #define IFX_SMU_AD_DF6_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF6 */
- #define IFX_SMU_AD_DF6_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF6 */
- #define IFX_SMU_AD_DF6_OFF (6)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF7 */
- #define IFX_SMU_AD_DF7_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF7 */
- #define IFX_SMU_AD_DF7_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF7 */
- #define IFX_SMU_AD_DF7_OFF (7)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF8 */
- #define IFX_SMU_AD_DF8_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF8 */
- #define IFX_SMU_AD_DF8_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF8 */
- #define IFX_SMU_AD_DF8_OFF (8)
- /** \\brief Length for Ifx_SMU_AD_Bits.DF9 */
- #define IFX_SMU_AD_DF9_LEN (1)
- /** \\brief Mask for Ifx_SMU_AD_Bits.DF9 */
- #define IFX_SMU_AD_DF9_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AD_Bits.DF9 */
- #define IFX_SMU_AD_DF9_OFF (9)
- /** \\brief Length for Ifx_SMU_AFCNT_Bits.ACNT */
- #define IFX_SMU_AFCNT_ACNT_LEN (8)
- /** \\brief Mask for Ifx_SMU_AFCNT_Bits.ACNT */
- #define IFX_SMU_AFCNT_ACNT_MSK (0xff)
- /** \\brief Offset for Ifx_SMU_AFCNT_Bits.ACNT */
- #define IFX_SMU_AFCNT_ACNT_OFF (8)
- /** \\brief Length for Ifx_SMU_AFCNT_Bits.ACO */
- #define IFX_SMU_AFCNT_ACO_LEN (1)
- /** \\brief Mask for Ifx_SMU_AFCNT_Bits.ACO */
- #define IFX_SMU_AFCNT_ACO_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AFCNT_Bits.ACO */
- #define IFX_SMU_AFCNT_ACO_OFF (31)
- /** \\brief Length for Ifx_SMU_AFCNT_Bits.FCNT */
- #define IFX_SMU_AFCNT_FCNT_LEN (4)
- /** \\brief Mask for Ifx_SMU_AFCNT_Bits.FCNT */
- #define IFX_SMU_AFCNT_FCNT_MSK (0xf)
- /** \\brief Offset for Ifx_SMU_AFCNT_Bits.FCNT */
- #define IFX_SMU_AFCNT_FCNT_OFF (0)
- /** \\brief Length for Ifx_SMU_AFCNT_Bits.FCO */
- #define IFX_SMU_AFCNT_FCO_LEN (1)
- /** \\brief Mask for Ifx_SMU_AFCNT_Bits.FCO */
- #define IFX_SMU_AFCNT_FCO_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AFCNT_Bits.FCO */
- #define IFX_SMU_AFCNT_FCO_OFF (30)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF0 */
- #define IFX_SMU_AG_SF0_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF0 */
- #define IFX_SMU_AG_SF0_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF0 */
- #define IFX_SMU_AG_SF0_OFF (0)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF10 */
- #define IFX_SMU_AG_SF10_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF10 */
- #define IFX_SMU_AG_SF10_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF10 */
- #define IFX_SMU_AG_SF10_OFF (10)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF11 */
- #define IFX_SMU_AG_SF11_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF11 */
- #define IFX_SMU_AG_SF11_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF11 */
- #define IFX_SMU_AG_SF11_OFF (11)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF12 */
- #define IFX_SMU_AG_SF12_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF12 */
- #define IFX_SMU_AG_SF12_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF12 */
- #define IFX_SMU_AG_SF12_OFF (12)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF13 */
- #define IFX_SMU_AG_SF13_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF13 */
- #define IFX_SMU_AG_SF13_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF13 */
- #define IFX_SMU_AG_SF13_OFF (13)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF14 */
- #define IFX_SMU_AG_SF14_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF14 */
- #define IFX_SMU_AG_SF14_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF14 */
- #define IFX_SMU_AG_SF14_OFF (14)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF15 */
- #define IFX_SMU_AG_SF15_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF15 */
- #define IFX_SMU_AG_SF15_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF15 */
- #define IFX_SMU_AG_SF15_OFF (15)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF16 */
- #define IFX_SMU_AG_SF16_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF16 */
- #define IFX_SMU_AG_SF16_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF16 */
- #define IFX_SMU_AG_SF16_OFF (16)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF17 */
- #define IFX_SMU_AG_SF17_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF17 */
- #define IFX_SMU_AG_SF17_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF17 */
- #define IFX_SMU_AG_SF17_OFF (17)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF18 */
- #define IFX_SMU_AG_SF18_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF18 */
- #define IFX_SMU_AG_SF18_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF18 */
- #define IFX_SMU_AG_SF18_OFF (18)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF19 */
- #define IFX_SMU_AG_SF19_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF19 */
- #define IFX_SMU_AG_SF19_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF19 */
- #define IFX_SMU_AG_SF19_OFF (19)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF1 */
- #define IFX_SMU_AG_SF1_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF1 */
- #define IFX_SMU_AG_SF1_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF1 */
- #define IFX_SMU_AG_SF1_OFF (1)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF20 */
- #define IFX_SMU_AG_SF20_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF20 */
- #define IFX_SMU_AG_SF20_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF20 */
- #define IFX_SMU_AG_SF20_OFF (20)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF21 */
- #define IFX_SMU_AG_SF21_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF21 */
- #define IFX_SMU_AG_SF21_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF21 */
- #define IFX_SMU_AG_SF21_OFF (21)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF22 */
- #define IFX_SMU_AG_SF22_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF22 */
- #define IFX_SMU_AG_SF22_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF22 */
- #define IFX_SMU_AG_SF22_OFF (22)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF23 */
- #define IFX_SMU_AG_SF23_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF23 */
- #define IFX_SMU_AG_SF23_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF23 */
- #define IFX_SMU_AG_SF23_OFF (23)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF24 */
- #define IFX_SMU_AG_SF24_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF24 */
- #define IFX_SMU_AG_SF24_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF24 */
- #define IFX_SMU_AG_SF24_OFF (24)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF25 */
- #define IFX_SMU_AG_SF25_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF25 */
- #define IFX_SMU_AG_SF25_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF25 */
- #define IFX_SMU_AG_SF25_OFF (25)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF26 */
- #define IFX_SMU_AG_SF26_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF26 */
- #define IFX_SMU_AG_SF26_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF26 */
- #define IFX_SMU_AG_SF26_OFF (26)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF27 */
- #define IFX_SMU_AG_SF27_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF27 */
- #define IFX_SMU_AG_SF27_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF27 */
- #define IFX_SMU_AG_SF27_OFF (27)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF28 */
- #define IFX_SMU_AG_SF28_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF28 */
- #define IFX_SMU_AG_SF28_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF28 */
- #define IFX_SMU_AG_SF28_OFF (28)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF29 */
- #define IFX_SMU_AG_SF29_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF29 */
- #define IFX_SMU_AG_SF29_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF29 */
- #define IFX_SMU_AG_SF29_OFF (29)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF2 */
- #define IFX_SMU_AG_SF2_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF2 */
- #define IFX_SMU_AG_SF2_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF2 */
- #define IFX_SMU_AG_SF2_OFF (2)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF30 */
- #define IFX_SMU_AG_SF30_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF30 */
- #define IFX_SMU_AG_SF30_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF30 */
- #define IFX_SMU_AG_SF30_OFF (30)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF31 */
- #define IFX_SMU_AG_SF31_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF31 */
- #define IFX_SMU_AG_SF31_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF31 */
- #define IFX_SMU_AG_SF31_OFF (31)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF3 */
- #define IFX_SMU_AG_SF3_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF3 */
- #define IFX_SMU_AG_SF3_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF3 */
- #define IFX_SMU_AG_SF3_OFF (3)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF4 */
- #define IFX_SMU_AG_SF4_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF4 */
- #define IFX_SMU_AG_SF4_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF4 */
- #define IFX_SMU_AG_SF4_OFF (4)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF5 */
- #define IFX_SMU_AG_SF5_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF5 */
- #define IFX_SMU_AG_SF5_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF5 */
- #define IFX_SMU_AG_SF5_OFF (5)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF6 */
- #define IFX_SMU_AG_SF6_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF6 */
- #define IFX_SMU_AG_SF6_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF6 */
- #define IFX_SMU_AG_SF6_OFF (6)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF7 */
- #define IFX_SMU_AG_SF7_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF7 */
- #define IFX_SMU_AG_SF7_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF7 */
- #define IFX_SMU_AG_SF7_OFF (7)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF8 */
- #define IFX_SMU_AG_SF8_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF8 */
- #define IFX_SMU_AG_SF8_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF8 */
- #define IFX_SMU_AG_SF8_OFF (8)
- /** \\brief Length for Ifx_SMU_AG_Bits.SF9 */
- #define IFX_SMU_AG_SF9_LEN (1)
- /** \\brief Mask for Ifx_SMU_AG_Bits.SF9 */
- #define IFX_SMU_AG_SF9_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AG_Bits.SF9 */
- #define IFX_SMU_AG_SF9_OFF (9)
- /** \\brief Length for Ifx_SMU_AGC_Bits.EFRST */
- #define IFX_SMU_AGC_EFRST_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGC_Bits.EFRST */
- #define IFX_SMU_AGC_EFRST_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGC_Bits.EFRST */
- #define IFX_SMU_AGC_EFRST_OFF (29)
- /** \\brief Length for Ifx_SMU_AGC_Bits.ICS */
- #define IFX_SMU_AGC_ICS_LEN (3)
- /** \\brief Mask for Ifx_SMU_AGC_Bits.ICS */
- #define IFX_SMU_AGC_ICS_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_AGC_Bits.ICS */
- #define IFX_SMU_AGC_ICS_OFF (16)
- /** \\brief Length for Ifx_SMU_AGC_Bits.IGCS0 */
- #define IFX_SMU_AGC_IGCS0_LEN (3)
- /** \\brief Mask for Ifx_SMU_AGC_Bits.IGCS0 */
- #define IFX_SMU_AGC_IGCS0_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_AGC_Bits.IGCS0 */
- #define IFX_SMU_AGC_IGCS0_OFF (0)
- /** \\brief Length for Ifx_SMU_AGC_Bits.IGCS1 */
- #define IFX_SMU_AGC_IGCS1_LEN (3)
- /** \\brief Mask for Ifx_SMU_AGC_Bits.IGCS1 */
- #define IFX_SMU_AGC_IGCS1_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_AGC_Bits.IGCS1 */
- #define IFX_SMU_AGC_IGCS1_OFF (4)
- /** \\brief Length for Ifx_SMU_AGC_Bits.IGCS2 */
- #define IFX_SMU_AGC_IGCS2_LEN (3)
- /** \\brief Mask for Ifx_SMU_AGC_Bits.IGCS2 */
- #define IFX_SMU_AGC_IGCS2_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_AGC_Bits.IGCS2 */
- #define IFX_SMU_AGC_IGCS2_OFF (8)
- /** \\brief Length for Ifx_SMU_AGC_Bits.PES */
- #define IFX_SMU_AGC_PES_LEN (5)
- /** \\brief Mask for Ifx_SMU_AGC_Bits.PES */
- #define IFX_SMU_AGC_PES_MSK (0x1f)
- /** \\brief Offset for Ifx_SMU_AGC_Bits.PES */
- #define IFX_SMU_AGC_PES_OFF (24)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF0 */
- #define IFX_SMU_AGCF_CF0_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF0 */
- #define IFX_SMU_AGCF_CF0_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF0 */
- #define IFX_SMU_AGCF_CF0_OFF (0)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF10 */
- #define IFX_SMU_AGCF_CF10_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF10 */
- #define IFX_SMU_AGCF_CF10_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF10 */
- #define IFX_SMU_AGCF_CF10_OFF (10)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF11 */
- #define IFX_SMU_AGCF_CF11_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF11 */
- #define IFX_SMU_AGCF_CF11_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF11 */
- #define IFX_SMU_AGCF_CF11_OFF (11)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF12 */
- #define IFX_SMU_AGCF_CF12_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF12 */
- #define IFX_SMU_AGCF_CF12_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF12 */
- #define IFX_SMU_AGCF_CF12_OFF (12)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF13 */
- #define IFX_SMU_AGCF_CF13_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF13 */
- #define IFX_SMU_AGCF_CF13_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF13 */
- #define IFX_SMU_AGCF_CF13_OFF (13)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF14 */
- #define IFX_SMU_AGCF_CF14_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF14 */
- #define IFX_SMU_AGCF_CF14_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF14 */
- #define IFX_SMU_AGCF_CF14_OFF (14)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF15 */
- #define IFX_SMU_AGCF_CF15_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF15 */
- #define IFX_SMU_AGCF_CF15_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF15 */
- #define IFX_SMU_AGCF_CF15_OFF (15)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF16 */
- #define IFX_SMU_AGCF_CF16_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF16 */
- #define IFX_SMU_AGCF_CF16_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF16 */
- #define IFX_SMU_AGCF_CF16_OFF (16)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF17 */
- #define IFX_SMU_AGCF_CF17_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF17 */
- #define IFX_SMU_AGCF_CF17_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF17 */
- #define IFX_SMU_AGCF_CF17_OFF (17)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF18 */
- #define IFX_SMU_AGCF_CF18_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF18 */
- #define IFX_SMU_AGCF_CF18_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF18 */
- #define IFX_SMU_AGCF_CF18_OFF (18)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF19 */
- #define IFX_SMU_AGCF_CF19_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF19 */
- #define IFX_SMU_AGCF_CF19_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF19 */
- #define IFX_SMU_AGCF_CF19_OFF (19)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF1 */
- #define IFX_SMU_AGCF_CF1_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF1 */
- #define IFX_SMU_AGCF_CF1_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF1 */
- #define IFX_SMU_AGCF_CF1_OFF (1)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF20 */
- #define IFX_SMU_AGCF_CF20_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF20 */
- #define IFX_SMU_AGCF_CF20_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF20 */
- #define IFX_SMU_AGCF_CF20_OFF (20)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF21 */
- #define IFX_SMU_AGCF_CF21_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF21 */
- #define IFX_SMU_AGCF_CF21_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF21 */
- #define IFX_SMU_AGCF_CF21_OFF (21)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF22 */
- #define IFX_SMU_AGCF_CF22_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF22 */
- #define IFX_SMU_AGCF_CF22_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF22 */
- #define IFX_SMU_AGCF_CF22_OFF (22)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF23 */
- #define IFX_SMU_AGCF_CF23_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF23 */
- #define IFX_SMU_AGCF_CF23_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF23 */
- #define IFX_SMU_AGCF_CF23_OFF (23)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF24 */
- #define IFX_SMU_AGCF_CF24_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF24 */
- #define IFX_SMU_AGCF_CF24_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF24 */
- #define IFX_SMU_AGCF_CF24_OFF (24)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF25 */
- #define IFX_SMU_AGCF_CF25_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF25 */
- #define IFX_SMU_AGCF_CF25_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF25 */
- #define IFX_SMU_AGCF_CF25_OFF (25)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF26 */
- #define IFX_SMU_AGCF_CF26_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF26 */
- #define IFX_SMU_AGCF_CF26_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF26 */
- #define IFX_SMU_AGCF_CF26_OFF (26)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF27 */
- #define IFX_SMU_AGCF_CF27_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF27 */
- #define IFX_SMU_AGCF_CF27_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF27 */
- #define IFX_SMU_AGCF_CF27_OFF (27)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF28 */
- #define IFX_SMU_AGCF_CF28_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF28 */
- #define IFX_SMU_AGCF_CF28_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF28 */
- #define IFX_SMU_AGCF_CF28_OFF (28)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF29 */
- #define IFX_SMU_AGCF_CF29_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF29 */
- #define IFX_SMU_AGCF_CF29_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF29 */
- #define IFX_SMU_AGCF_CF29_OFF (29)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF2 */
- #define IFX_SMU_AGCF_CF2_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF2 */
- #define IFX_SMU_AGCF_CF2_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF2 */
- #define IFX_SMU_AGCF_CF2_OFF (2)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF30 */
- #define IFX_SMU_AGCF_CF30_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF30 */
- #define IFX_SMU_AGCF_CF30_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF30 */
- #define IFX_SMU_AGCF_CF30_OFF (30)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF31 */
- #define IFX_SMU_AGCF_CF31_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF31 */
- #define IFX_SMU_AGCF_CF31_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF31 */
- #define IFX_SMU_AGCF_CF31_OFF (31)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF3 */
- #define IFX_SMU_AGCF_CF3_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF3 */
- #define IFX_SMU_AGCF_CF3_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF3 */
- #define IFX_SMU_AGCF_CF3_OFF (3)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF4 */
- #define IFX_SMU_AGCF_CF4_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF4 */
- #define IFX_SMU_AGCF_CF4_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF4 */
- #define IFX_SMU_AGCF_CF4_OFF (4)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF5 */
- #define IFX_SMU_AGCF_CF5_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF5 */
- #define IFX_SMU_AGCF_CF5_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF5 */
- #define IFX_SMU_AGCF_CF5_OFF (5)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF6 */
- #define IFX_SMU_AGCF_CF6_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF6 */
- #define IFX_SMU_AGCF_CF6_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF6 */
- #define IFX_SMU_AGCF_CF6_OFF (6)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF7 */
- #define IFX_SMU_AGCF_CF7_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF7 */
- #define IFX_SMU_AGCF_CF7_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF7 */
- #define IFX_SMU_AGCF_CF7_OFF (7)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF8 */
- #define IFX_SMU_AGCF_CF8_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF8 */
- #define IFX_SMU_AGCF_CF8_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF8 */
- #define IFX_SMU_AGCF_CF8_OFF (8)
- /** \\brief Length for Ifx_SMU_AGCF_Bits.CF9 */
- #define IFX_SMU_AGCF_CF9_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGCF_Bits.CF9 */
- #define IFX_SMU_AGCF_CF9_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGCF_Bits.CF9 */
- #define IFX_SMU_AGCF_CF9_OFF (9)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE0 */
- #define IFX_SMU_AGFSP_FE0_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE0 */
- #define IFX_SMU_AGFSP_FE0_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE0 */
- #define IFX_SMU_AGFSP_FE0_OFF (0)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE10 */
- #define IFX_SMU_AGFSP_FE10_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE10 */
- #define IFX_SMU_AGFSP_FE10_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE10 */
- #define IFX_SMU_AGFSP_FE10_OFF (10)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE11 */
- #define IFX_SMU_AGFSP_FE11_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE11 */
- #define IFX_SMU_AGFSP_FE11_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE11 */
- #define IFX_SMU_AGFSP_FE11_OFF (11)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE12 */
- #define IFX_SMU_AGFSP_FE12_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE12 */
- #define IFX_SMU_AGFSP_FE12_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE12 */
- #define IFX_SMU_AGFSP_FE12_OFF (12)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE13 */
- #define IFX_SMU_AGFSP_FE13_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE13 */
- #define IFX_SMU_AGFSP_FE13_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE13 */
- #define IFX_SMU_AGFSP_FE13_OFF (13)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE14 */
- #define IFX_SMU_AGFSP_FE14_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE14 */
- #define IFX_SMU_AGFSP_FE14_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE14 */
- #define IFX_SMU_AGFSP_FE14_OFF (14)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE15 */
- #define IFX_SMU_AGFSP_FE15_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE15 */
- #define IFX_SMU_AGFSP_FE15_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE15 */
- #define IFX_SMU_AGFSP_FE15_OFF (15)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE16 */
- #define IFX_SMU_AGFSP_FE16_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE16 */
- #define IFX_SMU_AGFSP_FE16_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE16 */
- #define IFX_SMU_AGFSP_FE16_OFF (16)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE17 */
- #define IFX_SMU_AGFSP_FE17_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE17 */
- #define IFX_SMU_AGFSP_FE17_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE17 */
- #define IFX_SMU_AGFSP_FE17_OFF (17)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE18 */
- #define IFX_SMU_AGFSP_FE18_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE18 */
- #define IFX_SMU_AGFSP_FE18_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE18 */
- #define IFX_SMU_AGFSP_FE18_OFF (18)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE19 */
- #define IFX_SMU_AGFSP_FE19_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE19 */
- #define IFX_SMU_AGFSP_FE19_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE19 */
- #define IFX_SMU_AGFSP_FE19_OFF (19)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE1 */
- #define IFX_SMU_AGFSP_FE1_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE1 */
- #define IFX_SMU_AGFSP_FE1_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE1 */
- #define IFX_SMU_AGFSP_FE1_OFF (1)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE20 */
- #define IFX_SMU_AGFSP_FE20_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE20 */
- #define IFX_SMU_AGFSP_FE20_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE20 */
- #define IFX_SMU_AGFSP_FE20_OFF (20)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE21 */
- #define IFX_SMU_AGFSP_FE21_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE21 */
- #define IFX_SMU_AGFSP_FE21_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE21 */
- #define IFX_SMU_AGFSP_FE21_OFF (21)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE22 */
- #define IFX_SMU_AGFSP_FE22_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE22 */
- #define IFX_SMU_AGFSP_FE22_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE22 */
- #define IFX_SMU_AGFSP_FE22_OFF (22)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE23 */
- #define IFX_SMU_AGFSP_FE23_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE23 */
- #define IFX_SMU_AGFSP_FE23_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE23 */
- #define IFX_SMU_AGFSP_FE23_OFF (23)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE24 */
- #define IFX_SMU_AGFSP_FE24_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE24 */
- #define IFX_SMU_AGFSP_FE24_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE24 */
- #define IFX_SMU_AGFSP_FE24_OFF (24)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE25 */
- #define IFX_SMU_AGFSP_FE25_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE25 */
- #define IFX_SMU_AGFSP_FE25_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE25 */
- #define IFX_SMU_AGFSP_FE25_OFF (25)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE26 */
- #define IFX_SMU_AGFSP_FE26_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE26 */
- #define IFX_SMU_AGFSP_FE26_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE26 */
- #define IFX_SMU_AGFSP_FE26_OFF (26)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE27 */
- #define IFX_SMU_AGFSP_FE27_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE27 */
- #define IFX_SMU_AGFSP_FE27_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE27 */
- #define IFX_SMU_AGFSP_FE27_OFF (27)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE28 */
- #define IFX_SMU_AGFSP_FE28_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE28 */
- #define IFX_SMU_AGFSP_FE28_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE28 */
- #define IFX_SMU_AGFSP_FE28_OFF (28)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE29 */
- #define IFX_SMU_AGFSP_FE29_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE29 */
- #define IFX_SMU_AGFSP_FE29_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE29 */
- #define IFX_SMU_AGFSP_FE29_OFF (29)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE2 */
- #define IFX_SMU_AGFSP_FE2_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE2 */
- #define IFX_SMU_AGFSP_FE2_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE2 */
- #define IFX_SMU_AGFSP_FE2_OFF (2)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE30 */
- #define IFX_SMU_AGFSP_FE30_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE30 */
- #define IFX_SMU_AGFSP_FE30_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE30 */
- #define IFX_SMU_AGFSP_FE30_OFF (30)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE31 */
- #define IFX_SMU_AGFSP_FE31_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE31 */
- #define IFX_SMU_AGFSP_FE31_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE31 */
- #define IFX_SMU_AGFSP_FE31_OFF (31)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE3 */
- #define IFX_SMU_AGFSP_FE3_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE3 */
- #define IFX_SMU_AGFSP_FE3_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE3 */
- #define IFX_SMU_AGFSP_FE3_OFF (3)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE4 */
- #define IFX_SMU_AGFSP_FE4_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE4 */
- #define IFX_SMU_AGFSP_FE4_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE4 */
- #define IFX_SMU_AGFSP_FE4_OFF (4)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE5 */
- #define IFX_SMU_AGFSP_FE5_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE5 */
- #define IFX_SMU_AGFSP_FE5_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE5 */
- #define IFX_SMU_AGFSP_FE5_OFF (5)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE6 */
- #define IFX_SMU_AGFSP_FE6_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE6 */
- #define IFX_SMU_AGFSP_FE6_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE6 */
- #define IFX_SMU_AGFSP_FE6_OFF (6)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE7 */
- #define IFX_SMU_AGFSP_FE7_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE7 */
- #define IFX_SMU_AGFSP_FE7_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE7 */
- #define IFX_SMU_AGFSP_FE7_OFF (7)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE8 */
- #define IFX_SMU_AGFSP_FE8_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE8 */
- #define IFX_SMU_AGFSP_FE8_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE8 */
- #define IFX_SMU_AGFSP_FE8_OFF (8)
- /** \\brief Length for Ifx_SMU_AGFSP_Bits.FE9 */
- #define IFX_SMU_AGFSP_FE9_LEN (1)
- /** \\brief Mask for Ifx_SMU_AGFSP_Bits.FE9 */
- #define IFX_SMU_AGFSP_FE9_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_AGFSP_Bits.FE9 */
- #define IFX_SMU_AGFSP_FE9_OFF (9)
- /** \\brief Length for Ifx_SMU_CLC_Bits.DISR */
- #define IFX_SMU_CLC_DISR_LEN (1)
- /** \\brief Mask for Ifx_SMU_CLC_Bits.DISR */
- #define IFX_SMU_CLC_DISR_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_CLC_Bits.DISR */
- #define IFX_SMU_CLC_DISR_OFF (0)
- /** \\brief Length for Ifx_SMU_CLC_Bits.DISS */
- #define IFX_SMU_CLC_DISS_LEN (1)
- /** \\brief Mask for Ifx_SMU_CLC_Bits.DISS */
- #define IFX_SMU_CLC_DISS_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_CLC_Bits.DISS */
- #define IFX_SMU_CLC_DISS_OFF (1)
- /** \\brief Length for Ifx_SMU_CLC_Bits.EDIS */
- #define IFX_SMU_CLC_EDIS_LEN (1)
- /** \\brief Mask for Ifx_SMU_CLC_Bits.EDIS */
- #define IFX_SMU_CLC_EDIS_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_CLC_Bits.EDIS */
- #define IFX_SMU_CLC_EDIS_OFF (3)
- /** \\brief Length for Ifx_SMU_CLC_Bits.FDIS */
- #define IFX_SMU_CLC_FDIS_LEN (1)
- /** \\brief Mask for Ifx_SMU_CLC_Bits.FDIS */
- #define IFX_SMU_CLC_FDIS_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_CLC_Bits.FDIS */
- #define IFX_SMU_CLC_FDIS_OFF (2)
- /** \\brief Length for Ifx_SMU_CMD_Bits.ARG */
- #define IFX_SMU_CMD_ARG_LEN (4)
- /** \\brief Mask for Ifx_SMU_CMD_Bits.ARG */
- #define IFX_SMU_CMD_ARG_MSK (0xf)
- /** \\brief Offset for Ifx_SMU_CMD_Bits.ARG */
- #define IFX_SMU_CMD_ARG_OFF (4)
- /** \\brief Length for Ifx_SMU_CMD_Bits.CMD */
- #define IFX_SMU_CMD_CMD_LEN (4)
- /** \\brief Mask for Ifx_SMU_CMD_Bits.CMD */
- #define IFX_SMU_CMD_CMD_MSK (0xf)
- /** \\brief Offset for Ifx_SMU_CMD_Bits.CMD */
- #define IFX_SMU_CMD_CMD_OFF (0)
- /** \\brief Length for Ifx_SMU_DBG_Bits.SSM */
- #define IFX_SMU_DBG_SSM_LEN (2)
- /** \\brief Mask for Ifx_SMU_DBG_Bits.SSM */
- #define IFX_SMU_DBG_SSM_MSK (0x3)
- /** \\brief Offset for Ifx_SMU_DBG_Bits.SSM */
- #define IFX_SMU_DBG_SSM_OFF (0)
- /** \\brief Length for Ifx_SMU_FSP_Bits.MODE */
- #define IFX_SMU_FSP_MODE_LEN (2)
- /** \\brief Mask for Ifx_SMU_FSP_Bits.MODE */
- #define IFX_SMU_FSP_MODE_MSK (0x3)
- /** \\brief Offset for Ifx_SMU_FSP_Bits.MODE */
- #define IFX_SMU_FSP_MODE_OFF (5)
- /** \\brief Length for Ifx_SMU_FSP_Bits.PES */
- #define IFX_SMU_FSP_PES_LEN (1)
- /** \\brief Mask for Ifx_SMU_FSP_Bits.PES */
- #define IFX_SMU_FSP_PES_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_FSP_Bits.PES */
- #define IFX_SMU_FSP_PES_OFF (7)
- /** \\brief Length for Ifx_SMU_FSP_Bits.PRE1 */
- #define IFX_SMU_FSP_PRE1_LEN (3)
- /** \\brief Mask for Ifx_SMU_FSP_Bits.PRE1 */
- #define IFX_SMU_FSP_PRE1_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_FSP_Bits.PRE1 */
- #define IFX_SMU_FSP_PRE1_OFF (0)
- /** \\brief Length for Ifx_SMU_FSP_Bits.PRE2 */
- #define IFX_SMU_FSP_PRE2_LEN (2)
- /** \\brief Mask for Ifx_SMU_FSP_Bits.PRE2 */
- #define IFX_SMU_FSP_PRE2_MSK (0x3)
- /** \\brief Offset for Ifx_SMU_FSP_Bits.PRE2 */
- #define IFX_SMU_FSP_PRE2_OFF (3)
- /** \\brief Length for Ifx_SMU_FSP_Bits.TFSP_HIGH */
- #define IFX_SMU_FSP_TFSP_HIGH_LEN (10)
- /** \\brief Mask for Ifx_SMU_FSP_Bits.TFSP_HIGH */
- #define IFX_SMU_FSP_TFSP_HIGH_MSK (0x3ff)
- /** \\brief Offset for Ifx_SMU_FSP_Bits.TFSP_HIGH */
- #define IFX_SMU_FSP_TFSP_HIGH_OFF (22)
- /** \\brief Length for Ifx_SMU_FSP_Bits.TFSP_LOW */
- #define IFX_SMU_FSP_TFSP_LOW_LEN (14)
- /** \\brief Mask for Ifx_SMU_FSP_Bits.TFSP_LOW */
- #define IFX_SMU_FSP_TFSP_LOW_MSK (0x3fff)
- /** \\brief Offset for Ifx_SMU_FSP_Bits.TFSP_LOW */
- #define IFX_SMU_FSP_TFSP_LOW_OFF (8)
- /** \\brief Length for Ifx_SMU_ID_Bits.MODNUMBER */
- #define IFX_SMU_ID_MODNUMBER_LEN (16)
- /** \\brief Mask for Ifx_SMU_ID_Bits.MODNUMBER */
- #define IFX_SMU_ID_MODNUMBER_MSK (0xffff)
- /** \\brief Offset for Ifx_SMU_ID_Bits.MODNUMBER */
- #define IFX_SMU_ID_MODNUMBER_OFF (16)
- /** \\brief Length for Ifx_SMU_ID_Bits.MODREV */
- #define IFX_SMU_ID_MODREV_LEN (8)
- /** \\brief Mask for Ifx_SMU_ID_Bits.MODREV */
- #define IFX_SMU_ID_MODREV_MSK (0xff)
- /** \\brief Offset for Ifx_SMU_ID_Bits.MODREV */
- #define IFX_SMU_ID_MODREV_OFF (0)
- /** \\brief Length for Ifx_SMU_ID_Bits.MODTYPE */
- #define IFX_SMU_ID_MODTYPE_LEN (8)
- /** \\brief Mask for Ifx_SMU_ID_Bits.MODTYPE */
- #define IFX_SMU_ID_MODTYPE_MSK (0xff)
- /** \\brief Offset for Ifx_SMU_ID_Bits.MODTYPE */
- #define IFX_SMU_ID_MODTYPE_OFF (8)
- /** \\brief Length for Ifx_SMU_KEYS_Bits.CFGLCK */
- #define IFX_SMU_KEYS_CFGLCK_LEN (8)
- /** \\brief Mask for Ifx_SMU_KEYS_Bits.CFGLCK */
- #define IFX_SMU_KEYS_CFGLCK_MSK (0xff)
- /** \\brief Offset for Ifx_SMU_KEYS_Bits.CFGLCK */
- #define IFX_SMU_KEYS_CFGLCK_OFF (0)
- /** \\brief Length for Ifx_SMU_KEYS_Bits.PERLCK */
- #define IFX_SMU_KEYS_PERLCK_LEN (8)
- /** \\brief Mask for Ifx_SMU_KEYS_Bits.PERLCK */
- #define IFX_SMU_KEYS_PERLCK_MSK (0xff)
- /** \\brief Offset for Ifx_SMU_KEYS_Bits.PERLCK */
- #define IFX_SMU_KEYS_PERLCK_OFF (8)
- /** \\brief Length for Ifx_SMU_KRST0_Bits.RST */
- #define IFX_SMU_KRST0_RST_LEN (1)
- /** \\brief Mask for Ifx_SMU_KRST0_Bits.RST */
- #define IFX_SMU_KRST0_RST_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_KRST0_Bits.RST */
- #define IFX_SMU_KRST0_RST_OFF (0)
- /** \\brief Length for Ifx_SMU_KRST0_Bits.RSTSTAT */
- #define IFX_SMU_KRST0_RSTSTAT_LEN (1)
- /** \\brief Mask for Ifx_SMU_KRST0_Bits.RSTSTAT */
- #define IFX_SMU_KRST0_RSTSTAT_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_KRST0_Bits.RSTSTAT */
- #define IFX_SMU_KRST0_RSTSTAT_OFF (1)
- /** \\brief Length for Ifx_SMU_KRST1_Bits.RST */
- #define IFX_SMU_KRST1_RST_LEN (1)
- /** \\brief Mask for Ifx_SMU_KRST1_Bits.RST */
- #define IFX_SMU_KRST1_RST_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_KRST1_Bits.RST */
- #define IFX_SMU_KRST1_RST_OFF (0)
- /** \\brief Length for Ifx_SMU_KRSTCLR_Bits.CLR */
- #define IFX_SMU_KRSTCLR_CLR_LEN (1)
- /** \\brief Mask for Ifx_SMU_KRSTCLR_Bits.CLR */
- #define IFX_SMU_KRSTCLR_CLR_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_KRSTCLR_Bits.CLR */
- #define IFX_SMU_KRSTCLR_CLR_OFF (0)
- /** \\brief Length for Ifx_SMU_OCS_Bits.SUS */
- #define IFX_SMU_OCS_SUS_LEN (4)
- /** \\brief Mask for Ifx_SMU_OCS_Bits.SUS */
- #define IFX_SMU_OCS_SUS_MSK (0xf)
- /** \\brief Offset for Ifx_SMU_OCS_Bits.SUS */
- #define IFX_SMU_OCS_SUS_OFF (24)
- /** \\brief Length for Ifx_SMU_OCS_Bits.SUS_P */
- #define IFX_SMU_OCS_SUS_P_LEN (1)
- /** \\brief Mask for Ifx_SMU_OCS_Bits.SUS_P */
- #define IFX_SMU_OCS_SUS_P_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_OCS_Bits.SUS_P */
- #define IFX_SMU_OCS_SUS_P_OFF (28)
- /** \\brief Length for Ifx_SMU_OCS_Bits.SUSSTA */
- #define IFX_SMU_OCS_SUSSTA_LEN (1)
- /** \\brief Mask for Ifx_SMU_OCS_Bits.SUSSTA */
- #define IFX_SMU_OCS_SUSSTA_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_OCS_Bits.SUSSTA */
- #define IFX_SMU_OCS_SUSSTA_OFF (29)
- /** \\brief Length for Ifx_SMU_OCS_Bits.TG_P */
- #define IFX_SMU_OCS_TG_P_LEN (1)
- /** \\brief Mask for Ifx_SMU_OCS_Bits.TG_P */
- #define IFX_SMU_OCS_TG_P_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_OCS_Bits.TG_P */
- #define IFX_SMU_OCS_TG_P_OFF (3)
- /** \\brief Length for Ifx_SMU_OCS_Bits.TGB */
- #define IFX_SMU_OCS_TGB_LEN (1)
- /** \\brief Mask for Ifx_SMU_OCS_Bits.TGB */
- #define IFX_SMU_OCS_TGB_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_OCS_Bits.TGB */
- #define IFX_SMU_OCS_TGB_OFF (2)
- /** \\brief Length for Ifx_SMU_OCS_Bits.TGS */
- #define IFX_SMU_OCS_TGS_LEN (2)
- /** \\brief Mask for Ifx_SMU_OCS_Bits.TGS */
- #define IFX_SMU_OCS_TGS_MSK (0x3)
- /** \\brief Offset for Ifx_SMU_OCS_Bits.TGS */
- #define IFX_SMU_OCS_TGS_OFF (0)
- /** \\brief Length for Ifx_SMU_PCTL_Bits.HWDIR */
- #define IFX_SMU_PCTL_HWDIR_LEN (1)
- /** \\brief Mask for Ifx_SMU_PCTL_Bits.HWDIR */
- #define IFX_SMU_PCTL_HWDIR_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_PCTL_Bits.HWDIR */
- #define IFX_SMU_PCTL_HWDIR_OFF (0)
- /** \\brief Length for Ifx_SMU_PCTL_Bits.HWEN */
- #define IFX_SMU_PCTL_HWEN_LEN (1)
- /** \\brief Mask for Ifx_SMU_PCTL_Bits.HWEN */
- #define IFX_SMU_PCTL_HWEN_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_PCTL_Bits.HWEN */
- #define IFX_SMU_PCTL_HWEN_OFF (1)
- /** \\brief Length for Ifx_SMU_PCTL_Bits.PCFG */
- #define IFX_SMU_PCTL_PCFG_LEN (16)
- /** \\brief Mask for Ifx_SMU_PCTL_Bits.PCFG */
- #define IFX_SMU_PCTL_PCFG_MSK (0xffff)
- /** \\brief Offset for Ifx_SMU_PCTL_Bits.PCFG */
- #define IFX_SMU_PCTL_PCFG_OFF (16)
- /** \\brief Length for Ifx_SMU_PCTL_Bits.PCS */
- #define IFX_SMU_PCTL_PCS_LEN (1)
- /** \\brief Mask for Ifx_SMU_PCTL_Bits.PCS */
- #define IFX_SMU_PCTL_PCS_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_PCTL_Bits.PCS */
- #define IFX_SMU_PCTL_PCS_OFF (7)
- /** \\brief Length for Ifx_SMU_RMCTL_Bits.TE */
- #define IFX_SMU_RMCTL_TE_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMCTL_Bits.TE */
- #define IFX_SMU_RMCTL_TE_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMCTL_Bits.TE */
- #define IFX_SMU_RMCTL_TE_OFF (0)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF0 */
- #define IFX_SMU_RMEF_EF0_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF0 */
- #define IFX_SMU_RMEF_EF0_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF0 */
- #define IFX_SMU_RMEF_EF0_OFF (0)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF10 */
- #define IFX_SMU_RMEF_EF10_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF10 */
- #define IFX_SMU_RMEF_EF10_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF10 */
- #define IFX_SMU_RMEF_EF10_OFF (10)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF11 */
- #define IFX_SMU_RMEF_EF11_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF11 */
- #define IFX_SMU_RMEF_EF11_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF11 */
- #define IFX_SMU_RMEF_EF11_OFF (11)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF12 */
- #define IFX_SMU_RMEF_EF12_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF12 */
- #define IFX_SMU_RMEF_EF12_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF12 */
- #define IFX_SMU_RMEF_EF12_OFF (12)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF13 */
- #define IFX_SMU_RMEF_EF13_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF13 */
- #define IFX_SMU_RMEF_EF13_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF13 */
- #define IFX_SMU_RMEF_EF13_OFF (13)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF14 */
- #define IFX_SMU_RMEF_EF14_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF14 */
- #define IFX_SMU_RMEF_EF14_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF14 */
- #define IFX_SMU_RMEF_EF14_OFF (14)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF15 */
- #define IFX_SMU_RMEF_EF15_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF15 */
- #define IFX_SMU_RMEF_EF15_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF15 */
- #define IFX_SMU_RMEF_EF15_OFF (15)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF16 */
- #define IFX_SMU_RMEF_EF16_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF16 */
- #define IFX_SMU_RMEF_EF16_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF16 */
- #define IFX_SMU_RMEF_EF16_OFF (16)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF17 */
- #define IFX_SMU_RMEF_EF17_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF17 */
- #define IFX_SMU_RMEF_EF17_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF17 */
- #define IFX_SMU_RMEF_EF17_OFF (17)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF18 */
- #define IFX_SMU_RMEF_EF18_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF18 */
- #define IFX_SMU_RMEF_EF18_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF18 */
- #define IFX_SMU_RMEF_EF18_OFF (18)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF19 */
- #define IFX_SMU_RMEF_EF19_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF19 */
- #define IFX_SMU_RMEF_EF19_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF19 */
- #define IFX_SMU_RMEF_EF19_OFF (19)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF1 */
- #define IFX_SMU_RMEF_EF1_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF1 */
- #define IFX_SMU_RMEF_EF1_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF1 */
- #define IFX_SMU_RMEF_EF1_OFF (1)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF20 */
- #define IFX_SMU_RMEF_EF20_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF20 */
- #define IFX_SMU_RMEF_EF20_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF20 */
- #define IFX_SMU_RMEF_EF20_OFF (20)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF21 */
- #define IFX_SMU_RMEF_EF21_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF21 */
- #define IFX_SMU_RMEF_EF21_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF21 */
- #define IFX_SMU_RMEF_EF21_OFF (21)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF22 */
- #define IFX_SMU_RMEF_EF22_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF22 */
- #define IFX_SMU_RMEF_EF22_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF22 */
- #define IFX_SMU_RMEF_EF22_OFF (22)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF23 */
- #define IFX_SMU_RMEF_EF23_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF23 */
- #define IFX_SMU_RMEF_EF23_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF23 */
- #define IFX_SMU_RMEF_EF23_OFF (23)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF24 */
- #define IFX_SMU_RMEF_EF24_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF24 */
- #define IFX_SMU_RMEF_EF24_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF24 */
- #define IFX_SMU_RMEF_EF24_OFF (24)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF25 */
- #define IFX_SMU_RMEF_EF25_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF25 */
- #define IFX_SMU_RMEF_EF25_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF25 */
- #define IFX_SMU_RMEF_EF25_OFF (25)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF26 */
- #define IFX_SMU_RMEF_EF26_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF26 */
- #define IFX_SMU_RMEF_EF26_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF26 */
- #define IFX_SMU_RMEF_EF26_OFF (26)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF27 */
- #define IFX_SMU_RMEF_EF27_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF27 */
- #define IFX_SMU_RMEF_EF27_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF27 */
- #define IFX_SMU_RMEF_EF27_OFF (27)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF28 */
- #define IFX_SMU_RMEF_EF28_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF28 */
- #define IFX_SMU_RMEF_EF28_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF28 */
- #define IFX_SMU_RMEF_EF28_OFF (28)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF29 */
- #define IFX_SMU_RMEF_EF29_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF29 */
- #define IFX_SMU_RMEF_EF29_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF29 */
- #define IFX_SMU_RMEF_EF29_OFF (29)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF2 */
- #define IFX_SMU_RMEF_EF2_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF2 */
- #define IFX_SMU_RMEF_EF2_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF2 */
- #define IFX_SMU_RMEF_EF2_OFF (2)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF30 */
- #define IFX_SMU_RMEF_EF30_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF30 */
- #define IFX_SMU_RMEF_EF30_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF30 */
- #define IFX_SMU_RMEF_EF30_OFF (30)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF31 */
- #define IFX_SMU_RMEF_EF31_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF31 */
- #define IFX_SMU_RMEF_EF31_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF31 */
- #define IFX_SMU_RMEF_EF31_OFF (31)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF3 */
- #define IFX_SMU_RMEF_EF3_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF3 */
- #define IFX_SMU_RMEF_EF3_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF3 */
- #define IFX_SMU_RMEF_EF3_OFF (3)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF4 */
- #define IFX_SMU_RMEF_EF4_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF4 */
- #define IFX_SMU_RMEF_EF4_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF4 */
- #define IFX_SMU_RMEF_EF4_OFF (4)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF5 */
- #define IFX_SMU_RMEF_EF5_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF5 */
- #define IFX_SMU_RMEF_EF5_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF5 */
- #define IFX_SMU_RMEF_EF5_OFF (5)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF6 */
- #define IFX_SMU_RMEF_EF6_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF6 */
- #define IFX_SMU_RMEF_EF6_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF6 */
- #define IFX_SMU_RMEF_EF6_OFF (6)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF7 */
- #define IFX_SMU_RMEF_EF7_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF7 */
- #define IFX_SMU_RMEF_EF7_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF7 */
- #define IFX_SMU_RMEF_EF7_OFF (7)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF8 */
- #define IFX_SMU_RMEF_EF8_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF8 */
- #define IFX_SMU_RMEF_EF8_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF8 */
- #define IFX_SMU_RMEF_EF8_OFF (8)
- /** \\brief Length for Ifx_SMU_RMEF_Bits.EF9 */
- #define IFX_SMU_RMEF_EF9_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMEF_Bits.EF9 */
- #define IFX_SMU_RMEF_EF9_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMEF_Bits.EF9 */
- #define IFX_SMU_RMEF_EF9_OFF (9)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS0 */
- #define IFX_SMU_RMSTS_STS0_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS0 */
- #define IFX_SMU_RMSTS_STS0_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS0 */
- #define IFX_SMU_RMSTS_STS0_OFF (0)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS10 */
- #define IFX_SMU_RMSTS_STS10_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS10 */
- #define IFX_SMU_RMSTS_STS10_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS10 */
- #define IFX_SMU_RMSTS_STS10_OFF (10)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS11 */
- #define IFX_SMU_RMSTS_STS11_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS11 */
- #define IFX_SMU_RMSTS_STS11_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS11 */
- #define IFX_SMU_RMSTS_STS11_OFF (11)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS12 */
- #define IFX_SMU_RMSTS_STS12_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS12 */
- #define IFX_SMU_RMSTS_STS12_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS12 */
- #define IFX_SMU_RMSTS_STS12_OFF (12)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS13 */
- #define IFX_SMU_RMSTS_STS13_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS13 */
- #define IFX_SMU_RMSTS_STS13_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS13 */
- #define IFX_SMU_RMSTS_STS13_OFF (13)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS14 */
- #define IFX_SMU_RMSTS_STS14_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS14 */
- #define IFX_SMU_RMSTS_STS14_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS14 */
- #define IFX_SMU_RMSTS_STS14_OFF (14)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS15 */
- #define IFX_SMU_RMSTS_STS15_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS15 */
- #define IFX_SMU_RMSTS_STS15_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS15 */
- #define IFX_SMU_RMSTS_STS15_OFF (15)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS16 */
- #define IFX_SMU_RMSTS_STS16_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS16 */
- #define IFX_SMU_RMSTS_STS16_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS16 */
- #define IFX_SMU_RMSTS_STS16_OFF (16)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS17 */
- #define IFX_SMU_RMSTS_STS17_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS17 */
- #define IFX_SMU_RMSTS_STS17_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS17 */
- #define IFX_SMU_RMSTS_STS17_OFF (17)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS18 */
- #define IFX_SMU_RMSTS_STS18_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS18 */
- #define IFX_SMU_RMSTS_STS18_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS18 */
- #define IFX_SMU_RMSTS_STS18_OFF (18)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS19 */
- #define IFX_SMU_RMSTS_STS19_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS19 */
- #define IFX_SMU_RMSTS_STS19_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS19 */
- #define IFX_SMU_RMSTS_STS19_OFF (19)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS1 */
- #define IFX_SMU_RMSTS_STS1_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS1 */
- #define IFX_SMU_RMSTS_STS1_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS1 */
- #define IFX_SMU_RMSTS_STS1_OFF (1)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS20 */
- #define IFX_SMU_RMSTS_STS20_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS20 */
- #define IFX_SMU_RMSTS_STS20_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS20 */
- #define IFX_SMU_RMSTS_STS20_OFF (20)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS21 */
- #define IFX_SMU_RMSTS_STS21_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS21 */
- #define IFX_SMU_RMSTS_STS21_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS21 */
- #define IFX_SMU_RMSTS_STS21_OFF (21)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS22 */
- #define IFX_SMU_RMSTS_STS22_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS22 */
- #define IFX_SMU_RMSTS_STS22_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS22 */
- #define IFX_SMU_RMSTS_STS22_OFF (22)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS23 */
- #define IFX_SMU_RMSTS_STS23_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS23 */
- #define IFX_SMU_RMSTS_STS23_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS23 */
- #define IFX_SMU_RMSTS_STS23_OFF (23)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS24 */
- #define IFX_SMU_RMSTS_STS24_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS24 */
- #define IFX_SMU_RMSTS_STS24_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS24 */
- #define IFX_SMU_RMSTS_STS24_OFF (24)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS25 */
- #define IFX_SMU_RMSTS_STS25_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS25 */
- #define IFX_SMU_RMSTS_STS25_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS25 */
- #define IFX_SMU_RMSTS_STS25_OFF (25)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS26 */
- #define IFX_SMU_RMSTS_STS26_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS26 */
- #define IFX_SMU_RMSTS_STS26_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS26 */
- #define IFX_SMU_RMSTS_STS26_OFF (26)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS27 */
- #define IFX_SMU_RMSTS_STS27_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS27 */
- #define IFX_SMU_RMSTS_STS27_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS27 */
- #define IFX_SMU_RMSTS_STS27_OFF (27)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS28 */
- #define IFX_SMU_RMSTS_STS28_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS28 */
- #define IFX_SMU_RMSTS_STS28_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS28 */
- #define IFX_SMU_RMSTS_STS28_OFF (28)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS29 */
- #define IFX_SMU_RMSTS_STS29_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS29 */
- #define IFX_SMU_RMSTS_STS29_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS29 */
- #define IFX_SMU_RMSTS_STS29_OFF (29)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS2 */
- #define IFX_SMU_RMSTS_STS2_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS2 */
- #define IFX_SMU_RMSTS_STS2_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS2 */
- #define IFX_SMU_RMSTS_STS2_OFF (2)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS30 */
- #define IFX_SMU_RMSTS_STS30_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS30 */
- #define IFX_SMU_RMSTS_STS30_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS30 */
- #define IFX_SMU_RMSTS_STS30_OFF (30)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS31 */
- #define IFX_SMU_RMSTS_STS31_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS31 */
- #define IFX_SMU_RMSTS_STS31_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS31 */
- #define IFX_SMU_RMSTS_STS31_OFF (31)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS3 */
- #define IFX_SMU_RMSTS_STS3_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS3 */
- #define IFX_SMU_RMSTS_STS3_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS3 */
- #define IFX_SMU_RMSTS_STS3_OFF (3)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS4 */
- #define IFX_SMU_RMSTS_STS4_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS4 */
- #define IFX_SMU_RMSTS_STS4_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS4 */
- #define IFX_SMU_RMSTS_STS4_OFF (4)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS5 */
- #define IFX_SMU_RMSTS_STS5_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS5 */
- #define IFX_SMU_RMSTS_STS5_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS5 */
- #define IFX_SMU_RMSTS_STS5_OFF (5)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS6 */
- #define IFX_SMU_RMSTS_STS6_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS6 */
- #define IFX_SMU_RMSTS_STS6_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS6 */
- #define IFX_SMU_RMSTS_STS6_OFF (6)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS7 */
- #define IFX_SMU_RMSTS_STS7_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS7 */
- #define IFX_SMU_RMSTS_STS7_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS7 */
- #define IFX_SMU_RMSTS_STS7_OFF (7)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS8 */
- #define IFX_SMU_RMSTS_STS8_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS8 */
- #define IFX_SMU_RMSTS_STS8_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS8 */
- #define IFX_SMU_RMSTS_STS8_OFF (8)
- /** \\brief Length for Ifx_SMU_RMSTS_Bits.STS9 */
- #define IFX_SMU_RMSTS_STS9_LEN (1)
- /** \\brief Mask for Ifx_SMU_RMSTS_Bits.STS9 */
- #define IFX_SMU_RMSTS_STS9_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RMSTS_Bits.STS9 */
- #define IFX_SMU_RMSTS_STS9_OFF (9)
- /** \\brief Length for Ifx_SMU_RTAC0_Bits.ALID0 */
- #define IFX_SMU_RTAC0_ALID0_LEN (5)
- /** \\brief Mask for Ifx_SMU_RTAC0_Bits.ALID0 */
- #define IFX_SMU_RTAC0_ALID0_MSK (0x1f)
- /** \\brief Offset for Ifx_SMU_RTAC0_Bits.ALID0 */
- #define IFX_SMU_RTAC0_ALID0_OFF (3)
- /** \\brief Length for Ifx_SMU_RTAC0_Bits.ALID1 */
- #define IFX_SMU_RTAC0_ALID1_LEN (5)
- /** \\brief Mask for Ifx_SMU_RTAC0_Bits.ALID1 */
- #define IFX_SMU_RTAC0_ALID1_MSK (0x1f)
- /** \\brief Offset for Ifx_SMU_RTAC0_Bits.ALID1 */
- #define IFX_SMU_RTAC0_ALID1_OFF (11)
- /** \\brief Length for Ifx_SMU_RTAC0_Bits.ALID2 */
- #define IFX_SMU_RTAC0_ALID2_LEN (5)
- /** \\brief Mask for Ifx_SMU_RTAC0_Bits.ALID2 */
- #define IFX_SMU_RTAC0_ALID2_MSK (0x1f)
- /** \\brief Offset for Ifx_SMU_RTAC0_Bits.ALID2 */
- #define IFX_SMU_RTAC0_ALID2_OFF (19)
- /** \\brief Length for Ifx_SMU_RTAC0_Bits.ALID3 */
- #define IFX_SMU_RTAC0_ALID3_LEN (5)
- /** \\brief Mask for Ifx_SMU_RTAC0_Bits.ALID3 */
- #define IFX_SMU_RTAC0_ALID3_MSK (0x1f)
- /** \\brief Offset for Ifx_SMU_RTAC0_Bits.ALID3 */
- #define IFX_SMU_RTAC0_ALID3_OFF (27)
- /** \\brief Length for Ifx_SMU_RTAC0_Bits.GID0 */
- #define IFX_SMU_RTAC0_GID0_LEN (3)
- /** \\brief Mask for Ifx_SMU_RTAC0_Bits.GID0 */
- #define IFX_SMU_RTAC0_GID0_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_RTAC0_Bits.GID0 */
- #define IFX_SMU_RTAC0_GID0_OFF (0)
- /** \\brief Length for Ifx_SMU_RTAC0_Bits.GID1 */
- #define IFX_SMU_RTAC0_GID1_LEN (3)
- /** \\brief Mask for Ifx_SMU_RTAC0_Bits.GID1 */
- #define IFX_SMU_RTAC0_GID1_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_RTAC0_Bits.GID1 */
- #define IFX_SMU_RTAC0_GID1_OFF (8)
- /** \\brief Length for Ifx_SMU_RTAC0_Bits.GID2 */
- #define IFX_SMU_RTAC0_GID2_LEN (3)
- /** \\brief Mask for Ifx_SMU_RTAC0_Bits.GID2 */
- #define IFX_SMU_RTAC0_GID2_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_RTAC0_Bits.GID2 */
- #define IFX_SMU_RTAC0_GID2_OFF (16)
- /** \\brief Length for Ifx_SMU_RTAC0_Bits.GID3 */
- #define IFX_SMU_RTAC0_GID3_LEN (3)
- /** \\brief Mask for Ifx_SMU_RTAC0_Bits.GID3 */
- #define IFX_SMU_RTAC0_GID3_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_RTAC0_Bits.GID3 */
- #define IFX_SMU_RTAC0_GID3_OFF (24)
- /** \\brief Length for Ifx_SMU_RTAC1_Bits.ALID0 */
- #define IFX_SMU_RTAC1_ALID0_LEN (5)
- /** \\brief Mask for Ifx_SMU_RTAC1_Bits.ALID0 */
- #define IFX_SMU_RTAC1_ALID0_MSK (0x1f)
- /** \\brief Offset for Ifx_SMU_RTAC1_Bits.ALID0 */
- #define IFX_SMU_RTAC1_ALID0_OFF (3)
- /** \\brief Length for Ifx_SMU_RTAC1_Bits.ALID1 */
- #define IFX_SMU_RTAC1_ALID1_LEN (5)
- /** \\brief Mask for Ifx_SMU_RTAC1_Bits.ALID1 */
- #define IFX_SMU_RTAC1_ALID1_MSK (0x1f)
- /** \\brief Offset for Ifx_SMU_RTAC1_Bits.ALID1 */
- #define IFX_SMU_RTAC1_ALID1_OFF (11)
- /** \\brief Length for Ifx_SMU_RTAC1_Bits.ALID2 */
- #define IFX_SMU_RTAC1_ALID2_LEN (5)
- /** \\brief Mask for Ifx_SMU_RTAC1_Bits.ALID2 */
- #define IFX_SMU_RTAC1_ALID2_MSK (0x1f)
- /** \\brief Offset for Ifx_SMU_RTAC1_Bits.ALID2 */
- #define IFX_SMU_RTAC1_ALID2_OFF (19)
- /** \\brief Length for Ifx_SMU_RTAC1_Bits.ALID3 */
- #define IFX_SMU_RTAC1_ALID3_LEN (5)
- /** \\brief Mask for Ifx_SMU_RTAC1_Bits.ALID3 */
- #define IFX_SMU_RTAC1_ALID3_MSK (0x1f)
- /** \\brief Offset for Ifx_SMU_RTAC1_Bits.ALID3 */
- #define IFX_SMU_RTAC1_ALID3_OFF (27)
- /** \\brief Length for Ifx_SMU_RTAC1_Bits.GID0 */
- #define IFX_SMU_RTAC1_GID0_LEN (3)
- /** \\brief Mask for Ifx_SMU_RTAC1_Bits.GID0 */
- #define IFX_SMU_RTAC1_GID0_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_RTAC1_Bits.GID0 */
- #define IFX_SMU_RTAC1_GID0_OFF (0)
- /** \\brief Length for Ifx_SMU_RTAC1_Bits.GID1 */
- #define IFX_SMU_RTAC1_GID1_LEN (3)
- /** \\brief Mask for Ifx_SMU_RTAC1_Bits.GID1 */
- #define IFX_SMU_RTAC1_GID1_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_RTAC1_Bits.GID1 */
- #define IFX_SMU_RTAC1_GID1_OFF (8)
- /** \\brief Length for Ifx_SMU_RTAC1_Bits.GID2 */
- #define IFX_SMU_RTAC1_GID2_LEN (3)
- /** \\brief Mask for Ifx_SMU_RTAC1_Bits.GID2 */
- #define IFX_SMU_RTAC1_GID2_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_RTAC1_Bits.GID2 */
- #define IFX_SMU_RTAC1_GID2_OFF (16)
- /** \\brief Length for Ifx_SMU_RTAC1_Bits.GID3 */
- #define IFX_SMU_RTAC1_GID3_LEN (3)
- /** \\brief Mask for Ifx_SMU_RTAC1_Bits.GID3 */
- #define IFX_SMU_RTAC1_GID3_MSK (0x7)
- /** \\brief Offset for Ifx_SMU_RTAC1_Bits.GID3 */
- #define IFX_SMU_RTAC1_GID3_OFF (24)
- /** \\brief Length for Ifx_SMU_RTC_Bits.RT0E */
- #define IFX_SMU_RTC_RT0E_LEN (1)
- /** \\brief Mask for Ifx_SMU_RTC_Bits.RT0E */
- #define IFX_SMU_RTC_RT0E_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RTC_Bits.RT0E */
- #define IFX_SMU_RTC_RT0E_OFF (0)
- /** \\brief Length for Ifx_SMU_RTC_Bits.RT1E */
- #define IFX_SMU_RTC_RT1E_LEN (1)
- /** \\brief Mask for Ifx_SMU_RTC_Bits.RT1E */
- #define IFX_SMU_RTC_RT1E_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_RTC_Bits.RT1E */
- #define IFX_SMU_RTC_RT1E_OFF (1)
- /** \\brief Length for Ifx_SMU_RTC_Bits.RTD */
- #define IFX_SMU_RTC_RTD_LEN (24)
- /** \\brief Mask for Ifx_SMU_RTC_Bits.RTD */
- #define IFX_SMU_RTC_RTD_MSK (0xffffff)
- /** \\brief Offset for Ifx_SMU_RTC_Bits.RTD */
- #define IFX_SMU_RTC_RTD_OFF (8)
- /** \\brief Length for Ifx_SMU_STS_Bits.ARG */
- #define IFX_SMU_STS_ARG_LEN (4)
- /** \\brief Mask for Ifx_SMU_STS_Bits.ARG */
- #define IFX_SMU_STS_ARG_MSK (0xf)
- /** \\brief Offset for Ifx_SMU_STS_Bits.ARG */
- #define IFX_SMU_STS_ARG_OFF (4)
- /** \\brief Length for Ifx_SMU_STS_Bits.ASCE */
- #define IFX_SMU_STS_ASCE_LEN (1)
- /** \\brief Mask for Ifx_SMU_STS_Bits.ASCE */
- #define IFX_SMU_STS_ASCE_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_STS_Bits.ASCE */
- #define IFX_SMU_STS_ASCE_OFF (9)
- /** \\brief Length for Ifx_SMU_STS_Bits.CMD */
- #define IFX_SMU_STS_CMD_LEN (4)
- /** \\brief Mask for Ifx_SMU_STS_Bits.CMD */
- #define IFX_SMU_STS_CMD_MSK (0xf)
- /** \\brief Offset for Ifx_SMU_STS_Bits.CMD */
- #define IFX_SMU_STS_CMD_OFF (0)
- /** \\brief Length for Ifx_SMU_STS_Bits.FSP */
- #define IFX_SMU_STS_FSP_LEN (2)
- /** \\brief Mask for Ifx_SMU_STS_Bits.FSP */
- #define IFX_SMU_STS_FSP_MSK (0x3)
- /** \\brief Offset for Ifx_SMU_STS_Bits.FSP */
- #define IFX_SMU_STS_FSP_OFF (10)
- /** \\brief Length for Ifx_SMU_STS_Bits.FSTS */
- #define IFX_SMU_STS_FSTS_LEN (1)
- /** \\brief Mask for Ifx_SMU_STS_Bits.FSTS */
- #define IFX_SMU_STS_FSTS_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_STS_Bits.FSTS */
- #define IFX_SMU_STS_FSTS_OFF (12)
- /** \\brief Length for Ifx_SMU_STS_Bits.RES */
- #define IFX_SMU_STS_RES_LEN (1)
- /** \\brief Mask for Ifx_SMU_STS_Bits.RES */
- #define IFX_SMU_STS_RES_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_STS_Bits.RES */
- #define IFX_SMU_STS_RES_OFF (8)
- /** \\brief Length for Ifx_SMU_STS_Bits.RTME0 */
- #define IFX_SMU_STS_RTME0_LEN (1)
- /** \\brief Mask for Ifx_SMU_STS_Bits.RTME0 */
- #define IFX_SMU_STS_RTME0_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_STS_Bits.RTME0 */
- #define IFX_SMU_STS_RTME0_OFF (17)
- /** \\brief Length for Ifx_SMU_STS_Bits.RTME1 */
- #define IFX_SMU_STS_RTME1_LEN (1)
- /** \\brief Mask for Ifx_SMU_STS_Bits.RTME1 */
- #define IFX_SMU_STS_RTME1_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_STS_Bits.RTME1 */
- #define IFX_SMU_STS_RTME1_OFF (19)
- /** \\brief Length for Ifx_SMU_STS_Bits.RTS0 */
- #define IFX_SMU_STS_RTS0_LEN (1)
- /** \\brief Mask for Ifx_SMU_STS_Bits.RTS0 */
- #define IFX_SMU_STS_RTS0_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_STS_Bits.RTS0 */
- #define IFX_SMU_STS_RTS0_OFF (16)
- /** \\brief Length for Ifx_SMU_STS_Bits.RTS1 */
- #define IFX_SMU_STS_RTS1_LEN (1)
- /** \\brief Mask for Ifx_SMU_STS_Bits.RTS1 */
- #define IFX_SMU_STS_RTS1_MSK (0x1)
- /** \\brief Offset for Ifx_SMU_STS_Bits.RTS1 */
- #define IFX_SMU_STS_RTS1_OFF (18)
- /** \} */
- /******************************************************************************/
- /******************************************************************************/
- #endif /* IFXSMU_BF_H */
|