IfxQspi_bf.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251
  1. /**
  2. * \file IfxQspi_bf.h
  3. * \brief
  4. * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
  5. *
  6. * Version: TC23XADAS_UM_V1.0P1.R0
  7. * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
  8. * MAY BE CHANGED BY USER [yes/no]: No
  9. *
  10. * IMPORTANT NOTICE
  11. *
  12. * Infineon Technologies AG (Infineon) is supplying this file for use
  13. * exclusively with Infineon's microcontroller products. This file can be freely
  14. * distributed within development tools that are supporting such microcontroller
  15. * products.
  16. *
  17. * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
  18. * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
  20. * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
  21. * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
  22. *
  23. * \defgroup IfxLld_Qspi_BitfieldsMask Bitfields mask and offset
  24. * \ingroup IfxLld_Qspi
  25. *
  26. */
  27. #ifndef IFXQSPI_BF_H
  28. #define IFXQSPI_BF_H 1
  29. /******************************************************************************/
  30. /******************************************************************************/
  31. /** \addtogroup IfxLld_Qspi_BitfieldsMask
  32. * \{ */
  33. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN0 */
  34. #define IFX_QSPI_ACCEN0_EN0_LEN (1)
  35. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN0 */
  36. #define IFX_QSPI_ACCEN0_EN0_MSK (0x1)
  37. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN0 */
  38. #define IFX_QSPI_ACCEN0_EN0_OFF (0)
  39. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN10 */
  40. #define IFX_QSPI_ACCEN0_EN10_LEN (1)
  41. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN10 */
  42. #define IFX_QSPI_ACCEN0_EN10_MSK (0x1)
  43. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN10 */
  44. #define IFX_QSPI_ACCEN0_EN10_OFF (10)
  45. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN11 */
  46. #define IFX_QSPI_ACCEN0_EN11_LEN (1)
  47. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN11 */
  48. #define IFX_QSPI_ACCEN0_EN11_MSK (0x1)
  49. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN11 */
  50. #define IFX_QSPI_ACCEN0_EN11_OFF (11)
  51. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN12 */
  52. #define IFX_QSPI_ACCEN0_EN12_LEN (1)
  53. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN12 */
  54. #define IFX_QSPI_ACCEN0_EN12_MSK (0x1)
  55. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN12 */
  56. #define IFX_QSPI_ACCEN0_EN12_OFF (12)
  57. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN13 */
  58. #define IFX_QSPI_ACCEN0_EN13_LEN (1)
  59. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN13 */
  60. #define IFX_QSPI_ACCEN0_EN13_MSK (0x1)
  61. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN13 */
  62. #define IFX_QSPI_ACCEN0_EN13_OFF (13)
  63. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN14 */
  64. #define IFX_QSPI_ACCEN0_EN14_LEN (1)
  65. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN14 */
  66. #define IFX_QSPI_ACCEN0_EN14_MSK (0x1)
  67. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN14 */
  68. #define IFX_QSPI_ACCEN0_EN14_OFF (14)
  69. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN15 */
  70. #define IFX_QSPI_ACCEN0_EN15_LEN (1)
  71. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN15 */
  72. #define IFX_QSPI_ACCEN0_EN15_MSK (0x1)
  73. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN15 */
  74. #define IFX_QSPI_ACCEN0_EN15_OFF (15)
  75. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN16 */
  76. #define IFX_QSPI_ACCEN0_EN16_LEN (1)
  77. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN16 */
  78. #define IFX_QSPI_ACCEN0_EN16_MSK (0x1)
  79. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN16 */
  80. #define IFX_QSPI_ACCEN0_EN16_OFF (16)
  81. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN17 */
  82. #define IFX_QSPI_ACCEN0_EN17_LEN (1)
  83. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN17 */
  84. #define IFX_QSPI_ACCEN0_EN17_MSK (0x1)
  85. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN17 */
  86. #define IFX_QSPI_ACCEN0_EN17_OFF (17)
  87. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN18 */
  88. #define IFX_QSPI_ACCEN0_EN18_LEN (1)
  89. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN18 */
  90. #define IFX_QSPI_ACCEN0_EN18_MSK (0x1)
  91. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN18 */
  92. #define IFX_QSPI_ACCEN0_EN18_OFF (18)
  93. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN19 */
  94. #define IFX_QSPI_ACCEN0_EN19_LEN (1)
  95. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN19 */
  96. #define IFX_QSPI_ACCEN0_EN19_MSK (0x1)
  97. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN19 */
  98. #define IFX_QSPI_ACCEN0_EN19_OFF (19)
  99. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN1 */
  100. #define IFX_QSPI_ACCEN0_EN1_LEN (1)
  101. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN1 */
  102. #define IFX_QSPI_ACCEN0_EN1_MSK (0x1)
  103. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN1 */
  104. #define IFX_QSPI_ACCEN0_EN1_OFF (1)
  105. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN20 */
  106. #define IFX_QSPI_ACCEN0_EN20_LEN (1)
  107. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN20 */
  108. #define IFX_QSPI_ACCEN0_EN20_MSK (0x1)
  109. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN20 */
  110. #define IFX_QSPI_ACCEN0_EN20_OFF (20)
  111. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN21 */
  112. #define IFX_QSPI_ACCEN0_EN21_LEN (1)
  113. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN21 */
  114. #define IFX_QSPI_ACCEN0_EN21_MSK (0x1)
  115. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN21 */
  116. #define IFX_QSPI_ACCEN0_EN21_OFF (21)
  117. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN22 */
  118. #define IFX_QSPI_ACCEN0_EN22_LEN (1)
  119. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN22 */
  120. #define IFX_QSPI_ACCEN0_EN22_MSK (0x1)
  121. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN22 */
  122. #define IFX_QSPI_ACCEN0_EN22_OFF (22)
  123. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN23 */
  124. #define IFX_QSPI_ACCEN0_EN23_LEN (1)
  125. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN23 */
  126. #define IFX_QSPI_ACCEN0_EN23_MSK (0x1)
  127. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN23 */
  128. #define IFX_QSPI_ACCEN0_EN23_OFF (23)
  129. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN24 */
  130. #define IFX_QSPI_ACCEN0_EN24_LEN (1)
  131. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN24 */
  132. #define IFX_QSPI_ACCEN0_EN24_MSK (0x1)
  133. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN24 */
  134. #define IFX_QSPI_ACCEN0_EN24_OFF (24)
  135. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN25 */
  136. #define IFX_QSPI_ACCEN0_EN25_LEN (1)
  137. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN25 */
  138. #define IFX_QSPI_ACCEN0_EN25_MSK (0x1)
  139. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN25 */
  140. #define IFX_QSPI_ACCEN0_EN25_OFF (25)
  141. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN26 */
  142. #define IFX_QSPI_ACCEN0_EN26_LEN (1)
  143. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN26 */
  144. #define IFX_QSPI_ACCEN0_EN26_MSK (0x1)
  145. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN26 */
  146. #define IFX_QSPI_ACCEN0_EN26_OFF (26)
  147. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN27 */
  148. #define IFX_QSPI_ACCEN0_EN27_LEN (1)
  149. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN27 */
  150. #define IFX_QSPI_ACCEN0_EN27_MSK (0x1)
  151. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN27 */
  152. #define IFX_QSPI_ACCEN0_EN27_OFF (27)
  153. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN28 */
  154. #define IFX_QSPI_ACCEN0_EN28_LEN (1)
  155. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN28 */
  156. #define IFX_QSPI_ACCEN0_EN28_MSK (0x1)
  157. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN28 */
  158. #define IFX_QSPI_ACCEN0_EN28_OFF (28)
  159. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN29 */
  160. #define IFX_QSPI_ACCEN0_EN29_LEN (1)
  161. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN29 */
  162. #define IFX_QSPI_ACCEN0_EN29_MSK (0x1)
  163. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN29 */
  164. #define IFX_QSPI_ACCEN0_EN29_OFF (29)
  165. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN2 */
  166. #define IFX_QSPI_ACCEN0_EN2_LEN (1)
  167. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN2 */
  168. #define IFX_QSPI_ACCEN0_EN2_MSK (0x1)
  169. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN2 */
  170. #define IFX_QSPI_ACCEN0_EN2_OFF (2)
  171. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN30 */
  172. #define IFX_QSPI_ACCEN0_EN30_LEN (1)
  173. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN30 */
  174. #define IFX_QSPI_ACCEN0_EN30_MSK (0x1)
  175. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN30 */
  176. #define IFX_QSPI_ACCEN0_EN30_OFF (30)
  177. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN31 */
  178. #define IFX_QSPI_ACCEN0_EN31_LEN (1)
  179. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN31 */
  180. #define IFX_QSPI_ACCEN0_EN31_MSK (0x1)
  181. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN31 */
  182. #define IFX_QSPI_ACCEN0_EN31_OFF (31)
  183. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN3 */
  184. #define IFX_QSPI_ACCEN0_EN3_LEN (1)
  185. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN3 */
  186. #define IFX_QSPI_ACCEN0_EN3_MSK (0x1)
  187. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN3 */
  188. #define IFX_QSPI_ACCEN0_EN3_OFF (3)
  189. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN4 */
  190. #define IFX_QSPI_ACCEN0_EN4_LEN (1)
  191. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN4 */
  192. #define IFX_QSPI_ACCEN0_EN4_MSK (0x1)
  193. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN4 */
  194. #define IFX_QSPI_ACCEN0_EN4_OFF (4)
  195. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN5 */
  196. #define IFX_QSPI_ACCEN0_EN5_LEN (1)
  197. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN5 */
  198. #define IFX_QSPI_ACCEN0_EN5_MSK (0x1)
  199. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN5 */
  200. #define IFX_QSPI_ACCEN0_EN5_OFF (5)
  201. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN6 */
  202. #define IFX_QSPI_ACCEN0_EN6_LEN (1)
  203. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN6 */
  204. #define IFX_QSPI_ACCEN0_EN6_MSK (0x1)
  205. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN6 */
  206. #define IFX_QSPI_ACCEN0_EN6_OFF (6)
  207. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN7 */
  208. #define IFX_QSPI_ACCEN0_EN7_LEN (1)
  209. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN7 */
  210. #define IFX_QSPI_ACCEN0_EN7_MSK (0x1)
  211. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN7 */
  212. #define IFX_QSPI_ACCEN0_EN7_OFF (7)
  213. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN8 */
  214. #define IFX_QSPI_ACCEN0_EN8_LEN (1)
  215. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN8 */
  216. #define IFX_QSPI_ACCEN0_EN8_MSK (0x1)
  217. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN8 */
  218. #define IFX_QSPI_ACCEN0_EN8_OFF (8)
  219. /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN9 */
  220. #define IFX_QSPI_ACCEN0_EN9_LEN (1)
  221. /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN9 */
  222. #define IFX_QSPI_ACCEN0_EN9_MSK (0x1)
  223. /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN9 */
  224. #define IFX_QSPI_ACCEN0_EN9_OFF (9)
  225. /** \\brief Length for Ifx_QSPI_BACON_Bits.BYTE */
  226. #define IFX_QSPI_BACON_BYTE_LEN (1)
  227. /** \\brief Mask for Ifx_QSPI_BACON_Bits.BYTE */
  228. #define IFX_QSPI_BACON_BYTE_MSK (0x1)
  229. /** \\brief Offset for Ifx_QSPI_BACON_Bits.BYTE */
  230. #define IFX_QSPI_BACON_BYTE_OFF (22)
  231. /** \\brief Length for Ifx_QSPI_BACON_Bits.CS */
  232. #define IFX_QSPI_BACON_CS_LEN (4)
  233. /** \\brief Mask for Ifx_QSPI_BACON_Bits.CS */
  234. #define IFX_QSPI_BACON_CS_MSK (0xf)
  235. /** \\brief Offset for Ifx_QSPI_BACON_Bits.CS */
  236. #define IFX_QSPI_BACON_CS_OFF (28)
  237. /** \\brief Length for Ifx_QSPI_BACON_Bits.DL */
  238. #define IFX_QSPI_BACON_DL_LEN (5)
  239. /** \\brief Mask for Ifx_QSPI_BACON_Bits.DL */
  240. #define IFX_QSPI_BACON_DL_MSK (0x1f)
  241. /** \\brief Offset for Ifx_QSPI_BACON_Bits.DL */
  242. #define IFX_QSPI_BACON_DL_OFF (23)
  243. /** \\brief Length for Ifx_QSPI_BACON_Bits.IDLE */
  244. #define IFX_QSPI_BACON_IDLE_LEN (3)
  245. /** \\brief Mask for Ifx_QSPI_BACON_Bits.IDLE */
  246. #define IFX_QSPI_BACON_IDLE_MSK (0x7)
  247. /** \\brief Offset for Ifx_QSPI_BACON_Bits.IDLE */
  248. #define IFX_QSPI_BACON_IDLE_OFF (4)
  249. /** \\brief Length for Ifx_QSPI_BACON_Bits.IPRE */
  250. #define IFX_QSPI_BACON_IPRE_LEN (3)
  251. /** \\brief Mask for Ifx_QSPI_BACON_Bits.IPRE */
  252. #define IFX_QSPI_BACON_IPRE_MSK (0x7)
  253. /** \\brief Offset for Ifx_QSPI_BACON_Bits.IPRE */
  254. #define IFX_QSPI_BACON_IPRE_OFF (1)
  255. /** \\brief Length for Ifx_QSPI_BACON_Bits.LAST */
  256. #define IFX_QSPI_BACON_LAST_LEN (1)
  257. /** \\brief Mask for Ifx_QSPI_BACON_Bits.LAST */
  258. #define IFX_QSPI_BACON_LAST_MSK (0x1)
  259. /** \\brief Offset for Ifx_QSPI_BACON_Bits.LAST */
  260. #define IFX_QSPI_BACON_LAST_OFF (0)
  261. /** \\brief Length for Ifx_QSPI_BACON_Bits.LEAD */
  262. #define IFX_QSPI_BACON_LEAD_LEN (3)
  263. /** \\brief Mask for Ifx_QSPI_BACON_Bits.LEAD */
  264. #define IFX_QSPI_BACON_LEAD_MSK (0x7)
  265. /** \\brief Offset for Ifx_QSPI_BACON_Bits.LEAD */
  266. #define IFX_QSPI_BACON_LEAD_OFF (10)
  267. /** \\brief Length for Ifx_QSPI_BACON_Bits.LPRE */
  268. #define IFX_QSPI_BACON_LPRE_LEN (3)
  269. /** \\brief Mask for Ifx_QSPI_BACON_Bits.LPRE */
  270. #define IFX_QSPI_BACON_LPRE_MSK (0x7)
  271. /** \\brief Offset for Ifx_QSPI_BACON_Bits.LPRE */
  272. #define IFX_QSPI_BACON_LPRE_OFF (7)
  273. /** \\brief Length for Ifx_QSPI_BACON_Bits.MSB */
  274. #define IFX_QSPI_BACON_MSB_LEN (1)
  275. /** \\brief Mask for Ifx_QSPI_BACON_Bits.MSB */
  276. #define IFX_QSPI_BACON_MSB_MSK (0x1)
  277. /** \\brief Offset for Ifx_QSPI_BACON_Bits.MSB */
  278. #define IFX_QSPI_BACON_MSB_OFF (21)
  279. /** \\brief Length for Ifx_QSPI_BACON_Bits.PARTYP */
  280. #define IFX_QSPI_BACON_PARTYP_LEN (1)
  281. /** \\brief Mask for Ifx_QSPI_BACON_Bits.PARTYP */
  282. #define IFX_QSPI_BACON_PARTYP_MSK (0x1)
  283. /** \\brief Offset for Ifx_QSPI_BACON_Bits.PARTYP */
  284. #define IFX_QSPI_BACON_PARTYP_OFF (19)
  285. /** \\brief Length for Ifx_QSPI_BACON_Bits.TPRE */
  286. #define IFX_QSPI_BACON_TPRE_LEN (3)
  287. /** \\brief Mask for Ifx_QSPI_BACON_Bits.TPRE */
  288. #define IFX_QSPI_BACON_TPRE_MSK (0x7)
  289. /** \\brief Offset for Ifx_QSPI_BACON_Bits.TPRE */
  290. #define IFX_QSPI_BACON_TPRE_OFF (13)
  291. /** \\brief Length for Ifx_QSPI_BACON_Bits.TRAIL */
  292. #define IFX_QSPI_BACON_TRAIL_LEN (3)
  293. /** \\brief Mask for Ifx_QSPI_BACON_Bits.TRAIL */
  294. #define IFX_QSPI_BACON_TRAIL_MSK (0x7)
  295. /** \\brief Offset for Ifx_QSPI_BACON_Bits.TRAIL */
  296. #define IFX_QSPI_BACON_TRAIL_OFF (16)
  297. /** \\brief Length for Ifx_QSPI_BACON_Bits.UINT */
  298. #define IFX_QSPI_BACON_UINT_LEN (1)
  299. /** \\brief Mask for Ifx_QSPI_BACON_Bits.UINT */
  300. #define IFX_QSPI_BACON_UINT_MSK (0x1)
  301. /** \\brief Offset for Ifx_QSPI_BACON_Bits.UINT */
  302. #define IFX_QSPI_BACON_UINT_OFF (20)
  303. /** \\brief Length for Ifx_QSPI_BACONENTRY_Bits.E */
  304. #define IFX_QSPI_BACONENTRY_E_LEN (32)
  305. /** \\brief Mask for Ifx_QSPI_BACONENTRY_Bits.E */
  306. #define IFX_QSPI_BACONENTRY_E_MSK (0xffffffff)
  307. /** \\brief Offset for Ifx_QSPI_BACONENTRY_Bits.E */
  308. #define IFX_QSPI_BACONENTRY_E_OFF (0)
  309. /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAP */
  310. #define IFX_QSPI_CAPCON_CAP_LEN (15)
  311. /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAP */
  312. #define IFX_QSPI_CAPCON_CAP_MSK (0x7fff)
  313. /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAP */
  314. #define IFX_QSPI_CAPCON_CAP_OFF (0)
  315. /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAPC */
  316. #define IFX_QSPI_CAPCON_CAPC_LEN (1)
  317. /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAPC */
  318. #define IFX_QSPI_CAPCON_CAPC_MSK (0x1)
  319. /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAPC */
  320. #define IFX_QSPI_CAPCON_CAPC_OFF (28)
  321. /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAPF */
  322. #define IFX_QSPI_CAPCON_CAPF_LEN (1)
  323. /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAPF */
  324. #define IFX_QSPI_CAPCON_CAPF_MSK (0x1)
  325. /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAPF */
  326. #define IFX_QSPI_CAPCON_CAPF_OFF (30)
  327. /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAPS */
  328. #define IFX_QSPI_CAPCON_CAPS_LEN (1)
  329. /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAPS */
  330. #define IFX_QSPI_CAPCON_CAPS_MSK (0x1)
  331. /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAPS */
  332. #define IFX_QSPI_CAPCON_CAPS_OFF (29)
  333. /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAPSEL */
  334. #define IFX_QSPI_CAPCON_CAPSEL_LEN (1)
  335. /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAPSEL */
  336. #define IFX_QSPI_CAPCON_CAPSEL_MSK (0x1)
  337. /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAPSEL */
  338. #define IFX_QSPI_CAPCON_CAPSEL_OFF (31)
  339. /** \\brief Length for Ifx_QSPI_CAPCON_Bits.EDGECON */
  340. #define IFX_QSPI_CAPCON_EDGECON_LEN (2)
  341. /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.EDGECON */
  342. #define IFX_QSPI_CAPCON_EDGECON_MSK (0x3)
  343. /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.EDGECON */
  344. #define IFX_QSPI_CAPCON_EDGECON_OFF (16)
  345. /** \\brief Length for Ifx_QSPI_CAPCON_Bits.EN */
  346. #define IFX_QSPI_CAPCON_EN_LEN (1)
  347. /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.EN */
  348. #define IFX_QSPI_CAPCON_EN_MSK (0x1)
  349. /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.EN */
  350. #define IFX_QSPI_CAPCON_EN_OFF (20)
  351. /** \\brief Length for Ifx_QSPI_CAPCON_Bits.INS */
  352. #define IFX_QSPI_CAPCON_INS_LEN (2)
  353. /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.INS */
  354. #define IFX_QSPI_CAPCON_INS_MSK (0x3)
  355. /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.INS */
  356. #define IFX_QSPI_CAPCON_INS_OFF (18)
  357. /** \\brief Length for Ifx_QSPI_CAPCON_Bits.OVF */
  358. #define IFX_QSPI_CAPCON_OVF_LEN (1)
  359. /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.OVF */
  360. #define IFX_QSPI_CAPCON_OVF_MSK (0x1)
  361. /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.OVF */
  362. #define IFX_QSPI_CAPCON_OVF_OFF (15)
  363. /** \\brief Length for Ifx_QSPI_CLC_Bits.DISR */
  364. #define IFX_QSPI_CLC_DISR_LEN (1)
  365. /** \\brief Mask for Ifx_QSPI_CLC_Bits.DISR */
  366. #define IFX_QSPI_CLC_DISR_MSK (0x1)
  367. /** \\brief Offset for Ifx_QSPI_CLC_Bits.DISR */
  368. #define IFX_QSPI_CLC_DISR_OFF (0)
  369. /** \\brief Length for Ifx_QSPI_CLC_Bits.DISS */
  370. #define IFX_QSPI_CLC_DISS_LEN (1)
  371. /** \\brief Mask for Ifx_QSPI_CLC_Bits.DISS */
  372. #define IFX_QSPI_CLC_DISS_MSK (0x1)
  373. /** \\brief Offset for Ifx_QSPI_CLC_Bits.DISS */
  374. #define IFX_QSPI_CLC_DISS_OFF (1)
  375. /** \\brief Length for Ifx_QSPI_CLC_Bits.EDIS */
  376. #define IFX_QSPI_CLC_EDIS_LEN (1)
  377. /** \\brief Mask for Ifx_QSPI_CLC_Bits.EDIS */
  378. #define IFX_QSPI_CLC_EDIS_MSK (0x1)
  379. /** \\brief Offset for Ifx_QSPI_CLC_Bits.EDIS */
  380. #define IFX_QSPI_CLC_EDIS_OFF (3)
  381. /** \\brief Length for Ifx_QSPI_DATAENTRY_Bits.E */
  382. #define IFX_QSPI_DATAENTRY_E_LEN (32)
  383. /** \\brief Mask for Ifx_QSPI_DATAENTRY_Bits.E */
  384. #define IFX_QSPI_DATAENTRY_E_MSK (0xffffffff)
  385. /** \\brief Offset for Ifx_QSPI_DATAENTRY_Bits.E */
  386. #define IFX_QSPI_DATAENTRY_E_OFF (0)
  387. /** \\brief Length for Ifx_QSPI_ECON_Bits.A */
  388. #define IFX_QSPI_ECON_A_LEN (2)
  389. /** \\brief Mask for Ifx_QSPI_ECON_Bits.A */
  390. #define IFX_QSPI_ECON_A_MSK (0x3)
  391. /** \\brief Offset for Ifx_QSPI_ECON_Bits.A */
  392. #define IFX_QSPI_ECON_A_OFF (6)
  393. /** \\brief Length for Ifx_QSPI_ECON_Bits.B */
  394. #define IFX_QSPI_ECON_B_LEN (2)
  395. /** \\brief Mask for Ifx_QSPI_ECON_Bits.B */
  396. #define IFX_QSPI_ECON_B_MSK (0x3)
  397. /** \\brief Offset for Ifx_QSPI_ECON_Bits.B */
  398. #define IFX_QSPI_ECON_B_OFF (8)
  399. /** \\brief Length for Ifx_QSPI_ECON_Bits.BE */
  400. #define IFX_QSPI_ECON_BE_LEN (2)
  401. /** \\brief Mask for Ifx_QSPI_ECON_Bits.BE */
  402. #define IFX_QSPI_ECON_BE_MSK (0x3)
  403. /** \\brief Offset for Ifx_QSPI_ECON_Bits.BE */
  404. #define IFX_QSPI_ECON_BE_OFF (30)
  405. /** \\brief Length for Ifx_QSPI_ECON_Bits.C */
  406. #define IFX_QSPI_ECON_C_LEN (2)
  407. /** \\brief Mask for Ifx_QSPI_ECON_Bits.C */
  408. #define IFX_QSPI_ECON_C_MSK (0x3)
  409. /** \\brief Offset for Ifx_QSPI_ECON_Bits.C */
  410. #define IFX_QSPI_ECON_C_OFF (10)
  411. /** \\brief Length for Ifx_QSPI_ECON_Bits.CPH */
  412. #define IFX_QSPI_ECON_CPH_LEN (1)
  413. /** \\brief Mask for Ifx_QSPI_ECON_Bits.CPH */
  414. #define IFX_QSPI_ECON_CPH_MSK (0x1)
  415. /** \\brief Offset for Ifx_QSPI_ECON_Bits.CPH */
  416. #define IFX_QSPI_ECON_CPH_OFF (12)
  417. /** \\brief Length for Ifx_QSPI_ECON_Bits.CPOL */
  418. #define IFX_QSPI_ECON_CPOL_LEN (1)
  419. /** \\brief Mask for Ifx_QSPI_ECON_Bits.CPOL */
  420. #define IFX_QSPI_ECON_CPOL_MSK (0x1)
  421. /** \\brief Offset for Ifx_QSPI_ECON_Bits.CPOL */
  422. #define IFX_QSPI_ECON_CPOL_OFF (13)
  423. /** \\brief Length for Ifx_QSPI_ECON_Bits.PAREN */
  424. #define IFX_QSPI_ECON_PAREN_LEN (1)
  425. /** \\brief Mask for Ifx_QSPI_ECON_Bits.PAREN */
  426. #define IFX_QSPI_ECON_PAREN_MSK (0x1)
  427. /** \\brief Offset for Ifx_QSPI_ECON_Bits.PAREN */
  428. #define IFX_QSPI_ECON_PAREN_OFF (14)
  429. /** \\brief Length for Ifx_QSPI_ECON_Bits.Q */
  430. #define IFX_QSPI_ECON_Q_LEN (6)
  431. /** \\brief Mask for Ifx_QSPI_ECON_Bits.Q */
  432. #define IFX_QSPI_ECON_Q_MSK (0x3f)
  433. /** \\brief Offset for Ifx_QSPI_ECON_Bits.Q */
  434. #define IFX_QSPI_ECON_Q_OFF (0)
  435. /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.ERRORCLEARS */
  436. #define IFX_QSPI_FLAGSCLEAR_ERRORCLEARS_LEN (9)
  437. /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.ERRORCLEARS */
  438. #define IFX_QSPI_FLAGSCLEAR_ERRORCLEARS_MSK (0x1ff)
  439. /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.ERRORCLEARS */
  440. #define IFX_QSPI_FLAGSCLEAR_ERRORCLEARS_OFF (0)
  441. /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.PT1C */
  442. #define IFX_QSPI_FLAGSCLEAR_PT1C_LEN (1)
  443. /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.PT1C */
  444. #define IFX_QSPI_FLAGSCLEAR_PT1C_MSK (0x1)
  445. /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.PT1C */
  446. #define IFX_QSPI_FLAGSCLEAR_PT1C_OFF (11)
  447. /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.PT2C */
  448. #define IFX_QSPI_FLAGSCLEAR_PT2C_LEN (1)
  449. /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.PT2C */
  450. #define IFX_QSPI_FLAGSCLEAR_PT2C_MSK (0x1)
  451. /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.PT2C */
  452. #define IFX_QSPI_FLAGSCLEAR_PT2C_OFF (12)
  453. /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.RXC */
  454. #define IFX_QSPI_FLAGSCLEAR_RXC_LEN (1)
  455. /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.RXC */
  456. #define IFX_QSPI_FLAGSCLEAR_RXC_MSK (0x1)
  457. /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.RXC */
  458. #define IFX_QSPI_FLAGSCLEAR_RXC_OFF (10)
  459. /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.TXC */
  460. #define IFX_QSPI_FLAGSCLEAR_TXC_LEN (1)
  461. /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.TXC */
  462. #define IFX_QSPI_FLAGSCLEAR_TXC_MSK (0x1)
  463. /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.TXC */
  464. #define IFX_QSPI_FLAGSCLEAR_TXC_OFF (9)
  465. /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.USRC */
  466. #define IFX_QSPI_FLAGSCLEAR_USRC_LEN (1)
  467. /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.USRC */
  468. #define IFX_QSPI_FLAGSCLEAR_USRC_MSK (0x1)
  469. /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.USRC */
  470. #define IFX_QSPI_FLAGSCLEAR_USRC_OFF (15)
  471. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.ERRORENS */
  472. #define IFX_QSPI_GLOBALCON1_ERRORENS_LEN (9)
  473. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.ERRORENS */
  474. #define IFX_QSPI_GLOBALCON1_ERRORENS_MSK (0x1ff)
  475. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.ERRORENS */
  476. #define IFX_QSPI_GLOBALCON1_ERRORENS_OFF (0)
  477. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.PT1 */
  478. #define IFX_QSPI_GLOBALCON1_PT1_LEN (3)
  479. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.PT1 */
  480. #define IFX_QSPI_GLOBALCON1_PT1_MSK (0x7)
  481. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.PT1 */
  482. #define IFX_QSPI_GLOBALCON1_PT1_OFF (20)
  483. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.PT1EN */
  484. #define IFX_QSPI_GLOBALCON1_PT1EN_LEN (1)
  485. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.PT1EN */
  486. #define IFX_QSPI_GLOBALCON1_PT1EN_MSK (0x1)
  487. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.PT1EN */
  488. #define IFX_QSPI_GLOBALCON1_PT1EN_OFF (11)
  489. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.PT2 */
  490. #define IFX_QSPI_GLOBALCON1_PT2_LEN (3)
  491. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.PT2 */
  492. #define IFX_QSPI_GLOBALCON1_PT2_MSK (0x7)
  493. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.PT2 */
  494. #define IFX_QSPI_GLOBALCON1_PT2_OFF (23)
  495. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.PT2EN */
  496. #define IFX_QSPI_GLOBALCON1_PT2EN_LEN (1)
  497. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.PT2EN */
  498. #define IFX_QSPI_GLOBALCON1_PT2EN_MSK (0x1)
  499. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.PT2EN */
  500. #define IFX_QSPI_GLOBALCON1_PT2EN_OFF (12)
  501. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.RXEN */
  502. #define IFX_QSPI_GLOBALCON1_RXEN_LEN (1)
  503. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.RXEN */
  504. #define IFX_QSPI_GLOBALCON1_RXEN_MSK (0x1)
  505. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.RXEN */
  506. #define IFX_QSPI_GLOBALCON1_RXEN_OFF (10)
  507. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.RXFIFOINT */
  508. #define IFX_QSPI_GLOBALCON1_RXFIFOINT_LEN (2)
  509. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.RXFIFOINT */
  510. #define IFX_QSPI_GLOBALCON1_RXFIFOINT_MSK (0x3)
  511. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.RXFIFOINT */
  512. #define IFX_QSPI_GLOBALCON1_RXFIFOINT_OFF (18)
  513. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.RXFM */
  514. #define IFX_QSPI_GLOBALCON1_RXFM_LEN (2)
  515. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.RXFM */
  516. #define IFX_QSPI_GLOBALCON1_RXFM_MSK (0x3)
  517. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.RXFM */
  518. #define IFX_QSPI_GLOBALCON1_RXFM_OFF (28)
  519. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.TXEN */
  520. #define IFX_QSPI_GLOBALCON1_TXEN_LEN (1)
  521. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.TXEN */
  522. #define IFX_QSPI_GLOBALCON1_TXEN_MSK (0x1)
  523. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.TXEN */
  524. #define IFX_QSPI_GLOBALCON1_TXEN_OFF (9)
  525. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.TXFIFOINT */
  526. #define IFX_QSPI_GLOBALCON1_TXFIFOINT_LEN (2)
  527. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.TXFIFOINT */
  528. #define IFX_QSPI_GLOBALCON1_TXFIFOINT_MSK (0x3)
  529. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.TXFIFOINT */
  530. #define IFX_QSPI_GLOBALCON1_TXFIFOINT_OFF (16)
  531. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.TXFM */
  532. #define IFX_QSPI_GLOBALCON1_TXFM_LEN (2)
  533. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.TXFM */
  534. #define IFX_QSPI_GLOBALCON1_TXFM_MSK (0x3)
  535. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.TXFM */
  536. #define IFX_QSPI_GLOBALCON1_TXFM_OFF (26)
  537. /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.USREN */
  538. #define IFX_QSPI_GLOBALCON1_USREN_LEN (1)
  539. /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.USREN */
  540. #define IFX_QSPI_GLOBALCON1_USREN_MSK (0x1)
  541. /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.USREN */
  542. #define IFX_QSPI_GLOBALCON1_USREN_OFF (15)
  543. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.AREN */
  544. #define IFX_QSPI_GLOBALCON_AREN_LEN (1)
  545. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.AREN */
  546. #define IFX_QSPI_GLOBALCON_AREN_MSK (0x1)
  547. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.AREN */
  548. #define IFX_QSPI_GLOBALCON_AREN_OFF (27)
  549. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.DEL0 */
  550. #define IFX_QSPI_GLOBALCON_DEL0_LEN (1)
  551. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.DEL0 */
  552. #define IFX_QSPI_GLOBALCON_DEL0_MSK (0x1)
  553. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.DEL0 */
  554. #define IFX_QSPI_GLOBALCON_DEL0_OFF (15)
  555. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.EN */
  556. #define IFX_QSPI_GLOBALCON_EN_LEN (1)
  557. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.EN */
  558. #define IFX_QSPI_GLOBALCON_EN_MSK (0x1)
  559. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.EN */
  560. #define IFX_QSPI_GLOBALCON_EN_OFF (24)
  561. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.EXPECT */
  562. #define IFX_QSPI_GLOBALCON_EXPECT_LEN (4)
  563. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.EXPECT */
  564. #define IFX_QSPI_GLOBALCON_EXPECT_MSK (0xf)
  565. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.EXPECT */
  566. #define IFX_QSPI_GLOBALCON_EXPECT_OFF (10)
  567. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.LB */
  568. #define IFX_QSPI_GLOBALCON_LB_LEN (1)
  569. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.LB */
  570. #define IFX_QSPI_GLOBALCON_LB_MSK (0x1)
  571. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.LB */
  572. #define IFX_QSPI_GLOBALCON_LB_OFF (14)
  573. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.MS */
  574. #define IFX_QSPI_GLOBALCON_MS_LEN (2)
  575. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.MS */
  576. #define IFX_QSPI_GLOBALCON_MS_MSK (0x3)
  577. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.MS */
  578. #define IFX_QSPI_GLOBALCON_MS_OFF (25)
  579. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.RESETS */
  580. #define IFX_QSPI_GLOBALCON_RESETS_LEN (4)
  581. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.RESETS */
  582. #define IFX_QSPI_GLOBALCON_RESETS_MSK (0xf)
  583. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.RESETS */
  584. #define IFX_QSPI_GLOBALCON_RESETS_OFF (28)
  585. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.SI */
  586. #define IFX_QSPI_GLOBALCON_SI_LEN (1)
  587. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.SI */
  588. #define IFX_QSPI_GLOBALCON_SI_MSK (0x1)
  589. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.SI */
  590. #define IFX_QSPI_GLOBALCON_SI_OFF (9)
  591. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.SRF */
  592. #define IFX_QSPI_GLOBALCON_SRF_LEN (1)
  593. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.SRF */
  594. #define IFX_QSPI_GLOBALCON_SRF_MSK (0x1)
  595. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.SRF */
  596. #define IFX_QSPI_GLOBALCON_SRF_OFF (21)
  597. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.STIP */
  598. #define IFX_QSPI_GLOBALCON_STIP_LEN (1)
  599. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.STIP */
  600. #define IFX_QSPI_GLOBALCON_STIP_MSK (0x1)
  601. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.STIP */
  602. #define IFX_QSPI_GLOBALCON_STIP_OFF (22)
  603. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.STROBE */
  604. #define IFX_QSPI_GLOBALCON_STROBE_LEN (5)
  605. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.STROBE */
  606. #define IFX_QSPI_GLOBALCON_STROBE_MSK (0x1f)
  607. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.STROBE */
  608. #define IFX_QSPI_GLOBALCON_STROBE_OFF (16)
  609. /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.TQ */
  610. #define IFX_QSPI_GLOBALCON_TQ_LEN (8)
  611. /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.TQ */
  612. #define IFX_QSPI_GLOBALCON_TQ_MSK (0xff)
  613. /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.TQ */
  614. #define IFX_QSPI_GLOBALCON_TQ_OFF (0)
  615. /** \\brief Length for Ifx_QSPI_ID_Bits.MODNUMBER */
  616. #define IFX_QSPI_ID_MODNUMBER_LEN (16)
  617. /** \\brief Mask for Ifx_QSPI_ID_Bits.MODNUMBER */
  618. #define IFX_QSPI_ID_MODNUMBER_MSK (0xffff)
  619. /** \\brief Offset for Ifx_QSPI_ID_Bits.MODNUMBER */
  620. #define IFX_QSPI_ID_MODNUMBER_OFF (16)
  621. /** \\brief Length for Ifx_QSPI_ID_Bits.MODREV */
  622. #define IFX_QSPI_ID_MODREV_LEN (8)
  623. /** \\brief Mask for Ifx_QSPI_ID_Bits.MODREV */
  624. #define IFX_QSPI_ID_MODREV_MSK (0xff)
  625. /** \\brief Offset for Ifx_QSPI_ID_Bits.MODREV */
  626. #define IFX_QSPI_ID_MODREV_OFF (0)
  627. /** \\brief Length for Ifx_QSPI_ID_Bits.MODTYPE */
  628. #define IFX_QSPI_ID_MODTYPE_LEN (8)
  629. /** \\brief Mask for Ifx_QSPI_ID_Bits.MODTYPE */
  630. #define IFX_QSPI_ID_MODTYPE_MSK (0xff)
  631. /** \\brief Offset for Ifx_QSPI_ID_Bits.MODTYPE */
  632. #define IFX_QSPI_ID_MODTYPE_OFF (8)
  633. /** \\brief Length for Ifx_QSPI_KRST0_Bits.RST */
  634. #define IFX_QSPI_KRST0_RST_LEN (1)
  635. /** \\brief Mask for Ifx_QSPI_KRST0_Bits.RST */
  636. #define IFX_QSPI_KRST0_RST_MSK (0x1)
  637. /** \\brief Offset for Ifx_QSPI_KRST0_Bits.RST */
  638. #define IFX_QSPI_KRST0_RST_OFF (0)
  639. /** \\brief Length for Ifx_QSPI_KRST0_Bits.RSTSTAT */
  640. #define IFX_QSPI_KRST0_RSTSTAT_LEN (1)
  641. /** \\brief Mask for Ifx_QSPI_KRST0_Bits.RSTSTAT */
  642. #define IFX_QSPI_KRST0_RSTSTAT_MSK (0x1)
  643. /** \\brief Offset for Ifx_QSPI_KRST0_Bits.RSTSTAT */
  644. #define IFX_QSPI_KRST0_RSTSTAT_OFF (1)
  645. /** \\brief Length for Ifx_QSPI_KRST1_Bits.RST */
  646. #define IFX_QSPI_KRST1_RST_LEN (1)
  647. /** \\brief Mask for Ifx_QSPI_KRST1_Bits.RST */
  648. #define IFX_QSPI_KRST1_RST_MSK (0x1)
  649. /** \\brief Offset for Ifx_QSPI_KRST1_Bits.RST */
  650. #define IFX_QSPI_KRST1_RST_OFF (0)
  651. /** \\brief Length for Ifx_QSPI_KRSTCLR_Bits.CLR */
  652. #define IFX_QSPI_KRSTCLR_CLR_LEN (1)
  653. /** \\brief Mask for Ifx_QSPI_KRSTCLR_Bits.CLR */
  654. #define IFX_QSPI_KRSTCLR_CLR_MSK (0x1)
  655. /** \\brief Offset for Ifx_QSPI_KRSTCLR_Bits.CLR */
  656. #define IFX_QSPI_KRSTCLR_CLR_OFF (0)
  657. /** \\brief Length for Ifx_QSPI_MIXENTRY_Bits.E */
  658. #define IFX_QSPI_MIXENTRY_E_LEN (32)
  659. /** \\brief Mask for Ifx_QSPI_MIXENTRY_Bits.E */
  660. #define IFX_QSPI_MIXENTRY_E_MSK (0xffffffff)
  661. /** \\brief Offset for Ifx_QSPI_MIXENTRY_Bits.E */
  662. #define IFX_QSPI_MIXENTRY_E_OFF (0)
  663. /** \\brief Length for Ifx_QSPI_OCS_Bits.SUS */
  664. #define IFX_QSPI_OCS_SUS_LEN (4)
  665. /** \\brief Mask for Ifx_QSPI_OCS_Bits.SUS */
  666. #define IFX_QSPI_OCS_SUS_MSK (0xf)
  667. /** \\brief Offset for Ifx_QSPI_OCS_Bits.SUS */
  668. #define IFX_QSPI_OCS_SUS_OFF (24)
  669. /** \\brief Length for Ifx_QSPI_OCS_Bits.SUS_P */
  670. #define IFX_QSPI_OCS_SUS_P_LEN (1)
  671. /** \\brief Mask for Ifx_QSPI_OCS_Bits.SUS_P */
  672. #define IFX_QSPI_OCS_SUS_P_MSK (0x1)
  673. /** \\brief Offset for Ifx_QSPI_OCS_Bits.SUS_P */
  674. #define IFX_QSPI_OCS_SUS_P_OFF (28)
  675. /** \\brief Length for Ifx_QSPI_OCS_Bits.SUSSTA */
  676. #define IFX_QSPI_OCS_SUSSTA_LEN (1)
  677. /** \\brief Mask for Ifx_QSPI_OCS_Bits.SUSSTA */
  678. #define IFX_QSPI_OCS_SUSSTA_MSK (0x1)
  679. /** \\brief Offset for Ifx_QSPI_OCS_Bits.SUSSTA */
  680. #define IFX_QSPI_OCS_SUSSTA_OFF (29)
  681. /** \\brief Length for Ifx_QSPI_PISEL_Bits.MRIS */
  682. #define IFX_QSPI_PISEL_MRIS_LEN (3)
  683. /** \\brief Mask for Ifx_QSPI_PISEL_Bits.MRIS */
  684. #define IFX_QSPI_PISEL_MRIS_MSK (0x7)
  685. /** \\brief Offset for Ifx_QSPI_PISEL_Bits.MRIS */
  686. #define IFX_QSPI_PISEL_MRIS_OFF (0)
  687. /** \\brief Length for Ifx_QSPI_PISEL_Bits.SCIS */
  688. #define IFX_QSPI_PISEL_SCIS_LEN (3)
  689. /** \\brief Mask for Ifx_QSPI_PISEL_Bits.SCIS */
  690. #define IFX_QSPI_PISEL_SCIS_MSK (0x7)
  691. /** \\brief Offset for Ifx_QSPI_PISEL_Bits.SCIS */
  692. #define IFX_QSPI_PISEL_SCIS_OFF (8)
  693. /** \\brief Length for Ifx_QSPI_PISEL_Bits.SLSIS */
  694. #define IFX_QSPI_PISEL_SLSIS_LEN (3)
  695. /** \\brief Mask for Ifx_QSPI_PISEL_Bits.SLSIS */
  696. #define IFX_QSPI_PISEL_SLSIS_MSK (0x7)
  697. /** \\brief Offset for Ifx_QSPI_PISEL_Bits.SLSIS */
  698. #define IFX_QSPI_PISEL_SLSIS_OFF (12)
  699. /** \\brief Length for Ifx_QSPI_PISEL_Bits.SRIS */
  700. #define IFX_QSPI_PISEL_SRIS_LEN (3)
  701. /** \\brief Mask for Ifx_QSPI_PISEL_Bits.SRIS */
  702. #define IFX_QSPI_PISEL_SRIS_MSK (0x7)
  703. /** \\brief Offset for Ifx_QSPI_PISEL_Bits.SRIS */
  704. #define IFX_QSPI_PISEL_SRIS_OFF (4)
  705. /** \\brief Length for Ifx_QSPI_RXEXIT_Bits.E */
  706. #define IFX_QSPI_RXEXIT_E_LEN (32)
  707. /** \\brief Mask for Ifx_QSPI_RXEXIT_Bits.E */
  708. #define IFX_QSPI_RXEXIT_E_MSK (0xffffffff)
  709. /** \\brief Offset for Ifx_QSPI_RXEXIT_Bits.E */
  710. #define IFX_QSPI_RXEXIT_E_OFF (0)
  711. /** \\brief Length for Ifx_QSPI_RXEXITD_Bits.E */
  712. #define IFX_QSPI_RXEXITD_E_LEN (32)
  713. /** \\brief Mask for Ifx_QSPI_RXEXITD_Bits.E */
  714. #define IFX_QSPI_RXEXITD_E_MSK (0xffffffff)
  715. /** \\brief Offset for Ifx_QSPI_RXEXITD_Bits.E */
  716. #define IFX_QSPI_RXEXITD_E_OFF (0)
  717. /** \\brief Length for Ifx_QSPI_SSOC_Bits.AOL */
  718. #define IFX_QSPI_SSOC_AOL_LEN (16)
  719. /** \\brief Mask for Ifx_QSPI_SSOC_Bits.AOL */
  720. #define IFX_QSPI_SSOC_AOL_MSK (0xffff)
  721. /** \\brief Offset for Ifx_QSPI_SSOC_Bits.AOL */
  722. #define IFX_QSPI_SSOC_AOL_OFF (0)
  723. /** \\brief Length for Ifx_QSPI_SSOC_Bits.OEN */
  724. #define IFX_QSPI_SSOC_OEN_LEN (16)
  725. /** \\brief Mask for Ifx_QSPI_SSOC_Bits.OEN */
  726. #define IFX_QSPI_SSOC_OEN_MSK (0xffff)
  727. /** \\brief Offset for Ifx_QSPI_SSOC_Bits.OEN */
  728. #define IFX_QSPI_SSOC_OEN_OFF (16)
  729. /** \\brief Length for Ifx_QSPI_STATUS1_Bits.BITCOUNT */
  730. #define IFX_QSPI_STATUS1_BITCOUNT_LEN (8)
  731. /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.BITCOUNT */
  732. #define IFX_QSPI_STATUS1_BITCOUNT_MSK (0xff)
  733. /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.BITCOUNT */
  734. #define IFX_QSPI_STATUS1_BITCOUNT_OFF (0)
  735. /** \\brief Length for Ifx_QSPI_STATUS1_Bits.BRD */
  736. #define IFX_QSPI_STATUS1_BRD_LEN (1)
  737. /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.BRD */
  738. #define IFX_QSPI_STATUS1_BRD_MSK (0x1)
  739. /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.BRD */
  740. #define IFX_QSPI_STATUS1_BRD_OFF (29)
  741. /** \\brief Length for Ifx_QSPI_STATUS1_Bits.BRDEN */
  742. #define IFX_QSPI_STATUS1_BRDEN_LEN (1)
  743. /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.BRDEN */
  744. #define IFX_QSPI_STATUS1_BRDEN_MSK (0x1)
  745. /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.BRDEN */
  746. #define IFX_QSPI_STATUS1_BRDEN_OFF (28)
  747. /** \\brief Length for Ifx_QSPI_STATUS1_Bits.SPD */
  748. #define IFX_QSPI_STATUS1_SPD_LEN (1)
  749. /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.SPD */
  750. #define IFX_QSPI_STATUS1_SPD_MSK (0x1)
  751. /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.SPD */
  752. #define IFX_QSPI_STATUS1_SPD_OFF (31)
  753. /** \\brief Length for Ifx_QSPI_STATUS1_Bits.SPDEN */
  754. #define IFX_QSPI_STATUS1_SPDEN_LEN (1)
  755. /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.SPDEN */
  756. #define IFX_QSPI_STATUS1_SPDEN_MSK (0x1)
  757. /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.SPDEN */
  758. #define IFX_QSPI_STATUS1_SPDEN_OFF (30)
  759. /** \\brief Length for Ifx_QSPI_STATUS_Bits.ERRORFLAGS */
  760. #define IFX_QSPI_STATUS_ERRORFLAGS_LEN (9)
  761. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.ERRORFLAGS */
  762. #define IFX_QSPI_STATUS_ERRORFLAGS_MSK (0x1ff)
  763. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.ERRORFLAGS */
  764. #define IFX_QSPI_STATUS_ERRORFLAGS_OFF (0)
  765. /** \\brief Length for Ifx_QSPI_STATUS_Bits.PHASE */
  766. #define IFX_QSPI_STATUS_PHASE_LEN (4)
  767. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.PHASE */
  768. #define IFX_QSPI_STATUS_PHASE_MSK (0xf)
  769. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.PHASE */
  770. #define IFX_QSPI_STATUS_PHASE_OFF (28)
  771. /** \\brief Length for Ifx_QSPI_STATUS_Bits.PT1F */
  772. #define IFX_QSPI_STATUS_PT1F_LEN (1)
  773. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.PT1F */
  774. #define IFX_QSPI_STATUS_PT1F_MSK (0x1)
  775. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.PT1F */
  776. #define IFX_QSPI_STATUS_PT1F_OFF (11)
  777. /** \\brief Length for Ifx_QSPI_STATUS_Bits.PT2F */
  778. #define IFX_QSPI_STATUS_PT2F_LEN (1)
  779. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.PT2F */
  780. #define IFX_QSPI_STATUS_PT2F_MSK (0x1)
  781. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.PT2F */
  782. #define IFX_QSPI_STATUS_PT2F_OFF (12)
  783. /** \\brief Length for Ifx_QSPI_STATUS_Bits.RPV */
  784. #define IFX_QSPI_STATUS_RPV_LEN (1)
  785. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.RPV */
  786. #define IFX_QSPI_STATUS_RPV_MSK (0x1)
  787. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.RPV */
  788. #define IFX_QSPI_STATUS_RPV_OFF (26)
  789. /** \\brief Length for Ifx_QSPI_STATUS_Bits.RXF */
  790. #define IFX_QSPI_STATUS_RXF_LEN (1)
  791. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.RXF */
  792. #define IFX_QSPI_STATUS_RXF_MSK (0x1)
  793. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.RXF */
  794. #define IFX_QSPI_STATUS_RXF_OFF (10)
  795. /** \\brief Length for Ifx_QSPI_STATUS_Bits.RXFIFOLEVEL */
  796. #define IFX_QSPI_STATUS_RXFIFOLEVEL_LEN (3)
  797. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.RXFIFOLEVEL */
  798. #define IFX_QSPI_STATUS_RXFIFOLEVEL_MSK (0x7)
  799. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.RXFIFOLEVEL */
  800. #define IFX_QSPI_STATUS_RXFIFOLEVEL_OFF (19)
  801. /** \\brief Length for Ifx_QSPI_STATUS_Bits.SLAVESEL */
  802. #define IFX_QSPI_STATUS_SLAVESEL_LEN (4)
  803. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.SLAVESEL */
  804. #define IFX_QSPI_STATUS_SLAVESEL_MSK (0xf)
  805. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.SLAVESEL */
  806. #define IFX_QSPI_STATUS_SLAVESEL_OFF (22)
  807. /** \\brief Length for Ifx_QSPI_STATUS_Bits.TPV */
  808. #define IFX_QSPI_STATUS_TPV_LEN (1)
  809. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.TPV */
  810. #define IFX_QSPI_STATUS_TPV_MSK (0x1)
  811. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.TPV */
  812. #define IFX_QSPI_STATUS_TPV_OFF (27)
  813. /** \\brief Length for Ifx_QSPI_STATUS_Bits.TXF */
  814. #define IFX_QSPI_STATUS_TXF_LEN (1)
  815. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.TXF */
  816. #define IFX_QSPI_STATUS_TXF_MSK (0x1)
  817. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.TXF */
  818. #define IFX_QSPI_STATUS_TXF_OFF (9)
  819. /** \\brief Length for Ifx_QSPI_STATUS_Bits.TXFIFOLEVEL */
  820. #define IFX_QSPI_STATUS_TXFIFOLEVEL_LEN (3)
  821. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.TXFIFOLEVEL */
  822. #define IFX_QSPI_STATUS_TXFIFOLEVEL_MSK (0x7)
  823. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.TXFIFOLEVEL */
  824. #define IFX_QSPI_STATUS_TXFIFOLEVEL_OFF (16)
  825. /** \\brief Length for Ifx_QSPI_STATUS_Bits.USRF */
  826. #define IFX_QSPI_STATUS_USRF_LEN (1)
  827. /** \\brief Mask for Ifx_QSPI_STATUS_Bits.USRF */
  828. #define IFX_QSPI_STATUS_USRF_MSK (0x1)
  829. /** \\brief Offset for Ifx_QSPI_STATUS_Bits.USRF */
  830. #define IFX_QSPI_STATUS_USRF_OFF (15)
  831. /** \\brief Length for Ifx_QSPI_XXLCON_Bits.BYTECOUNT */
  832. #define IFX_QSPI_XXLCON_BYTECOUNT_LEN (16)
  833. /** \\brief Mask for Ifx_QSPI_XXLCON_Bits.BYTECOUNT */
  834. #define IFX_QSPI_XXLCON_BYTECOUNT_MSK (0xffff)
  835. /** \\brief Offset for Ifx_QSPI_XXLCON_Bits.BYTECOUNT */
  836. #define IFX_QSPI_XXLCON_BYTECOUNT_OFF (16)
  837. /** \\brief Length for Ifx_QSPI_XXLCON_Bits.XDL */
  838. #define IFX_QSPI_XXLCON_XDL_LEN (16)
  839. /** \\brief Mask for Ifx_QSPI_XXLCON_Bits.XDL */
  840. #define IFX_QSPI_XXLCON_XDL_MSK (0xffff)
  841. /** \\brief Offset for Ifx_QSPI_XXLCON_Bits.XDL */
  842. #define IFX_QSPI_XXLCON_XDL_OFF (0)
  843. /** \} */
  844. /******************************************************************************/
  845. /******************************************************************************/
  846. #endif /* IFXQSPI_BF_H */