123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251 |
- /**
- * \file IfxQspi_bf.h
- * \brief
- * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
- *
- * Version: TC23XADAS_UM_V1.0P1.R0
- * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
- * MAY BE CHANGED BY USER [yes/no]: No
- *
- * IMPORTANT NOTICE
- *
- * Infineon Technologies AG (Infineon) is supplying this file for use
- * exclusively with Infineon's microcontroller products. This file can be freely
- * distributed within development tools that are supporting such microcontroller
- * products.
- *
- * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
- * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
- * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
- * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
- * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
- *
- * \defgroup IfxLld_Qspi_BitfieldsMask Bitfields mask and offset
- * \ingroup IfxLld_Qspi
- *
- */
- #ifndef IFXQSPI_BF_H
- #define IFXQSPI_BF_H 1
- /******************************************************************************/
- /******************************************************************************/
- /** \addtogroup IfxLld_Qspi_BitfieldsMask
- * \{ */
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN0 */
- #define IFX_QSPI_ACCEN0_EN0_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN0 */
- #define IFX_QSPI_ACCEN0_EN0_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN0 */
- #define IFX_QSPI_ACCEN0_EN0_OFF (0)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN10 */
- #define IFX_QSPI_ACCEN0_EN10_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN10 */
- #define IFX_QSPI_ACCEN0_EN10_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN10 */
- #define IFX_QSPI_ACCEN0_EN10_OFF (10)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN11 */
- #define IFX_QSPI_ACCEN0_EN11_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN11 */
- #define IFX_QSPI_ACCEN0_EN11_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN11 */
- #define IFX_QSPI_ACCEN0_EN11_OFF (11)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN12 */
- #define IFX_QSPI_ACCEN0_EN12_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN12 */
- #define IFX_QSPI_ACCEN0_EN12_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN12 */
- #define IFX_QSPI_ACCEN0_EN12_OFF (12)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN13 */
- #define IFX_QSPI_ACCEN0_EN13_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN13 */
- #define IFX_QSPI_ACCEN0_EN13_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN13 */
- #define IFX_QSPI_ACCEN0_EN13_OFF (13)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN14 */
- #define IFX_QSPI_ACCEN0_EN14_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN14 */
- #define IFX_QSPI_ACCEN0_EN14_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN14 */
- #define IFX_QSPI_ACCEN0_EN14_OFF (14)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN15 */
- #define IFX_QSPI_ACCEN0_EN15_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN15 */
- #define IFX_QSPI_ACCEN0_EN15_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN15 */
- #define IFX_QSPI_ACCEN0_EN15_OFF (15)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN16 */
- #define IFX_QSPI_ACCEN0_EN16_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN16 */
- #define IFX_QSPI_ACCEN0_EN16_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN16 */
- #define IFX_QSPI_ACCEN0_EN16_OFF (16)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN17 */
- #define IFX_QSPI_ACCEN0_EN17_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN17 */
- #define IFX_QSPI_ACCEN0_EN17_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN17 */
- #define IFX_QSPI_ACCEN0_EN17_OFF (17)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN18 */
- #define IFX_QSPI_ACCEN0_EN18_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN18 */
- #define IFX_QSPI_ACCEN0_EN18_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN18 */
- #define IFX_QSPI_ACCEN0_EN18_OFF (18)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN19 */
- #define IFX_QSPI_ACCEN0_EN19_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN19 */
- #define IFX_QSPI_ACCEN0_EN19_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN19 */
- #define IFX_QSPI_ACCEN0_EN19_OFF (19)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN1 */
- #define IFX_QSPI_ACCEN0_EN1_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN1 */
- #define IFX_QSPI_ACCEN0_EN1_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN1 */
- #define IFX_QSPI_ACCEN0_EN1_OFF (1)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN20 */
- #define IFX_QSPI_ACCEN0_EN20_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN20 */
- #define IFX_QSPI_ACCEN0_EN20_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN20 */
- #define IFX_QSPI_ACCEN0_EN20_OFF (20)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN21 */
- #define IFX_QSPI_ACCEN0_EN21_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN21 */
- #define IFX_QSPI_ACCEN0_EN21_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN21 */
- #define IFX_QSPI_ACCEN0_EN21_OFF (21)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN22 */
- #define IFX_QSPI_ACCEN0_EN22_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN22 */
- #define IFX_QSPI_ACCEN0_EN22_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN22 */
- #define IFX_QSPI_ACCEN0_EN22_OFF (22)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN23 */
- #define IFX_QSPI_ACCEN0_EN23_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN23 */
- #define IFX_QSPI_ACCEN0_EN23_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN23 */
- #define IFX_QSPI_ACCEN0_EN23_OFF (23)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN24 */
- #define IFX_QSPI_ACCEN0_EN24_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN24 */
- #define IFX_QSPI_ACCEN0_EN24_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN24 */
- #define IFX_QSPI_ACCEN0_EN24_OFF (24)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN25 */
- #define IFX_QSPI_ACCEN0_EN25_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN25 */
- #define IFX_QSPI_ACCEN0_EN25_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN25 */
- #define IFX_QSPI_ACCEN0_EN25_OFF (25)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN26 */
- #define IFX_QSPI_ACCEN0_EN26_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN26 */
- #define IFX_QSPI_ACCEN0_EN26_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN26 */
- #define IFX_QSPI_ACCEN0_EN26_OFF (26)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN27 */
- #define IFX_QSPI_ACCEN0_EN27_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN27 */
- #define IFX_QSPI_ACCEN0_EN27_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN27 */
- #define IFX_QSPI_ACCEN0_EN27_OFF (27)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN28 */
- #define IFX_QSPI_ACCEN0_EN28_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN28 */
- #define IFX_QSPI_ACCEN0_EN28_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN28 */
- #define IFX_QSPI_ACCEN0_EN28_OFF (28)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN29 */
- #define IFX_QSPI_ACCEN0_EN29_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN29 */
- #define IFX_QSPI_ACCEN0_EN29_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN29 */
- #define IFX_QSPI_ACCEN0_EN29_OFF (29)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN2 */
- #define IFX_QSPI_ACCEN0_EN2_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN2 */
- #define IFX_QSPI_ACCEN0_EN2_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN2 */
- #define IFX_QSPI_ACCEN0_EN2_OFF (2)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN30 */
- #define IFX_QSPI_ACCEN0_EN30_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN30 */
- #define IFX_QSPI_ACCEN0_EN30_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN30 */
- #define IFX_QSPI_ACCEN0_EN30_OFF (30)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN31 */
- #define IFX_QSPI_ACCEN0_EN31_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN31 */
- #define IFX_QSPI_ACCEN0_EN31_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN31 */
- #define IFX_QSPI_ACCEN0_EN31_OFF (31)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN3 */
- #define IFX_QSPI_ACCEN0_EN3_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN3 */
- #define IFX_QSPI_ACCEN0_EN3_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN3 */
- #define IFX_QSPI_ACCEN0_EN3_OFF (3)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN4 */
- #define IFX_QSPI_ACCEN0_EN4_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN4 */
- #define IFX_QSPI_ACCEN0_EN4_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN4 */
- #define IFX_QSPI_ACCEN0_EN4_OFF (4)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN5 */
- #define IFX_QSPI_ACCEN0_EN5_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN5 */
- #define IFX_QSPI_ACCEN0_EN5_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN5 */
- #define IFX_QSPI_ACCEN0_EN5_OFF (5)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN6 */
- #define IFX_QSPI_ACCEN0_EN6_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN6 */
- #define IFX_QSPI_ACCEN0_EN6_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN6 */
- #define IFX_QSPI_ACCEN0_EN6_OFF (6)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN7 */
- #define IFX_QSPI_ACCEN0_EN7_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN7 */
- #define IFX_QSPI_ACCEN0_EN7_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN7 */
- #define IFX_QSPI_ACCEN0_EN7_OFF (7)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN8 */
- #define IFX_QSPI_ACCEN0_EN8_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN8 */
- #define IFX_QSPI_ACCEN0_EN8_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN8 */
- #define IFX_QSPI_ACCEN0_EN8_OFF (8)
- /** \\brief Length for Ifx_QSPI_ACCEN0_Bits.EN9 */
- #define IFX_QSPI_ACCEN0_EN9_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ACCEN0_Bits.EN9 */
- #define IFX_QSPI_ACCEN0_EN9_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ACCEN0_Bits.EN9 */
- #define IFX_QSPI_ACCEN0_EN9_OFF (9)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.BYTE */
- #define IFX_QSPI_BACON_BYTE_LEN (1)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.BYTE */
- #define IFX_QSPI_BACON_BYTE_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.BYTE */
- #define IFX_QSPI_BACON_BYTE_OFF (22)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.CS */
- #define IFX_QSPI_BACON_CS_LEN (4)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.CS */
- #define IFX_QSPI_BACON_CS_MSK (0xf)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.CS */
- #define IFX_QSPI_BACON_CS_OFF (28)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.DL */
- #define IFX_QSPI_BACON_DL_LEN (5)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.DL */
- #define IFX_QSPI_BACON_DL_MSK (0x1f)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.DL */
- #define IFX_QSPI_BACON_DL_OFF (23)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.IDLE */
- #define IFX_QSPI_BACON_IDLE_LEN (3)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.IDLE */
- #define IFX_QSPI_BACON_IDLE_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.IDLE */
- #define IFX_QSPI_BACON_IDLE_OFF (4)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.IPRE */
- #define IFX_QSPI_BACON_IPRE_LEN (3)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.IPRE */
- #define IFX_QSPI_BACON_IPRE_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.IPRE */
- #define IFX_QSPI_BACON_IPRE_OFF (1)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.LAST */
- #define IFX_QSPI_BACON_LAST_LEN (1)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.LAST */
- #define IFX_QSPI_BACON_LAST_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.LAST */
- #define IFX_QSPI_BACON_LAST_OFF (0)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.LEAD */
- #define IFX_QSPI_BACON_LEAD_LEN (3)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.LEAD */
- #define IFX_QSPI_BACON_LEAD_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.LEAD */
- #define IFX_QSPI_BACON_LEAD_OFF (10)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.LPRE */
- #define IFX_QSPI_BACON_LPRE_LEN (3)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.LPRE */
- #define IFX_QSPI_BACON_LPRE_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.LPRE */
- #define IFX_QSPI_BACON_LPRE_OFF (7)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.MSB */
- #define IFX_QSPI_BACON_MSB_LEN (1)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.MSB */
- #define IFX_QSPI_BACON_MSB_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.MSB */
- #define IFX_QSPI_BACON_MSB_OFF (21)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.PARTYP */
- #define IFX_QSPI_BACON_PARTYP_LEN (1)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.PARTYP */
- #define IFX_QSPI_BACON_PARTYP_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.PARTYP */
- #define IFX_QSPI_BACON_PARTYP_OFF (19)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.TPRE */
- #define IFX_QSPI_BACON_TPRE_LEN (3)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.TPRE */
- #define IFX_QSPI_BACON_TPRE_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.TPRE */
- #define IFX_QSPI_BACON_TPRE_OFF (13)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.TRAIL */
- #define IFX_QSPI_BACON_TRAIL_LEN (3)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.TRAIL */
- #define IFX_QSPI_BACON_TRAIL_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.TRAIL */
- #define IFX_QSPI_BACON_TRAIL_OFF (16)
- /** \\brief Length for Ifx_QSPI_BACON_Bits.UINT */
- #define IFX_QSPI_BACON_UINT_LEN (1)
- /** \\brief Mask for Ifx_QSPI_BACON_Bits.UINT */
- #define IFX_QSPI_BACON_UINT_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_BACON_Bits.UINT */
- #define IFX_QSPI_BACON_UINT_OFF (20)
- /** \\brief Length for Ifx_QSPI_BACONENTRY_Bits.E */
- #define IFX_QSPI_BACONENTRY_E_LEN (32)
- /** \\brief Mask for Ifx_QSPI_BACONENTRY_Bits.E */
- #define IFX_QSPI_BACONENTRY_E_MSK (0xffffffff)
- /** \\brief Offset for Ifx_QSPI_BACONENTRY_Bits.E */
- #define IFX_QSPI_BACONENTRY_E_OFF (0)
- /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAP */
- #define IFX_QSPI_CAPCON_CAP_LEN (15)
- /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAP */
- #define IFX_QSPI_CAPCON_CAP_MSK (0x7fff)
- /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAP */
- #define IFX_QSPI_CAPCON_CAP_OFF (0)
- /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAPC */
- #define IFX_QSPI_CAPCON_CAPC_LEN (1)
- /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAPC */
- #define IFX_QSPI_CAPCON_CAPC_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAPC */
- #define IFX_QSPI_CAPCON_CAPC_OFF (28)
- /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAPF */
- #define IFX_QSPI_CAPCON_CAPF_LEN (1)
- /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAPF */
- #define IFX_QSPI_CAPCON_CAPF_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAPF */
- #define IFX_QSPI_CAPCON_CAPF_OFF (30)
- /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAPS */
- #define IFX_QSPI_CAPCON_CAPS_LEN (1)
- /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAPS */
- #define IFX_QSPI_CAPCON_CAPS_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAPS */
- #define IFX_QSPI_CAPCON_CAPS_OFF (29)
- /** \\brief Length for Ifx_QSPI_CAPCON_Bits.CAPSEL */
- #define IFX_QSPI_CAPCON_CAPSEL_LEN (1)
- /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.CAPSEL */
- #define IFX_QSPI_CAPCON_CAPSEL_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.CAPSEL */
- #define IFX_QSPI_CAPCON_CAPSEL_OFF (31)
- /** \\brief Length for Ifx_QSPI_CAPCON_Bits.EDGECON */
- #define IFX_QSPI_CAPCON_EDGECON_LEN (2)
- /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.EDGECON */
- #define IFX_QSPI_CAPCON_EDGECON_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.EDGECON */
- #define IFX_QSPI_CAPCON_EDGECON_OFF (16)
- /** \\brief Length for Ifx_QSPI_CAPCON_Bits.EN */
- #define IFX_QSPI_CAPCON_EN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.EN */
- #define IFX_QSPI_CAPCON_EN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.EN */
- #define IFX_QSPI_CAPCON_EN_OFF (20)
- /** \\brief Length for Ifx_QSPI_CAPCON_Bits.INS */
- #define IFX_QSPI_CAPCON_INS_LEN (2)
- /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.INS */
- #define IFX_QSPI_CAPCON_INS_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.INS */
- #define IFX_QSPI_CAPCON_INS_OFF (18)
- /** \\brief Length for Ifx_QSPI_CAPCON_Bits.OVF */
- #define IFX_QSPI_CAPCON_OVF_LEN (1)
- /** \\brief Mask for Ifx_QSPI_CAPCON_Bits.OVF */
- #define IFX_QSPI_CAPCON_OVF_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_CAPCON_Bits.OVF */
- #define IFX_QSPI_CAPCON_OVF_OFF (15)
- /** \\brief Length for Ifx_QSPI_CLC_Bits.DISR */
- #define IFX_QSPI_CLC_DISR_LEN (1)
- /** \\brief Mask for Ifx_QSPI_CLC_Bits.DISR */
- #define IFX_QSPI_CLC_DISR_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_CLC_Bits.DISR */
- #define IFX_QSPI_CLC_DISR_OFF (0)
- /** \\brief Length for Ifx_QSPI_CLC_Bits.DISS */
- #define IFX_QSPI_CLC_DISS_LEN (1)
- /** \\brief Mask for Ifx_QSPI_CLC_Bits.DISS */
- #define IFX_QSPI_CLC_DISS_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_CLC_Bits.DISS */
- #define IFX_QSPI_CLC_DISS_OFF (1)
- /** \\brief Length for Ifx_QSPI_CLC_Bits.EDIS */
- #define IFX_QSPI_CLC_EDIS_LEN (1)
- /** \\brief Mask for Ifx_QSPI_CLC_Bits.EDIS */
- #define IFX_QSPI_CLC_EDIS_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_CLC_Bits.EDIS */
- #define IFX_QSPI_CLC_EDIS_OFF (3)
- /** \\brief Length for Ifx_QSPI_DATAENTRY_Bits.E */
- #define IFX_QSPI_DATAENTRY_E_LEN (32)
- /** \\brief Mask for Ifx_QSPI_DATAENTRY_Bits.E */
- #define IFX_QSPI_DATAENTRY_E_MSK (0xffffffff)
- /** \\brief Offset for Ifx_QSPI_DATAENTRY_Bits.E */
- #define IFX_QSPI_DATAENTRY_E_OFF (0)
- /** \\brief Length for Ifx_QSPI_ECON_Bits.A */
- #define IFX_QSPI_ECON_A_LEN (2)
- /** \\brief Mask for Ifx_QSPI_ECON_Bits.A */
- #define IFX_QSPI_ECON_A_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_ECON_Bits.A */
- #define IFX_QSPI_ECON_A_OFF (6)
- /** \\brief Length for Ifx_QSPI_ECON_Bits.B */
- #define IFX_QSPI_ECON_B_LEN (2)
- /** \\brief Mask for Ifx_QSPI_ECON_Bits.B */
- #define IFX_QSPI_ECON_B_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_ECON_Bits.B */
- #define IFX_QSPI_ECON_B_OFF (8)
- /** \\brief Length for Ifx_QSPI_ECON_Bits.BE */
- #define IFX_QSPI_ECON_BE_LEN (2)
- /** \\brief Mask for Ifx_QSPI_ECON_Bits.BE */
- #define IFX_QSPI_ECON_BE_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_ECON_Bits.BE */
- #define IFX_QSPI_ECON_BE_OFF (30)
- /** \\brief Length for Ifx_QSPI_ECON_Bits.C */
- #define IFX_QSPI_ECON_C_LEN (2)
- /** \\brief Mask for Ifx_QSPI_ECON_Bits.C */
- #define IFX_QSPI_ECON_C_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_ECON_Bits.C */
- #define IFX_QSPI_ECON_C_OFF (10)
- /** \\brief Length for Ifx_QSPI_ECON_Bits.CPH */
- #define IFX_QSPI_ECON_CPH_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ECON_Bits.CPH */
- #define IFX_QSPI_ECON_CPH_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ECON_Bits.CPH */
- #define IFX_QSPI_ECON_CPH_OFF (12)
- /** \\brief Length for Ifx_QSPI_ECON_Bits.CPOL */
- #define IFX_QSPI_ECON_CPOL_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ECON_Bits.CPOL */
- #define IFX_QSPI_ECON_CPOL_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ECON_Bits.CPOL */
- #define IFX_QSPI_ECON_CPOL_OFF (13)
- /** \\brief Length for Ifx_QSPI_ECON_Bits.PAREN */
- #define IFX_QSPI_ECON_PAREN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_ECON_Bits.PAREN */
- #define IFX_QSPI_ECON_PAREN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_ECON_Bits.PAREN */
- #define IFX_QSPI_ECON_PAREN_OFF (14)
- /** \\brief Length for Ifx_QSPI_ECON_Bits.Q */
- #define IFX_QSPI_ECON_Q_LEN (6)
- /** \\brief Mask for Ifx_QSPI_ECON_Bits.Q */
- #define IFX_QSPI_ECON_Q_MSK (0x3f)
- /** \\brief Offset for Ifx_QSPI_ECON_Bits.Q */
- #define IFX_QSPI_ECON_Q_OFF (0)
- /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.ERRORCLEARS */
- #define IFX_QSPI_FLAGSCLEAR_ERRORCLEARS_LEN (9)
- /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.ERRORCLEARS */
- #define IFX_QSPI_FLAGSCLEAR_ERRORCLEARS_MSK (0x1ff)
- /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.ERRORCLEARS */
- #define IFX_QSPI_FLAGSCLEAR_ERRORCLEARS_OFF (0)
- /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.PT1C */
- #define IFX_QSPI_FLAGSCLEAR_PT1C_LEN (1)
- /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.PT1C */
- #define IFX_QSPI_FLAGSCLEAR_PT1C_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.PT1C */
- #define IFX_QSPI_FLAGSCLEAR_PT1C_OFF (11)
- /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.PT2C */
- #define IFX_QSPI_FLAGSCLEAR_PT2C_LEN (1)
- /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.PT2C */
- #define IFX_QSPI_FLAGSCLEAR_PT2C_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.PT2C */
- #define IFX_QSPI_FLAGSCLEAR_PT2C_OFF (12)
- /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.RXC */
- #define IFX_QSPI_FLAGSCLEAR_RXC_LEN (1)
- /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.RXC */
- #define IFX_QSPI_FLAGSCLEAR_RXC_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.RXC */
- #define IFX_QSPI_FLAGSCLEAR_RXC_OFF (10)
- /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.TXC */
- #define IFX_QSPI_FLAGSCLEAR_TXC_LEN (1)
- /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.TXC */
- #define IFX_QSPI_FLAGSCLEAR_TXC_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.TXC */
- #define IFX_QSPI_FLAGSCLEAR_TXC_OFF (9)
- /** \\brief Length for Ifx_QSPI_FLAGSCLEAR_Bits.USRC */
- #define IFX_QSPI_FLAGSCLEAR_USRC_LEN (1)
- /** \\brief Mask for Ifx_QSPI_FLAGSCLEAR_Bits.USRC */
- #define IFX_QSPI_FLAGSCLEAR_USRC_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_FLAGSCLEAR_Bits.USRC */
- #define IFX_QSPI_FLAGSCLEAR_USRC_OFF (15)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.ERRORENS */
- #define IFX_QSPI_GLOBALCON1_ERRORENS_LEN (9)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.ERRORENS */
- #define IFX_QSPI_GLOBALCON1_ERRORENS_MSK (0x1ff)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.ERRORENS */
- #define IFX_QSPI_GLOBALCON1_ERRORENS_OFF (0)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.PT1 */
- #define IFX_QSPI_GLOBALCON1_PT1_LEN (3)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.PT1 */
- #define IFX_QSPI_GLOBALCON1_PT1_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.PT1 */
- #define IFX_QSPI_GLOBALCON1_PT1_OFF (20)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.PT1EN */
- #define IFX_QSPI_GLOBALCON1_PT1EN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.PT1EN */
- #define IFX_QSPI_GLOBALCON1_PT1EN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.PT1EN */
- #define IFX_QSPI_GLOBALCON1_PT1EN_OFF (11)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.PT2 */
- #define IFX_QSPI_GLOBALCON1_PT2_LEN (3)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.PT2 */
- #define IFX_QSPI_GLOBALCON1_PT2_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.PT2 */
- #define IFX_QSPI_GLOBALCON1_PT2_OFF (23)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.PT2EN */
- #define IFX_QSPI_GLOBALCON1_PT2EN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.PT2EN */
- #define IFX_QSPI_GLOBALCON1_PT2EN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.PT2EN */
- #define IFX_QSPI_GLOBALCON1_PT2EN_OFF (12)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.RXEN */
- #define IFX_QSPI_GLOBALCON1_RXEN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.RXEN */
- #define IFX_QSPI_GLOBALCON1_RXEN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.RXEN */
- #define IFX_QSPI_GLOBALCON1_RXEN_OFF (10)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.RXFIFOINT */
- #define IFX_QSPI_GLOBALCON1_RXFIFOINT_LEN (2)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.RXFIFOINT */
- #define IFX_QSPI_GLOBALCON1_RXFIFOINT_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.RXFIFOINT */
- #define IFX_QSPI_GLOBALCON1_RXFIFOINT_OFF (18)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.RXFM */
- #define IFX_QSPI_GLOBALCON1_RXFM_LEN (2)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.RXFM */
- #define IFX_QSPI_GLOBALCON1_RXFM_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.RXFM */
- #define IFX_QSPI_GLOBALCON1_RXFM_OFF (28)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.TXEN */
- #define IFX_QSPI_GLOBALCON1_TXEN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.TXEN */
- #define IFX_QSPI_GLOBALCON1_TXEN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.TXEN */
- #define IFX_QSPI_GLOBALCON1_TXEN_OFF (9)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.TXFIFOINT */
- #define IFX_QSPI_GLOBALCON1_TXFIFOINT_LEN (2)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.TXFIFOINT */
- #define IFX_QSPI_GLOBALCON1_TXFIFOINT_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.TXFIFOINT */
- #define IFX_QSPI_GLOBALCON1_TXFIFOINT_OFF (16)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.TXFM */
- #define IFX_QSPI_GLOBALCON1_TXFM_LEN (2)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.TXFM */
- #define IFX_QSPI_GLOBALCON1_TXFM_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.TXFM */
- #define IFX_QSPI_GLOBALCON1_TXFM_OFF (26)
- /** \\brief Length for Ifx_QSPI_GLOBALCON1_Bits.USREN */
- #define IFX_QSPI_GLOBALCON1_USREN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON1_Bits.USREN */
- #define IFX_QSPI_GLOBALCON1_USREN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON1_Bits.USREN */
- #define IFX_QSPI_GLOBALCON1_USREN_OFF (15)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.AREN */
- #define IFX_QSPI_GLOBALCON_AREN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.AREN */
- #define IFX_QSPI_GLOBALCON_AREN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.AREN */
- #define IFX_QSPI_GLOBALCON_AREN_OFF (27)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.DEL0 */
- #define IFX_QSPI_GLOBALCON_DEL0_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.DEL0 */
- #define IFX_QSPI_GLOBALCON_DEL0_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.DEL0 */
- #define IFX_QSPI_GLOBALCON_DEL0_OFF (15)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.EN */
- #define IFX_QSPI_GLOBALCON_EN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.EN */
- #define IFX_QSPI_GLOBALCON_EN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.EN */
- #define IFX_QSPI_GLOBALCON_EN_OFF (24)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.EXPECT */
- #define IFX_QSPI_GLOBALCON_EXPECT_LEN (4)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.EXPECT */
- #define IFX_QSPI_GLOBALCON_EXPECT_MSK (0xf)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.EXPECT */
- #define IFX_QSPI_GLOBALCON_EXPECT_OFF (10)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.LB */
- #define IFX_QSPI_GLOBALCON_LB_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.LB */
- #define IFX_QSPI_GLOBALCON_LB_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.LB */
- #define IFX_QSPI_GLOBALCON_LB_OFF (14)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.MS */
- #define IFX_QSPI_GLOBALCON_MS_LEN (2)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.MS */
- #define IFX_QSPI_GLOBALCON_MS_MSK (0x3)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.MS */
- #define IFX_QSPI_GLOBALCON_MS_OFF (25)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.RESETS */
- #define IFX_QSPI_GLOBALCON_RESETS_LEN (4)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.RESETS */
- #define IFX_QSPI_GLOBALCON_RESETS_MSK (0xf)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.RESETS */
- #define IFX_QSPI_GLOBALCON_RESETS_OFF (28)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.SI */
- #define IFX_QSPI_GLOBALCON_SI_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.SI */
- #define IFX_QSPI_GLOBALCON_SI_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.SI */
- #define IFX_QSPI_GLOBALCON_SI_OFF (9)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.SRF */
- #define IFX_QSPI_GLOBALCON_SRF_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.SRF */
- #define IFX_QSPI_GLOBALCON_SRF_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.SRF */
- #define IFX_QSPI_GLOBALCON_SRF_OFF (21)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.STIP */
- #define IFX_QSPI_GLOBALCON_STIP_LEN (1)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.STIP */
- #define IFX_QSPI_GLOBALCON_STIP_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.STIP */
- #define IFX_QSPI_GLOBALCON_STIP_OFF (22)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.STROBE */
- #define IFX_QSPI_GLOBALCON_STROBE_LEN (5)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.STROBE */
- #define IFX_QSPI_GLOBALCON_STROBE_MSK (0x1f)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.STROBE */
- #define IFX_QSPI_GLOBALCON_STROBE_OFF (16)
- /** \\brief Length for Ifx_QSPI_GLOBALCON_Bits.TQ */
- #define IFX_QSPI_GLOBALCON_TQ_LEN (8)
- /** \\brief Mask for Ifx_QSPI_GLOBALCON_Bits.TQ */
- #define IFX_QSPI_GLOBALCON_TQ_MSK (0xff)
- /** \\brief Offset for Ifx_QSPI_GLOBALCON_Bits.TQ */
- #define IFX_QSPI_GLOBALCON_TQ_OFF (0)
- /** \\brief Length for Ifx_QSPI_ID_Bits.MODNUMBER */
- #define IFX_QSPI_ID_MODNUMBER_LEN (16)
- /** \\brief Mask for Ifx_QSPI_ID_Bits.MODNUMBER */
- #define IFX_QSPI_ID_MODNUMBER_MSK (0xffff)
- /** \\brief Offset for Ifx_QSPI_ID_Bits.MODNUMBER */
- #define IFX_QSPI_ID_MODNUMBER_OFF (16)
- /** \\brief Length for Ifx_QSPI_ID_Bits.MODREV */
- #define IFX_QSPI_ID_MODREV_LEN (8)
- /** \\brief Mask for Ifx_QSPI_ID_Bits.MODREV */
- #define IFX_QSPI_ID_MODREV_MSK (0xff)
- /** \\brief Offset for Ifx_QSPI_ID_Bits.MODREV */
- #define IFX_QSPI_ID_MODREV_OFF (0)
- /** \\brief Length for Ifx_QSPI_ID_Bits.MODTYPE */
- #define IFX_QSPI_ID_MODTYPE_LEN (8)
- /** \\brief Mask for Ifx_QSPI_ID_Bits.MODTYPE */
- #define IFX_QSPI_ID_MODTYPE_MSK (0xff)
- /** \\brief Offset for Ifx_QSPI_ID_Bits.MODTYPE */
- #define IFX_QSPI_ID_MODTYPE_OFF (8)
- /** \\brief Length for Ifx_QSPI_KRST0_Bits.RST */
- #define IFX_QSPI_KRST0_RST_LEN (1)
- /** \\brief Mask for Ifx_QSPI_KRST0_Bits.RST */
- #define IFX_QSPI_KRST0_RST_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_KRST0_Bits.RST */
- #define IFX_QSPI_KRST0_RST_OFF (0)
- /** \\brief Length for Ifx_QSPI_KRST0_Bits.RSTSTAT */
- #define IFX_QSPI_KRST0_RSTSTAT_LEN (1)
- /** \\brief Mask for Ifx_QSPI_KRST0_Bits.RSTSTAT */
- #define IFX_QSPI_KRST0_RSTSTAT_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_KRST0_Bits.RSTSTAT */
- #define IFX_QSPI_KRST0_RSTSTAT_OFF (1)
- /** \\brief Length for Ifx_QSPI_KRST1_Bits.RST */
- #define IFX_QSPI_KRST1_RST_LEN (1)
- /** \\brief Mask for Ifx_QSPI_KRST1_Bits.RST */
- #define IFX_QSPI_KRST1_RST_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_KRST1_Bits.RST */
- #define IFX_QSPI_KRST1_RST_OFF (0)
- /** \\brief Length for Ifx_QSPI_KRSTCLR_Bits.CLR */
- #define IFX_QSPI_KRSTCLR_CLR_LEN (1)
- /** \\brief Mask for Ifx_QSPI_KRSTCLR_Bits.CLR */
- #define IFX_QSPI_KRSTCLR_CLR_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_KRSTCLR_Bits.CLR */
- #define IFX_QSPI_KRSTCLR_CLR_OFF (0)
- /** \\brief Length for Ifx_QSPI_MIXENTRY_Bits.E */
- #define IFX_QSPI_MIXENTRY_E_LEN (32)
- /** \\brief Mask for Ifx_QSPI_MIXENTRY_Bits.E */
- #define IFX_QSPI_MIXENTRY_E_MSK (0xffffffff)
- /** \\brief Offset for Ifx_QSPI_MIXENTRY_Bits.E */
- #define IFX_QSPI_MIXENTRY_E_OFF (0)
- /** \\brief Length for Ifx_QSPI_OCS_Bits.SUS */
- #define IFX_QSPI_OCS_SUS_LEN (4)
- /** \\brief Mask for Ifx_QSPI_OCS_Bits.SUS */
- #define IFX_QSPI_OCS_SUS_MSK (0xf)
- /** \\brief Offset for Ifx_QSPI_OCS_Bits.SUS */
- #define IFX_QSPI_OCS_SUS_OFF (24)
- /** \\brief Length for Ifx_QSPI_OCS_Bits.SUS_P */
- #define IFX_QSPI_OCS_SUS_P_LEN (1)
- /** \\brief Mask for Ifx_QSPI_OCS_Bits.SUS_P */
- #define IFX_QSPI_OCS_SUS_P_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_OCS_Bits.SUS_P */
- #define IFX_QSPI_OCS_SUS_P_OFF (28)
- /** \\brief Length for Ifx_QSPI_OCS_Bits.SUSSTA */
- #define IFX_QSPI_OCS_SUSSTA_LEN (1)
- /** \\brief Mask for Ifx_QSPI_OCS_Bits.SUSSTA */
- #define IFX_QSPI_OCS_SUSSTA_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_OCS_Bits.SUSSTA */
- #define IFX_QSPI_OCS_SUSSTA_OFF (29)
- /** \\brief Length for Ifx_QSPI_PISEL_Bits.MRIS */
- #define IFX_QSPI_PISEL_MRIS_LEN (3)
- /** \\brief Mask for Ifx_QSPI_PISEL_Bits.MRIS */
- #define IFX_QSPI_PISEL_MRIS_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_PISEL_Bits.MRIS */
- #define IFX_QSPI_PISEL_MRIS_OFF (0)
- /** \\brief Length for Ifx_QSPI_PISEL_Bits.SCIS */
- #define IFX_QSPI_PISEL_SCIS_LEN (3)
- /** \\brief Mask for Ifx_QSPI_PISEL_Bits.SCIS */
- #define IFX_QSPI_PISEL_SCIS_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_PISEL_Bits.SCIS */
- #define IFX_QSPI_PISEL_SCIS_OFF (8)
- /** \\brief Length for Ifx_QSPI_PISEL_Bits.SLSIS */
- #define IFX_QSPI_PISEL_SLSIS_LEN (3)
- /** \\brief Mask for Ifx_QSPI_PISEL_Bits.SLSIS */
- #define IFX_QSPI_PISEL_SLSIS_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_PISEL_Bits.SLSIS */
- #define IFX_QSPI_PISEL_SLSIS_OFF (12)
- /** \\brief Length for Ifx_QSPI_PISEL_Bits.SRIS */
- #define IFX_QSPI_PISEL_SRIS_LEN (3)
- /** \\brief Mask for Ifx_QSPI_PISEL_Bits.SRIS */
- #define IFX_QSPI_PISEL_SRIS_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_PISEL_Bits.SRIS */
- #define IFX_QSPI_PISEL_SRIS_OFF (4)
- /** \\brief Length for Ifx_QSPI_RXEXIT_Bits.E */
- #define IFX_QSPI_RXEXIT_E_LEN (32)
- /** \\brief Mask for Ifx_QSPI_RXEXIT_Bits.E */
- #define IFX_QSPI_RXEXIT_E_MSK (0xffffffff)
- /** \\brief Offset for Ifx_QSPI_RXEXIT_Bits.E */
- #define IFX_QSPI_RXEXIT_E_OFF (0)
- /** \\brief Length for Ifx_QSPI_RXEXITD_Bits.E */
- #define IFX_QSPI_RXEXITD_E_LEN (32)
- /** \\brief Mask for Ifx_QSPI_RXEXITD_Bits.E */
- #define IFX_QSPI_RXEXITD_E_MSK (0xffffffff)
- /** \\brief Offset for Ifx_QSPI_RXEXITD_Bits.E */
- #define IFX_QSPI_RXEXITD_E_OFF (0)
- /** \\brief Length for Ifx_QSPI_SSOC_Bits.AOL */
- #define IFX_QSPI_SSOC_AOL_LEN (16)
- /** \\brief Mask for Ifx_QSPI_SSOC_Bits.AOL */
- #define IFX_QSPI_SSOC_AOL_MSK (0xffff)
- /** \\brief Offset for Ifx_QSPI_SSOC_Bits.AOL */
- #define IFX_QSPI_SSOC_AOL_OFF (0)
- /** \\brief Length for Ifx_QSPI_SSOC_Bits.OEN */
- #define IFX_QSPI_SSOC_OEN_LEN (16)
- /** \\brief Mask for Ifx_QSPI_SSOC_Bits.OEN */
- #define IFX_QSPI_SSOC_OEN_MSK (0xffff)
- /** \\brief Offset for Ifx_QSPI_SSOC_Bits.OEN */
- #define IFX_QSPI_SSOC_OEN_OFF (16)
- /** \\brief Length for Ifx_QSPI_STATUS1_Bits.BITCOUNT */
- #define IFX_QSPI_STATUS1_BITCOUNT_LEN (8)
- /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.BITCOUNT */
- #define IFX_QSPI_STATUS1_BITCOUNT_MSK (0xff)
- /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.BITCOUNT */
- #define IFX_QSPI_STATUS1_BITCOUNT_OFF (0)
- /** \\brief Length for Ifx_QSPI_STATUS1_Bits.BRD */
- #define IFX_QSPI_STATUS1_BRD_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.BRD */
- #define IFX_QSPI_STATUS1_BRD_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.BRD */
- #define IFX_QSPI_STATUS1_BRD_OFF (29)
- /** \\brief Length for Ifx_QSPI_STATUS1_Bits.BRDEN */
- #define IFX_QSPI_STATUS1_BRDEN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.BRDEN */
- #define IFX_QSPI_STATUS1_BRDEN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.BRDEN */
- #define IFX_QSPI_STATUS1_BRDEN_OFF (28)
- /** \\brief Length for Ifx_QSPI_STATUS1_Bits.SPD */
- #define IFX_QSPI_STATUS1_SPD_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.SPD */
- #define IFX_QSPI_STATUS1_SPD_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.SPD */
- #define IFX_QSPI_STATUS1_SPD_OFF (31)
- /** \\brief Length for Ifx_QSPI_STATUS1_Bits.SPDEN */
- #define IFX_QSPI_STATUS1_SPDEN_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS1_Bits.SPDEN */
- #define IFX_QSPI_STATUS1_SPDEN_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS1_Bits.SPDEN */
- #define IFX_QSPI_STATUS1_SPDEN_OFF (30)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.ERRORFLAGS */
- #define IFX_QSPI_STATUS_ERRORFLAGS_LEN (9)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.ERRORFLAGS */
- #define IFX_QSPI_STATUS_ERRORFLAGS_MSK (0x1ff)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.ERRORFLAGS */
- #define IFX_QSPI_STATUS_ERRORFLAGS_OFF (0)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.PHASE */
- #define IFX_QSPI_STATUS_PHASE_LEN (4)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.PHASE */
- #define IFX_QSPI_STATUS_PHASE_MSK (0xf)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.PHASE */
- #define IFX_QSPI_STATUS_PHASE_OFF (28)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.PT1F */
- #define IFX_QSPI_STATUS_PT1F_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.PT1F */
- #define IFX_QSPI_STATUS_PT1F_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.PT1F */
- #define IFX_QSPI_STATUS_PT1F_OFF (11)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.PT2F */
- #define IFX_QSPI_STATUS_PT2F_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.PT2F */
- #define IFX_QSPI_STATUS_PT2F_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.PT2F */
- #define IFX_QSPI_STATUS_PT2F_OFF (12)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.RPV */
- #define IFX_QSPI_STATUS_RPV_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.RPV */
- #define IFX_QSPI_STATUS_RPV_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.RPV */
- #define IFX_QSPI_STATUS_RPV_OFF (26)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.RXF */
- #define IFX_QSPI_STATUS_RXF_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.RXF */
- #define IFX_QSPI_STATUS_RXF_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.RXF */
- #define IFX_QSPI_STATUS_RXF_OFF (10)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.RXFIFOLEVEL */
- #define IFX_QSPI_STATUS_RXFIFOLEVEL_LEN (3)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.RXFIFOLEVEL */
- #define IFX_QSPI_STATUS_RXFIFOLEVEL_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.RXFIFOLEVEL */
- #define IFX_QSPI_STATUS_RXFIFOLEVEL_OFF (19)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.SLAVESEL */
- #define IFX_QSPI_STATUS_SLAVESEL_LEN (4)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.SLAVESEL */
- #define IFX_QSPI_STATUS_SLAVESEL_MSK (0xf)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.SLAVESEL */
- #define IFX_QSPI_STATUS_SLAVESEL_OFF (22)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.TPV */
- #define IFX_QSPI_STATUS_TPV_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.TPV */
- #define IFX_QSPI_STATUS_TPV_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.TPV */
- #define IFX_QSPI_STATUS_TPV_OFF (27)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.TXF */
- #define IFX_QSPI_STATUS_TXF_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.TXF */
- #define IFX_QSPI_STATUS_TXF_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.TXF */
- #define IFX_QSPI_STATUS_TXF_OFF (9)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.TXFIFOLEVEL */
- #define IFX_QSPI_STATUS_TXFIFOLEVEL_LEN (3)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.TXFIFOLEVEL */
- #define IFX_QSPI_STATUS_TXFIFOLEVEL_MSK (0x7)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.TXFIFOLEVEL */
- #define IFX_QSPI_STATUS_TXFIFOLEVEL_OFF (16)
- /** \\brief Length for Ifx_QSPI_STATUS_Bits.USRF */
- #define IFX_QSPI_STATUS_USRF_LEN (1)
- /** \\brief Mask for Ifx_QSPI_STATUS_Bits.USRF */
- #define IFX_QSPI_STATUS_USRF_MSK (0x1)
- /** \\brief Offset for Ifx_QSPI_STATUS_Bits.USRF */
- #define IFX_QSPI_STATUS_USRF_OFF (15)
- /** \\brief Length for Ifx_QSPI_XXLCON_Bits.BYTECOUNT */
- #define IFX_QSPI_XXLCON_BYTECOUNT_LEN (16)
- /** \\brief Mask for Ifx_QSPI_XXLCON_Bits.BYTECOUNT */
- #define IFX_QSPI_XXLCON_BYTECOUNT_MSK (0xffff)
- /** \\brief Offset for Ifx_QSPI_XXLCON_Bits.BYTECOUNT */
- #define IFX_QSPI_XXLCON_BYTECOUNT_OFF (16)
- /** \\brief Length for Ifx_QSPI_XXLCON_Bits.XDL */
- #define IFX_QSPI_XXLCON_XDL_LEN (16)
- /** \\brief Mask for Ifx_QSPI_XXLCON_Bits.XDL */
- #define IFX_QSPI_XXLCON_XDL_MSK (0xffff)
- /** \\brief Offset for Ifx_QSPI_XXLCON_Bits.XDL */
- #define IFX_QSPI_XXLCON_XDL_OFF (0)
- /** \} */
- /******************************************************************************/
- /******************************************************************************/
- #endif /* IFXQSPI_BF_H */
|