123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700 |
- /**
- * \file IfxDma_bf.h
- * \brief
- * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
- *
- * Version: TC23XADAS_UM_V1.0P1.R0
- * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
- * MAY BE CHANGED BY USER [yes/no]: No
- *
- * IMPORTANT NOTICE
- *
- * Infineon Technologies AG (Infineon) is supplying this file for use
- * exclusively with Infineon's microcontroller products. This file can be freely
- * distributed within development tools that are supporting such microcontroller
- * products.
- *
- * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
- * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
- * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
- * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
- * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
- *
- * \defgroup IfxLld_Dma_BitfieldsMask Bitfields mask and offset
- * \ingroup IfxLld_Dma
- *
- */
- #ifndef IFXDMA_BF_H
- #define IFXDMA_BF_H 1
- /******************************************************************************/
- /******************************************************************************/
- /** \addtogroup IfxLld_Dma_BitfieldsMask
- * \{ */
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN0 */
- #define IFX_DMA_ACCEN00_EN0_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN0 */
- #define IFX_DMA_ACCEN00_EN0_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN0 */
- #define IFX_DMA_ACCEN00_EN0_OFF (0)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN10 */
- #define IFX_DMA_ACCEN00_EN10_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN10 */
- #define IFX_DMA_ACCEN00_EN10_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN10 */
- #define IFX_DMA_ACCEN00_EN10_OFF (10)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN11 */
- #define IFX_DMA_ACCEN00_EN11_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN11 */
- #define IFX_DMA_ACCEN00_EN11_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN11 */
- #define IFX_DMA_ACCEN00_EN11_OFF (11)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN12 */
- #define IFX_DMA_ACCEN00_EN12_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN12 */
- #define IFX_DMA_ACCEN00_EN12_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN12 */
- #define IFX_DMA_ACCEN00_EN12_OFF (12)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN13 */
- #define IFX_DMA_ACCEN00_EN13_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN13 */
- #define IFX_DMA_ACCEN00_EN13_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN13 */
- #define IFX_DMA_ACCEN00_EN13_OFF (13)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN14 */
- #define IFX_DMA_ACCEN00_EN14_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN14 */
- #define IFX_DMA_ACCEN00_EN14_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN14 */
- #define IFX_DMA_ACCEN00_EN14_OFF (14)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN15 */
- #define IFX_DMA_ACCEN00_EN15_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN15 */
- #define IFX_DMA_ACCEN00_EN15_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN15 */
- #define IFX_DMA_ACCEN00_EN15_OFF (15)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN16 */
- #define IFX_DMA_ACCEN00_EN16_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN16 */
- #define IFX_DMA_ACCEN00_EN16_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN16 */
- #define IFX_DMA_ACCEN00_EN16_OFF (16)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN17 */
- #define IFX_DMA_ACCEN00_EN17_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN17 */
- #define IFX_DMA_ACCEN00_EN17_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN17 */
- #define IFX_DMA_ACCEN00_EN17_OFF (17)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN18 */
- #define IFX_DMA_ACCEN00_EN18_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN18 */
- #define IFX_DMA_ACCEN00_EN18_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN18 */
- #define IFX_DMA_ACCEN00_EN18_OFF (18)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN19 */
- #define IFX_DMA_ACCEN00_EN19_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN19 */
- #define IFX_DMA_ACCEN00_EN19_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN19 */
- #define IFX_DMA_ACCEN00_EN19_OFF (19)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN1 */
- #define IFX_DMA_ACCEN00_EN1_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN1 */
- #define IFX_DMA_ACCEN00_EN1_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN1 */
- #define IFX_DMA_ACCEN00_EN1_OFF (1)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN20 */
- #define IFX_DMA_ACCEN00_EN20_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN20 */
- #define IFX_DMA_ACCEN00_EN20_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN20 */
- #define IFX_DMA_ACCEN00_EN20_OFF (20)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN21 */
- #define IFX_DMA_ACCEN00_EN21_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN21 */
- #define IFX_DMA_ACCEN00_EN21_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN21 */
- #define IFX_DMA_ACCEN00_EN21_OFF (21)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN22 */
- #define IFX_DMA_ACCEN00_EN22_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN22 */
- #define IFX_DMA_ACCEN00_EN22_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN22 */
- #define IFX_DMA_ACCEN00_EN22_OFF (22)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN23 */
- #define IFX_DMA_ACCEN00_EN23_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN23 */
- #define IFX_DMA_ACCEN00_EN23_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN23 */
- #define IFX_DMA_ACCEN00_EN23_OFF (23)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN24 */
- #define IFX_DMA_ACCEN00_EN24_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN24 */
- #define IFX_DMA_ACCEN00_EN24_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN24 */
- #define IFX_DMA_ACCEN00_EN24_OFF (24)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN25 */
- #define IFX_DMA_ACCEN00_EN25_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN25 */
- #define IFX_DMA_ACCEN00_EN25_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN25 */
- #define IFX_DMA_ACCEN00_EN25_OFF (25)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN26 */
- #define IFX_DMA_ACCEN00_EN26_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN26 */
- #define IFX_DMA_ACCEN00_EN26_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN26 */
- #define IFX_DMA_ACCEN00_EN26_OFF (26)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN27 */
- #define IFX_DMA_ACCEN00_EN27_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN27 */
- #define IFX_DMA_ACCEN00_EN27_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN27 */
- #define IFX_DMA_ACCEN00_EN27_OFF (27)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN28 */
- #define IFX_DMA_ACCEN00_EN28_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN28 */
- #define IFX_DMA_ACCEN00_EN28_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN28 */
- #define IFX_DMA_ACCEN00_EN28_OFF (28)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN29 */
- #define IFX_DMA_ACCEN00_EN29_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN29 */
- #define IFX_DMA_ACCEN00_EN29_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN29 */
- #define IFX_DMA_ACCEN00_EN29_OFF (29)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN2 */
- #define IFX_DMA_ACCEN00_EN2_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN2 */
- #define IFX_DMA_ACCEN00_EN2_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN2 */
- #define IFX_DMA_ACCEN00_EN2_OFF (2)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN30 */
- #define IFX_DMA_ACCEN00_EN30_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN30 */
- #define IFX_DMA_ACCEN00_EN30_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN30 */
- #define IFX_DMA_ACCEN00_EN30_OFF (30)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN31 */
- #define IFX_DMA_ACCEN00_EN31_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN31 */
- #define IFX_DMA_ACCEN00_EN31_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN31 */
- #define IFX_DMA_ACCEN00_EN31_OFF (31)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN3 */
- #define IFX_DMA_ACCEN00_EN3_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN3 */
- #define IFX_DMA_ACCEN00_EN3_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN3 */
- #define IFX_DMA_ACCEN00_EN3_OFF (3)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN4 */
- #define IFX_DMA_ACCEN00_EN4_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN4 */
- #define IFX_DMA_ACCEN00_EN4_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN4 */
- #define IFX_DMA_ACCEN00_EN4_OFF (4)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN5 */
- #define IFX_DMA_ACCEN00_EN5_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN5 */
- #define IFX_DMA_ACCEN00_EN5_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN5 */
- #define IFX_DMA_ACCEN00_EN5_OFF (5)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN6 */
- #define IFX_DMA_ACCEN00_EN6_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN6 */
- #define IFX_DMA_ACCEN00_EN6_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN6 */
- #define IFX_DMA_ACCEN00_EN6_OFF (6)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN7 */
- #define IFX_DMA_ACCEN00_EN7_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN7 */
- #define IFX_DMA_ACCEN00_EN7_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN7 */
- #define IFX_DMA_ACCEN00_EN7_OFF (7)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN8 */
- #define IFX_DMA_ACCEN00_EN8_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN8 */
- #define IFX_DMA_ACCEN00_EN8_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN8 */
- #define IFX_DMA_ACCEN00_EN8_OFF (8)
- /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN9 */
- #define IFX_DMA_ACCEN00_EN9_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN9 */
- #define IFX_DMA_ACCEN00_EN9_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN9 */
- #define IFX_DMA_ACCEN00_EN9_OFF (9)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN0 */
- #define IFX_DMA_ACCEN10_EN0_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN0 */
- #define IFX_DMA_ACCEN10_EN0_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN0 */
- #define IFX_DMA_ACCEN10_EN0_OFF (0)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN10 */
- #define IFX_DMA_ACCEN10_EN10_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN10 */
- #define IFX_DMA_ACCEN10_EN10_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN10 */
- #define IFX_DMA_ACCEN10_EN10_OFF (10)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN11 */
- #define IFX_DMA_ACCEN10_EN11_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN11 */
- #define IFX_DMA_ACCEN10_EN11_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN11 */
- #define IFX_DMA_ACCEN10_EN11_OFF (11)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN12 */
- #define IFX_DMA_ACCEN10_EN12_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN12 */
- #define IFX_DMA_ACCEN10_EN12_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN12 */
- #define IFX_DMA_ACCEN10_EN12_OFF (12)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN13 */
- #define IFX_DMA_ACCEN10_EN13_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN13 */
- #define IFX_DMA_ACCEN10_EN13_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN13 */
- #define IFX_DMA_ACCEN10_EN13_OFF (13)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN14 */
- #define IFX_DMA_ACCEN10_EN14_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN14 */
- #define IFX_DMA_ACCEN10_EN14_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN14 */
- #define IFX_DMA_ACCEN10_EN14_OFF (14)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN15 */
- #define IFX_DMA_ACCEN10_EN15_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN15 */
- #define IFX_DMA_ACCEN10_EN15_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN15 */
- #define IFX_DMA_ACCEN10_EN15_OFF (15)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN16 */
- #define IFX_DMA_ACCEN10_EN16_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN16 */
- #define IFX_DMA_ACCEN10_EN16_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN16 */
- #define IFX_DMA_ACCEN10_EN16_OFF (16)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN17 */
- #define IFX_DMA_ACCEN10_EN17_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN17 */
- #define IFX_DMA_ACCEN10_EN17_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN17 */
- #define IFX_DMA_ACCEN10_EN17_OFF (17)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN18 */
- #define IFX_DMA_ACCEN10_EN18_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN18 */
- #define IFX_DMA_ACCEN10_EN18_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN18 */
- #define IFX_DMA_ACCEN10_EN18_OFF (18)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN19 */
- #define IFX_DMA_ACCEN10_EN19_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN19 */
- #define IFX_DMA_ACCEN10_EN19_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN19 */
- #define IFX_DMA_ACCEN10_EN19_OFF (19)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN1 */
- #define IFX_DMA_ACCEN10_EN1_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN1 */
- #define IFX_DMA_ACCEN10_EN1_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN1 */
- #define IFX_DMA_ACCEN10_EN1_OFF (1)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN20 */
- #define IFX_DMA_ACCEN10_EN20_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN20 */
- #define IFX_DMA_ACCEN10_EN20_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN20 */
- #define IFX_DMA_ACCEN10_EN20_OFF (20)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN21 */
- #define IFX_DMA_ACCEN10_EN21_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN21 */
- #define IFX_DMA_ACCEN10_EN21_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN21 */
- #define IFX_DMA_ACCEN10_EN21_OFF (21)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN22 */
- #define IFX_DMA_ACCEN10_EN22_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN22 */
- #define IFX_DMA_ACCEN10_EN22_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN22 */
- #define IFX_DMA_ACCEN10_EN22_OFF (22)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN23 */
- #define IFX_DMA_ACCEN10_EN23_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN23 */
- #define IFX_DMA_ACCEN10_EN23_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN23 */
- #define IFX_DMA_ACCEN10_EN23_OFF (23)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN24 */
- #define IFX_DMA_ACCEN10_EN24_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN24 */
- #define IFX_DMA_ACCEN10_EN24_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN24 */
- #define IFX_DMA_ACCEN10_EN24_OFF (24)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN25 */
- #define IFX_DMA_ACCEN10_EN25_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN25 */
- #define IFX_DMA_ACCEN10_EN25_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN25 */
- #define IFX_DMA_ACCEN10_EN25_OFF (25)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN26 */
- #define IFX_DMA_ACCEN10_EN26_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN26 */
- #define IFX_DMA_ACCEN10_EN26_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN26 */
- #define IFX_DMA_ACCEN10_EN26_OFF (26)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN27 */
- #define IFX_DMA_ACCEN10_EN27_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN27 */
- #define IFX_DMA_ACCEN10_EN27_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN27 */
- #define IFX_DMA_ACCEN10_EN27_OFF (27)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN28 */
- #define IFX_DMA_ACCEN10_EN28_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN28 */
- #define IFX_DMA_ACCEN10_EN28_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN28 */
- #define IFX_DMA_ACCEN10_EN28_OFF (28)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN29 */
- #define IFX_DMA_ACCEN10_EN29_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN29 */
- #define IFX_DMA_ACCEN10_EN29_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN29 */
- #define IFX_DMA_ACCEN10_EN29_OFF (29)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN2 */
- #define IFX_DMA_ACCEN10_EN2_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN2 */
- #define IFX_DMA_ACCEN10_EN2_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN2 */
- #define IFX_DMA_ACCEN10_EN2_OFF (2)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN30 */
- #define IFX_DMA_ACCEN10_EN30_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN30 */
- #define IFX_DMA_ACCEN10_EN30_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN30 */
- #define IFX_DMA_ACCEN10_EN30_OFF (30)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN31 */
- #define IFX_DMA_ACCEN10_EN31_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN31 */
- #define IFX_DMA_ACCEN10_EN31_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN31 */
- #define IFX_DMA_ACCEN10_EN31_OFF (31)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN3 */
- #define IFX_DMA_ACCEN10_EN3_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN3 */
- #define IFX_DMA_ACCEN10_EN3_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN3 */
- #define IFX_DMA_ACCEN10_EN3_OFF (3)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN4 */
- #define IFX_DMA_ACCEN10_EN4_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN4 */
- #define IFX_DMA_ACCEN10_EN4_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN4 */
- #define IFX_DMA_ACCEN10_EN4_OFF (4)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN5 */
- #define IFX_DMA_ACCEN10_EN5_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN5 */
- #define IFX_DMA_ACCEN10_EN5_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN5 */
- #define IFX_DMA_ACCEN10_EN5_OFF (5)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN6 */
- #define IFX_DMA_ACCEN10_EN6_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN6 */
- #define IFX_DMA_ACCEN10_EN6_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN6 */
- #define IFX_DMA_ACCEN10_EN6_OFF (6)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN7 */
- #define IFX_DMA_ACCEN10_EN7_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN7 */
- #define IFX_DMA_ACCEN10_EN7_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN7 */
- #define IFX_DMA_ACCEN10_EN7_OFF (7)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN8 */
- #define IFX_DMA_ACCEN10_EN8_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN8 */
- #define IFX_DMA_ACCEN10_EN8_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN8 */
- #define IFX_DMA_ACCEN10_EN8_OFF (8)
- /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN9 */
- #define IFX_DMA_ACCEN10_EN9_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN9 */
- #define IFX_DMA_ACCEN10_EN9_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN9 */
- #define IFX_DMA_ACCEN10_EN9_OFF (9)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN0 */
- #define IFX_DMA_ACCEN20_EN0_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN0 */
- #define IFX_DMA_ACCEN20_EN0_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN0 */
- #define IFX_DMA_ACCEN20_EN0_OFF (0)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN10 */
- #define IFX_DMA_ACCEN20_EN10_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN10 */
- #define IFX_DMA_ACCEN20_EN10_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN10 */
- #define IFX_DMA_ACCEN20_EN10_OFF (10)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN11 */
- #define IFX_DMA_ACCEN20_EN11_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN11 */
- #define IFX_DMA_ACCEN20_EN11_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN11 */
- #define IFX_DMA_ACCEN20_EN11_OFF (11)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN12 */
- #define IFX_DMA_ACCEN20_EN12_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN12 */
- #define IFX_DMA_ACCEN20_EN12_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN12 */
- #define IFX_DMA_ACCEN20_EN12_OFF (12)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN13 */
- #define IFX_DMA_ACCEN20_EN13_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN13 */
- #define IFX_DMA_ACCEN20_EN13_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN13 */
- #define IFX_DMA_ACCEN20_EN13_OFF (13)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN14 */
- #define IFX_DMA_ACCEN20_EN14_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN14 */
- #define IFX_DMA_ACCEN20_EN14_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN14 */
- #define IFX_DMA_ACCEN20_EN14_OFF (14)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN15 */
- #define IFX_DMA_ACCEN20_EN15_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN15 */
- #define IFX_DMA_ACCEN20_EN15_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN15 */
- #define IFX_DMA_ACCEN20_EN15_OFF (15)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN16 */
- #define IFX_DMA_ACCEN20_EN16_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN16 */
- #define IFX_DMA_ACCEN20_EN16_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN16 */
- #define IFX_DMA_ACCEN20_EN16_OFF (16)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN17 */
- #define IFX_DMA_ACCEN20_EN17_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN17 */
- #define IFX_DMA_ACCEN20_EN17_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN17 */
- #define IFX_DMA_ACCEN20_EN17_OFF (17)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN18 */
- #define IFX_DMA_ACCEN20_EN18_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN18 */
- #define IFX_DMA_ACCEN20_EN18_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN18 */
- #define IFX_DMA_ACCEN20_EN18_OFF (18)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN19 */
- #define IFX_DMA_ACCEN20_EN19_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN19 */
- #define IFX_DMA_ACCEN20_EN19_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN19 */
- #define IFX_DMA_ACCEN20_EN19_OFF (19)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN1 */
- #define IFX_DMA_ACCEN20_EN1_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN1 */
- #define IFX_DMA_ACCEN20_EN1_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN1 */
- #define IFX_DMA_ACCEN20_EN1_OFF (1)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN20 */
- #define IFX_DMA_ACCEN20_EN20_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN20 */
- #define IFX_DMA_ACCEN20_EN20_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN20 */
- #define IFX_DMA_ACCEN20_EN20_OFF (20)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN21 */
- #define IFX_DMA_ACCEN20_EN21_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN21 */
- #define IFX_DMA_ACCEN20_EN21_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN21 */
- #define IFX_DMA_ACCEN20_EN21_OFF (21)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN22 */
- #define IFX_DMA_ACCEN20_EN22_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN22 */
- #define IFX_DMA_ACCEN20_EN22_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN22 */
- #define IFX_DMA_ACCEN20_EN22_OFF (22)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN23 */
- #define IFX_DMA_ACCEN20_EN23_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN23 */
- #define IFX_DMA_ACCEN20_EN23_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN23 */
- #define IFX_DMA_ACCEN20_EN23_OFF (23)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN24 */
- #define IFX_DMA_ACCEN20_EN24_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN24 */
- #define IFX_DMA_ACCEN20_EN24_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN24 */
- #define IFX_DMA_ACCEN20_EN24_OFF (24)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN25 */
- #define IFX_DMA_ACCEN20_EN25_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN25 */
- #define IFX_DMA_ACCEN20_EN25_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN25 */
- #define IFX_DMA_ACCEN20_EN25_OFF (25)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN26 */
- #define IFX_DMA_ACCEN20_EN26_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN26 */
- #define IFX_DMA_ACCEN20_EN26_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN26 */
- #define IFX_DMA_ACCEN20_EN26_OFF (26)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN27 */
- #define IFX_DMA_ACCEN20_EN27_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN27 */
- #define IFX_DMA_ACCEN20_EN27_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN27 */
- #define IFX_DMA_ACCEN20_EN27_OFF (27)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN28 */
- #define IFX_DMA_ACCEN20_EN28_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN28 */
- #define IFX_DMA_ACCEN20_EN28_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN28 */
- #define IFX_DMA_ACCEN20_EN28_OFF (28)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN29 */
- #define IFX_DMA_ACCEN20_EN29_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN29 */
- #define IFX_DMA_ACCEN20_EN29_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN29 */
- #define IFX_DMA_ACCEN20_EN29_OFF (29)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN2 */
- #define IFX_DMA_ACCEN20_EN2_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN2 */
- #define IFX_DMA_ACCEN20_EN2_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN2 */
- #define IFX_DMA_ACCEN20_EN2_OFF (2)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN30 */
- #define IFX_DMA_ACCEN20_EN30_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN30 */
- #define IFX_DMA_ACCEN20_EN30_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN30 */
- #define IFX_DMA_ACCEN20_EN30_OFF (30)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN31 */
- #define IFX_DMA_ACCEN20_EN31_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN31 */
- #define IFX_DMA_ACCEN20_EN31_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN31 */
- #define IFX_DMA_ACCEN20_EN31_OFF (31)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN3 */
- #define IFX_DMA_ACCEN20_EN3_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN3 */
- #define IFX_DMA_ACCEN20_EN3_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN3 */
- #define IFX_DMA_ACCEN20_EN3_OFF (3)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN4 */
- #define IFX_DMA_ACCEN20_EN4_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN4 */
- #define IFX_DMA_ACCEN20_EN4_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN4 */
- #define IFX_DMA_ACCEN20_EN4_OFF (4)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN5 */
- #define IFX_DMA_ACCEN20_EN5_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN5 */
- #define IFX_DMA_ACCEN20_EN5_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN5 */
- #define IFX_DMA_ACCEN20_EN5_OFF (5)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN6 */
- #define IFX_DMA_ACCEN20_EN6_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN6 */
- #define IFX_DMA_ACCEN20_EN6_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN6 */
- #define IFX_DMA_ACCEN20_EN6_OFF (6)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN7 */
- #define IFX_DMA_ACCEN20_EN7_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN7 */
- #define IFX_DMA_ACCEN20_EN7_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN7 */
- #define IFX_DMA_ACCEN20_EN7_OFF (7)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN8 */
- #define IFX_DMA_ACCEN20_EN8_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN8 */
- #define IFX_DMA_ACCEN20_EN8_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN8 */
- #define IFX_DMA_ACCEN20_EN8_OFF (8)
- /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN9 */
- #define IFX_DMA_ACCEN20_EN9_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN9 */
- #define IFX_DMA_ACCEN20_EN9_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN9 */
- #define IFX_DMA_ACCEN20_EN9_OFF (9)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN0 */
- #define IFX_DMA_ACCEN30_EN0_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN0 */
- #define IFX_DMA_ACCEN30_EN0_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN0 */
- #define IFX_DMA_ACCEN30_EN0_OFF (0)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN10 */
- #define IFX_DMA_ACCEN30_EN10_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN10 */
- #define IFX_DMA_ACCEN30_EN10_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN10 */
- #define IFX_DMA_ACCEN30_EN10_OFF (10)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN11 */
- #define IFX_DMA_ACCEN30_EN11_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN11 */
- #define IFX_DMA_ACCEN30_EN11_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN11 */
- #define IFX_DMA_ACCEN30_EN11_OFF (11)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN12 */
- #define IFX_DMA_ACCEN30_EN12_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN12 */
- #define IFX_DMA_ACCEN30_EN12_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN12 */
- #define IFX_DMA_ACCEN30_EN12_OFF (12)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN13 */
- #define IFX_DMA_ACCEN30_EN13_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN13 */
- #define IFX_DMA_ACCEN30_EN13_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN13 */
- #define IFX_DMA_ACCEN30_EN13_OFF (13)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN14 */
- #define IFX_DMA_ACCEN30_EN14_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN14 */
- #define IFX_DMA_ACCEN30_EN14_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN14 */
- #define IFX_DMA_ACCEN30_EN14_OFF (14)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN15 */
- #define IFX_DMA_ACCEN30_EN15_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN15 */
- #define IFX_DMA_ACCEN30_EN15_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN15 */
- #define IFX_DMA_ACCEN30_EN15_OFF (15)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN16 */
- #define IFX_DMA_ACCEN30_EN16_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN16 */
- #define IFX_DMA_ACCEN30_EN16_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN16 */
- #define IFX_DMA_ACCEN30_EN16_OFF (16)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN17 */
- #define IFX_DMA_ACCEN30_EN17_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN17 */
- #define IFX_DMA_ACCEN30_EN17_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN17 */
- #define IFX_DMA_ACCEN30_EN17_OFF (17)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN18 */
- #define IFX_DMA_ACCEN30_EN18_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN18 */
- #define IFX_DMA_ACCEN30_EN18_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN18 */
- #define IFX_DMA_ACCEN30_EN18_OFF (18)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN19 */
- #define IFX_DMA_ACCEN30_EN19_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN19 */
- #define IFX_DMA_ACCEN30_EN19_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN19 */
- #define IFX_DMA_ACCEN30_EN19_OFF (19)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN1 */
- #define IFX_DMA_ACCEN30_EN1_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN1 */
- #define IFX_DMA_ACCEN30_EN1_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN1 */
- #define IFX_DMA_ACCEN30_EN1_OFF (1)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN20 */
- #define IFX_DMA_ACCEN30_EN20_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN20 */
- #define IFX_DMA_ACCEN30_EN20_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN20 */
- #define IFX_DMA_ACCEN30_EN20_OFF (20)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN21 */
- #define IFX_DMA_ACCEN30_EN21_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN21 */
- #define IFX_DMA_ACCEN30_EN21_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN21 */
- #define IFX_DMA_ACCEN30_EN21_OFF (21)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN22 */
- #define IFX_DMA_ACCEN30_EN22_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN22 */
- #define IFX_DMA_ACCEN30_EN22_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN22 */
- #define IFX_DMA_ACCEN30_EN22_OFF (22)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN23 */
- #define IFX_DMA_ACCEN30_EN23_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN23 */
- #define IFX_DMA_ACCEN30_EN23_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN23 */
- #define IFX_DMA_ACCEN30_EN23_OFF (23)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN24 */
- #define IFX_DMA_ACCEN30_EN24_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN24 */
- #define IFX_DMA_ACCEN30_EN24_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN24 */
- #define IFX_DMA_ACCEN30_EN24_OFF (24)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN25 */
- #define IFX_DMA_ACCEN30_EN25_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN25 */
- #define IFX_DMA_ACCEN30_EN25_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN25 */
- #define IFX_DMA_ACCEN30_EN25_OFF (25)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN26 */
- #define IFX_DMA_ACCEN30_EN26_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN26 */
- #define IFX_DMA_ACCEN30_EN26_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN26 */
- #define IFX_DMA_ACCEN30_EN26_OFF (26)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN27 */
- #define IFX_DMA_ACCEN30_EN27_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN27 */
- #define IFX_DMA_ACCEN30_EN27_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN27 */
- #define IFX_DMA_ACCEN30_EN27_OFF (27)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN28 */
- #define IFX_DMA_ACCEN30_EN28_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN28 */
- #define IFX_DMA_ACCEN30_EN28_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN28 */
- #define IFX_DMA_ACCEN30_EN28_OFF (28)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN29 */
- #define IFX_DMA_ACCEN30_EN29_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN29 */
- #define IFX_DMA_ACCEN30_EN29_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN29 */
- #define IFX_DMA_ACCEN30_EN29_OFF (29)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN2 */
- #define IFX_DMA_ACCEN30_EN2_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN2 */
- #define IFX_DMA_ACCEN30_EN2_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN2 */
- #define IFX_DMA_ACCEN30_EN2_OFF (2)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN30 */
- #define IFX_DMA_ACCEN30_EN30_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN30 */
- #define IFX_DMA_ACCEN30_EN30_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN30 */
- #define IFX_DMA_ACCEN30_EN30_OFF (30)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN31 */
- #define IFX_DMA_ACCEN30_EN31_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN31 */
- #define IFX_DMA_ACCEN30_EN31_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN31 */
- #define IFX_DMA_ACCEN30_EN31_OFF (31)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN3 */
- #define IFX_DMA_ACCEN30_EN3_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN3 */
- #define IFX_DMA_ACCEN30_EN3_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN3 */
- #define IFX_DMA_ACCEN30_EN3_OFF (3)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN4 */
- #define IFX_DMA_ACCEN30_EN4_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN4 */
- #define IFX_DMA_ACCEN30_EN4_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN4 */
- #define IFX_DMA_ACCEN30_EN4_OFF (4)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN5 */
- #define IFX_DMA_ACCEN30_EN5_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN5 */
- #define IFX_DMA_ACCEN30_EN5_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN5 */
- #define IFX_DMA_ACCEN30_EN5_OFF (5)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN6 */
- #define IFX_DMA_ACCEN30_EN6_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN6 */
- #define IFX_DMA_ACCEN30_EN6_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN6 */
- #define IFX_DMA_ACCEN30_EN6_OFF (6)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN7 */
- #define IFX_DMA_ACCEN30_EN7_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN7 */
- #define IFX_DMA_ACCEN30_EN7_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN7 */
- #define IFX_DMA_ACCEN30_EN7_OFF (7)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN8 */
- #define IFX_DMA_ACCEN30_EN8_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN8 */
- #define IFX_DMA_ACCEN30_EN8_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN8 */
- #define IFX_DMA_ACCEN30_EN8_OFF (8)
- /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN9 */
- #define IFX_DMA_ACCEN30_EN9_LEN (1)
- /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN9 */
- #define IFX_DMA_ACCEN30_EN9_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN9 */
- #define IFX_DMA_ACCEN30_EN9_OFF (9)
- /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CDER */
- #define IFX_DMA_BLK_CLRE_CDER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CDER */
- #define IFX_DMA_BLK_CLRE_CDER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CDER */
- #define IFX_DMA_BLK_CLRE_CDER_OFF (17)
- /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CDLLER */
- #define IFX_DMA_BLK_CLRE_CDLLER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CDLLER */
- #define IFX_DMA_BLK_CLRE_CDLLER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CDLLER */
- #define IFX_DMA_BLK_CLRE_CDLLER_OFF (26)
- /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CRAMER */
- #define IFX_DMA_BLK_CLRE_CRAMER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CRAMER */
- #define IFX_DMA_BLK_CLRE_CRAMER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CRAMER */
- #define IFX_DMA_BLK_CLRE_CRAMER_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CSER */
- #define IFX_DMA_BLK_CLRE_CSER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CSER */
- #define IFX_DMA_BLK_CLRE_CSER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CSER */
- #define IFX_DMA_BLK_CLRE_CSER_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CSLLER */
- #define IFX_DMA_BLK_CLRE_CSLLER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CSLLER */
- #define IFX_DMA_BLK_CLRE_CSLLER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CSLLER */
- #define IFX_DMA_BLK_CLRE_CSLLER_OFF (25)
- /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CSPBER */
- #define IFX_DMA_BLK_CLRE_CSPBER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CSPBER */
- #define IFX_DMA_BLK_CLRE_CSPBER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CSPBER */
- #define IFX_DMA_BLK_CLRE_CSPBER_OFF (20)
- /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CSRIER */
- #define IFX_DMA_BLK_CLRE_CSRIER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CSRIER */
- #define IFX_DMA_BLK_CLRE_CSRIER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CSRIER */
- #define IFX_DMA_BLK_CLRE_CSRIER_OFF (21)
- /** \\brief Length for Ifx_DMA_BLK_EER_Bits.EDER */
- #define IFX_DMA_BLK_EER_EDER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_EER_Bits.EDER */
- #define IFX_DMA_BLK_EER_EDER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_EER_Bits.EDER */
- #define IFX_DMA_BLK_EER_EDER_OFF (17)
- /** \\brief Length for Ifx_DMA_BLK_EER_Bits.ELER */
- #define IFX_DMA_BLK_EER_ELER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_EER_Bits.ELER */
- #define IFX_DMA_BLK_EER_ELER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_EER_Bits.ELER */
- #define IFX_DMA_BLK_EER_ELER_OFF (26)
- /** \\brief Length for Ifx_DMA_BLK_EER_Bits.ERER */
- #define IFX_DMA_BLK_EER_ERER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_EER_Bits.ERER */
- #define IFX_DMA_BLK_EER_ERER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_EER_Bits.ERER */
- #define IFX_DMA_BLK_EER_ERER_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_EER_Bits.ESER */
- #define IFX_DMA_BLK_EER_ESER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_EER_Bits.ESER */
- #define IFX_DMA_BLK_EER_ESER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_EER_Bits.ESER */
- #define IFX_DMA_BLK_EER_ESER_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.DER */
- #define IFX_DMA_BLK_ERRSR_DER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.DER */
- #define IFX_DMA_BLK_ERRSR_DER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.DER */
- #define IFX_DMA_BLK_ERRSR_DER_OFF (17)
- /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.DLLER */
- #define IFX_DMA_BLK_ERRSR_DLLER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.DLLER */
- #define IFX_DMA_BLK_ERRSR_DLLER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.DLLER */
- #define IFX_DMA_BLK_ERRSR_DLLER_OFF (26)
- /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.LEC */
- #define IFX_DMA_BLK_ERRSR_LEC_LEN (7)
- /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.LEC */
- #define IFX_DMA_BLK_ERRSR_LEC_MSK (0x7f)
- /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.LEC */
- #define IFX_DMA_BLK_ERRSR_LEC_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.RAMER */
- #define IFX_DMA_BLK_ERRSR_RAMER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.RAMER */
- #define IFX_DMA_BLK_ERRSR_RAMER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.RAMER */
- #define IFX_DMA_BLK_ERRSR_RAMER_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.SER */
- #define IFX_DMA_BLK_ERRSR_SER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.SER */
- #define IFX_DMA_BLK_ERRSR_SER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.SER */
- #define IFX_DMA_BLK_ERRSR_SER_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.SLLER */
- #define IFX_DMA_BLK_ERRSR_SLLER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.SLLER */
- #define IFX_DMA_BLK_ERRSR_SLLER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.SLLER */
- #define IFX_DMA_BLK_ERRSR_SLLER_OFF (25)
- /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.SPBER */
- #define IFX_DMA_BLK_ERRSR_SPBER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.SPBER */
- #define IFX_DMA_BLK_ERRSR_SPBER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.SPBER */
- #define IFX_DMA_BLK_ERRSR_SPBER_OFF (20)
- /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.SRIER */
- #define IFX_DMA_BLK_ERRSR_SRIER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.SRIER */
- #define IFX_DMA_BLK_ERRSR_SRIER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.SRIER */
- #define IFX_DMA_BLK_ERRSR_SRIER_OFF (21)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.CBLD */
- #define IFX_DMA_BLK_ME_ADICR_CBLD_LEN (4)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.CBLD */
- #define IFX_DMA_BLK_ME_ADICR_CBLD_MSK (0xf)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.CBLD */
- #define IFX_DMA_BLK_ME_ADICR_CBLD_OFF (12)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.CBLS */
- #define IFX_DMA_BLK_ME_ADICR_CBLS_LEN (4)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.CBLS */
- #define IFX_DMA_BLK_ME_ADICR_CBLS_MSK (0xf)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.CBLS */
- #define IFX_DMA_BLK_ME_ADICR_CBLS_OFF (8)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.DCBE */
- #define IFX_DMA_BLK_ME_ADICR_DCBE_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.DCBE */
- #define IFX_DMA_BLK_ME_ADICR_DCBE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.DCBE */
- #define IFX_DMA_BLK_ME_ADICR_DCBE_OFF (21)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.DMF */
- #define IFX_DMA_BLK_ME_ADICR_DMF_LEN (3)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.DMF */
- #define IFX_DMA_BLK_ME_ADICR_DMF_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.DMF */
- #define IFX_DMA_BLK_ME_ADICR_DMF_OFF (4)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.ETRL */
- #define IFX_DMA_BLK_ME_ADICR_ETRL_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.ETRL */
- #define IFX_DMA_BLK_ME_ADICR_ETRL_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.ETRL */
- #define IFX_DMA_BLK_ME_ADICR_ETRL_OFF (23)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.INCD */
- #define IFX_DMA_BLK_ME_ADICR_INCD_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.INCD */
- #define IFX_DMA_BLK_ME_ADICR_INCD_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.INCD */
- #define IFX_DMA_BLK_ME_ADICR_INCD_OFF (7)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.INCS */
- #define IFX_DMA_BLK_ME_ADICR_INCS_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.INCS */
- #define IFX_DMA_BLK_ME_ADICR_INCS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.INCS */
- #define IFX_DMA_BLK_ME_ADICR_INCS_OFF (3)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.INTCT */
- #define IFX_DMA_BLK_ME_ADICR_INTCT_LEN (2)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.INTCT */
- #define IFX_DMA_BLK_ME_ADICR_INTCT_MSK (0x3)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.INTCT */
- #define IFX_DMA_BLK_ME_ADICR_INTCT_OFF (26)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.IRDV */
- #define IFX_DMA_BLK_ME_ADICR_IRDV_LEN (4)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.IRDV */
- #define IFX_DMA_BLK_ME_ADICR_IRDV_MSK (0xf)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.IRDV */
- #define IFX_DMA_BLK_ME_ADICR_IRDV_OFF (28)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.SCBE */
- #define IFX_DMA_BLK_ME_ADICR_SCBE_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.SCBE */
- #define IFX_DMA_BLK_ME_ADICR_SCBE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.SCBE */
- #define IFX_DMA_BLK_ME_ADICR_SCBE_OFF (20)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.SHCT */
- #define IFX_DMA_BLK_ME_ADICR_SHCT_LEN (4)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.SHCT */
- #define IFX_DMA_BLK_ME_ADICR_SHCT_MSK (0xf)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.SHCT */
- #define IFX_DMA_BLK_ME_ADICR_SHCT_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.SMF */
- #define IFX_DMA_BLK_ME_ADICR_SMF_LEN (3)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.SMF */
- #define IFX_DMA_BLK_ME_ADICR_SMF_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.SMF */
- #define IFX_DMA_BLK_ME_ADICR_SMF_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.STAMP */
- #define IFX_DMA_BLK_ME_ADICR_STAMP_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.STAMP */
- #define IFX_DMA_BLK_ME_ADICR_STAMP_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.STAMP */
- #define IFX_DMA_BLK_ME_ADICR_STAMP_OFF (22)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.WRPDE */
- #define IFX_DMA_BLK_ME_ADICR_WRPDE_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.WRPDE */
- #define IFX_DMA_BLK_ME_ADICR_WRPDE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.WRPDE */
- #define IFX_DMA_BLK_ME_ADICR_WRPDE_OFF (25)
- /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.WRPSE */
- #define IFX_DMA_BLK_ME_ADICR_WRPSE_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.WRPSE */
- #define IFX_DMA_BLK_ME_ADICR_WRPSE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.WRPSE */
- #define IFX_DMA_BLK_ME_ADICR_WRPSE_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.BLKM */
- #define IFX_DMA_BLK_ME_CHCR_BLKM_LEN (3)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.BLKM */
- #define IFX_DMA_BLK_ME_CHCR_BLKM_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.BLKM */
- #define IFX_DMA_BLK_ME_CHCR_BLKM_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.CHDW */
- #define IFX_DMA_BLK_ME_CHCR_CHDW_LEN (3)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.CHDW */
- #define IFX_DMA_BLK_ME_CHCR_CHDW_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.CHDW */
- #define IFX_DMA_BLK_ME_CHCR_CHDW_OFF (21)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.CHMODE */
- #define IFX_DMA_BLK_ME_CHCR_CHMODE_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.CHMODE */
- #define IFX_DMA_BLK_ME_CHCR_CHMODE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.CHMODE */
- #define IFX_DMA_BLK_ME_CHCR_CHMODE_OFF (20)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.DMAPRIO */
- #define IFX_DMA_BLK_ME_CHCR_DMAPRIO_LEN (2)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.DMAPRIO */
- #define IFX_DMA_BLK_ME_CHCR_DMAPRIO_MSK (0x3)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.DMAPRIO */
- #define IFX_DMA_BLK_ME_CHCR_DMAPRIO_OFF (30)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.PATSEL */
- #define IFX_DMA_BLK_ME_CHCR_PATSEL_LEN (3)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.PATSEL */
- #define IFX_DMA_BLK_ME_CHCR_PATSEL_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.PATSEL */
- #define IFX_DMA_BLK_ME_CHCR_PATSEL_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.PRSEL */
- #define IFX_DMA_BLK_ME_CHCR_PRSEL_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.PRSEL */
- #define IFX_DMA_BLK_ME_CHCR_PRSEL_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.PRSEL */
- #define IFX_DMA_BLK_ME_CHCR_PRSEL_OFF (28)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.RROAT */
- #define IFX_DMA_BLK_ME_CHCR_RROAT_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.RROAT */
- #define IFX_DMA_BLK_ME_CHCR_RROAT_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.RROAT */
- #define IFX_DMA_BLK_ME_CHCR_RROAT_OFF (19)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.TREL */
- #define IFX_DMA_BLK_ME_CHCR_TREL_LEN (14)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.TREL */
- #define IFX_DMA_BLK_ME_CHCR_TREL_MSK (0x3fff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.TREL */
- #define IFX_DMA_BLK_ME_CHCR_TREL_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.BUFFER */
- #define IFX_DMA_BLK_ME_CHSR_BUFFER_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.BUFFER */
- #define IFX_DMA_BLK_ME_CHSR_BUFFER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.BUFFER */
- #define IFX_DMA_BLK_ME_CHSR_BUFFER_OFF (22)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.FROZEN */
- #define IFX_DMA_BLK_ME_CHSR_FROZEN_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.FROZEN */
- #define IFX_DMA_BLK_ME_CHSR_FROZEN_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.FROZEN */
- #define IFX_DMA_BLK_ME_CHSR_FROZEN_OFF (23)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.ICH */
- #define IFX_DMA_BLK_ME_CHSR_ICH_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.ICH */
- #define IFX_DMA_BLK_ME_CHSR_ICH_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.ICH */
- #define IFX_DMA_BLK_ME_CHSR_ICH_OFF (18)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.IPM */
- #define IFX_DMA_BLK_ME_CHSR_IPM_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.IPM */
- #define IFX_DMA_BLK_ME_CHSR_IPM_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.IPM */
- #define IFX_DMA_BLK_ME_CHSR_IPM_OFF (19)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.LXO */
- #define IFX_DMA_BLK_ME_CHSR_LXO_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.LXO */
- #define IFX_DMA_BLK_ME_CHSR_LXO_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.LXO */
- #define IFX_DMA_BLK_ME_CHSR_LXO_OFF (15)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.TCOUNT */
- #define IFX_DMA_BLK_ME_CHSR_TCOUNT_LEN (14)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.TCOUNT */
- #define IFX_DMA_BLK_ME_CHSR_TCOUNT_MSK (0x3fff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.TCOUNT */
- #define IFX_DMA_BLK_ME_CHSR_TCOUNT_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.WRPD */
- #define IFX_DMA_BLK_ME_CHSR_WRPD_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.WRPD */
- #define IFX_DMA_BLK_ME_CHSR_WRPD_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.WRPD */
- #define IFX_DMA_BLK_ME_CHSR_WRPD_OFF (17)
- /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.WRPS */
- #define IFX_DMA_BLK_ME_CHSR_WRPS_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.WRPS */
- #define IFX_DMA_BLK_ME_CHSR_WRPS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.WRPS */
- #define IFX_DMA_BLK_ME_CHSR_WRPS_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_DADR_Bits.DADR */
- #define IFX_DMA_BLK_ME_DADR_DADR_LEN (32)
- /** \\brief Mask for Ifx_DMA_BLK_ME_DADR_Bits.DADR */
- #define IFX_DMA_BLK_ME_DADR_DADR_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_DADR_Bits.DADR */
- #define IFX_DMA_BLK_ME_DADR_DADR_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_R0_Bits.RD00 */
- #define IFX_DMA_BLK_ME_R0_RD00_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R0_Bits.RD00 */
- #define IFX_DMA_BLK_ME_R0_RD00_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R0_Bits.RD00 */
- #define IFX_DMA_BLK_ME_R0_RD00_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_R0_Bits.RD01 */
- #define IFX_DMA_BLK_ME_R0_RD01_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R0_Bits.RD01 */
- #define IFX_DMA_BLK_ME_R0_RD01_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R0_Bits.RD01 */
- #define IFX_DMA_BLK_ME_R0_RD01_OFF (8)
- /** \\brief Length for Ifx_DMA_BLK_ME_R0_Bits.RD02 */
- #define IFX_DMA_BLK_ME_R0_RD02_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R0_Bits.RD02 */
- #define IFX_DMA_BLK_ME_R0_RD02_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R0_Bits.RD02 */
- #define IFX_DMA_BLK_ME_R0_RD02_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_R0_Bits.RD03 */
- #define IFX_DMA_BLK_ME_R0_RD03_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R0_Bits.RD03 */
- #define IFX_DMA_BLK_ME_R0_RD03_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R0_Bits.RD03 */
- #define IFX_DMA_BLK_ME_R0_RD03_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_R1_Bits.RD10 */
- #define IFX_DMA_BLK_ME_R1_RD10_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R1_Bits.RD10 */
- #define IFX_DMA_BLK_ME_R1_RD10_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R1_Bits.RD10 */
- #define IFX_DMA_BLK_ME_R1_RD10_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_R1_Bits.RD11 */
- #define IFX_DMA_BLK_ME_R1_RD11_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R1_Bits.RD11 */
- #define IFX_DMA_BLK_ME_R1_RD11_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R1_Bits.RD11 */
- #define IFX_DMA_BLK_ME_R1_RD11_OFF (8)
- /** \\brief Length for Ifx_DMA_BLK_ME_R1_Bits.RD12 */
- #define IFX_DMA_BLK_ME_R1_RD12_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R1_Bits.RD12 */
- #define IFX_DMA_BLK_ME_R1_RD12_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R1_Bits.RD12 */
- #define IFX_DMA_BLK_ME_R1_RD12_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_R1_Bits.RD13 */
- #define IFX_DMA_BLK_ME_R1_RD13_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R1_Bits.RD13 */
- #define IFX_DMA_BLK_ME_R1_RD13_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R1_Bits.RD13 */
- #define IFX_DMA_BLK_ME_R1_RD13_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_R2_Bits.RD20 */
- #define IFX_DMA_BLK_ME_R2_RD20_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R2_Bits.RD20 */
- #define IFX_DMA_BLK_ME_R2_RD20_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R2_Bits.RD20 */
- #define IFX_DMA_BLK_ME_R2_RD20_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_R2_Bits.RD21 */
- #define IFX_DMA_BLK_ME_R2_RD21_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R2_Bits.RD21 */
- #define IFX_DMA_BLK_ME_R2_RD21_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R2_Bits.RD21 */
- #define IFX_DMA_BLK_ME_R2_RD21_OFF (8)
- /** \\brief Length for Ifx_DMA_BLK_ME_R2_Bits.RD22 */
- #define IFX_DMA_BLK_ME_R2_RD22_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R2_Bits.RD22 */
- #define IFX_DMA_BLK_ME_R2_RD22_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R2_Bits.RD22 */
- #define IFX_DMA_BLK_ME_R2_RD22_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_R2_Bits.RD23 */
- #define IFX_DMA_BLK_ME_R2_RD23_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R2_Bits.RD23 */
- #define IFX_DMA_BLK_ME_R2_RD23_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R2_Bits.RD23 */
- #define IFX_DMA_BLK_ME_R2_RD23_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_R3_Bits.RD30 */
- #define IFX_DMA_BLK_ME_R3_RD30_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R3_Bits.RD30 */
- #define IFX_DMA_BLK_ME_R3_RD30_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R3_Bits.RD30 */
- #define IFX_DMA_BLK_ME_R3_RD30_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_R3_Bits.RD31 */
- #define IFX_DMA_BLK_ME_R3_RD31_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R3_Bits.RD31 */
- #define IFX_DMA_BLK_ME_R3_RD31_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R3_Bits.RD31 */
- #define IFX_DMA_BLK_ME_R3_RD31_OFF (8)
- /** \\brief Length for Ifx_DMA_BLK_ME_R3_Bits.RD32 */
- #define IFX_DMA_BLK_ME_R3_RD32_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R3_Bits.RD32 */
- #define IFX_DMA_BLK_ME_R3_RD32_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R3_Bits.RD32 */
- #define IFX_DMA_BLK_ME_R3_RD32_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_R3_Bits.RD33 */
- #define IFX_DMA_BLK_ME_R3_RD33_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R3_Bits.RD33 */
- #define IFX_DMA_BLK_ME_R3_RD33_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R3_Bits.RD33 */
- #define IFX_DMA_BLK_ME_R3_RD33_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_R4_Bits.RD40 */
- #define IFX_DMA_BLK_ME_R4_RD40_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R4_Bits.RD40 */
- #define IFX_DMA_BLK_ME_R4_RD40_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R4_Bits.RD40 */
- #define IFX_DMA_BLK_ME_R4_RD40_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_R4_Bits.RD41 */
- #define IFX_DMA_BLK_ME_R4_RD41_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R4_Bits.RD41 */
- #define IFX_DMA_BLK_ME_R4_RD41_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R4_Bits.RD41 */
- #define IFX_DMA_BLK_ME_R4_RD41_OFF (8)
- /** \\brief Length for Ifx_DMA_BLK_ME_R4_Bits.RD42 */
- #define IFX_DMA_BLK_ME_R4_RD42_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R4_Bits.RD42 */
- #define IFX_DMA_BLK_ME_R4_RD42_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R4_Bits.RD42 */
- #define IFX_DMA_BLK_ME_R4_RD42_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_R4_Bits.RD43 */
- #define IFX_DMA_BLK_ME_R4_RD43_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R4_Bits.RD43 */
- #define IFX_DMA_BLK_ME_R4_RD43_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R4_Bits.RD43 */
- #define IFX_DMA_BLK_ME_R4_RD43_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_R5_Bits.RD50 */
- #define IFX_DMA_BLK_ME_R5_RD50_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R5_Bits.RD50 */
- #define IFX_DMA_BLK_ME_R5_RD50_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R5_Bits.RD50 */
- #define IFX_DMA_BLK_ME_R5_RD50_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_R5_Bits.RD51 */
- #define IFX_DMA_BLK_ME_R5_RD51_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R5_Bits.RD51 */
- #define IFX_DMA_BLK_ME_R5_RD51_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R5_Bits.RD51 */
- #define IFX_DMA_BLK_ME_R5_RD51_OFF (8)
- /** \\brief Length for Ifx_DMA_BLK_ME_R5_Bits.RD52 */
- #define IFX_DMA_BLK_ME_R5_RD52_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R5_Bits.RD52 */
- #define IFX_DMA_BLK_ME_R5_RD52_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R5_Bits.RD52 */
- #define IFX_DMA_BLK_ME_R5_RD52_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_R5_Bits.RD53 */
- #define IFX_DMA_BLK_ME_R5_RD53_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R5_Bits.RD53 */
- #define IFX_DMA_BLK_ME_R5_RD53_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R5_Bits.RD53 */
- #define IFX_DMA_BLK_ME_R5_RD53_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_R6_Bits.RD60 */
- #define IFX_DMA_BLK_ME_R6_RD60_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R6_Bits.RD60 */
- #define IFX_DMA_BLK_ME_R6_RD60_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R6_Bits.RD60 */
- #define IFX_DMA_BLK_ME_R6_RD60_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_R6_Bits.RD61 */
- #define IFX_DMA_BLK_ME_R6_RD61_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R6_Bits.RD61 */
- #define IFX_DMA_BLK_ME_R6_RD61_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R6_Bits.RD61 */
- #define IFX_DMA_BLK_ME_R6_RD61_OFF (8)
- /** \\brief Length for Ifx_DMA_BLK_ME_R6_Bits.RD62 */
- #define IFX_DMA_BLK_ME_R6_RD62_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R6_Bits.RD62 */
- #define IFX_DMA_BLK_ME_R6_RD62_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R6_Bits.RD62 */
- #define IFX_DMA_BLK_ME_R6_RD62_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_R6_Bits.RD63 */
- #define IFX_DMA_BLK_ME_R6_RD63_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R6_Bits.RD63 */
- #define IFX_DMA_BLK_ME_R6_RD63_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R6_Bits.RD63 */
- #define IFX_DMA_BLK_ME_R6_RD63_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_R7_Bits.RD70 */
- #define IFX_DMA_BLK_ME_R7_RD70_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R7_Bits.RD70 */
- #define IFX_DMA_BLK_ME_R7_RD70_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R7_Bits.RD70 */
- #define IFX_DMA_BLK_ME_R7_RD70_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_R7_Bits.RD71 */
- #define IFX_DMA_BLK_ME_R7_RD71_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R7_Bits.RD71 */
- #define IFX_DMA_BLK_ME_R7_RD71_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R7_Bits.RD71 */
- #define IFX_DMA_BLK_ME_R7_RD71_OFF (8)
- /** \\brief Length for Ifx_DMA_BLK_ME_R7_Bits.RD72 */
- #define IFX_DMA_BLK_ME_R7_RD72_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R7_Bits.RD72 */
- #define IFX_DMA_BLK_ME_R7_RD72_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R7_Bits.RD72 */
- #define IFX_DMA_BLK_ME_R7_RD72_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_R7_Bits.RD73 */
- #define IFX_DMA_BLK_ME_R7_RD73_LEN (8)
- /** \\brief Mask for Ifx_DMA_BLK_ME_R7_Bits.RD73 */
- #define IFX_DMA_BLK_ME_R7_RD73_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_R7_Bits.RD73 */
- #define IFX_DMA_BLK_ME_R7_RD73_OFF (24)
- /** \\brief Length for Ifx_DMA_BLK_ME_RDCRC_Bits.RDCRC */
- #define IFX_DMA_BLK_ME_RDCRC_RDCRC_LEN (32)
- /** \\brief Mask for Ifx_DMA_BLK_ME_RDCRC_Bits.RDCRC */
- #define IFX_DMA_BLK_ME_RDCRC_RDCRC_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_RDCRC_Bits.RDCRC */
- #define IFX_DMA_BLK_ME_RDCRC_RDCRC_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_SADR_Bits.SADR */
- #define IFX_DMA_BLK_ME_SADR_SADR_LEN (32)
- /** \\brief Mask for Ifx_DMA_BLK_ME_SADR_Bits.SADR */
- #define IFX_DMA_BLK_ME_SADR_SADR_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_SADR_Bits.SADR */
- #define IFX_DMA_BLK_ME_SADR_SADR_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_SDCRC_Bits.SDCRC */
- #define IFX_DMA_BLK_ME_SDCRC_SDCRC_LEN (32)
- /** \\brief Mask for Ifx_DMA_BLK_ME_SDCRC_Bits.SDCRC */
- #define IFX_DMA_BLK_ME_SDCRC_SDCRC_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_SDCRC_Bits.SDCRC */
- #define IFX_DMA_BLK_ME_SDCRC_SDCRC_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_SHADR_Bits.SHADR */
- #define IFX_DMA_BLK_ME_SHADR_SHADR_LEN (32)
- /** \\brief Mask for Ifx_DMA_BLK_ME_SHADR_Bits.SHADR */
- #define IFX_DMA_BLK_ME_SHADR_SHADR_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_BLK_ME_SHADR_Bits.SHADR */
- #define IFX_DMA_BLK_ME_SHADR_SHADR_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_SR_Bits.CH */
- #define IFX_DMA_BLK_ME_SR_CH_LEN (7)
- /** \\brief Mask for Ifx_DMA_BLK_ME_SR_Bits.CH */
- #define IFX_DMA_BLK_ME_SR_CH_MSK (0x7f)
- /** \\brief Offset for Ifx_DMA_BLK_ME_SR_Bits.CH */
- #define IFX_DMA_BLK_ME_SR_CH_OFF (16)
- /** \\brief Length for Ifx_DMA_BLK_ME_SR_Bits.RS */
- #define IFX_DMA_BLK_ME_SR_RS_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_SR_Bits.RS */
- #define IFX_DMA_BLK_ME_SR_RS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_SR_Bits.RS */
- #define IFX_DMA_BLK_ME_SR_RS_OFF (0)
- /** \\brief Length for Ifx_DMA_BLK_ME_SR_Bits.WS */
- #define IFX_DMA_BLK_ME_SR_WS_LEN (1)
- /** \\brief Mask for Ifx_DMA_BLK_ME_SR_Bits.WS */
- #define IFX_DMA_BLK_ME_SR_WS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_BLK_ME_SR_Bits.WS */
- #define IFX_DMA_BLK_ME_SR_WS_OFF (4)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.CBLD */
- #define IFX_DMA_CH_ADICR_CBLD_LEN (4)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.CBLD */
- #define IFX_DMA_CH_ADICR_CBLD_MSK (0xf)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.CBLD */
- #define IFX_DMA_CH_ADICR_CBLD_OFF (12)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.CBLS */
- #define IFX_DMA_CH_ADICR_CBLS_LEN (4)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.CBLS */
- #define IFX_DMA_CH_ADICR_CBLS_MSK (0xf)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.CBLS */
- #define IFX_DMA_CH_ADICR_CBLS_OFF (8)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.DCBE */
- #define IFX_DMA_CH_ADICR_DCBE_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.DCBE */
- #define IFX_DMA_CH_ADICR_DCBE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.DCBE */
- #define IFX_DMA_CH_ADICR_DCBE_OFF (21)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.DMF */
- #define IFX_DMA_CH_ADICR_DMF_LEN (3)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.DMF */
- #define IFX_DMA_CH_ADICR_DMF_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.DMF */
- #define IFX_DMA_CH_ADICR_DMF_OFF (4)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.ETRL */
- #define IFX_DMA_CH_ADICR_ETRL_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.ETRL */
- #define IFX_DMA_CH_ADICR_ETRL_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.ETRL */
- #define IFX_DMA_CH_ADICR_ETRL_OFF (23)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.INCD */
- #define IFX_DMA_CH_ADICR_INCD_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.INCD */
- #define IFX_DMA_CH_ADICR_INCD_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.INCD */
- #define IFX_DMA_CH_ADICR_INCD_OFF (7)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.INCS */
- #define IFX_DMA_CH_ADICR_INCS_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.INCS */
- #define IFX_DMA_CH_ADICR_INCS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.INCS */
- #define IFX_DMA_CH_ADICR_INCS_OFF (3)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.INTCT */
- #define IFX_DMA_CH_ADICR_INTCT_LEN (2)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.INTCT */
- #define IFX_DMA_CH_ADICR_INTCT_MSK (0x3)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.INTCT */
- #define IFX_DMA_CH_ADICR_INTCT_OFF (26)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.IRDV */
- #define IFX_DMA_CH_ADICR_IRDV_LEN (4)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.IRDV */
- #define IFX_DMA_CH_ADICR_IRDV_MSK (0xf)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.IRDV */
- #define IFX_DMA_CH_ADICR_IRDV_OFF (28)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.SCBE */
- #define IFX_DMA_CH_ADICR_SCBE_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.SCBE */
- #define IFX_DMA_CH_ADICR_SCBE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.SCBE */
- #define IFX_DMA_CH_ADICR_SCBE_OFF (20)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.SHCT */
- #define IFX_DMA_CH_ADICR_SHCT_LEN (4)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.SHCT */
- #define IFX_DMA_CH_ADICR_SHCT_MSK (0xf)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.SHCT */
- #define IFX_DMA_CH_ADICR_SHCT_OFF (16)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.SMF */
- #define IFX_DMA_CH_ADICR_SMF_LEN (3)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.SMF */
- #define IFX_DMA_CH_ADICR_SMF_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.SMF */
- #define IFX_DMA_CH_ADICR_SMF_OFF (0)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.STAMP */
- #define IFX_DMA_CH_ADICR_STAMP_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.STAMP */
- #define IFX_DMA_CH_ADICR_STAMP_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.STAMP */
- #define IFX_DMA_CH_ADICR_STAMP_OFF (22)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.WRPDE */
- #define IFX_DMA_CH_ADICR_WRPDE_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.WRPDE */
- #define IFX_DMA_CH_ADICR_WRPDE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.WRPDE */
- #define IFX_DMA_CH_ADICR_WRPDE_OFF (25)
- /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.WRPSE */
- #define IFX_DMA_CH_ADICR_WRPSE_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.WRPSE */
- #define IFX_DMA_CH_ADICR_WRPSE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.WRPSE */
- #define IFX_DMA_CH_ADICR_WRPSE_OFF (24)
- /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.BLKM */
- #define IFX_DMA_CH_CHCFGR_BLKM_LEN (3)
- /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.BLKM */
- #define IFX_DMA_CH_CHCFGR_BLKM_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.BLKM */
- #define IFX_DMA_CH_CHCFGR_BLKM_OFF (16)
- /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.CHDW */
- #define IFX_DMA_CH_CHCFGR_CHDW_LEN (3)
- /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.CHDW */
- #define IFX_DMA_CH_CHCFGR_CHDW_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.CHDW */
- #define IFX_DMA_CH_CHCFGR_CHDW_OFF (21)
- /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.CHMODE */
- #define IFX_DMA_CH_CHCFGR_CHMODE_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.CHMODE */
- #define IFX_DMA_CH_CHCFGR_CHMODE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.CHMODE */
- #define IFX_DMA_CH_CHCFGR_CHMODE_OFF (20)
- /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.DMAPRIO */
- #define IFX_DMA_CH_CHCFGR_DMAPRIO_LEN (2)
- /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.DMAPRIO */
- #define IFX_DMA_CH_CHCFGR_DMAPRIO_MSK (0x3)
- /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.DMAPRIO */
- #define IFX_DMA_CH_CHCFGR_DMAPRIO_OFF (30)
- /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.PATSEL */
- #define IFX_DMA_CH_CHCFGR_PATSEL_LEN (3)
- /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.PATSEL */
- #define IFX_DMA_CH_CHCFGR_PATSEL_MSK (0x7)
- /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.PATSEL */
- #define IFX_DMA_CH_CHCFGR_PATSEL_OFF (24)
- /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.PRSEL */
- #define IFX_DMA_CH_CHCFGR_PRSEL_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.PRSEL */
- #define IFX_DMA_CH_CHCFGR_PRSEL_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.PRSEL */
- #define IFX_DMA_CH_CHCFGR_PRSEL_OFF (28)
- /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.RROAT */
- #define IFX_DMA_CH_CHCFGR_RROAT_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.RROAT */
- #define IFX_DMA_CH_CHCFGR_RROAT_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.RROAT */
- #define IFX_DMA_CH_CHCFGR_RROAT_OFF (19)
- /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.TREL */
- #define IFX_DMA_CH_CHCFGR_TREL_LEN (14)
- /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.TREL */
- #define IFX_DMA_CH_CHCFGR_TREL_MSK (0x3fff)
- /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.TREL */
- #define IFX_DMA_CH_CHCFGR_TREL_OFF (0)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.BUFFER */
- #define IFX_DMA_CH_CHCSR_BUFFER_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.BUFFER */
- #define IFX_DMA_CH_CHCSR_BUFFER_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.BUFFER */
- #define IFX_DMA_CH_CHCSR_BUFFER_OFF (22)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.CICH */
- #define IFX_DMA_CH_CHCSR_CICH_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.CICH */
- #define IFX_DMA_CH_CHCSR_CICH_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.CICH */
- #define IFX_DMA_CH_CHCSR_CICH_OFF (26)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.CWRP */
- #define IFX_DMA_CH_CHCSR_CWRP_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.CWRP */
- #define IFX_DMA_CH_CHCSR_CWRP_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.CWRP */
- #define IFX_DMA_CH_CHCSR_CWRP_OFF (25)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.FROZEN */
- #define IFX_DMA_CH_CHCSR_FROZEN_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.FROZEN */
- #define IFX_DMA_CH_CHCSR_FROZEN_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.FROZEN */
- #define IFX_DMA_CH_CHCSR_FROZEN_OFF (23)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.ICH */
- #define IFX_DMA_CH_CHCSR_ICH_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.ICH */
- #define IFX_DMA_CH_CHCSR_ICH_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.ICH */
- #define IFX_DMA_CH_CHCSR_ICH_OFF (18)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.IPM */
- #define IFX_DMA_CH_CHCSR_IPM_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.IPM */
- #define IFX_DMA_CH_CHCSR_IPM_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.IPM */
- #define IFX_DMA_CH_CHCSR_IPM_OFF (19)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.LXO */
- #define IFX_DMA_CH_CHCSR_LXO_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.LXO */
- #define IFX_DMA_CH_CHCSR_LXO_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.LXO */
- #define IFX_DMA_CH_CHCSR_LXO_OFF (15)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.SCH */
- #define IFX_DMA_CH_CHCSR_SCH_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.SCH */
- #define IFX_DMA_CH_CHCSR_SCH_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.SCH */
- #define IFX_DMA_CH_CHCSR_SCH_OFF (31)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.SIT */
- #define IFX_DMA_CH_CHCSR_SIT_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.SIT */
- #define IFX_DMA_CH_CHCSR_SIT_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.SIT */
- #define IFX_DMA_CH_CHCSR_SIT_OFF (27)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.SWB */
- #define IFX_DMA_CH_CHCSR_SWB_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.SWB */
- #define IFX_DMA_CH_CHCSR_SWB_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.SWB */
- #define IFX_DMA_CH_CHCSR_SWB_OFF (24)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.TCOUNT */
- #define IFX_DMA_CH_CHCSR_TCOUNT_LEN (14)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.TCOUNT */
- #define IFX_DMA_CH_CHCSR_TCOUNT_MSK (0x3fff)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.TCOUNT */
- #define IFX_DMA_CH_CHCSR_TCOUNT_OFF (0)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.WRPD */
- #define IFX_DMA_CH_CHCSR_WRPD_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.WRPD */
- #define IFX_DMA_CH_CHCSR_WRPD_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.WRPD */
- #define IFX_DMA_CH_CHCSR_WRPD_OFF (17)
- /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.WRPS */
- #define IFX_DMA_CH_CHCSR_WRPS_LEN (1)
- /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.WRPS */
- #define IFX_DMA_CH_CHCSR_WRPS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.WRPS */
- #define IFX_DMA_CH_CHCSR_WRPS_OFF (16)
- /** \\brief Length for Ifx_DMA_CH_DADR_Bits.DADR */
- #define IFX_DMA_CH_DADR_DADR_LEN (32)
- /** \\brief Mask for Ifx_DMA_CH_DADR_Bits.DADR */
- #define IFX_DMA_CH_DADR_DADR_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_CH_DADR_Bits.DADR */
- #define IFX_DMA_CH_DADR_DADR_OFF (0)
- /** \\brief Length for Ifx_DMA_CH_RDCRCR_Bits.RDCRC */
- #define IFX_DMA_CH_RDCRCR_RDCRC_LEN (32)
- /** \\brief Mask for Ifx_DMA_CH_RDCRCR_Bits.RDCRC */
- #define IFX_DMA_CH_RDCRCR_RDCRC_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_CH_RDCRCR_Bits.RDCRC */
- #define IFX_DMA_CH_RDCRCR_RDCRC_OFF (0)
- /** \\brief Length for Ifx_DMA_CH_SADR_Bits.SADR */
- #define IFX_DMA_CH_SADR_SADR_LEN (32)
- /** \\brief Mask for Ifx_DMA_CH_SADR_Bits.SADR */
- #define IFX_DMA_CH_SADR_SADR_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_CH_SADR_Bits.SADR */
- #define IFX_DMA_CH_SADR_SADR_OFF (0)
- /** \\brief Length for Ifx_DMA_CH_SDCRCR_Bits.SDCRC */
- #define IFX_DMA_CH_SDCRCR_SDCRC_LEN (32)
- /** \\brief Mask for Ifx_DMA_CH_SDCRCR_Bits.SDCRC */
- #define IFX_DMA_CH_SDCRCR_SDCRC_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_CH_SDCRCR_Bits.SDCRC */
- #define IFX_DMA_CH_SDCRCR_SDCRC_OFF (0)
- /** \\brief Length for Ifx_DMA_CH_SHADR_Bits.SHADR */
- #define IFX_DMA_CH_SHADR_SHADR_LEN (32)
- /** \\brief Mask for Ifx_DMA_CH_SHADR_Bits.SHADR */
- #define IFX_DMA_CH_SHADR_SHADR_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_CH_SHADR_Bits.SHADR */
- #define IFX_DMA_CH_SHADR_SHADR_OFF (0)
- /** \\brief Length for Ifx_DMA_CLC_Bits.DISR */
- #define IFX_DMA_CLC_DISR_LEN (1)
- /** \\brief Mask for Ifx_DMA_CLC_Bits.DISR */
- #define IFX_DMA_CLC_DISR_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CLC_Bits.DISR */
- #define IFX_DMA_CLC_DISR_OFF (0)
- /** \\brief Length for Ifx_DMA_CLC_Bits.DISS */
- #define IFX_DMA_CLC_DISS_LEN (1)
- /** \\brief Mask for Ifx_DMA_CLC_Bits.DISS */
- #define IFX_DMA_CLC_DISS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CLC_Bits.DISS */
- #define IFX_DMA_CLC_DISS_OFF (1)
- /** \\brief Length for Ifx_DMA_CLC_Bits.EDIS */
- #define IFX_DMA_CLC_EDIS_LEN (1)
- /** \\brief Mask for Ifx_DMA_CLC_Bits.EDIS */
- #define IFX_DMA_CLC_EDIS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_CLC_Bits.EDIS */
- #define IFX_DMA_CLC_EDIS_OFF (3)
- /** \\brief Length for Ifx_DMA_ERRINTR_Bits.SIT */
- #define IFX_DMA_ERRINTR_SIT_LEN (1)
- /** \\brief Mask for Ifx_DMA_ERRINTR_Bits.SIT */
- #define IFX_DMA_ERRINTR_SIT_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_ERRINTR_Bits.SIT */
- #define IFX_DMA_ERRINTR_SIT_OFF (0)
- /** \\brief Length for Ifx_DMA_HRR_Bits.HRP */
- #define IFX_DMA_HRR_HRP_LEN (2)
- /** \\brief Mask for Ifx_DMA_HRR_Bits.HRP */
- #define IFX_DMA_HRR_HRP_MSK (0x3)
- /** \\brief Offset for Ifx_DMA_HRR_Bits.HRP */
- #define IFX_DMA_HRR_HRP_OFF (0)
- /** \\brief Length for Ifx_DMA_ID_Bits.MODNUMBER */
- #define IFX_DMA_ID_MODNUMBER_LEN (16)
- /** \\brief Mask for Ifx_DMA_ID_Bits.MODNUMBER */
- #define IFX_DMA_ID_MODNUMBER_MSK (0xffff)
- /** \\brief Offset for Ifx_DMA_ID_Bits.MODNUMBER */
- #define IFX_DMA_ID_MODNUMBER_OFF (16)
- /** \\brief Length for Ifx_DMA_ID_Bits.MODREV */
- #define IFX_DMA_ID_MODREV_LEN (8)
- /** \\brief Mask for Ifx_DMA_ID_Bits.MODREV */
- #define IFX_DMA_ID_MODREV_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_ID_Bits.MODREV */
- #define IFX_DMA_ID_MODREV_OFF (0)
- /** \\brief Length for Ifx_DMA_ID_Bits.MODTYPE */
- #define IFX_DMA_ID_MODTYPE_LEN (8)
- /** \\brief Mask for Ifx_DMA_ID_Bits.MODTYPE */
- #define IFX_DMA_ID_MODTYPE_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_ID_Bits.MODTYPE */
- #define IFX_DMA_ID_MODTYPE_OFF (8)
- /** \\brief Length for Ifx_DMA_MEMCON_Bits.DATAERR */
- #define IFX_DMA_MEMCON_DATAERR_LEN (1)
- /** \\brief Mask for Ifx_DMA_MEMCON_Bits.DATAERR */
- #define IFX_DMA_MEMCON_DATAERR_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_MEMCON_Bits.DATAERR */
- #define IFX_DMA_MEMCON_DATAERR_OFF (6)
- /** \\brief Length for Ifx_DMA_MEMCON_Bits.ERRDIS */
- #define IFX_DMA_MEMCON_ERRDIS_LEN (1)
- /** \\brief Mask for Ifx_DMA_MEMCON_Bits.ERRDIS */
- #define IFX_DMA_MEMCON_ERRDIS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_MEMCON_Bits.ERRDIS */
- #define IFX_DMA_MEMCON_ERRDIS_OFF (9)
- /** \\brief Length for Ifx_DMA_MEMCON_Bits.INTERR */
- #define IFX_DMA_MEMCON_INTERR_LEN (1)
- /** \\brief Mask for Ifx_DMA_MEMCON_Bits.INTERR */
- #define IFX_DMA_MEMCON_INTERR_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_MEMCON_Bits.INTERR */
- #define IFX_DMA_MEMCON_INTERR_OFF (2)
- /** \\brief Length for Ifx_DMA_MEMCON_Bits.PMIC */
- #define IFX_DMA_MEMCON_PMIC_LEN (1)
- /** \\brief Mask for Ifx_DMA_MEMCON_Bits.PMIC */
- #define IFX_DMA_MEMCON_PMIC_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_MEMCON_Bits.PMIC */
- #define IFX_DMA_MEMCON_PMIC_OFF (8)
- /** \\brief Length for Ifx_DMA_MEMCON_Bits.RMWERR */
- #define IFX_DMA_MEMCON_RMWERR_LEN (1)
- /** \\brief Mask for Ifx_DMA_MEMCON_Bits.RMWERR */
- #define IFX_DMA_MEMCON_RMWERR_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_MEMCON_Bits.RMWERR */
- #define IFX_DMA_MEMCON_RMWERR_OFF (4)
- /** \\brief Length for Ifx_DMA_MODE_Bits.MODE */
- #define IFX_DMA_MODE_MODE_LEN (1)
- /** \\brief Mask for Ifx_DMA_MODE_Bits.MODE */
- #define IFX_DMA_MODE_MODE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_MODE_Bits.MODE */
- #define IFX_DMA_MODE_MODE_OFF (0)
- /** \\brief Length for Ifx_DMA_OTSS_Bits.BS */
- #define IFX_DMA_OTSS_BS_LEN (1)
- /** \\brief Mask for Ifx_DMA_OTSS_Bits.BS */
- #define IFX_DMA_OTSS_BS_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_OTSS_Bits.BS */
- #define IFX_DMA_OTSS_BS_OFF (7)
- /** \\brief Length for Ifx_DMA_OTSS_Bits.TGS */
- #define IFX_DMA_OTSS_TGS_LEN (4)
- /** \\brief Mask for Ifx_DMA_OTSS_Bits.TGS */
- #define IFX_DMA_OTSS_TGS_MSK (0xf)
- /** \\brief Offset for Ifx_DMA_OTSS_Bits.TGS */
- #define IFX_DMA_OTSS_TGS_OFF (0)
- /** \\brief Length for Ifx_DMA_PRR0_Bits.PAT00 */
- #define IFX_DMA_PRR0_PAT00_LEN (8)
- /** \\brief Mask for Ifx_DMA_PRR0_Bits.PAT00 */
- #define IFX_DMA_PRR0_PAT00_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_PRR0_Bits.PAT00 */
- #define IFX_DMA_PRR0_PAT00_OFF (0)
- /** \\brief Length for Ifx_DMA_PRR0_Bits.PAT01 */
- #define IFX_DMA_PRR0_PAT01_LEN (8)
- /** \\brief Mask for Ifx_DMA_PRR0_Bits.PAT01 */
- #define IFX_DMA_PRR0_PAT01_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_PRR0_Bits.PAT01 */
- #define IFX_DMA_PRR0_PAT01_OFF (8)
- /** \\brief Length for Ifx_DMA_PRR0_Bits.PAT02 */
- #define IFX_DMA_PRR0_PAT02_LEN (8)
- /** \\brief Mask for Ifx_DMA_PRR0_Bits.PAT02 */
- #define IFX_DMA_PRR0_PAT02_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_PRR0_Bits.PAT02 */
- #define IFX_DMA_PRR0_PAT02_OFF (16)
- /** \\brief Length for Ifx_DMA_PRR0_Bits.PAT03 */
- #define IFX_DMA_PRR0_PAT03_LEN (8)
- /** \\brief Mask for Ifx_DMA_PRR0_Bits.PAT03 */
- #define IFX_DMA_PRR0_PAT03_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_PRR0_Bits.PAT03 */
- #define IFX_DMA_PRR0_PAT03_OFF (24)
- /** \\brief Length for Ifx_DMA_PRR1_Bits.PAT10 */
- #define IFX_DMA_PRR1_PAT10_LEN (8)
- /** \\brief Mask for Ifx_DMA_PRR1_Bits.PAT10 */
- #define IFX_DMA_PRR1_PAT10_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_PRR1_Bits.PAT10 */
- #define IFX_DMA_PRR1_PAT10_OFF (0)
- /** \\brief Length for Ifx_DMA_PRR1_Bits.PAT11 */
- #define IFX_DMA_PRR1_PAT11_LEN (8)
- /** \\brief Mask for Ifx_DMA_PRR1_Bits.PAT11 */
- #define IFX_DMA_PRR1_PAT11_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_PRR1_Bits.PAT11 */
- #define IFX_DMA_PRR1_PAT11_OFF (8)
- /** \\brief Length for Ifx_DMA_PRR1_Bits.PAT12 */
- #define IFX_DMA_PRR1_PAT12_LEN (8)
- /** \\brief Mask for Ifx_DMA_PRR1_Bits.PAT12 */
- #define IFX_DMA_PRR1_PAT12_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_PRR1_Bits.PAT12 */
- #define IFX_DMA_PRR1_PAT12_OFF (16)
- /** \\brief Length for Ifx_DMA_PRR1_Bits.PAT13 */
- #define IFX_DMA_PRR1_PAT13_LEN (8)
- /** \\brief Mask for Ifx_DMA_PRR1_Bits.PAT13 */
- #define IFX_DMA_PRR1_PAT13_MSK (0xff)
- /** \\brief Offset for Ifx_DMA_PRR1_Bits.PAT13 */
- #define IFX_DMA_PRR1_PAT13_OFF (24)
- /** \\brief Length for Ifx_DMA_SUSACR_Bits.SUSAC */
- #define IFX_DMA_SUSACR_SUSAC_LEN (1)
- /** \\brief Mask for Ifx_DMA_SUSACR_Bits.SUSAC */
- #define IFX_DMA_SUSACR_SUSAC_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_SUSACR_Bits.SUSAC */
- #define IFX_DMA_SUSACR_SUSAC_OFF (0)
- /** \\brief Length for Ifx_DMA_SUSENR_Bits.SUSEN */
- #define IFX_DMA_SUSENR_SUSEN_LEN (1)
- /** \\brief Mask for Ifx_DMA_SUSENR_Bits.SUSEN */
- #define IFX_DMA_SUSENR_SUSEN_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_SUSENR_Bits.SUSEN */
- #define IFX_DMA_SUSENR_SUSEN_OFF (0)
- /** \\brief Length for Ifx_DMA_TIME_Bits.COUNT */
- #define IFX_DMA_TIME_COUNT_LEN (32)
- /** \\brief Mask for Ifx_DMA_TIME_Bits.COUNT */
- #define IFX_DMA_TIME_COUNT_MSK (0xffffffff)
- /** \\brief Offset for Ifx_DMA_TIME_Bits.COUNT */
- #define IFX_DMA_TIME_COUNT_OFF (0)
- /** \\brief Length for Ifx_DMA_TSR_Bits.CH */
- #define IFX_DMA_TSR_CH_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.CH */
- #define IFX_DMA_TSR_CH_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.CH */
- #define IFX_DMA_TSR_CH_OFF (3)
- /** \\brief Length for Ifx_DMA_TSR_Bits.CTL */
- #define IFX_DMA_TSR_CTL_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.CTL */
- #define IFX_DMA_TSR_CTL_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.CTL */
- #define IFX_DMA_TSR_CTL_OFF (18)
- /** \\brief Length for Ifx_DMA_TSR_Bits.DCH */
- #define IFX_DMA_TSR_DCH_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.DCH */
- #define IFX_DMA_TSR_DCH_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.DCH */
- #define IFX_DMA_TSR_DCH_OFF (17)
- /** \\brief Length for Ifx_DMA_TSR_Bits.ECH */
- #define IFX_DMA_TSR_ECH_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.ECH */
- #define IFX_DMA_TSR_ECH_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.ECH */
- #define IFX_DMA_TSR_ECH_OFF (16)
- /** \\brief Length for Ifx_DMA_TSR_Bits.HLTACK */
- #define IFX_DMA_TSR_HLTACK_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.HLTACK */
- #define IFX_DMA_TSR_HLTACK_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.HLTACK */
- #define IFX_DMA_TSR_HLTACK_OFF (9)
- /** \\brief Length for Ifx_DMA_TSR_Bits.HLTCLR */
- #define IFX_DMA_TSR_HLTCLR_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.HLTCLR */
- #define IFX_DMA_TSR_HLTCLR_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.HLTCLR */
- #define IFX_DMA_TSR_HLTCLR_OFF (24)
- /** \\brief Length for Ifx_DMA_TSR_Bits.HLTREQ */
- #define IFX_DMA_TSR_HLTREQ_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.HLTREQ */
- #define IFX_DMA_TSR_HLTREQ_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.HLTREQ */
- #define IFX_DMA_TSR_HLTREQ_OFF (8)
- /** \\brief Length for Ifx_DMA_TSR_Bits.HTRE */
- #define IFX_DMA_TSR_HTRE_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.HTRE */
- #define IFX_DMA_TSR_HTRE_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.HTRE */
- #define IFX_DMA_TSR_HTRE_OFF (1)
- /** \\brief Length for Ifx_DMA_TSR_Bits.RST */
- #define IFX_DMA_TSR_RST_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.RST */
- #define IFX_DMA_TSR_RST_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.RST */
- #define IFX_DMA_TSR_RST_OFF (0)
- /** \\brief Length for Ifx_DMA_TSR_Bits.TRL */
- #define IFX_DMA_TSR_TRL_LEN (1)
- /** \\brief Mask for Ifx_DMA_TSR_Bits.TRL */
- #define IFX_DMA_TSR_TRL_MSK (0x1)
- /** \\brief Offset for Ifx_DMA_TSR_Bits.TRL */
- #define IFX_DMA_TSR_TRL_OFF (2)
- /** \} */
- /******************************************************************************/
- /******************************************************************************/
- #endif /* IFXDMA_BF_H */
|