IfxCpu_bf.h 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845
  1. /**
  2. * \file IfxCpu_bf.h
  3. * \brief
  4. * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
  5. *
  6. * Version: TC23XADAS_UM_V1.0P1.R0
  7. * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
  8. * MAY BE CHANGED BY USER [yes/no]: No
  9. *
  10. * IMPORTANT NOTICE
  11. *
  12. * Infineon Technologies AG (Infineon) is supplying this file for use
  13. * exclusively with Infineon's microcontroller products. This file can be freely
  14. * distributed within development tools that are supporting such microcontroller
  15. * products.
  16. *
  17. * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
  18. * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
  20. * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
  21. * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
  22. *
  23. * \defgroup IfxLld_Cpu_BitfieldsMask Bitfields mask and offset
  24. * \ingroup IfxLld_Cpu
  25. *
  26. */
  27. #ifndef IFXCPU_BF_H
  28. #define IFXCPU_BF_H 1
  29. /******************************************************************************/
  30. /******************************************************************************/
  31. /** \addtogroup IfxLld_Cpu_BitfieldsMask
  32. * \{ */
  33. /** \\brief Length for Ifx_CPU_A_Bits.ADDR */
  34. #define IFX_CPU_A_ADDR_LEN (32)
  35. /** \\brief Mask for Ifx_CPU_A_Bits.ADDR */
  36. #define IFX_CPU_A_ADDR_MSK (0xffffffff)
  37. /** \\brief Offset for Ifx_CPU_A_Bits.ADDR */
  38. #define IFX_CPU_A_ADDR_OFF (0)
  39. /** \\brief Length for Ifx_CPU_BIV_Bits.BIV */
  40. #define IFX_CPU_BIV_BIV_LEN (31)
  41. /** \\brief Mask for Ifx_CPU_BIV_Bits.BIV */
  42. #define IFX_CPU_BIV_BIV_MSK (0x7fffffff)
  43. /** \\brief Offset for Ifx_CPU_BIV_Bits.BIV */
  44. #define IFX_CPU_BIV_BIV_OFF (1)
  45. /** \\brief Length for Ifx_CPU_BIV_Bits.VSS */
  46. #define IFX_CPU_BIV_VSS_LEN (1)
  47. /** \\brief Mask for Ifx_CPU_BIV_Bits.VSS */
  48. #define IFX_CPU_BIV_VSS_MSK (0x1)
  49. /** \\brief Offset for Ifx_CPU_BIV_Bits.VSS */
  50. #define IFX_CPU_BIV_VSS_OFF (0)
  51. /** \\brief Length for Ifx_CPU_BTV_Bits.BTV */
  52. #define IFX_CPU_BTV_BTV_LEN (31)
  53. /** \\brief Mask for Ifx_CPU_BTV_Bits.BTV */
  54. #define IFX_CPU_BTV_BTV_MSK (0x7fffffff)
  55. /** \\brief Offset for Ifx_CPU_BTV_Bits.BTV */
  56. #define IFX_CPU_BTV_BTV_OFF (1)
  57. /** \\brief Length for Ifx_CPU_CCNT_Bits.CountValue */
  58. #define IFX_CPU_CCNT_COUNTVALUE_LEN (31)
  59. /** \\brief Mask for Ifx_CPU_CCNT_Bits.CountValue */
  60. #define IFX_CPU_CCNT_COUNTVALUE_MSK (0x7fffffff)
  61. /** \\brief Offset for Ifx_CPU_CCNT_Bits.CountValue */
  62. #define IFX_CPU_CCNT_COUNTVALUE_OFF (0)
  63. /** \\brief Length for Ifx_CPU_CCNT_Bits.SOvf */
  64. #define IFX_CPU_CCNT_SOVF_LEN (1)
  65. /** \\brief Mask for Ifx_CPU_CCNT_Bits.SOvf */
  66. #define IFX_CPU_CCNT_SOVF_MSK (0x1)
  67. /** \\brief Offset for Ifx_CPU_CCNT_Bits.SOvf */
  68. #define IFX_CPU_CCNT_SOVF_OFF (31)
  69. /** \\brief Length for Ifx_CPU_CCTRL_Bits.CE */
  70. #define IFX_CPU_CCTRL_CE_LEN (1)
  71. /** \\brief Mask for Ifx_CPU_CCTRL_Bits.CE */
  72. #define IFX_CPU_CCTRL_CE_MSK (0x1)
  73. /** \\brief Offset for Ifx_CPU_CCTRL_Bits.CE */
  74. #define IFX_CPU_CCTRL_CE_OFF (1)
  75. /** \\brief Length for Ifx_CPU_CCTRL_Bits.CM */
  76. #define IFX_CPU_CCTRL_CM_LEN (1)
  77. /** \\brief Mask for Ifx_CPU_CCTRL_Bits.CM */
  78. #define IFX_CPU_CCTRL_CM_MSK (0x1)
  79. /** \\brief Offset for Ifx_CPU_CCTRL_Bits.CM */
  80. #define IFX_CPU_CCTRL_CM_OFF (0)
  81. /** \\brief Length for Ifx_CPU_CCTRL_Bits.M1 */
  82. #define IFX_CPU_CCTRL_M1_LEN (3)
  83. /** \\brief Mask for Ifx_CPU_CCTRL_Bits.M1 */
  84. #define IFX_CPU_CCTRL_M1_MSK (0x7)
  85. /** \\brief Offset for Ifx_CPU_CCTRL_Bits.M1 */
  86. #define IFX_CPU_CCTRL_M1_OFF (2)
  87. /** \\brief Length for Ifx_CPU_CCTRL_Bits.M2 */
  88. #define IFX_CPU_CCTRL_M2_LEN (3)
  89. /** \\brief Mask for Ifx_CPU_CCTRL_Bits.M2 */
  90. #define IFX_CPU_CCTRL_M2_MSK (0x7)
  91. /** \\brief Offset for Ifx_CPU_CCTRL_Bits.M2 */
  92. #define IFX_CPU_CCTRL_M2_OFF (5)
  93. /** \\brief Length for Ifx_CPU_CCTRL_Bits.M3 */
  94. #define IFX_CPU_CCTRL_M3_LEN (3)
  95. /** \\brief Mask for Ifx_CPU_CCTRL_Bits.M3 */
  96. #define IFX_CPU_CCTRL_M3_MSK (0x7)
  97. /** \\brief Offset for Ifx_CPU_CCTRL_Bits.M3 */
  98. #define IFX_CPU_CCTRL_M3_OFF (8)
  99. /** \\brief Length for Ifx_CPU_COMPAT_Bits.RM */
  100. #define IFX_CPU_COMPAT_RM_LEN (1)
  101. /** \\brief Mask for Ifx_CPU_COMPAT_Bits.RM */
  102. #define IFX_CPU_COMPAT_RM_MSK (0x1)
  103. /** \\brief Offset for Ifx_CPU_COMPAT_Bits.RM */
  104. #define IFX_CPU_COMPAT_RM_OFF (3)
  105. /** \\brief Length for Ifx_CPU_COMPAT_Bits.SP */
  106. #define IFX_CPU_COMPAT_SP_LEN (1)
  107. /** \\brief Mask for Ifx_CPU_COMPAT_Bits.SP */
  108. #define IFX_CPU_COMPAT_SP_MSK (0x1)
  109. /** \\brief Offset for Ifx_CPU_COMPAT_Bits.SP */
  110. #define IFX_CPU_COMPAT_SP_OFF (4)
  111. /** \\brief Length for Ifx_CPU_CORE_ID_Bits.CORE_ID */
  112. #define IFX_CPU_CORE_ID_CORE_ID_LEN (3)
  113. /** \\brief Mask for Ifx_CPU_CORE_ID_Bits.CORE_ID */
  114. #define IFX_CPU_CORE_ID_CORE_ID_MSK (0x7)
  115. /** \\brief Offset for Ifx_CPU_CORE_ID_Bits.CORE_ID */
  116. #define IFX_CPU_CORE_ID_CORE_ID_OFF (0)
  117. /** \\brief Length for Ifx_CPU_CPR_L_Bits.LOWBND */
  118. #define IFX_CPU_CPR_L_LOWBND_LEN (29)
  119. /** \\brief Mask for Ifx_CPU_CPR_L_Bits.LOWBND */
  120. #define IFX_CPU_CPR_L_LOWBND_MSK (0x1fffffff)
  121. /** \\brief Offset for Ifx_CPU_CPR_L_Bits.LOWBND */
  122. #define IFX_CPU_CPR_L_LOWBND_OFF (3)
  123. /** \\brief Length for Ifx_CPU_CPR_U_Bits.UPPBND */
  124. #define IFX_CPU_CPR_U_UPPBND_LEN (29)
  125. /** \\brief Mask for Ifx_CPU_CPR_U_Bits.UPPBND */
  126. #define IFX_CPU_CPR_U_UPPBND_MSK (0x1fffffff)
  127. /** \\brief Offset for Ifx_CPU_CPR_U_Bits.UPPBND */
  128. #define IFX_CPU_CPR_U_UPPBND_OFF (3)
  129. /** \\brief Length for Ifx_CPU_CPU_ID_Bits.MOD_32B */
  130. #define IFX_CPU_CPU_ID_MOD_32B_LEN (8)
  131. /** \\brief Mask for Ifx_CPU_CPU_ID_Bits.MOD_32B */
  132. #define IFX_CPU_CPU_ID_MOD_32B_MSK (0xff)
  133. /** \\brief Offset for Ifx_CPU_CPU_ID_Bits.MOD_32B */
  134. #define IFX_CPU_CPU_ID_MOD_32B_OFF (8)
  135. /** \\brief Length for Ifx_CPU_CPU_ID_Bits.MOD */
  136. #define IFX_CPU_CPU_ID_MOD_LEN (16)
  137. /** \\brief Mask for Ifx_CPU_CPU_ID_Bits.MOD */
  138. #define IFX_CPU_CPU_ID_MOD_MSK (0xffff)
  139. /** \\brief Offset for Ifx_CPU_CPU_ID_Bits.MOD */
  140. #define IFX_CPU_CPU_ID_MOD_OFF (16)
  141. /** \\brief Length for Ifx_CPU_CPU_ID_Bits.MODREV */
  142. #define IFX_CPU_CPU_ID_MODREV_LEN (8)
  143. /** \\brief Mask for Ifx_CPU_CPU_ID_Bits.MODREV */
  144. #define IFX_CPU_CPU_ID_MODREV_MSK (0xff)
  145. /** \\brief Offset for Ifx_CPU_CPU_ID_Bits.MODREV */
  146. #define IFX_CPU_CPU_ID_MODREV_OFF (0)
  147. /** \\brief Length for Ifx_CPU_CPXE_Bits.XE */
  148. #define IFX_CPU_CPXE_XE_LEN (8)
  149. /** \\brief Mask for Ifx_CPU_CPXE_Bits.XE */
  150. #define IFX_CPU_CPXE_XE_MSK (0xff)
  151. /** \\brief Offset for Ifx_CPU_CPXE_Bits.XE */
  152. #define IFX_CPU_CPXE_XE_OFF (0)
  153. /** \\brief Length for Ifx_CPU_CREVT_Bits.BBM */
  154. #define IFX_CPU_CREVT_BBM_LEN (1)
  155. /** \\brief Mask for Ifx_CPU_CREVT_Bits.BBM */
  156. #define IFX_CPU_CREVT_BBM_MSK (0x1)
  157. /** \\brief Offset for Ifx_CPU_CREVT_Bits.BBM */
  158. #define IFX_CPU_CREVT_BBM_OFF (3)
  159. /** \\brief Length for Ifx_CPU_CREVT_Bits.BOD */
  160. #define IFX_CPU_CREVT_BOD_LEN (1)
  161. /** \\brief Mask for Ifx_CPU_CREVT_Bits.BOD */
  162. #define IFX_CPU_CREVT_BOD_MSK (0x1)
  163. /** \\brief Offset for Ifx_CPU_CREVT_Bits.BOD */
  164. #define IFX_CPU_CREVT_BOD_OFF (4)
  165. /** \\brief Length for Ifx_CPU_CREVT_Bits.CNT */
  166. #define IFX_CPU_CREVT_CNT_LEN (2)
  167. /** \\brief Mask for Ifx_CPU_CREVT_Bits.CNT */
  168. #define IFX_CPU_CREVT_CNT_MSK (0x3)
  169. /** \\brief Offset for Ifx_CPU_CREVT_Bits.CNT */
  170. #define IFX_CPU_CREVT_CNT_OFF (6)
  171. /** \\brief Length for Ifx_CPU_CREVT_Bits.EVTA */
  172. #define IFX_CPU_CREVT_EVTA_LEN (3)
  173. /** \\brief Mask for Ifx_CPU_CREVT_Bits.EVTA */
  174. #define IFX_CPU_CREVT_EVTA_MSK (0x7)
  175. /** \\brief Offset for Ifx_CPU_CREVT_Bits.EVTA */
  176. #define IFX_CPU_CREVT_EVTA_OFF (0)
  177. /** \\brief Length for Ifx_CPU_CREVT_Bits.SUSP */
  178. #define IFX_CPU_CREVT_SUSP_LEN (1)
  179. /** \\brief Mask for Ifx_CPU_CREVT_Bits.SUSP */
  180. #define IFX_CPU_CREVT_SUSP_MSK (0x1)
  181. /** \\brief Offset for Ifx_CPU_CREVT_Bits.SUSP */
  182. #define IFX_CPU_CREVT_SUSP_OFF (5)
  183. /** \\brief Length for Ifx_CPU_CUS_ID_Bits.CID */
  184. #define IFX_CPU_CUS_ID_CID_LEN (3)
  185. /** \\brief Mask for Ifx_CPU_CUS_ID_Bits.CID */
  186. #define IFX_CPU_CUS_ID_CID_MSK (0x7)
  187. /** \\brief Offset for Ifx_CPU_CUS_ID_Bits.CID */
  188. #define IFX_CPU_CUS_ID_CID_OFF (0)
  189. /** \\brief Length for Ifx_CPU_D_Bits.DATA */
  190. #define IFX_CPU_D_DATA_LEN (32)
  191. /** \\brief Mask for Ifx_CPU_D_Bits.DATA */
  192. #define IFX_CPU_D_DATA_MSK (0xffffffff)
  193. /** \\brief Offset for Ifx_CPU_D_Bits.DATA */
  194. #define IFX_CPU_D_DATA_OFF (0)
  195. /** \\brief Length for Ifx_CPU_DATR_Bits.CFE */
  196. #define IFX_CPU_DATR_CFE_LEN (1)
  197. /** \\brief Mask for Ifx_CPU_DATR_Bits.CFE */
  198. #define IFX_CPU_DATR_CFE_MSK (0x1)
  199. /** \\brief Offset for Ifx_CPU_DATR_Bits.CFE */
  200. #define IFX_CPU_DATR_CFE_OFF (10)
  201. /** \\brief Length for Ifx_CPU_DATR_Bits.CWE */
  202. #define IFX_CPU_DATR_CWE_LEN (1)
  203. /** \\brief Mask for Ifx_CPU_DATR_Bits.CWE */
  204. #define IFX_CPU_DATR_CWE_MSK (0x1)
  205. /** \\brief Offset for Ifx_CPU_DATR_Bits.CWE */
  206. #define IFX_CPU_DATR_CWE_OFF (9)
  207. /** \\brief Length for Ifx_CPU_DATR_Bits.SBE */
  208. #define IFX_CPU_DATR_SBE_LEN (1)
  209. /** \\brief Mask for Ifx_CPU_DATR_Bits.SBE */
  210. #define IFX_CPU_DATR_SBE_MSK (0x1)
  211. /** \\brief Offset for Ifx_CPU_DATR_Bits.SBE */
  212. #define IFX_CPU_DATR_SBE_OFF (3)
  213. /** \\brief Length for Ifx_CPU_DATR_Bits.SME */
  214. #define IFX_CPU_DATR_SME_LEN (1)
  215. /** \\brief Mask for Ifx_CPU_DATR_Bits.SME */
  216. #define IFX_CPU_DATR_SME_MSK (0x1)
  217. /** \\brief Offset for Ifx_CPU_DATR_Bits.SME */
  218. #define IFX_CPU_DATR_SME_OFF (15)
  219. /** \\brief Length for Ifx_CPU_DATR_Bits.SOE */
  220. #define IFX_CPU_DATR_SOE_LEN (1)
  221. /** \\brief Mask for Ifx_CPU_DATR_Bits.SOE */
  222. #define IFX_CPU_DATR_SOE_MSK (0x1)
  223. /** \\brief Offset for Ifx_CPU_DATR_Bits.SOE */
  224. #define IFX_CPU_DATR_SOE_OFF (14)
  225. /** \\brief Length for Ifx_CPU_DBGSR_Bits.DE */
  226. #define IFX_CPU_DBGSR_DE_LEN (1)
  227. /** \\brief Mask for Ifx_CPU_DBGSR_Bits.DE */
  228. #define IFX_CPU_DBGSR_DE_MSK (0x1)
  229. /** \\brief Offset for Ifx_CPU_DBGSR_Bits.DE */
  230. #define IFX_CPU_DBGSR_DE_OFF (0)
  231. /** \\brief Length for Ifx_CPU_DBGSR_Bits.EVTSRC */
  232. #define IFX_CPU_DBGSR_EVTSRC_LEN (5)
  233. /** \\brief Mask for Ifx_CPU_DBGSR_Bits.EVTSRC */
  234. #define IFX_CPU_DBGSR_EVTSRC_MSK (0x1f)
  235. /** \\brief Offset for Ifx_CPU_DBGSR_Bits.EVTSRC */
  236. #define IFX_CPU_DBGSR_EVTSRC_OFF (8)
  237. /** \\brief Length for Ifx_CPU_DBGSR_Bits.HALT */
  238. #define IFX_CPU_DBGSR_HALT_LEN (2)
  239. /** \\brief Mask for Ifx_CPU_DBGSR_Bits.HALT */
  240. #define IFX_CPU_DBGSR_HALT_MSK (0x3)
  241. /** \\brief Offset for Ifx_CPU_DBGSR_Bits.HALT */
  242. #define IFX_CPU_DBGSR_HALT_OFF (1)
  243. /** \\brief Length for Ifx_CPU_DBGSR_Bits.PEVT */
  244. #define IFX_CPU_DBGSR_PEVT_LEN (1)
  245. /** \\brief Mask for Ifx_CPU_DBGSR_Bits.PEVT */
  246. #define IFX_CPU_DBGSR_PEVT_MSK (0x1)
  247. /** \\brief Offset for Ifx_CPU_DBGSR_Bits.PEVT */
  248. #define IFX_CPU_DBGSR_PEVT_OFF (7)
  249. /** \\brief Length for Ifx_CPU_DBGSR_Bits.PREVSUSP */
  250. #define IFX_CPU_DBGSR_PREVSUSP_LEN (1)
  251. /** \\brief Mask for Ifx_CPU_DBGSR_Bits.PREVSUSP */
  252. #define IFX_CPU_DBGSR_PREVSUSP_MSK (0x1)
  253. /** \\brief Offset for Ifx_CPU_DBGSR_Bits.PREVSUSP */
  254. #define IFX_CPU_DBGSR_PREVSUSP_OFF (6)
  255. /** \\brief Length for Ifx_CPU_DBGSR_Bits.SIH */
  256. #define IFX_CPU_DBGSR_SIH_LEN (1)
  257. /** \\brief Mask for Ifx_CPU_DBGSR_Bits.SIH */
  258. #define IFX_CPU_DBGSR_SIH_MSK (0x1)
  259. /** \\brief Offset for Ifx_CPU_DBGSR_Bits.SIH */
  260. #define IFX_CPU_DBGSR_SIH_OFF (3)
  261. /** \\brief Length for Ifx_CPU_DBGSR_Bits.SUSP */
  262. #define IFX_CPU_DBGSR_SUSP_LEN (1)
  263. /** \\brief Mask for Ifx_CPU_DBGSR_Bits.SUSP */
  264. #define IFX_CPU_DBGSR_SUSP_MSK (0x1)
  265. /** \\brief Offset for Ifx_CPU_DBGSR_Bits.SUSP */
  266. #define IFX_CPU_DBGSR_SUSP_OFF (4)
  267. /** \\brief Length for Ifx_CPU_DBGTCR_Bits.DTA */
  268. #define IFX_CPU_DBGTCR_DTA_LEN (1)
  269. /** \\brief Mask for Ifx_CPU_DBGTCR_Bits.DTA */
  270. #define IFX_CPU_DBGTCR_DTA_MSK (0x1)
  271. /** \\brief Offset for Ifx_CPU_DBGTCR_Bits.DTA */
  272. #define IFX_CPU_DBGTCR_DTA_OFF (0)
  273. /** \\brief Length for Ifx_CPU_DCON0_Bits.DCBYP */
  274. #define IFX_CPU_DCON0_DCBYP_LEN (1)
  275. /** \\brief Mask for Ifx_CPU_DCON0_Bits.DCBYP */
  276. #define IFX_CPU_DCON0_DCBYP_MSK (0x1)
  277. /** \\brief Offset for Ifx_CPU_DCON0_Bits.DCBYP */
  278. #define IFX_CPU_DCON0_DCBYP_OFF (1)
  279. /** \\brief Length for Ifx_CPU_DCON2_Bits.DCACHE_SZE */
  280. #define IFX_CPU_DCON2_DCACHE_SZE_LEN (16)
  281. /** \\brief Mask for Ifx_CPU_DCON2_Bits.DCACHE_SZE */
  282. #define IFX_CPU_DCON2_DCACHE_SZE_MSK (0xffff)
  283. /** \\brief Offset for Ifx_CPU_DCON2_Bits.DCACHE_SZE */
  284. #define IFX_CPU_DCON2_DCACHE_SZE_OFF (0)
  285. /** \\brief Length for Ifx_CPU_DCON2_Bits.DSCRATCH_SZE */
  286. #define IFX_CPU_DCON2_DSCRATCH_SZE_LEN (16)
  287. /** \\brief Mask for Ifx_CPU_DCON2_Bits.DSCRATCH_SZE */
  288. #define IFX_CPU_DCON2_DSCRATCH_SZE_MSK (0xffff)
  289. /** \\brief Offset for Ifx_CPU_DCON2_Bits.DSCRATCH_SZE */
  290. #define IFX_CPU_DCON2_DSCRATCH_SZE_OFF (16)
  291. /** \\brief Length for Ifx_CPU_DCX_Bits.DCXValue */
  292. #define IFX_CPU_DCX_DCXVALUE_LEN (26)
  293. /** \\brief Mask for Ifx_CPU_DCX_Bits.DCXValue */
  294. #define IFX_CPU_DCX_DCXVALUE_MSK (0x3ffffff)
  295. /** \\brief Offset for Ifx_CPU_DCX_Bits.DCXValue */
  296. #define IFX_CPU_DCX_DCXVALUE_OFF (6)
  297. /** \\brief Length for Ifx_CPU_DEADD_Bits.ERROR_ADDRESS */
  298. #define IFX_CPU_DEADD_ERROR_ADDRESS_LEN (32)
  299. /** \\brief Mask for Ifx_CPU_DEADD_Bits.ERROR_ADDRESS */
  300. #define IFX_CPU_DEADD_ERROR_ADDRESS_MSK (0xffffffff)
  301. /** \\brief Offset for Ifx_CPU_DEADD_Bits.ERROR_ADDRESS */
  302. #define IFX_CPU_DEADD_ERROR_ADDRESS_OFF (0)
  303. /** \\brief Length for Ifx_CPU_DIEAR_Bits.TA */
  304. #define IFX_CPU_DIEAR_TA_LEN (32)
  305. /** \\brief Mask for Ifx_CPU_DIEAR_Bits.TA */
  306. #define IFX_CPU_DIEAR_TA_MSK (0xffffffff)
  307. /** \\brief Offset for Ifx_CPU_DIEAR_Bits.TA */
  308. #define IFX_CPU_DIEAR_TA_OFF (0)
  309. /** \\brief Length for Ifx_CPU_DIETR_Bits.E_INFO */
  310. #define IFX_CPU_DIETR_E_INFO_LEN (6)
  311. /** \\brief Mask for Ifx_CPU_DIETR_Bits.E_INFO */
  312. #define IFX_CPU_DIETR_E_INFO_MSK (0x3f)
  313. /** \\brief Offset for Ifx_CPU_DIETR_Bits.E_INFO */
  314. #define IFX_CPU_DIETR_E_INFO_OFF (5)
  315. /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_BI */
  316. #define IFX_CPU_DIETR_IE_BI_LEN (1)
  317. /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_BI */
  318. #define IFX_CPU_DIETR_IE_BI_MSK (0x1)
  319. /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_BI */
  320. #define IFX_CPU_DIETR_IE_BI_OFF (4)
  321. /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_BS */
  322. #define IFX_CPU_DIETR_IE_BS_LEN (1)
  323. /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_BS */
  324. #define IFX_CPU_DIETR_IE_BS_MSK (0x1)
  325. /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_BS */
  326. #define IFX_CPU_DIETR_IE_BS_OFF (13)
  327. /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_C */
  328. #define IFX_CPU_DIETR_IE_C_LEN (1)
  329. /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_C */
  330. #define IFX_CPU_DIETR_IE_C_MSK (0x1)
  331. /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_C */
  332. #define IFX_CPU_DIETR_IE_C_OFF (2)
  333. /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_DUAL */
  334. #define IFX_CPU_DIETR_IE_DUAL_LEN (1)
  335. /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_DUAL */
  336. #define IFX_CPU_DIETR_IE_DUAL_MSK (0x1)
  337. /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_DUAL */
  338. #define IFX_CPU_DIETR_IE_DUAL_OFF (11)
  339. /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_S */
  340. #define IFX_CPU_DIETR_IE_S_LEN (1)
  341. /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_S */
  342. #define IFX_CPU_DIETR_IE_S_MSK (0x1)
  343. /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_S */
  344. #define IFX_CPU_DIETR_IE_S_OFF (3)
  345. /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_SP */
  346. #define IFX_CPU_DIETR_IE_SP_LEN (1)
  347. /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_SP */
  348. #define IFX_CPU_DIETR_IE_SP_MSK (0x1)
  349. /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_SP */
  350. #define IFX_CPU_DIETR_IE_SP_OFF (12)
  351. /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_T */
  352. #define IFX_CPU_DIETR_IE_T_LEN (1)
  353. /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_T */
  354. #define IFX_CPU_DIETR_IE_T_MSK (0x1)
  355. /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_T */
  356. #define IFX_CPU_DIETR_IE_T_OFF (1)
  357. /** \\brief Length for Ifx_CPU_DIETR_Bits.IED */
  358. #define IFX_CPU_DIETR_IED_LEN (1)
  359. /** \\brief Mask for Ifx_CPU_DIETR_Bits.IED */
  360. #define IFX_CPU_DIETR_IED_MSK (0x1)
  361. /** \\brief Offset for Ifx_CPU_DIETR_Bits.IED */
  362. #define IFX_CPU_DIETR_IED_OFF (0)
  363. /** \\brief Length for Ifx_CPU_DMS_Bits.DMSValue */
  364. #define IFX_CPU_DMS_DMSVALUE_LEN (31)
  365. /** \\brief Mask for Ifx_CPU_DMS_Bits.DMSValue */
  366. #define IFX_CPU_DMS_DMSVALUE_MSK (0x7fffffff)
  367. /** \\brief Offset for Ifx_CPU_DMS_Bits.DMSValue */
  368. #define IFX_CPU_DMS_DMSVALUE_OFF (1)
  369. /** \\brief Length for Ifx_CPU_DPR_L_Bits.LOWBND */
  370. #define IFX_CPU_DPR_L_LOWBND_LEN (29)
  371. /** \\brief Mask for Ifx_CPU_DPR_L_Bits.LOWBND */
  372. #define IFX_CPU_DPR_L_LOWBND_MSK (0x1fffffff)
  373. /** \\brief Offset for Ifx_CPU_DPR_L_Bits.LOWBND */
  374. #define IFX_CPU_DPR_L_LOWBND_OFF (3)
  375. /** \\brief Length for Ifx_CPU_DPR_U_Bits.UPPBND */
  376. #define IFX_CPU_DPR_U_UPPBND_LEN (29)
  377. /** \\brief Mask for Ifx_CPU_DPR_U_Bits.UPPBND */
  378. #define IFX_CPU_DPR_U_UPPBND_MSK (0x1fffffff)
  379. /** \\brief Offset for Ifx_CPU_DPR_U_Bits.UPPBND */
  380. #define IFX_CPU_DPR_U_UPPBND_OFF (3)
  381. /** \\brief Length for Ifx_CPU_DPRE_Bits.RE */
  382. #define IFX_CPU_DPRE_RE_LEN (16)
  383. /** \\brief Mask for Ifx_CPU_DPRE_Bits.RE */
  384. #define IFX_CPU_DPRE_RE_MSK (0xffff)
  385. /** \\brief Offset for Ifx_CPU_DPRE_Bits.RE */
  386. #define IFX_CPU_DPRE_RE_OFF (0)
  387. /** \\brief Length for Ifx_CPU_DPWE_Bits.WE */
  388. #define IFX_CPU_DPWE_WE_LEN (16)
  389. /** \\brief Mask for Ifx_CPU_DPWE_Bits.WE */
  390. #define IFX_CPU_DPWE_WE_MSK (0xffff)
  391. /** \\brief Offset for Ifx_CPU_DPWE_Bits.WE */
  392. #define IFX_CPU_DPWE_WE_OFF (0)
  393. /** \\brief Length for Ifx_CPU_DSTR_Bits.ALN */
  394. #define IFX_CPU_DSTR_ALN_LEN (1)
  395. /** \\brief Mask for Ifx_CPU_DSTR_Bits.ALN */
  396. #define IFX_CPU_DSTR_ALN_MSK (0x1)
  397. /** \\brief Offset for Ifx_CPU_DSTR_Bits.ALN */
  398. #define IFX_CPU_DSTR_ALN_OFF (24)
  399. /** \\brief Length for Ifx_CPU_DSTR_Bits.CAC */
  400. #define IFX_CPU_DSTR_CAC_LEN (1)
  401. /** \\brief Mask for Ifx_CPU_DSTR_Bits.CAC */
  402. #define IFX_CPU_DSTR_CAC_MSK (0x1)
  403. /** \\brief Offset for Ifx_CPU_DSTR_Bits.CAC */
  404. #define IFX_CPU_DSTR_CAC_OFF (18)
  405. /** \\brief Length for Ifx_CPU_DSTR_Bits.CLE */
  406. #define IFX_CPU_DSTR_CLE_LEN (1)
  407. /** \\brief Mask for Ifx_CPU_DSTR_Bits.CLE */
  408. #define IFX_CPU_DSTR_CLE_MSK (0x1)
  409. /** \\brief Offset for Ifx_CPU_DSTR_Bits.CLE */
  410. #define IFX_CPU_DSTR_CLE_OFF (20)
  411. /** \\brief Length for Ifx_CPU_DSTR_Bits.CRE */
  412. #define IFX_CPU_DSTR_CRE_LEN (1)
  413. /** \\brief Mask for Ifx_CPU_DSTR_Bits.CRE */
  414. #define IFX_CPU_DSTR_CRE_MSK (0x1)
  415. /** \\brief Offset for Ifx_CPU_DSTR_Bits.CRE */
  416. #define IFX_CPU_DSTR_CRE_OFF (6)
  417. /** \\brief Length for Ifx_CPU_DSTR_Bits.DTME */
  418. #define IFX_CPU_DSTR_DTME_LEN (1)
  419. /** \\brief Mask for Ifx_CPU_DSTR_Bits.DTME */
  420. #define IFX_CPU_DSTR_DTME_MSK (0x1)
  421. /** \\brief Offset for Ifx_CPU_DSTR_Bits.DTME */
  422. #define IFX_CPU_DSTR_DTME_OFF (14)
  423. /** \\brief Length for Ifx_CPU_DSTR_Bits.GAE */
  424. #define IFX_CPU_DSTR_GAE_LEN (1)
  425. /** \\brief Mask for Ifx_CPU_DSTR_Bits.GAE */
  426. #define IFX_CPU_DSTR_GAE_MSK (0x1)
  427. /** \\brief Offset for Ifx_CPU_DSTR_Bits.GAE */
  428. #define IFX_CPU_DSTR_GAE_OFF (1)
  429. /** \\brief Length for Ifx_CPU_DSTR_Bits.LBE */
  430. #define IFX_CPU_DSTR_LBE_LEN (1)
  431. /** \\brief Mask for Ifx_CPU_DSTR_Bits.LBE */
  432. #define IFX_CPU_DSTR_LBE_MSK (0x1)
  433. /** \\brief Offset for Ifx_CPU_DSTR_Bits.LBE */
  434. #define IFX_CPU_DSTR_LBE_OFF (2)
  435. /** \\brief Length for Ifx_CPU_DSTR_Bits.LOE */
  436. #define IFX_CPU_DSTR_LOE_LEN (1)
  437. /** \\brief Mask for Ifx_CPU_DSTR_Bits.LOE */
  438. #define IFX_CPU_DSTR_LOE_MSK (0x1)
  439. /** \\brief Offset for Ifx_CPU_DSTR_Bits.LOE */
  440. #define IFX_CPU_DSTR_LOE_OFF (15)
  441. /** \\brief Length for Ifx_CPU_DSTR_Bits.MPE */
  442. #define IFX_CPU_DSTR_MPE_LEN (1)
  443. /** \\brief Mask for Ifx_CPU_DSTR_Bits.MPE */
  444. #define IFX_CPU_DSTR_MPE_MSK (0x1)
  445. /** \\brief Offset for Ifx_CPU_DSTR_Bits.MPE */
  446. #define IFX_CPU_DSTR_MPE_OFF (19)
  447. /** \\brief Length for Ifx_CPU_DSTR_Bits.SCE */
  448. #define IFX_CPU_DSTR_SCE_LEN (1)
  449. /** \\brief Mask for Ifx_CPU_DSTR_Bits.SCE */
  450. #define IFX_CPU_DSTR_SCE_MSK (0x1)
  451. /** \\brief Offset for Ifx_CPU_DSTR_Bits.SCE */
  452. #define IFX_CPU_DSTR_SCE_OFF (17)
  453. /** \\brief Length for Ifx_CPU_DSTR_Bits.SDE */
  454. #define IFX_CPU_DSTR_SDE_LEN (1)
  455. /** \\brief Mask for Ifx_CPU_DSTR_Bits.SDE */
  456. #define IFX_CPU_DSTR_SDE_MSK (0x1)
  457. /** \\brief Offset for Ifx_CPU_DSTR_Bits.SDE */
  458. #define IFX_CPU_DSTR_SDE_OFF (16)
  459. /** \\brief Length for Ifx_CPU_DSTR_Bits.SRE */
  460. #define IFX_CPU_DSTR_SRE_LEN (1)
  461. /** \\brief Mask for Ifx_CPU_DSTR_Bits.SRE */
  462. #define IFX_CPU_DSTR_SRE_MSK (0x1)
  463. /** \\brief Offset for Ifx_CPU_DSTR_Bits.SRE */
  464. #define IFX_CPU_DSTR_SRE_OFF (0)
  465. /** \\brief Length for Ifx_CPU_EXEVT_Bits.BBM */
  466. #define IFX_CPU_EXEVT_BBM_LEN (1)
  467. /** \\brief Mask for Ifx_CPU_EXEVT_Bits.BBM */
  468. #define IFX_CPU_EXEVT_BBM_MSK (0x1)
  469. /** \\brief Offset for Ifx_CPU_EXEVT_Bits.BBM */
  470. #define IFX_CPU_EXEVT_BBM_OFF (3)
  471. /** \\brief Length for Ifx_CPU_EXEVT_Bits.BOD */
  472. #define IFX_CPU_EXEVT_BOD_LEN (1)
  473. /** \\brief Mask for Ifx_CPU_EXEVT_Bits.BOD */
  474. #define IFX_CPU_EXEVT_BOD_MSK (0x1)
  475. /** \\brief Offset for Ifx_CPU_EXEVT_Bits.BOD */
  476. #define IFX_CPU_EXEVT_BOD_OFF (4)
  477. /** \\brief Length for Ifx_CPU_EXEVT_Bits.CNT */
  478. #define IFX_CPU_EXEVT_CNT_LEN (2)
  479. /** \\brief Mask for Ifx_CPU_EXEVT_Bits.CNT */
  480. #define IFX_CPU_EXEVT_CNT_MSK (0x3)
  481. /** \\brief Offset for Ifx_CPU_EXEVT_Bits.CNT */
  482. #define IFX_CPU_EXEVT_CNT_OFF (6)
  483. /** \\brief Length for Ifx_CPU_EXEVT_Bits.EVTA */
  484. #define IFX_CPU_EXEVT_EVTA_LEN (3)
  485. /** \\brief Mask for Ifx_CPU_EXEVT_Bits.EVTA */
  486. #define IFX_CPU_EXEVT_EVTA_MSK (0x7)
  487. /** \\brief Offset for Ifx_CPU_EXEVT_Bits.EVTA */
  488. #define IFX_CPU_EXEVT_EVTA_OFF (0)
  489. /** \\brief Length for Ifx_CPU_EXEVT_Bits.SUSP */
  490. #define IFX_CPU_EXEVT_SUSP_LEN (1)
  491. /** \\brief Mask for Ifx_CPU_EXEVT_Bits.SUSP */
  492. #define IFX_CPU_EXEVT_SUSP_MSK (0x1)
  493. /** \\brief Offset for Ifx_CPU_EXEVT_Bits.SUSP */
  494. #define IFX_CPU_EXEVT_SUSP_OFF (5)
  495. /** \\brief Length for Ifx_CPU_FCX_Bits.FCXO */
  496. #define IFX_CPU_FCX_FCXO_LEN (16)
  497. /** \\brief Mask for Ifx_CPU_FCX_Bits.FCXO */
  498. #define IFX_CPU_FCX_FCXO_MSK (0xffff)
  499. /** \\brief Offset for Ifx_CPU_FCX_Bits.FCXO */
  500. #define IFX_CPU_FCX_FCXO_OFF (0)
  501. /** \\brief Length for Ifx_CPU_FCX_Bits.FCXS */
  502. #define IFX_CPU_FCX_FCXS_LEN (4)
  503. /** \\brief Mask for Ifx_CPU_FCX_Bits.FCXS */
  504. #define IFX_CPU_FCX_FCXS_MSK (0xf)
  505. /** \\brief Offset for Ifx_CPU_FCX_Bits.FCXS */
  506. #define IFX_CPU_FCX_FCXS_OFF (16)
  507. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FI */
  508. #define IFX_CPU_FPU_TRAP_CON_FI_LEN (1)
  509. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FI */
  510. #define IFX_CPU_FPU_TRAP_CON_FI_MSK (0x1)
  511. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FI */
  512. #define IFX_CPU_FPU_TRAP_CON_FI_OFF (30)
  513. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FIE */
  514. #define IFX_CPU_FPU_TRAP_CON_FIE_LEN (1)
  515. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FIE */
  516. #define IFX_CPU_FPU_TRAP_CON_FIE_MSK (0x1)
  517. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FIE */
  518. #define IFX_CPU_FPU_TRAP_CON_FIE_OFF (22)
  519. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FU */
  520. #define IFX_CPU_FPU_TRAP_CON_FU_LEN (1)
  521. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FU */
  522. #define IFX_CPU_FPU_TRAP_CON_FU_MSK (0x1)
  523. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FU */
  524. #define IFX_CPU_FPU_TRAP_CON_FU_OFF (27)
  525. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FUE */
  526. #define IFX_CPU_FPU_TRAP_CON_FUE_LEN (1)
  527. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FUE */
  528. #define IFX_CPU_FPU_TRAP_CON_FUE_MSK (0x1)
  529. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FUE */
  530. #define IFX_CPU_FPU_TRAP_CON_FUE_OFF (19)
  531. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FV */
  532. #define IFX_CPU_FPU_TRAP_CON_FV_LEN (1)
  533. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FV */
  534. #define IFX_CPU_FPU_TRAP_CON_FV_MSK (0x1)
  535. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FV */
  536. #define IFX_CPU_FPU_TRAP_CON_FV_OFF (29)
  537. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FVE */
  538. #define IFX_CPU_FPU_TRAP_CON_FVE_LEN (1)
  539. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FVE */
  540. #define IFX_CPU_FPU_TRAP_CON_FVE_MSK (0x1)
  541. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FVE */
  542. #define IFX_CPU_FPU_TRAP_CON_FVE_OFF (21)
  543. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FX */
  544. #define IFX_CPU_FPU_TRAP_CON_FX_LEN (1)
  545. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FX */
  546. #define IFX_CPU_FPU_TRAP_CON_FX_MSK (0x1)
  547. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FX */
  548. #define IFX_CPU_FPU_TRAP_CON_FX_OFF (26)
  549. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FXE */
  550. #define IFX_CPU_FPU_TRAP_CON_FXE_LEN (1)
  551. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FXE */
  552. #define IFX_CPU_FPU_TRAP_CON_FXE_MSK (0x1)
  553. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FXE */
  554. #define IFX_CPU_FPU_TRAP_CON_FXE_OFF (18)
  555. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FZ */
  556. #define IFX_CPU_FPU_TRAP_CON_FZ_LEN (1)
  557. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FZ */
  558. #define IFX_CPU_FPU_TRAP_CON_FZ_MSK (0x1)
  559. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FZ */
  560. #define IFX_CPU_FPU_TRAP_CON_FZ_OFF (28)
  561. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FZE */
  562. #define IFX_CPU_FPU_TRAP_CON_FZE_LEN (1)
  563. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FZE */
  564. #define IFX_CPU_FPU_TRAP_CON_FZE_MSK (0x1)
  565. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FZE */
  566. #define IFX_CPU_FPU_TRAP_CON_FZE_OFF (20)
  567. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.RM */
  568. #define IFX_CPU_FPU_TRAP_CON_RM_LEN (2)
  569. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.RM */
  570. #define IFX_CPU_FPU_TRAP_CON_RM_MSK (0x3)
  571. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.RM */
  572. #define IFX_CPU_FPU_TRAP_CON_RM_OFF (8)
  573. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.TCL */
  574. #define IFX_CPU_FPU_TRAP_CON_TCL_LEN (1)
  575. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.TCL */
  576. #define IFX_CPU_FPU_TRAP_CON_TCL_MSK (0x1)
  577. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.TCL */
  578. #define IFX_CPU_FPU_TRAP_CON_TCL_OFF (1)
  579. /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.TST */
  580. #define IFX_CPU_FPU_TRAP_CON_TST_LEN (1)
  581. /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.TST */
  582. #define IFX_CPU_FPU_TRAP_CON_TST_MSK (0x1)
  583. /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.TST */
  584. #define IFX_CPU_FPU_TRAP_CON_TST_OFF (0)
  585. /** \\brief Length for Ifx_CPU_FPU_TRAP_OPC_Bits.DREG */
  586. #define IFX_CPU_FPU_TRAP_OPC_DREG_LEN (4)
  587. /** \\brief Mask for Ifx_CPU_FPU_TRAP_OPC_Bits.DREG */
  588. #define IFX_CPU_FPU_TRAP_OPC_DREG_MSK (0xf)
  589. /** \\brief Offset for Ifx_CPU_FPU_TRAP_OPC_Bits.DREG */
  590. #define IFX_CPU_FPU_TRAP_OPC_DREG_OFF (16)
  591. /** \\brief Length for Ifx_CPU_FPU_TRAP_OPC_Bits.FMT */
  592. #define IFX_CPU_FPU_TRAP_OPC_FMT_LEN (1)
  593. /** \\brief Mask for Ifx_CPU_FPU_TRAP_OPC_Bits.FMT */
  594. #define IFX_CPU_FPU_TRAP_OPC_FMT_MSK (0x1)
  595. /** \\brief Offset for Ifx_CPU_FPU_TRAP_OPC_Bits.FMT */
  596. #define IFX_CPU_FPU_TRAP_OPC_FMT_OFF (8)
  597. /** \\brief Length for Ifx_CPU_FPU_TRAP_OPC_Bits.OPC */
  598. #define IFX_CPU_FPU_TRAP_OPC_OPC_LEN (8)
  599. /** \\brief Mask for Ifx_CPU_FPU_TRAP_OPC_Bits.OPC */
  600. #define IFX_CPU_FPU_TRAP_OPC_OPC_MSK (0xff)
  601. /** \\brief Offset for Ifx_CPU_FPU_TRAP_OPC_Bits.OPC */
  602. #define IFX_CPU_FPU_TRAP_OPC_OPC_OFF (0)
  603. /** \\brief Length for Ifx_CPU_FPU_TRAP_PC_Bits.PC */
  604. #define IFX_CPU_FPU_TRAP_PC_PC_LEN (32)
  605. /** \\brief Mask for Ifx_CPU_FPU_TRAP_PC_Bits.PC */
  606. #define IFX_CPU_FPU_TRAP_PC_PC_MSK (0xffffffff)
  607. /** \\brief Offset for Ifx_CPU_FPU_TRAP_PC_Bits.PC */
  608. #define IFX_CPU_FPU_TRAP_PC_PC_OFF (0)
  609. /** \\brief Length for Ifx_CPU_FPU_TRAP_SRC1_Bits.SRC1 */
  610. #define IFX_CPU_FPU_TRAP_SRC1_SRC1_LEN (32)
  611. /** \\brief Mask for Ifx_CPU_FPU_TRAP_SRC1_Bits.SRC1 */
  612. #define IFX_CPU_FPU_TRAP_SRC1_SRC1_MSK (0xffffffff)
  613. /** \\brief Offset for Ifx_CPU_FPU_TRAP_SRC1_Bits.SRC1 */
  614. #define IFX_CPU_FPU_TRAP_SRC1_SRC1_OFF (0)
  615. /** \\brief Length for Ifx_CPU_FPU_TRAP_SRC2_Bits.SRC2 */
  616. #define IFX_CPU_FPU_TRAP_SRC2_SRC2_LEN (32)
  617. /** \\brief Mask for Ifx_CPU_FPU_TRAP_SRC2_Bits.SRC2 */
  618. #define IFX_CPU_FPU_TRAP_SRC2_SRC2_MSK (0xffffffff)
  619. /** \\brief Offset for Ifx_CPU_FPU_TRAP_SRC2_Bits.SRC2 */
  620. #define IFX_CPU_FPU_TRAP_SRC2_SRC2_OFF (0)
  621. /** \\brief Length for Ifx_CPU_FPU_TRAP_SRC3_Bits.SRC3 */
  622. #define IFX_CPU_FPU_TRAP_SRC3_SRC3_LEN (32)
  623. /** \\brief Mask for Ifx_CPU_FPU_TRAP_SRC3_Bits.SRC3 */
  624. #define IFX_CPU_FPU_TRAP_SRC3_SRC3_MSK (0xffffffff)
  625. /** \\brief Offset for Ifx_CPU_FPU_TRAP_SRC3_Bits.SRC3 */
  626. #define IFX_CPU_FPU_TRAP_SRC3_SRC3_OFF (0)
  627. /** \\brief Length for Ifx_CPU_ICNT_Bits.CountValue */
  628. #define IFX_CPU_ICNT_COUNTVALUE_LEN (31)
  629. /** \\brief Mask for Ifx_CPU_ICNT_Bits.CountValue */
  630. #define IFX_CPU_ICNT_COUNTVALUE_MSK (0x7fffffff)
  631. /** \\brief Offset for Ifx_CPU_ICNT_Bits.CountValue */
  632. #define IFX_CPU_ICNT_COUNTVALUE_OFF (0)
  633. /** \\brief Length for Ifx_CPU_ICNT_Bits.SOvf */
  634. #define IFX_CPU_ICNT_SOVF_LEN (1)
  635. /** \\brief Mask for Ifx_CPU_ICNT_Bits.SOvf */
  636. #define IFX_CPU_ICNT_SOVF_MSK (0x1)
  637. /** \\brief Offset for Ifx_CPU_ICNT_Bits.SOvf */
  638. #define IFX_CPU_ICNT_SOVF_OFF (31)
  639. /** \\brief Length for Ifx_CPU_ICR_Bits.CCPN */
  640. #define IFX_CPU_ICR_CCPN_LEN (10)
  641. /** \\brief Mask for Ifx_CPU_ICR_Bits.CCPN */
  642. #define IFX_CPU_ICR_CCPN_MSK (0x3ff)
  643. /** \\brief Offset for Ifx_CPU_ICR_Bits.CCPN */
  644. #define IFX_CPU_ICR_CCPN_OFF (0)
  645. /** \\brief Length for Ifx_CPU_ICR_Bits.IE */
  646. #define IFX_CPU_ICR_IE_LEN (1)
  647. /** \\brief Mask for Ifx_CPU_ICR_Bits.IE */
  648. #define IFX_CPU_ICR_IE_MSK (0x1)
  649. /** \\brief Offset for Ifx_CPU_ICR_Bits.IE */
  650. #define IFX_CPU_ICR_IE_OFF (15)
  651. /** \\brief Length for Ifx_CPU_ICR_Bits.PIPN */
  652. #define IFX_CPU_ICR_PIPN_LEN (10)
  653. /** \\brief Mask for Ifx_CPU_ICR_Bits.PIPN */
  654. #define IFX_CPU_ICR_PIPN_MSK (0x3ff)
  655. /** \\brief Offset for Ifx_CPU_ICR_Bits.PIPN */
  656. #define IFX_CPU_ICR_PIPN_OFF (16)
  657. /** \\brief Length for Ifx_CPU_ISP_Bits.ISP */
  658. #define IFX_CPU_ISP_ISP_LEN (32)
  659. /** \\brief Mask for Ifx_CPU_ISP_Bits.ISP */
  660. #define IFX_CPU_ISP_ISP_MSK (0xffffffff)
  661. /** \\brief Offset for Ifx_CPU_ISP_Bits.ISP */
  662. #define IFX_CPU_ISP_ISP_OFF (0)
  663. /** \\brief Length for Ifx_CPU_LCX_Bits.LCXO */
  664. #define IFX_CPU_LCX_LCXO_LEN (16)
  665. /** \\brief Mask for Ifx_CPU_LCX_Bits.LCXO */
  666. #define IFX_CPU_LCX_LCXO_MSK (0xffff)
  667. /** \\brief Offset for Ifx_CPU_LCX_Bits.LCXO */
  668. #define IFX_CPU_LCX_LCXO_OFF (0)
  669. /** \\brief Length for Ifx_CPU_LCX_Bits.LCXS */
  670. #define IFX_CPU_LCX_LCXS_LEN (4)
  671. /** \\brief Mask for Ifx_CPU_LCX_Bits.LCXS */
  672. #define IFX_CPU_LCX_LCXS_MSK (0xf)
  673. /** \\brief Offset for Ifx_CPU_LCX_Bits.LCXS */
  674. #define IFX_CPU_LCX_LCXS_OFF (16)
  675. /** \\brief Length for Ifx_CPU_M1CNT_Bits.CountValue */
  676. #define IFX_CPU_M1CNT_COUNTVALUE_LEN (31)
  677. /** \\brief Mask for Ifx_CPU_M1CNT_Bits.CountValue */
  678. #define IFX_CPU_M1CNT_COUNTVALUE_MSK (0x7fffffff)
  679. /** \\brief Offset for Ifx_CPU_M1CNT_Bits.CountValue */
  680. #define IFX_CPU_M1CNT_COUNTVALUE_OFF (0)
  681. /** \\brief Length for Ifx_CPU_M1CNT_Bits.SOvf */
  682. #define IFX_CPU_M1CNT_SOVF_LEN (1)
  683. /** \\brief Mask for Ifx_CPU_M1CNT_Bits.SOvf */
  684. #define IFX_CPU_M1CNT_SOVF_MSK (0x1)
  685. /** \\brief Offset for Ifx_CPU_M1CNT_Bits.SOvf */
  686. #define IFX_CPU_M1CNT_SOVF_OFF (31)
  687. /** \\brief Length for Ifx_CPU_M2CNT_Bits.CountValue */
  688. #define IFX_CPU_M2CNT_COUNTVALUE_LEN (31)
  689. /** \\brief Mask for Ifx_CPU_M2CNT_Bits.CountValue */
  690. #define IFX_CPU_M2CNT_COUNTVALUE_MSK (0x7fffffff)
  691. /** \\brief Offset for Ifx_CPU_M2CNT_Bits.CountValue */
  692. #define IFX_CPU_M2CNT_COUNTVALUE_OFF (0)
  693. /** \\brief Length for Ifx_CPU_M2CNT_Bits.SOvf */
  694. #define IFX_CPU_M2CNT_SOVF_LEN (1)
  695. /** \\brief Mask for Ifx_CPU_M2CNT_Bits.SOvf */
  696. #define IFX_CPU_M2CNT_SOVF_MSK (0x1)
  697. /** \\brief Offset for Ifx_CPU_M2CNT_Bits.SOvf */
  698. #define IFX_CPU_M2CNT_SOVF_OFF (31)
  699. /** \\brief Length for Ifx_CPU_M3CNT_Bits.CountValue */
  700. #define IFX_CPU_M3CNT_COUNTVALUE_LEN (31)
  701. /** \\brief Mask for Ifx_CPU_M3CNT_Bits.CountValue */
  702. #define IFX_CPU_M3CNT_COUNTVALUE_MSK (0x7fffffff)
  703. /** \\brief Offset for Ifx_CPU_M3CNT_Bits.CountValue */
  704. #define IFX_CPU_M3CNT_COUNTVALUE_OFF (0)
  705. /** \\brief Length for Ifx_CPU_M3CNT_Bits.SOvf */
  706. #define IFX_CPU_M3CNT_SOVF_LEN (1)
  707. /** \\brief Mask for Ifx_CPU_M3CNT_Bits.SOvf */
  708. #define IFX_CPU_M3CNT_SOVF_MSK (0x1)
  709. /** \\brief Offset for Ifx_CPU_M3CNT_Bits.SOvf */
  710. #define IFX_CPU_M3CNT_SOVF_OFF (31)
  711. /** \\brief Length for Ifx_CPU_PC_Bits.PC */
  712. #define IFX_CPU_PC_PC_LEN (31)
  713. /** \\brief Mask for Ifx_CPU_PC_Bits.PC */
  714. #define IFX_CPU_PC_PC_MSK (0x7fffffff)
  715. /** \\brief Offset for Ifx_CPU_PC_Bits.PC */
  716. #define IFX_CPU_PC_PC_OFF (1)
  717. /** \\brief Length for Ifx_CPU_PCON0_Bits.PCBYP */
  718. #define IFX_CPU_PCON0_PCBYP_LEN (1)
  719. /** \\brief Mask for Ifx_CPU_PCON0_Bits.PCBYP */
  720. #define IFX_CPU_PCON0_PCBYP_MSK (0x1)
  721. /** \\brief Offset for Ifx_CPU_PCON0_Bits.PCBYP */
  722. #define IFX_CPU_PCON0_PCBYP_OFF (1)
  723. /** \\brief Length for Ifx_CPU_PCON1_Bits.PBINV */
  724. #define IFX_CPU_PCON1_PBINV_LEN (1)
  725. /** \\brief Mask for Ifx_CPU_PCON1_Bits.PBINV */
  726. #define IFX_CPU_PCON1_PBINV_MSK (0x1)
  727. /** \\brief Offset for Ifx_CPU_PCON1_Bits.PBINV */
  728. #define IFX_CPU_PCON1_PBINV_OFF (1)
  729. /** \\brief Length for Ifx_CPU_PCON1_Bits.PCINV */
  730. #define IFX_CPU_PCON1_PCINV_LEN (1)
  731. /** \\brief Mask for Ifx_CPU_PCON1_Bits.PCINV */
  732. #define IFX_CPU_PCON1_PCINV_MSK (0x1)
  733. /** \\brief Offset for Ifx_CPU_PCON1_Bits.PCINV */
  734. #define IFX_CPU_PCON1_PCINV_OFF (0)
  735. /** \\brief Length for Ifx_CPU_PCON2_Bits.PCACHE_SZE */
  736. #define IFX_CPU_PCON2_PCACHE_SZE_LEN (16)
  737. /** \\brief Mask for Ifx_CPU_PCON2_Bits.PCACHE_SZE */
  738. #define IFX_CPU_PCON2_PCACHE_SZE_MSK (0xffff)
  739. /** \\brief Offset for Ifx_CPU_PCON2_Bits.PCACHE_SZE */
  740. #define IFX_CPU_PCON2_PCACHE_SZE_OFF (0)
  741. /** \\brief Length for Ifx_CPU_PCON2_Bits.PSCRATCH_SZE */
  742. #define IFX_CPU_PCON2_PSCRATCH_SZE_LEN (16)
  743. /** \\brief Mask for Ifx_CPU_PCON2_Bits.PSCRATCH_SZE */
  744. #define IFX_CPU_PCON2_PSCRATCH_SZE_MSK (0xffff)
  745. /** \\brief Offset for Ifx_CPU_PCON2_Bits.PSCRATCH_SZE */
  746. #define IFX_CPU_PCON2_PSCRATCH_SZE_OFF (16)
  747. /** \\brief Length for Ifx_CPU_PCXI_Bits.PCPN */
  748. #define IFX_CPU_PCXI_PCPN_LEN (10)
  749. /** \\brief Mask for Ifx_CPU_PCXI_Bits.PCPN */
  750. #define IFX_CPU_PCXI_PCPN_MSK (0x3ff)
  751. /** \\brief Offset for Ifx_CPU_PCXI_Bits.PCPN */
  752. #define IFX_CPU_PCXI_PCPN_OFF (22)
  753. /** \\brief Length for Ifx_CPU_PCXI_Bits.PCXO */
  754. #define IFX_CPU_PCXI_PCXO_LEN (16)
  755. /** \\brief Mask for Ifx_CPU_PCXI_Bits.PCXO */
  756. #define IFX_CPU_PCXI_PCXO_MSK (0xffff)
  757. /** \\brief Offset for Ifx_CPU_PCXI_Bits.PCXO */
  758. #define IFX_CPU_PCXI_PCXO_OFF (0)
  759. /** \\brief Length for Ifx_CPU_PCXI_Bits.PCXS */
  760. #define IFX_CPU_PCXI_PCXS_LEN (4)
  761. /** \\brief Mask for Ifx_CPU_PCXI_Bits.PCXS */
  762. #define IFX_CPU_PCXI_PCXS_MSK (0xf)
  763. /** \\brief Offset for Ifx_CPU_PCXI_Bits.PCXS */
  764. #define IFX_CPU_PCXI_PCXS_OFF (16)
  765. /** \\brief Length for Ifx_CPU_PCXI_Bits.PIE */
  766. #define IFX_CPU_PCXI_PIE_LEN (1)
  767. /** \\brief Mask for Ifx_CPU_PCXI_Bits.PIE */
  768. #define IFX_CPU_PCXI_PIE_MSK (0x1)
  769. /** \\brief Offset for Ifx_CPU_PCXI_Bits.PIE */
  770. #define IFX_CPU_PCXI_PIE_OFF (21)
  771. /** \\brief Length for Ifx_CPU_PCXI_Bits.UL */
  772. #define IFX_CPU_PCXI_UL_LEN (1)
  773. /** \\brief Mask for Ifx_CPU_PCXI_Bits.UL */
  774. #define IFX_CPU_PCXI_UL_MSK (0x1)
  775. /** \\brief Offset for Ifx_CPU_PCXI_Bits.UL */
  776. #define IFX_CPU_PCXI_UL_OFF (20)
  777. /** \\brief Length for Ifx_CPU_PIEAR_Bits.TA */
  778. #define IFX_CPU_PIEAR_TA_LEN (32)
  779. /** \\brief Mask for Ifx_CPU_PIEAR_Bits.TA */
  780. #define IFX_CPU_PIEAR_TA_MSK (0xffffffff)
  781. /** \\brief Offset for Ifx_CPU_PIEAR_Bits.TA */
  782. #define IFX_CPU_PIEAR_TA_OFF (0)
  783. /** \\brief Length for Ifx_CPU_PIETR_Bits.E_INFO */
  784. #define IFX_CPU_PIETR_E_INFO_LEN (6)
  785. /** \\brief Mask for Ifx_CPU_PIETR_Bits.E_INFO */
  786. #define IFX_CPU_PIETR_E_INFO_MSK (0x3f)
  787. /** \\brief Offset for Ifx_CPU_PIETR_Bits.E_INFO */
  788. #define IFX_CPU_PIETR_E_INFO_OFF (5)
  789. /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_BI */
  790. #define IFX_CPU_PIETR_IE_BI_LEN (1)
  791. /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_BI */
  792. #define IFX_CPU_PIETR_IE_BI_MSK (0x1)
  793. /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_BI */
  794. #define IFX_CPU_PIETR_IE_BI_OFF (4)
  795. /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_BS */
  796. #define IFX_CPU_PIETR_IE_BS_LEN (1)
  797. /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_BS */
  798. #define IFX_CPU_PIETR_IE_BS_MSK (0x1)
  799. /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_BS */
  800. #define IFX_CPU_PIETR_IE_BS_OFF (13)
  801. /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_C */
  802. #define IFX_CPU_PIETR_IE_C_LEN (1)
  803. /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_C */
  804. #define IFX_CPU_PIETR_IE_C_MSK (0x1)
  805. /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_C */
  806. #define IFX_CPU_PIETR_IE_C_OFF (2)
  807. /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_DUAL */
  808. #define IFX_CPU_PIETR_IE_DUAL_LEN (1)
  809. /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_DUAL */
  810. #define IFX_CPU_PIETR_IE_DUAL_MSK (0x1)
  811. /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_DUAL */
  812. #define IFX_CPU_PIETR_IE_DUAL_OFF (11)
  813. /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_S */
  814. #define IFX_CPU_PIETR_IE_S_LEN (1)
  815. /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_S */
  816. #define IFX_CPU_PIETR_IE_S_MSK (0x1)
  817. /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_S */
  818. #define IFX_CPU_PIETR_IE_S_OFF (3)
  819. /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_SP */
  820. #define IFX_CPU_PIETR_IE_SP_LEN (1)
  821. /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_SP */
  822. #define IFX_CPU_PIETR_IE_SP_MSK (0x1)
  823. /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_SP */
  824. #define IFX_CPU_PIETR_IE_SP_OFF (12)
  825. /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_T */
  826. #define IFX_CPU_PIETR_IE_T_LEN (1)
  827. /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_T */
  828. #define IFX_CPU_PIETR_IE_T_MSK (0x1)
  829. /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_T */
  830. #define IFX_CPU_PIETR_IE_T_OFF (1)
  831. /** \\brief Length for Ifx_CPU_PIETR_Bits.IED */
  832. #define IFX_CPU_PIETR_IED_LEN (1)
  833. /** \\brief Mask for Ifx_CPU_PIETR_Bits.IED */
  834. #define IFX_CPU_PIETR_IED_MSK (0x1)
  835. /** \\brief Offset for Ifx_CPU_PIETR_Bits.IED */
  836. #define IFX_CPU_PIETR_IED_OFF (0)
  837. /** \\brief Length for Ifx_CPU_PMA0_Bits.DAC */
  838. #define IFX_CPU_PMA0_DAC_LEN (3)
  839. /** \\brief Mask for Ifx_CPU_PMA0_Bits.DAC */
  840. #define IFX_CPU_PMA0_DAC_MSK (0x7)
  841. /** \\brief Offset for Ifx_CPU_PMA0_Bits.DAC */
  842. #define IFX_CPU_PMA0_DAC_OFF (13)
  843. /** \\brief Length for Ifx_CPU_PMA1_Bits.CAC */
  844. #define IFX_CPU_PMA1_CAC_LEN (2)
  845. /** \\brief Mask for Ifx_CPU_PMA1_Bits.CAC */
  846. #define IFX_CPU_PMA1_CAC_MSK (0x3)
  847. /** \\brief Offset for Ifx_CPU_PMA1_Bits.CAC */
  848. #define IFX_CPU_PMA1_CAC_OFF (14)
  849. /** \\brief Length for Ifx_CPU_PMA2_Bits.PSI */
  850. #define IFX_CPU_PMA2_PSI_LEN (16)
  851. /** \\brief Mask for Ifx_CPU_PMA2_Bits.PSI */
  852. #define IFX_CPU_PMA2_PSI_MSK (0xffff)
  853. /** \\brief Offset for Ifx_CPU_PMA2_Bits.PSI */
  854. #define IFX_CPU_PMA2_PSI_OFF (0)
  855. /** \\brief Length for Ifx_CPU_PSTR_Bits.FBE */
  856. #define IFX_CPU_PSTR_FBE_LEN (1)
  857. /** \\brief Mask for Ifx_CPU_PSTR_Bits.FBE */
  858. #define IFX_CPU_PSTR_FBE_MSK (0x1)
  859. /** \\brief Offset for Ifx_CPU_PSTR_Bits.FBE */
  860. #define IFX_CPU_PSTR_FBE_OFF (2)
  861. /** \\brief Length for Ifx_CPU_PSTR_Bits.FME */
  862. #define IFX_CPU_PSTR_FME_LEN (1)
  863. /** \\brief Mask for Ifx_CPU_PSTR_Bits.FME */
  864. #define IFX_CPU_PSTR_FME_MSK (0x1)
  865. /** \\brief Offset for Ifx_CPU_PSTR_Bits.FME */
  866. #define IFX_CPU_PSTR_FME_OFF (14)
  867. /** \\brief Length for Ifx_CPU_PSTR_Bits.FPE */
  868. #define IFX_CPU_PSTR_FPE_LEN (1)
  869. /** \\brief Mask for Ifx_CPU_PSTR_Bits.FPE */
  870. #define IFX_CPU_PSTR_FPE_MSK (0x1)
  871. /** \\brief Offset for Ifx_CPU_PSTR_Bits.FPE */
  872. #define IFX_CPU_PSTR_FPE_OFF (12)
  873. /** \\brief Length for Ifx_CPU_PSTR_Bits.FRE */
  874. #define IFX_CPU_PSTR_FRE_LEN (1)
  875. /** \\brief Mask for Ifx_CPU_PSTR_Bits.FRE */
  876. #define IFX_CPU_PSTR_FRE_MSK (0x1)
  877. /** \\brief Offset for Ifx_CPU_PSTR_Bits.FRE */
  878. #define IFX_CPU_PSTR_FRE_OFF (0)
  879. /** \\brief Length for Ifx_CPU_PSW_Bits.AV */
  880. #define IFX_CPU_PSW_AV_LEN (1)
  881. /** \\brief Mask for Ifx_CPU_PSW_Bits.AV */
  882. #define IFX_CPU_PSW_AV_MSK (0x1)
  883. /** \\brief Offset for Ifx_CPU_PSW_Bits.AV */
  884. #define IFX_CPU_PSW_AV_OFF (28)
  885. /** \\brief Length for Ifx_CPU_PSW_Bits.C */
  886. #define IFX_CPU_PSW_C_LEN (1)
  887. /** \\brief Mask for Ifx_CPU_PSW_Bits.C */
  888. #define IFX_CPU_PSW_C_MSK (0x1)
  889. /** \\brief Offset for Ifx_CPU_PSW_Bits.C */
  890. #define IFX_CPU_PSW_C_OFF (31)
  891. /** \\brief Length for Ifx_CPU_PSW_Bits.CDC */
  892. #define IFX_CPU_PSW_CDC_LEN (7)
  893. /** \\brief Mask for Ifx_CPU_PSW_Bits.CDC */
  894. #define IFX_CPU_PSW_CDC_MSK (0x7f)
  895. /** \\brief Offset for Ifx_CPU_PSW_Bits.CDC */
  896. #define IFX_CPU_PSW_CDC_OFF (0)
  897. /** \\brief Length for Ifx_CPU_PSW_Bits.CDE */
  898. #define IFX_CPU_PSW_CDE_LEN (1)
  899. /** \\brief Mask for Ifx_CPU_PSW_Bits.CDE */
  900. #define IFX_CPU_PSW_CDE_MSK (0x1)
  901. /** \\brief Offset for Ifx_CPU_PSW_Bits.CDE */
  902. #define IFX_CPU_PSW_CDE_OFF (7)
  903. /** \\brief Length for Ifx_CPU_PSW_Bits.GW */
  904. #define IFX_CPU_PSW_GW_LEN (1)
  905. /** \\brief Mask for Ifx_CPU_PSW_Bits.GW */
  906. #define IFX_CPU_PSW_GW_MSK (0x1)
  907. /** \\brief Offset for Ifx_CPU_PSW_Bits.GW */
  908. #define IFX_CPU_PSW_GW_OFF (8)
  909. /** \\brief Length for Ifx_CPU_PSW_Bits.IO */
  910. #define IFX_CPU_PSW_IO_LEN (2)
  911. /** \\brief Mask for Ifx_CPU_PSW_Bits.IO */
  912. #define IFX_CPU_PSW_IO_MSK (0x3)
  913. /** \\brief Offset for Ifx_CPU_PSW_Bits.IO */
  914. #define IFX_CPU_PSW_IO_OFF (10)
  915. /** \\brief Length for Ifx_CPU_PSW_Bits.IS */
  916. #define IFX_CPU_PSW_IS_LEN (1)
  917. /** \\brief Mask for Ifx_CPU_PSW_Bits.IS */
  918. #define IFX_CPU_PSW_IS_MSK (0x1)
  919. /** \\brief Offset for Ifx_CPU_PSW_Bits.IS */
  920. #define IFX_CPU_PSW_IS_OFF (9)
  921. /** \\brief Length for Ifx_CPU_PSW_Bits.PRS */
  922. #define IFX_CPU_PSW_PRS_LEN (2)
  923. /** \\brief Mask for Ifx_CPU_PSW_Bits.PRS */
  924. #define IFX_CPU_PSW_PRS_MSK (0x3)
  925. /** \\brief Offset for Ifx_CPU_PSW_Bits.PRS */
  926. #define IFX_CPU_PSW_PRS_OFF (12)
  927. /** \\brief Length for Ifx_CPU_PSW_Bits.S */
  928. #define IFX_CPU_PSW_S_LEN (1)
  929. /** \\brief Mask for Ifx_CPU_PSW_Bits.S */
  930. #define IFX_CPU_PSW_S_MSK (0x1)
  931. /** \\brief Offset for Ifx_CPU_PSW_Bits.S */
  932. #define IFX_CPU_PSW_S_OFF (14)
  933. /** \\brief Length for Ifx_CPU_PSW_Bits.SAV */
  934. #define IFX_CPU_PSW_SAV_LEN (1)
  935. /** \\brief Mask for Ifx_CPU_PSW_Bits.SAV */
  936. #define IFX_CPU_PSW_SAV_MSK (0x1)
  937. /** \\brief Offset for Ifx_CPU_PSW_Bits.SAV */
  938. #define IFX_CPU_PSW_SAV_OFF (27)
  939. /** \\brief Length for Ifx_CPU_PSW_Bits.SV */
  940. #define IFX_CPU_PSW_SV_LEN (1)
  941. /** \\brief Mask for Ifx_CPU_PSW_Bits.SV */
  942. #define IFX_CPU_PSW_SV_MSK (0x1)
  943. /** \\brief Offset for Ifx_CPU_PSW_Bits.SV */
  944. #define IFX_CPU_PSW_SV_OFF (29)
  945. /** \\brief Length for Ifx_CPU_PSW_Bits.V */
  946. #define IFX_CPU_PSW_V_LEN (1)
  947. /** \\brief Mask for Ifx_CPU_PSW_Bits.V */
  948. #define IFX_CPU_PSW_V_MSK (0x1)
  949. /** \\brief Offset for Ifx_CPU_PSW_Bits.V */
  950. #define IFX_CPU_PSW_V_OFF (30)
  951. /** \\brief Length for Ifx_CPU_SEGEN_Bits.ADFLIP */
  952. #define IFX_CPU_SEGEN_ADFLIP_LEN (8)
  953. /** \\brief Mask for Ifx_CPU_SEGEN_Bits.ADFLIP */
  954. #define IFX_CPU_SEGEN_ADFLIP_MSK (0xff)
  955. /** \\brief Offset for Ifx_CPU_SEGEN_Bits.ADFLIP */
  956. #define IFX_CPU_SEGEN_ADFLIP_OFF (0)
  957. /** \\brief Length for Ifx_CPU_SEGEN_Bits.ADTYPE */
  958. #define IFX_CPU_SEGEN_ADTYPE_LEN (2)
  959. /** \\brief Mask for Ifx_CPU_SEGEN_Bits.ADTYPE */
  960. #define IFX_CPU_SEGEN_ADTYPE_MSK (0x3)
  961. /** \\brief Offset for Ifx_CPU_SEGEN_Bits.ADTYPE */
  962. #define IFX_CPU_SEGEN_ADTYPE_OFF (8)
  963. /** \\brief Length for Ifx_CPU_SEGEN_Bits.AE */
  964. #define IFX_CPU_SEGEN_AE_LEN (1)
  965. /** \\brief Mask for Ifx_CPU_SEGEN_Bits.AE */
  966. #define IFX_CPU_SEGEN_AE_MSK (0x1)
  967. /** \\brief Offset for Ifx_CPU_SEGEN_Bits.AE */
  968. #define IFX_CPU_SEGEN_AE_OFF (31)
  969. /** \\brief Length for Ifx_CPU_SMACON_Bits.DC */
  970. #define IFX_CPU_SMACON_DC_LEN (1)
  971. /** \\brief Mask for Ifx_CPU_SMACON_Bits.DC */
  972. #define IFX_CPU_SMACON_DC_MSK (0x1)
  973. /** \\brief Offset for Ifx_CPU_SMACON_Bits.DC */
  974. #define IFX_CPU_SMACON_DC_OFF (8)
  975. /** \\brief Length for Ifx_CPU_SMACON_Bits.DT */
  976. #define IFX_CPU_SMACON_DT_LEN (1)
  977. /** \\brief Mask for Ifx_CPU_SMACON_Bits.DT */
  978. #define IFX_CPU_SMACON_DT_MSK (0x1)
  979. /** \\brief Offset for Ifx_CPU_SMACON_Bits.DT */
  980. #define IFX_CPU_SMACON_DT_OFF (10)
  981. /** \\brief Length for Ifx_CPU_SMACON_Bits.IODT */
  982. #define IFX_CPU_SMACON_IODT_LEN (1)
  983. /** \\brief Mask for Ifx_CPU_SMACON_Bits.IODT */
  984. #define IFX_CPU_SMACON_IODT_MSK (0x1)
  985. /** \\brief Offset for Ifx_CPU_SMACON_Bits.IODT */
  986. #define IFX_CPU_SMACON_IODT_OFF (24)
  987. /** \\brief Length for Ifx_CPU_SMACON_Bits.PC */
  988. #define IFX_CPU_SMACON_PC_LEN (1)
  989. /** \\brief Mask for Ifx_CPU_SMACON_Bits.PC */
  990. #define IFX_CPU_SMACON_PC_MSK (0x1)
  991. /** \\brief Offset for Ifx_CPU_SMACON_Bits.PC */
  992. #define IFX_CPU_SMACON_PC_OFF (0)
  993. /** \\brief Length for Ifx_CPU_SMACON_Bits.PT */
  994. #define IFX_CPU_SMACON_PT_LEN (1)
  995. /** \\brief Mask for Ifx_CPU_SMACON_Bits.PT */
  996. #define IFX_CPU_SMACON_PT_MSK (0x1)
  997. /** \\brief Offset for Ifx_CPU_SMACON_Bits.PT */
  998. #define IFX_CPU_SMACON_PT_OFF (2)
  999. /** \\brief Length for Ifx_CPU_SPROT_ACCENA_Bits.EN */
  1000. #define IFX_CPU_SPROT_ACCENA_EN_LEN (32)
  1001. /** \\brief Mask for Ifx_CPU_SPROT_ACCENA_Bits.EN */
  1002. #define IFX_CPU_SPROT_ACCENA_EN_MSK (0xffffffff)
  1003. /** \\brief Offset for Ifx_CPU_SPROT_ACCENA_Bits.EN */
  1004. #define IFX_CPU_SPROT_ACCENA_EN_OFF (0)
  1005. /** \\brief Length for Ifx_CPU_SPROT_RGN_ACCENA_Bits.EN */
  1006. #define IFX_CPU_SPROT_RGN_ACCENA_EN_LEN (32)
  1007. /** \\brief Mask for Ifx_CPU_SPROT_RGN_ACCENA_Bits.EN */
  1008. #define IFX_CPU_SPROT_RGN_ACCENA_EN_MSK (0xffffffff)
  1009. /** \\brief Offset for Ifx_CPU_SPROT_RGN_ACCENA_Bits.EN */
  1010. #define IFX_CPU_SPROT_RGN_ACCENA_EN_OFF (0)
  1011. /** \\brief Length for Ifx_CPU_SPROT_RGN_LA_Bits.ADDR */
  1012. #define IFX_CPU_SPROT_RGN_LA_ADDR_LEN (27)
  1013. /** \\brief Mask for Ifx_CPU_SPROT_RGN_LA_Bits.ADDR */
  1014. #define IFX_CPU_SPROT_RGN_LA_ADDR_MSK (0x7ffffff)
  1015. /** \\brief Offset for Ifx_CPU_SPROT_RGN_LA_Bits.ADDR */
  1016. #define IFX_CPU_SPROT_RGN_LA_ADDR_OFF (5)
  1017. /** \\brief Length for Ifx_CPU_SPROT_RGN_UA_Bits.ADDR */
  1018. #define IFX_CPU_SPROT_RGN_UA_ADDR_LEN (27)
  1019. /** \\brief Mask for Ifx_CPU_SPROT_RGN_UA_Bits.ADDR */
  1020. #define IFX_CPU_SPROT_RGN_UA_ADDR_MSK (0x7ffffff)
  1021. /** \\brief Offset for Ifx_CPU_SPROT_RGN_UA_Bits.ADDR */
  1022. #define IFX_CPU_SPROT_RGN_UA_ADDR_OFF (5)
  1023. /** \\brief Length for Ifx_CPU_SWEVT_Bits.BBM */
  1024. #define IFX_CPU_SWEVT_BBM_LEN (1)
  1025. /** \\brief Mask for Ifx_CPU_SWEVT_Bits.BBM */
  1026. #define IFX_CPU_SWEVT_BBM_MSK (0x1)
  1027. /** \\brief Offset for Ifx_CPU_SWEVT_Bits.BBM */
  1028. #define IFX_CPU_SWEVT_BBM_OFF (3)
  1029. /** \\brief Length for Ifx_CPU_SWEVT_Bits.BOD */
  1030. #define IFX_CPU_SWEVT_BOD_LEN (1)
  1031. /** \\brief Mask for Ifx_CPU_SWEVT_Bits.BOD */
  1032. #define IFX_CPU_SWEVT_BOD_MSK (0x1)
  1033. /** \\brief Offset for Ifx_CPU_SWEVT_Bits.BOD */
  1034. #define IFX_CPU_SWEVT_BOD_OFF (4)
  1035. /** \\brief Length for Ifx_CPU_SWEVT_Bits.CNT */
  1036. #define IFX_CPU_SWEVT_CNT_LEN (2)
  1037. /** \\brief Mask for Ifx_CPU_SWEVT_Bits.CNT */
  1038. #define IFX_CPU_SWEVT_CNT_MSK (0x3)
  1039. /** \\brief Offset for Ifx_CPU_SWEVT_Bits.CNT */
  1040. #define IFX_CPU_SWEVT_CNT_OFF (6)
  1041. /** \\brief Length for Ifx_CPU_SWEVT_Bits.EVTA */
  1042. #define IFX_CPU_SWEVT_EVTA_LEN (3)
  1043. /** \\brief Mask for Ifx_CPU_SWEVT_Bits.EVTA */
  1044. #define IFX_CPU_SWEVT_EVTA_MSK (0x7)
  1045. /** \\brief Offset for Ifx_CPU_SWEVT_Bits.EVTA */
  1046. #define IFX_CPU_SWEVT_EVTA_OFF (0)
  1047. /** \\brief Length for Ifx_CPU_SWEVT_Bits.SUSP */
  1048. #define IFX_CPU_SWEVT_SUSP_LEN (1)
  1049. /** \\brief Mask for Ifx_CPU_SWEVT_Bits.SUSP */
  1050. #define IFX_CPU_SWEVT_SUSP_MSK (0x1)
  1051. /** \\brief Offset for Ifx_CPU_SWEVT_Bits.SUSP */
  1052. #define IFX_CPU_SWEVT_SUSP_OFF (5)
  1053. /** \\brief Length for Ifx_CPU_SYSCON_Bits.FCDSF */
  1054. #define IFX_CPU_SYSCON_FCDSF_LEN (1)
  1055. /** \\brief Mask for Ifx_CPU_SYSCON_Bits.FCDSF */
  1056. #define IFX_CPU_SYSCON_FCDSF_MSK (0x1)
  1057. /** \\brief Offset for Ifx_CPU_SYSCON_Bits.FCDSF */
  1058. #define IFX_CPU_SYSCON_FCDSF_OFF (0)
  1059. /** \\brief Length for Ifx_CPU_SYSCON_Bits.IS */
  1060. #define IFX_CPU_SYSCON_IS_LEN (1)
  1061. /** \\brief Mask for Ifx_CPU_SYSCON_Bits.IS */
  1062. #define IFX_CPU_SYSCON_IS_MSK (0x1)
  1063. /** \\brief Offset for Ifx_CPU_SYSCON_Bits.IS */
  1064. #define IFX_CPU_SYSCON_IS_OFF (3)
  1065. /** \\brief Length for Ifx_CPU_SYSCON_Bits.IT */
  1066. #define IFX_CPU_SYSCON_IT_LEN (1)
  1067. /** \\brief Mask for Ifx_CPU_SYSCON_Bits.IT */
  1068. #define IFX_CPU_SYSCON_IT_MSK (0x1)
  1069. /** \\brief Offset for Ifx_CPU_SYSCON_Bits.IT */
  1070. #define IFX_CPU_SYSCON_IT_OFF (4)
  1071. /** \\brief Length for Ifx_CPU_SYSCON_Bits.PROTEN */
  1072. #define IFX_CPU_SYSCON_PROTEN_LEN (1)
  1073. /** \\brief Mask for Ifx_CPU_SYSCON_Bits.PROTEN */
  1074. #define IFX_CPU_SYSCON_PROTEN_MSK (0x1)
  1075. /** \\brief Offset for Ifx_CPU_SYSCON_Bits.PROTEN */
  1076. #define IFX_CPU_SYSCON_PROTEN_OFF (1)
  1077. /** \\brief Length for Ifx_CPU_SYSCON_Bits.TPROTEN */
  1078. #define IFX_CPU_SYSCON_TPROTEN_LEN (1)
  1079. /** \\brief Mask for Ifx_CPU_SYSCON_Bits.TPROTEN */
  1080. #define IFX_CPU_SYSCON_TPROTEN_MSK (0x1)
  1081. /** \\brief Offset for Ifx_CPU_SYSCON_Bits.TPROTEN */
  1082. #define IFX_CPU_SYSCON_TPROTEN_OFF (2)
  1083. /** \\brief Length for Ifx_CPU_TASK_ASI_Bits.ASI */
  1084. #define IFX_CPU_TASK_ASI_ASI_LEN (5)
  1085. /** \\brief Mask for Ifx_CPU_TASK_ASI_Bits.ASI */
  1086. #define IFX_CPU_TASK_ASI_ASI_MSK (0x1f)
  1087. /** \\brief Offset for Ifx_CPU_TASK_ASI_Bits.ASI */
  1088. #define IFX_CPU_TASK_ASI_ASI_OFF (0)
  1089. /** \\brief Length for Ifx_CPU_TPS_CON_Bits.TEXP0 */
  1090. #define IFX_CPU_TPS_CON_TEXP0_LEN (1)
  1091. /** \\brief Mask for Ifx_CPU_TPS_CON_Bits.TEXP0 */
  1092. #define IFX_CPU_TPS_CON_TEXP0_MSK (0x1)
  1093. /** \\brief Offset for Ifx_CPU_TPS_CON_Bits.TEXP0 */
  1094. #define IFX_CPU_TPS_CON_TEXP0_OFF (0)
  1095. /** \\brief Length for Ifx_CPU_TPS_CON_Bits.TEXP1 */
  1096. #define IFX_CPU_TPS_CON_TEXP1_LEN (1)
  1097. /** \\brief Mask for Ifx_CPU_TPS_CON_Bits.TEXP1 */
  1098. #define IFX_CPU_TPS_CON_TEXP1_MSK (0x1)
  1099. /** \\brief Offset for Ifx_CPU_TPS_CON_Bits.TEXP1 */
  1100. #define IFX_CPU_TPS_CON_TEXP1_OFF (1)
  1101. /** \\brief Length for Ifx_CPU_TPS_CON_Bits.TEXP2 */
  1102. #define IFX_CPU_TPS_CON_TEXP2_LEN (1)
  1103. /** \\brief Mask for Ifx_CPU_TPS_CON_Bits.TEXP2 */
  1104. #define IFX_CPU_TPS_CON_TEXP2_MSK (0x1)
  1105. /** \\brief Offset for Ifx_CPU_TPS_CON_Bits.TEXP2 */
  1106. #define IFX_CPU_TPS_CON_TEXP2_OFF (2)
  1107. /** \\brief Length for Ifx_CPU_TPS_CON_Bits.TTRAP */
  1108. #define IFX_CPU_TPS_CON_TTRAP_LEN (1)
  1109. /** \\brief Mask for Ifx_CPU_TPS_CON_Bits.TTRAP */
  1110. #define IFX_CPU_TPS_CON_TTRAP_MSK (0x1)
  1111. /** \\brief Offset for Ifx_CPU_TPS_CON_Bits.TTRAP */
  1112. #define IFX_CPU_TPS_CON_TTRAP_OFF (16)
  1113. /** \\brief Length for Ifx_CPU_TPS_TIMER_Bits.Timer */
  1114. #define IFX_CPU_TPS_TIMER_TIMER_LEN (32)
  1115. /** \\brief Mask for Ifx_CPU_TPS_TIMER_Bits.Timer */
  1116. #define IFX_CPU_TPS_TIMER_TIMER_MSK (0xffffffff)
  1117. /** \\brief Offset for Ifx_CPU_TPS_TIMER_Bits.Timer */
  1118. #define IFX_CPU_TPS_TIMER_TIMER_OFF (0)
  1119. /** \\brief Length for Ifx_CPU_TR_ADR_Bits.ADDR */
  1120. #define IFX_CPU_TR_ADR_ADDR_LEN (32)
  1121. /** \\brief Mask for Ifx_CPU_TR_ADR_Bits.ADDR */
  1122. #define IFX_CPU_TR_ADR_ADDR_MSK (0xffffffff)
  1123. /** \\brief Offset for Ifx_CPU_TR_ADR_Bits.ADDR */
  1124. #define IFX_CPU_TR_ADR_ADDR_OFF (0)
  1125. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.ALD */
  1126. #define IFX_CPU_TR_EVT_ALD_LEN (1)
  1127. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.ALD */
  1128. #define IFX_CPU_TR_EVT_ALD_MSK (0x1)
  1129. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.ALD */
  1130. #define IFX_CPU_TR_EVT_ALD_OFF (28)
  1131. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.ASI_EN */
  1132. #define IFX_CPU_TR_EVT_ASI_EN_LEN (1)
  1133. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.ASI_EN */
  1134. #define IFX_CPU_TR_EVT_ASI_EN_MSK (0x1)
  1135. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.ASI_EN */
  1136. #define IFX_CPU_TR_EVT_ASI_EN_OFF (15)
  1137. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.ASI */
  1138. #define IFX_CPU_TR_EVT_ASI_LEN (5)
  1139. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.ASI */
  1140. #define IFX_CPU_TR_EVT_ASI_MSK (0x1f)
  1141. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.ASI */
  1142. #define IFX_CPU_TR_EVT_ASI_OFF (16)
  1143. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.AST */
  1144. #define IFX_CPU_TR_EVT_AST_LEN (1)
  1145. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.AST */
  1146. #define IFX_CPU_TR_EVT_AST_MSK (0x1)
  1147. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.AST */
  1148. #define IFX_CPU_TR_EVT_AST_OFF (27)
  1149. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.BBM */
  1150. #define IFX_CPU_TR_EVT_BBM_LEN (1)
  1151. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.BBM */
  1152. #define IFX_CPU_TR_EVT_BBM_MSK (0x1)
  1153. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.BBM */
  1154. #define IFX_CPU_TR_EVT_BBM_OFF (3)
  1155. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.BOD */
  1156. #define IFX_CPU_TR_EVT_BOD_LEN (1)
  1157. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.BOD */
  1158. #define IFX_CPU_TR_EVT_BOD_MSK (0x1)
  1159. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.BOD */
  1160. #define IFX_CPU_TR_EVT_BOD_OFF (4)
  1161. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.CNT */
  1162. #define IFX_CPU_TR_EVT_CNT_LEN (2)
  1163. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.CNT */
  1164. #define IFX_CPU_TR_EVT_CNT_MSK (0x3)
  1165. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.CNT */
  1166. #define IFX_CPU_TR_EVT_CNT_OFF (6)
  1167. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.EVTA */
  1168. #define IFX_CPU_TR_EVT_EVTA_LEN (3)
  1169. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.EVTA */
  1170. #define IFX_CPU_TR_EVT_EVTA_MSK (0x7)
  1171. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.EVTA */
  1172. #define IFX_CPU_TR_EVT_EVTA_OFF (0)
  1173. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.RNG */
  1174. #define IFX_CPU_TR_EVT_RNG_LEN (1)
  1175. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.RNG */
  1176. #define IFX_CPU_TR_EVT_RNG_MSK (0x1)
  1177. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.RNG */
  1178. #define IFX_CPU_TR_EVT_RNG_OFF (13)
  1179. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.SUSP */
  1180. #define IFX_CPU_TR_EVT_SUSP_LEN (1)
  1181. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.SUSP */
  1182. #define IFX_CPU_TR_EVT_SUSP_MSK (0x1)
  1183. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.SUSP */
  1184. #define IFX_CPU_TR_EVT_SUSP_OFF (5)
  1185. /** \\brief Length for Ifx_CPU_TR_EVT_Bits.TYP */
  1186. #define IFX_CPU_TR_EVT_TYP_LEN (1)
  1187. /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.TYP */
  1188. #define IFX_CPU_TR_EVT_TYP_MSK (0x1)
  1189. /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.TYP */
  1190. #define IFX_CPU_TR_EVT_TYP_OFF (12)
  1191. /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T0 */
  1192. #define IFX_CPU_TRIG_ACC_T0_LEN (1)
  1193. /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T0 */
  1194. #define IFX_CPU_TRIG_ACC_T0_MSK (0x1)
  1195. /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T0 */
  1196. #define IFX_CPU_TRIG_ACC_T0_OFF (0)
  1197. /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T1 */
  1198. #define IFX_CPU_TRIG_ACC_T1_LEN (1)
  1199. /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T1 */
  1200. #define IFX_CPU_TRIG_ACC_T1_MSK (0x1)
  1201. /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T1 */
  1202. #define IFX_CPU_TRIG_ACC_T1_OFF (1)
  1203. /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T2 */
  1204. #define IFX_CPU_TRIG_ACC_T2_LEN (1)
  1205. /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T2 */
  1206. #define IFX_CPU_TRIG_ACC_T2_MSK (0x1)
  1207. /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T2 */
  1208. #define IFX_CPU_TRIG_ACC_T2_OFF (2)
  1209. /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T3 */
  1210. #define IFX_CPU_TRIG_ACC_T3_LEN (1)
  1211. /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T3 */
  1212. #define IFX_CPU_TRIG_ACC_T3_MSK (0x1)
  1213. /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T3 */
  1214. #define IFX_CPU_TRIG_ACC_T3_OFF (3)
  1215. /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T4 */
  1216. #define IFX_CPU_TRIG_ACC_T4_LEN (1)
  1217. /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T4 */
  1218. #define IFX_CPU_TRIG_ACC_T4_MSK (0x1)
  1219. /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T4 */
  1220. #define IFX_CPU_TRIG_ACC_T4_OFF (4)
  1221. /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T5 */
  1222. #define IFX_CPU_TRIG_ACC_T5_LEN (1)
  1223. /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T5 */
  1224. #define IFX_CPU_TRIG_ACC_T5_MSK (0x1)
  1225. /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T5 */
  1226. #define IFX_CPU_TRIG_ACC_T5_OFF (5)
  1227. /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T6 */
  1228. #define IFX_CPU_TRIG_ACC_T6_LEN (1)
  1229. /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T6 */
  1230. #define IFX_CPU_TRIG_ACC_T6_MSK (0x1)
  1231. /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T6 */
  1232. #define IFX_CPU_TRIG_ACC_T6_OFF (6)
  1233. /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T7 */
  1234. #define IFX_CPU_TRIG_ACC_T7_LEN (1)
  1235. /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T7 */
  1236. #define IFX_CPU_TRIG_ACC_T7_MSK (0x1)
  1237. /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T7 */
  1238. #define IFX_CPU_TRIG_ACC_T7_OFF (7)
  1239. /** \} */
  1240. /******************************************************************************/
  1241. /******************************************************************************/
  1242. #endif /* IFXCPU_BF_H */