stm32f3xx_hal_dma.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. /**
  2. ******************************************************************************
  3. * @file stm32f3xx_hal_dma.h
  4. * @author MCD Application Team
  5. * @version V1.4.0
  6. * @date 16-December-2016
  7. * @brief Header file of DMA HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F3xx_HAL_DMA_H
  39. #define __STM32F3xx_HAL_DMA_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f3xx_hal_def.h"
  45. /** @addtogroup STM32F3xx_HAL_Driver
  46. * @{
  47. */
  48. /** @addtogroup DMA
  49. * @{
  50. */
  51. /* Exported types ------------------------------------------------------------*/
  52. /** @defgroup DMA_Exported_Types DMA Exported Types
  53. * @{
  54. */
  55. /**
  56. * @brief DMA Configuration Structure definition
  57. */
  58. typedef struct
  59. {
  60. uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
  61. from memory to memory or from peripheral to memory.
  62. This parameter can be a value of @ref DMA_Data_transfer_direction */
  63. uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
  64. This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
  65. uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
  66. This parameter can be a value of @ref DMA_Memory_incremented_mode */
  67. uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
  68. This parameter can be a value of @ref DMA_Peripheral_data_size */
  69. uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
  70. This parameter can be a value of @ref DMA_Memory_data_size */
  71. uint32_t Mode; /*!< Specifies the operation mode of the DMAy Channelx.
  72. This parameter can be a value of @ref DMA_mode
  73. @note The circular buffer mode cannot be used if the memory-to-memory
  74. data transfer is configured on the selected Channel */
  75. uint32_t Priority; /*!< Specifies the software priority for the DMAy Channelx.
  76. This parameter can be a value of @ref DMA_Priority_level */
  77. } DMA_InitTypeDef;
  78. /**
  79. * @brief HAL DMA State structures definition
  80. */
  81. typedef enum
  82. {
  83. HAL_DMA_STATE_RESET = 0x00U, /*!< DMA not yet initialized or disabled */
  84. HAL_DMA_STATE_READY = 0x01U, /*!< DMA initialized and ready for use */
  85. HAL_DMA_STATE_BUSY = 0x02U, /*!< DMA process is ongoing */
  86. HAL_DMA_STATE_TIMEOUT = 0x03 /*!< DMA timeout state */
  87. }HAL_DMA_StateTypeDef;
  88. /**
  89. * @brief HAL DMA Error Code structure definition
  90. */
  91. typedef enum
  92. {
  93. HAL_DMA_FULL_TRANSFER = 0x00U, /*!< Full transfer */
  94. HAL_DMA_HALF_TRANSFER = 0x01 /*!< Half Transfer */
  95. }HAL_DMA_LevelCompleteTypeDef;
  96. /**
  97. * @brief HAL DMA Callback ID structure definition
  98. */
  99. typedef enum
  100. {
  101. HAL_DMA_XFER_CPLT_CB_ID = 0x00U, /*!< Full transfer */
  102. HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01U, /*!< Half transfer */
  103. HAL_DMA_XFER_ERROR_CB_ID = 0x02U, /*!< Error */
  104. HAL_DMA_XFER_ABORT_CB_ID = 0x03U, /*!< Abort */
  105. HAL_DMA_XFER_ALL_CB_ID = 0x04 /*!< All */
  106. }HAL_DMA_CallbackIDTypeDef;
  107. /**
  108. * @brief DMA handle Structure definition
  109. */
  110. typedef struct __DMA_HandleTypeDef
  111. {
  112. DMA_Channel_TypeDef *Instance; /*!< Register base address */
  113. DMA_InitTypeDef Init; /*!< DMA communication parameters */
  114. HAL_LockTypeDef Lock; /*!< DMA locking object */
  115. HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
  116. void *Parent; /*!< Parent object state */
  117. void (* XferCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
  118. void (* XferHalfCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
  119. void (* XferErrorCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
  120. void (* XferAbortCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer abort callback */
  121. __IO uint32_t ErrorCode; /*!< DMA Error code */
  122. DMA_TypeDef *DmaBaseAddress; /*!< DMA Channel Base Address */
  123. uint32_t ChannelIndex; /*!< DMA Channel Index */
  124. } DMA_HandleTypeDef;
  125. /**
  126. * @}
  127. */
  128. /* Exported constants --------------------------------------------------------*/
  129. /** @defgroup DMA_Exported_Constants DMA Exported Constants
  130. * @{
  131. */
  132. /** @defgroup DMA_Error_Code DMA Error Code
  133. * @{
  134. */
  135. #define HAL_DMA_ERROR_NONE (0x00000000U) /*!< No error */
  136. #define HAL_DMA_ERROR_TE (0x00000001U) /*!< Transfer error */
  137. #define HAL_DMA_ERROR_NO_XFER (0x00000004U) /*!< no ongoin transfer */
  138. #define HAL_DMA_ERROR_TIMEOUT (0x00000020U) /*!< Timeout error */
  139. #define HAL_DMA_ERROR_NOT_SUPPORTED (0x00000100U) /*!< Not supported mode */
  140. /**
  141. * @}
  142. */
  143. /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
  144. * @{
  145. */
  146. #define DMA_PERIPH_TO_MEMORY (0x00000000U) /*!< Peripheral to memory direction */
  147. #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_CCR_DIR) /*!< Memory to peripheral direction */
  148. #define DMA_MEMORY_TO_MEMORY ((uint32_t)DMA_CCR_MEM2MEM) /*!< Memory to memory direction */
  149. /**
  150. * @}
  151. */
  152. /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
  153. * @{
  154. */
  155. #define DMA_PINC_ENABLE ((uint32_t)DMA_CCR_PINC) /*!< Peripheral increment mode Enable */
  156. #define DMA_PINC_DISABLE (0x00000000U) /*!< Peripheral increment mode Disable */
  157. /**
  158. * @}
  159. */
  160. /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
  161. * @{
  162. */
  163. #define DMA_MINC_ENABLE ((uint32_t)DMA_CCR_MINC) /*!< Memory increment mode Enable */
  164. #define DMA_MINC_DISABLE (0x00000000U) /*!< Memory increment mode Disable */
  165. /**
  166. * @}
  167. */
  168. /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
  169. * @{
  170. */
  171. #define DMA_PDATAALIGN_BYTE (0x00000000U) /*!< Peripheral data alignment : Byte */
  172. #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_PSIZE_0) /*!< Peripheral data alignment : HalfWord */
  173. #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_CCR_PSIZE_1) /*!< Peripheral data alignment : Word */
  174. /**
  175. * @}
  176. */
  177. /** @defgroup DMA_Memory_data_size DMA Memory data size
  178. * @{
  179. */
  180. #define DMA_MDATAALIGN_BYTE (0x00000000U) /*!< Memory data alignment : Byte */
  181. #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_MSIZE_0) /*!< Memory data alignment : HalfWord */
  182. #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_CCR_MSIZE_1) /*!< Memory data alignment : Word */
  183. /**
  184. * @}
  185. */
  186. /** @defgroup DMA_mode DMA mode
  187. * @{
  188. */
  189. #define DMA_NORMAL (0x00000000U) /*!< Normal Mode */
  190. #define DMA_CIRCULAR ((uint32_t)DMA_CCR_CIRC) /*!< Circular Mode */
  191. /**
  192. * @}
  193. */
  194. /** @defgroup DMA_Priority_level DMA Priority level
  195. * @{
  196. */
  197. #define DMA_PRIORITY_LOW (0x00000000U) /*!< Priority level : Low */
  198. #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_CCR_PL_0) /*!< Priority level : Medium */
  199. #define DMA_PRIORITY_HIGH ((uint32_t)DMA_CCR_PL_1) /*!< Priority level : High */
  200. #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_CCR_PL) /*!< Priority level : Very_High */
  201. /**
  202. * @}
  203. */
  204. /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
  205. * @{
  206. */
  207. #define DMA_IT_TC ((uint32_t)DMA_CCR_TCIE)
  208. #define DMA_IT_HT ((uint32_t)DMA_CCR_HTIE)
  209. #define DMA_IT_TE ((uint32_t)DMA_CCR_TEIE)
  210. /**
  211. * @}
  212. */
  213. /** @defgroup DMA_flag_definitions DMA flag definitions
  214. * @{
  215. */
  216. #define DMA_FLAG_GL1 (0x00000001U)
  217. #define DMA_FLAG_TC1 (0x00000002U)
  218. #define DMA_FLAG_HT1 (0x00000004U)
  219. #define DMA_FLAG_TE1 (0x00000008U)
  220. #define DMA_FLAG_GL2 (0x00000010U)
  221. #define DMA_FLAG_TC2 (0x00000020U)
  222. #define DMA_FLAG_HT2 (0x00000040U)
  223. #define DMA_FLAG_TE2 (0x00000080U)
  224. #define DMA_FLAG_GL3 (0x00000100U)
  225. #define DMA_FLAG_TC3 (0x00000200U)
  226. #define DMA_FLAG_HT3 (0x00000400U)
  227. #define DMA_FLAG_TE3 (0x00000800U)
  228. #define DMA_FLAG_GL4 (0x00001000U)
  229. #define DMA_FLAG_TC4 (0x00002000U)
  230. #define DMA_FLAG_HT4 (0x00004000U)
  231. #define DMA_FLAG_TE4 (0x00008000U)
  232. #define DMA_FLAG_GL5 (0x00010000U)
  233. #define DMA_FLAG_TC5 (0x00020000U)
  234. #define DMA_FLAG_HT5 (0x00040000U)
  235. #define DMA_FLAG_TE5 (0x00080000U)
  236. #define DMA_FLAG_GL6 (0x00100000U)
  237. #define DMA_FLAG_TC6 (0x00200000U)
  238. #define DMA_FLAG_HT6 (0x00400000U)
  239. #define DMA_FLAG_TE6 (0x00800000U)
  240. #define DMA_FLAG_GL7 (0x01000000U)
  241. #define DMA_FLAG_TC7 (0x02000000U)
  242. #define DMA_FLAG_HT7 (0x04000000U)
  243. #define DMA_FLAG_TE7 (0x08000000U)
  244. /**
  245. * @}
  246. */
  247. /**
  248. * @}
  249. */
  250. /* Exported macro ------------------------------------------------------------*/
  251. /** @defgroup DMA_Exported_Macros DMA Exported Macros
  252. * @{
  253. */
  254. /** @brief Reset DMA handle state
  255. * @param __HANDLE__: DMA handle.
  256. * @retval None
  257. */
  258. #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
  259. /**
  260. * @brief Enable the specified DMA Channel.
  261. * @param __HANDLE__: DMA handle
  262. * @retval None
  263. */
  264. #define __HAL_DMA_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR |= DMA_CCR_EN)
  265. /**
  266. * @brief Disable the specified DMA Channel.
  267. * @param __HANDLE__: DMA handle
  268. * @retval None
  269. */
  270. #define __HAL_DMA_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR &= ~DMA_CCR_EN)
  271. /* Interrupt & Flag management */
  272. /**
  273. * @brief Enables the specified DMA Channel interrupts.
  274. * @param __HANDLE__: DMA handle
  275. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  276. * This parameter can be any combination of the following values:
  277. * @arg DMA_IT_TC: Transfer complete interrupt mask
  278. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  279. * @arg DMA_IT_TE: Transfer error interrupt mask
  280. * @retval None
  281. */
  282. #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR |= (__INTERRUPT__))
  283. /**
  284. * @brief Disables the specified DMA Channel interrupts.
  285. * @param __HANDLE__: DMA handle
  286. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  287. * This parameter can be any combination of the following values:
  288. * @arg DMA_IT_TC: Transfer complete interrupt mask
  289. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  290. * @arg DMA_IT_TE: Transfer error interrupt mask
  291. * @retval None
  292. */
  293. #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR &= ~(__INTERRUPT__))
  294. /**
  295. * @brief Checks whether the specified DMA Channel interrupt is enabled or disabled.
  296. * @param __HANDLE__: DMA handle
  297. * @param __INTERRUPT__: specifies the DMA interrupt source to check.
  298. * This parameter can be one of the following values:
  299. * @arg DMA_IT_TC: Transfer complete interrupt mask
  300. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  301. * @arg DMA_IT_TE: Transfer error interrupt mask
  302. * @retval The state of DMA_IT (SET or RESET).
  303. */
  304. #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CCR & (__INTERRUPT__)))
  305. /**
  306. * @brief Returns the number of remaining data units in the current DMAy Channelx transfer.
  307. * @param __HANDLE__: DMA handle
  308. *
  309. * @retval The number of remaining data units in the current DMA Channel transfer.
  310. */
  311. #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNDTR)
  312. /**
  313. * @}
  314. */
  315. /* Include DMA HAL Extended module */
  316. #include "stm32f3xx_hal_dma_ex.h"
  317. /* Exported functions --------------------------------------------------------*/
  318. /** @addtogroup DMA_Exported_Functions
  319. * @{
  320. */
  321. /** @addtogroup DMA_Exported_Functions_Group1 Initialization and de-initialization functions
  322. * @{
  323. */
  324. /* Initialization and de-initialization functions *****************************/
  325. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
  326. HAL_StatusTypeDef HAL_DMA_DeInit (DMA_HandleTypeDef *hdma);
  327. /**
  328. * @}
  329. */
  330. /** @addtogroup DMA_Exported_Functions_Group2 Input and Output operation functions
  331. * @{
  332. */
  333. /* Input and Output operation functions *****************************************************/
  334. HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  335. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  336. HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
  337. HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
  338. HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, uint32_t CompleteLevel, uint32_t Timeout);
  339. void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
  340. HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)( DMA_HandleTypeDef * _hdma));
  341. HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
  342. /**
  343. * @}
  344. */
  345. /** @addtogroup DMA_Exported_Functions_Group3 Peripheral State functions
  346. * @{
  347. */
  348. /* Peripheral State and Error functions ***************************************/
  349. HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
  350. uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
  351. /**
  352. * @}
  353. */
  354. /**
  355. * @}
  356. */
  357. /* Private macros ------------------------------------------------------------*/
  358. /** @defgroup DMA_Private_Macros DMA Private Macros
  359. * @brief DMA private macros
  360. * @{
  361. */
  362. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1U) && ((SIZE) < 0x10000U))
  363. #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
  364. ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
  365. ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
  366. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
  367. ((STATE) == DMA_PINC_DISABLE))
  368. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
  369. ((STATE) == DMA_MINC_DISABLE))
  370. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
  371. ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
  372. ((SIZE) == DMA_PDATAALIGN_WORD))
  373. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
  374. ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
  375. ((SIZE) == DMA_MDATAALIGN_WORD ))
  376. #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
  377. ((MODE) == DMA_CIRCULAR))
  378. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
  379. ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
  380. ((PRIORITY) == DMA_PRIORITY_HIGH) || \
  381. ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
  382. /**
  383. * @}
  384. */
  385. /**
  386. * @}
  387. */
  388. /**
  389. * @}
  390. */
  391. #ifdef __cplusplus
  392. }
  393. #endif
  394. #endif /* __STM32F3xx_HAL_DMA_H */
  395. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/