stm32f217xx.h 639 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476
  1. /**
  2. ******************************************************************************
  3. * @file stm32f217xx.h
  4. * @author MCD Application Team
  5. * @version V2.1.2
  6. * @date 29-June-2016
  7. * @brief CMSIS STM32F217xx Device Peripheral Access Layer Header File.
  8. * This file contains :
  9. * - Data structures and the address mapping for all peripherals
  10. * - Peripherals registers declarations and bits definition
  11. * - Macros to access peripheral’s registers hardware
  12. *
  13. ******************************************************************************
  14. * @attention
  15. *
  16. * <h2><center>&copy; COPYRIGHT 2015 STMicroelectronics</center></h2>
  17. *
  18. * Redistribution and use in source and binary forms, with or without modification,
  19. * are permitted provided that the following conditions are met:
  20. * 1. Redistributions of source code must retain the above copyright notice,
  21. * this list of conditions and the following disclaimer.
  22. * 2. Redistributions in binary form must reproduce the above copyright notice,
  23. * this list of conditions and the following disclaimer in the documentation
  24. * and/or other materials provided with the distribution.
  25. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  26. * may be used to endorse or promote products derived from this software
  27. * without specific prior written permission.
  28. *
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  30. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  31. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  32. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  33. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  34. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  35. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  36. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  37. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  38. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  39. *
  40. ******************************************************************************
  41. */
  42. /** @addtogroup CMSIS
  43. * @{
  44. */
  45. /** @addtogroup stm32f217xx
  46. * @{
  47. */
  48. #ifndef __STM32F217xx_H
  49. #define __STM32F217xx_H
  50. #ifdef __cplusplus
  51. extern "C" {
  52. #endif /* __cplusplus */
  53. /** @addtogroup Configuration_section_for_CMSIS
  54. * @{
  55. */
  56. /**
  57. * @brief Configuration of the Cortex-M3 Processor and Core Peripherals
  58. */
  59. #define __CM3_REV 0x0200U /*!< Core revision r0p1 */
  60. #define __MPU_PRESENT 1U /*!< STM32F2XX provides an MPU */
  61. #define __NVIC_PRIO_BITS 4U /*!< STM32F2XX uses 4 Bits for the Priority Levels */
  62. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  63. /**
  64. * @}
  65. */
  66. /** @addtogroup Peripheral_interrupt_number_definition
  67. * @{
  68. */
  69. /**
  70. * @brief STM32F2XX Interrupt Number Definition, according to the selected device
  71. * in @ref Library_configuration_section
  72. */
  73. typedef enum
  74. {
  75. /****** Cortex-M3 Processor Exceptions Numbers ****************************************************************/
  76. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  77. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */
  78. BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */
  79. UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */
  80. SVCall_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */
  81. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */
  82. PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */
  83. SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */
  84. /****** STM32 specific Interrupt Numbers **********************************************************************/
  85. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  86. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  87. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  88. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  89. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  90. RCC_IRQn = 5, /*!< RCC global Interrupt */
  91. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  92. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  93. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  94. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  95. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  96. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  97. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  98. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  99. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  100. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  101. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  102. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  103. ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
  104. CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
  105. CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
  106. CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
  107. CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
  108. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  109. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  110. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
  111. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  112. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  113. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  114. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  115. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  116. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  117. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  118. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  119. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  120. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  121. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  122. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  123. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  124. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  125. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  126. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  127. OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
  128. TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */
  129. TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */
  130. TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */
  131. TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
  132. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  133. FSMC_IRQn = 48, /*!< FSMC global Interrupt */
  134. SDIO_IRQn = 49, /*!< SDIO global Interrupt */
  135. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  136. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  137. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  138. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  139. TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
  140. TIM7_IRQn = 55, /*!< TIM7 global interrupt */
  141. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  142. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  143. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  144. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  145. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  146. ETH_IRQn = 61, /*!< Ethernet global Interrupt */
  147. ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */
  148. CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */
  149. CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */
  150. CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */
  151. CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */
  152. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  153. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  154. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  155. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  156. USART6_IRQn = 71, /*!< USART6 global interrupt */
  157. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  158. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  159. OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */
  160. OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */
  161. OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */
  162. OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */
  163. DCMI_IRQn = 78, /*!< DCMI global interrupt */
  164. CRYP_IRQn = 79, /*!< CRYP crypto global interrupt */
  165. HASH_RNG_IRQn = 80 /*!< Hash and Rng global interrupt */
  166. } IRQn_Type;
  167. /**
  168. * @}
  169. */
  170. #include "core_cm3.h"
  171. #include "system_stm32f2xx.h"
  172. #include <stdint.h>
  173. /** @addtogroup Peripheral_registers_structures
  174. * @{
  175. */
  176. /**
  177. * @brief Analog to Digital Converter
  178. */
  179. typedef struct
  180. {
  181. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  182. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  183. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  184. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  185. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  186. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  187. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  188. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  189. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  190. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  191. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  192. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  193. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  194. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  195. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  196. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  197. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  198. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  199. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  200. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  201. } ADC_TypeDef;
  202. typedef struct
  203. {
  204. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  205. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  206. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  207. AND triple modes, Address offset: ADC1 base address + 0x308 */
  208. } ADC_Common_TypeDef;
  209. /**
  210. * @brief Controller Area Network TxMailBox
  211. */
  212. typedef struct
  213. {
  214. __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
  215. __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
  216. __IO uint32_t TDLR; /*!< CAN mailbox data low register */
  217. __IO uint32_t TDHR; /*!< CAN mailbox data high register */
  218. } CAN_TxMailBox_TypeDef;
  219. /**
  220. * @brief Controller Area Network FIFOMailBox
  221. */
  222. typedef struct
  223. {
  224. __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
  225. __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
  226. __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
  227. __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
  228. } CAN_FIFOMailBox_TypeDef;
  229. /**
  230. * @brief Controller Area Network FilterRegister
  231. */
  232. typedef struct
  233. {
  234. __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
  235. __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
  236. } CAN_FilterRegister_TypeDef;
  237. /**
  238. * @brief Controller Area Network
  239. */
  240. typedef struct
  241. {
  242. __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
  243. __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
  244. __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
  245. __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
  246. __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
  247. __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
  248. __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
  249. __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
  250. uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
  251. CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
  252. CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
  253. uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
  254. __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
  255. __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
  256. uint32_t RESERVED2; /*!< Reserved, 0x208 */
  257. __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
  258. uint32_t RESERVED3; /*!< Reserved, 0x210 */
  259. __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
  260. uint32_t RESERVED4; /*!< Reserved, 0x218 */
  261. __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
  262. uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
  263. CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
  264. } CAN_TypeDef;
  265. /**
  266. * @brief CRC calculation unit
  267. */
  268. typedef struct
  269. {
  270. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  271. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  272. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  273. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  274. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  275. } CRC_TypeDef;
  276. /**
  277. * @brief Digital to Analog Converter
  278. */
  279. typedef struct
  280. {
  281. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  282. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  283. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  284. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  285. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  286. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  287. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  288. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  289. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  290. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  291. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  292. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  293. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  294. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  295. } DAC_TypeDef;
  296. /**
  297. * @brief Debug MCU
  298. */
  299. typedef struct
  300. {
  301. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  302. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  303. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  304. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  305. }DBGMCU_TypeDef;
  306. /**
  307. * @brief DCMI
  308. */
  309. typedef struct
  310. {
  311. __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */
  312. __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
  313. __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
  314. __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
  315. __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
  316. __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
  317. __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
  318. __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
  319. __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
  320. __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
  321. __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
  322. } DCMI_TypeDef;
  323. /**
  324. * @brief DMA Controller
  325. */
  326. typedef struct
  327. {
  328. __IO uint32_t CR; /*!< DMA stream x configuration register */
  329. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  330. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  331. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  332. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  333. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  334. } DMA_Stream_TypeDef;
  335. typedef struct
  336. {
  337. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  338. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  339. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  340. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  341. } DMA_TypeDef;
  342. /**
  343. * @brief Ethernet MAC
  344. */
  345. typedef struct
  346. {
  347. __IO uint32_t MACCR;
  348. __IO uint32_t MACFFR;
  349. __IO uint32_t MACHTHR;
  350. __IO uint32_t MACHTLR;
  351. __IO uint32_t MACMIIAR;
  352. __IO uint32_t MACMIIDR;
  353. __IO uint32_t MACFCR;
  354. __IO uint32_t MACVLANTR; /* 8 */
  355. uint32_t RESERVED0[2];
  356. __IO uint32_t MACRWUFFR; /* 11 */
  357. __IO uint32_t MACPMTCSR;
  358. uint32_t RESERVED1[2];
  359. __IO uint32_t MACSR; /* 15 */
  360. __IO uint32_t MACIMR;
  361. __IO uint32_t MACA0HR;
  362. __IO uint32_t MACA0LR;
  363. __IO uint32_t MACA1HR;
  364. __IO uint32_t MACA1LR;
  365. __IO uint32_t MACA2HR;
  366. __IO uint32_t MACA2LR;
  367. __IO uint32_t MACA3HR;
  368. __IO uint32_t MACA3LR; /* 24 */
  369. uint32_t RESERVED2[40];
  370. __IO uint32_t MMCCR; /* 65 */
  371. __IO uint32_t MMCRIR;
  372. __IO uint32_t MMCTIR;
  373. __IO uint32_t MMCRIMR;
  374. __IO uint32_t MMCTIMR; /* 69 */
  375. uint32_t RESERVED3[14];
  376. __IO uint32_t MMCTGFSCCR; /* 84 */
  377. __IO uint32_t MMCTGFMSCCR;
  378. uint32_t RESERVED4[5];
  379. __IO uint32_t MMCTGFCR;
  380. uint32_t RESERVED5[10];
  381. __IO uint32_t MMCRFCECR;
  382. __IO uint32_t MMCRFAECR;
  383. uint32_t RESERVED6[10];
  384. __IO uint32_t MMCRGUFCR;
  385. uint32_t RESERVED7[334];
  386. __IO uint32_t PTPTSCR;
  387. __IO uint32_t PTPSSIR;
  388. __IO uint32_t PTPTSHR;
  389. __IO uint32_t PTPTSLR;
  390. __IO uint32_t PTPTSHUR;
  391. __IO uint32_t PTPTSLUR;
  392. __IO uint32_t PTPTSAR;
  393. __IO uint32_t PTPTTHR;
  394. __IO uint32_t PTPTTLR;
  395. __IO uint32_t RESERVED8;
  396. __IO uint32_t PTPTSSR;
  397. uint32_t RESERVED9[565];
  398. __IO uint32_t DMABMR;
  399. __IO uint32_t DMATPDR;
  400. __IO uint32_t DMARPDR;
  401. __IO uint32_t DMARDLAR;
  402. __IO uint32_t DMATDLAR;
  403. __IO uint32_t DMASR;
  404. __IO uint32_t DMAOMR;
  405. __IO uint32_t DMAIER;
  406. __IO uint32_t DMAMFBOCR;
  407. __IO uint32_t DMARSWTR;
  408. uint32_t RESERVED10[8];
  409. __IO uint32_t DMACHTDR;
  410. __IO uint32_t DMACHRDR;
  411. __IO uint32_t DMACHTBAR;
  412. __IO uint32_t DMACHRBAR;
  413. } ETH_TypeDef;
  414. /**
  415. * @brief External Interrupt/Event Controller
  416. */
  417. typedef struct
  418. {
  419. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  420. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  421. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  422. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  423. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  424. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  425. } EXTI_TypeDef;
  426. /**
  427. * @brief FLASH Registers
  428. */
  429. typedef struct
  430. {
  431. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  432. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  433. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  434. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  435. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  436. __IO uint32_t OPTCR; /*!< FLASH option control register, Address offset: 0x14 */
  437. } FLASH_TypeDef;
  438. /**
  439. * @brief Flexible Static Memory Controller
  440. */
  441. typedef struct
  442. {
  443. __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
  444. } FSMC_Bank1_TypeDef;
  445. /**
  446. * @brief Flexible Static Memory Controller Bank1E
  447. */
  448. typedef struct
  449. {
  450. __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
  451. } FSMC_Bank1E_TypeDef;
  452. /**
  453. * @brief Flexible Static Memory Controller Bank2
  454. */
  455. typedef struct
  456. {
  457. __IO uint32_t PCR2; /*!< NAND Flash control register 2, Address offset: 0x60 */
  458. __IO uint32_t SR2; /*!< NAND Flash FIFO status and interrupt register 2, Address offset: 0x64 */
  459. __IO uint32_t PMEM2; /*!< NAND Flash Common memory space timing register 2, Address offset: 0x68 */
  460. __IO uint32_t PATT2; /*!< NAND Flash Attribute memory space timing register 2, Address offset: 0x6C */
  461. uint32_t RESERVED0; /*!< Reserved, 0x70 */
  462. __IO uint32_t ECCR2; /*!< NAND Flash ECC result registers 2, Address offset: 0x74 */
  463. uint32_t RESERVED1; /*!< Reserved, 0x78 */
  464. uint32_t RESERVED2; /*!< Reserved, 0x7C */
  465. __IO uint32_t PCR3; /*!< NAND Flash control register 3, Address offset: 0x80 */
  466. __IO uint32_t SR3; /*!< NAND Flash FIFO status and interrupt register 3, Address offset: 0x84 */
  467. __IO uint32_t PMEM3; /*!< NAND Flash Common memory space timing register 3, Address offset: 0x88 */
  468. __IO uint32_t PATT3; /*!< NAND Flash Attribute memory space timing register 3, Address offset: 0x8C */
  469. uint32_t RESERVED3; /*!< Reserved, 0x90 */
  470. __IO uint32_t ECCR3; /*!< NAND Flash ECC result registers 3, Address offset: 0x94 */
  471. } FSMC_Bank2_3_TypeDef;
  472. /**
  473. * @brief Flexible Static Memory Controller Bank4
  474. */
  475. typedef struct
  476. {
  477. __IO uint32_t PCR4; /*!< PC Card control register 4, Address offset: 0xA0 */
  478. __IO uint32_t SR4; /*!< PC Card FIFO status and interrupt register 4, Address offset: 0xA4 */
  479. __IO uint32_t PMEM4; /*!< PC Card Common memory space timing register 4, Address offset: 0xA8 */
  480. __IO uint32_t PATT4; /*!< PC Card Attribute memory space timing register 4, Address offset: 0xAC */
  481. __IO uint32_t PIO4; /*!< PC Card I/O space timing register 4, Address offset: 0xB0 */
  482. } FSMC_Bank4_TypeDef;
  483. /**
  484. * @brief General Purpose I/O
  485. */
  486. typedef struct
  487. {
  488. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  489. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  490. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  491. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  492. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  493. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  494. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  495. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  496. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  497. } GPIO_TypeDef;
  498. /**
  499. * @brief System configuration controller
  500. */
  501. typedef struct
  502. {
  503. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  504. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  505. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  506. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  507. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  508. } SYSCFG_TypeDef;
  509. /**
  510. * @brief Inter-integrated Circuit Interface
  511. */
  512. typedef struct
  513. {
  514. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  515. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  516. __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
  517. __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
  518. __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
  519. __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
  520. __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
  521. __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
  522. __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
  523. } I2C_TypeDef;
  524. /**
  525. * @brief Independent WATCHDOG
  526. */
  527. typedef struct
  528. {
  529. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  530. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  531. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  532. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  533. } IWDG_TypeDef;
  534. /**
  535. * @brief Power Control
  536. */
  537. typedef struct
  538. {
  539. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  540. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  541. } PWR_TypeDef;
  542. /**
  543. * @brief Reset and Clock Control
  544. */
  545. typedef struct
  546. {
  547. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  548. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  549. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  550. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  551. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  552. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
  553. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
  554. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  555. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  556. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  557. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  558. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  559. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
  560. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
  561. uint32_t RESERVED2; /*!< Reserved, 0x3C */
  562. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  563. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  564. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  565. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  566. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
  567. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
  568. uint32_t RESERVED4; /*!< Reserved, 0x5C */
  569. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  570. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  571. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  572. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  573. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  574. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  575. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  576. __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
  577. } RCC_TypeDef;
  578. /**
  579. * @brief Real-Time Clock
  580. */
  581. typedef struct
  582. {
  583. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  584. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  585. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  586. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  587. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  588. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  589. __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
  590. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  591. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  592. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  593. uint32_t RESERVED1; /*!< Reserved, 0x28 */
  594. uint32_t RESERVED2; /*!< Reserved, 0x2C */
  595. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  596. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  597. uint32_t RESERVED3; /*!< Reserved, 0x38 */
  598. uint32_t RESERVED4; /*!< Reserved, 0x3C */
  599. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  600. uint32_t RESERVED5; /*!< Reserved, 0x44 */
  601. uint32_t RESERVED6; /*!< Reserved, 0x48 */
  602. uint32_t RESERVED7; /*!< Reserved, 0x4C */
  603. __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
  604. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  605. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  606. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  607. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  608. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  609. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  610. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  611. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  612. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  613. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  614. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  615. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  616. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  617. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  618. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  619. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  620. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  621. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  622. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  623. } RTC_TypeDef;
  624. /**
  625. * @brief SD host Interface
  626. */
  627. typedef struct
  628. {
  629. __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */
  630. __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */
  631. __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */
  632. __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */
  633. __IO const uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */
  634. __IO const uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */
  635. __IO const uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */
  636. __IO const uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */
  637. __IO const uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */
  638. __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */
  639. __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */
  640. __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */
  641. __IO const uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */
  642. __IO const uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */
  643. __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */
  644. __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */
  645. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  646. __IO const uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */
  647. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  648. __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */
  649. } SDIO_TypeDef;
  650. /**
  651. * @brief Serial Peripheral Interface
  652. */
  653. typedef struct
  654. {
  655. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  656. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  657. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  658. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  659. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  660. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  661. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  662. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  663. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  664. } SPI_TypeDef;
  665. /**
  666. * @brief TIM
  667. */
  668. typedef struct
  669. {
  670. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  671. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  672. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  673. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  674. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  675. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  676. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  677. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  678. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  679. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  680. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  681. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  682. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  683. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  684. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  685. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  686. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  687. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  688. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  689. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  690. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  691. } TIM_TypeDef;
  692. /**
  693. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  694. */
  695. typedef struct
  696. {
  697. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  698. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  699. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  700. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  701. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  702. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  703. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  704. } USART_TypeDef;
  705. /**
  706. * @brief Window WATCHDOG
  707. */
  708. typedef struct
  709. {
  710. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  711. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  712. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  713. } WWDG_TypeDef;
  714. /**
  715. * @brief Crypto Processor
  716. */
  717. typedef struct
  718. {
  719. __IO uint32_t CR; /*!< CRYP control register, Address offset: 0x00 */
  720. __IO uint32_t SR; /*!< CRYP status register, Address offset: 0x04 */
  721. __IO uint32_t DR; /*!< CRYP data input register, Address offset: 0x08 */
  722. __IO uint32_t DOUT; /*!< CRYP data output register, Address offset: 0x0C */
  723. __IO uint32_t DMACR; /*!< CRYP DMA control register, Address offset: 0x10 */
  724. __IO uint32_t IMSCR; /*!< CRYP interrupt mask set/clear register, Address offset: 0x14 */
  725. __IO uint32_t RISR; /*!< CRYP raw interrupt status register, Address offset: 0x18 */
  726. __IO uint32_t MISR; /*!< CRYP masked interrupt status register, Address offset: 0x1C */
  727. __IO uint32_t K0LR; /*!< CRYP key left register 0, Address offset: 0x20 */
  728. __IO uint32_t K0RR; /*!< CRYP key right register 0, Address offset: 0x24 */
  729. __IO uint32_t K1LR; /*!< CRYP key left register 1, Address offset: 0x28 */
  730. __IO uint32_t K1RR; /*!< CRYP key right register 1, Address offset: 0x2C */
  731. __IO uint32_t K2LR; /*!< CRYP key left register 2, Address offset: 0x30 */
  732. __IO uint32_t K2RR; /*!< CRYP key right register 2, Address offset: 0x34 */
  733. __IO uint32_t K3LR; /*!< CRYP key left register 3, Address offset: 0x38 */
  734. __IO uint32_t K3RR; /*!< CRYP key right register 3, Address offset: 0x3C */
  735. __IO uint32_t IV0LR; /*!< CRYP initialization vector left-word register 0, Address offset: 0x40 */
  736. __IO uint32_t IV0RR; /*!< CRYP initialization vector right-word register 0, Address offset: 0x44 */
  737. __IO uint32_t IV1LR; /*!< CRYP initialization vector left-word register 1, Address offset: 0x48 */
  738. __IO uint32_t IV1RR; /*!< CRYP initialization vector right-word register 1, Address offset: 0x4C */
  739. } CRYP_TypeDef;
  740. /**
  741. * @brief HASH
  742. */
  743. typedef struct
  744. {
  745. __IO uint32_t CR; /*!< HASH control register, Address offset: 0x00 */
  746. __IO uint32_t DIN; /*!< HASH data input register, Address offset: 0x04 */
  747. __IO uint32_t STR; /*!< HASH start register, Address offset: 0x08 */
  748. __IO uint32_t HR[5]; /*!< HASH digest registers, Address offset: 0x0C-0x1C */
  749. __IO uint32_t IMR; /*!< HASH interrupt enable register, Address offset: 0x20 */
  750. __IO uint32_t SR; /*!< HASH status register, Address offset: 0x24 */
  751. uint32_t RESERVED[52]; /*!< Reserved, 0x28-0xF4 */
  752. __IO uint32_t CSR[51]; /*!< HASH context swap registers, Address offset: 0x0F8-0x1C0 */
  753. } HASH_TypeDef;
  754. /**
  755. * @brief RNG
  756. */
  757. typedef struct
  758. {
  759. __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
  760. __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
  761. __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
  762. } RNG_TypeDef;
  763. /**
  764. * @brief __USB_OTG_Core_register
  765. */
  766. typedef struct
  767. {
  768. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register Address offset : 0x00 */
  769. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register Address offset : 0x04 */
  770. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register Address offset : 0x08 */
  771. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register Address offset : 0x0C */
  772. __IO uint32_t GRSTCTL; /*!< Core Reset Register Address offset : 0x10 */
  773. __IO uint32_t GINTSTS; /*!< Core Interrupt Register Address offset : 0x14 */
  774. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register Address offset : 0x18 */
  775. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register Address offset : 0x1C */
  776. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register Address offset : 0x20 */
  777. __IO uint32_t GRXFSIZ; /* Receive FIFO Size Register Address offset : 0x24 */
  778. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register Address offset : 0x28 */
  779. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg Address offset : 0x2C */
  780. uint32_t Reserved30[2]; /* Reserved Address offset : 0x30 */
  781. __IO uint32_t GCCFG; /*!< General Purpose IO Register Address offset : 0x38 */
  782. __IO uint32_t CID; /*!< User ID Register Address offset : 0x3C */
  783. uint32_t Reserved40[48]; /*!< Reserved Address offset : 0x40-0xFF */
  784. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg Address offset : 0x100 */
  785. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
  786. }
  787. USB_OTG_GlobalTypeDef;
  788. /**
  789. * @brief __device_Registers
  790. */
  791. typedef struct
  792. {
  793. __IO uint32_t DCFG; /*!< dev Configuration Register Address offset : 0x800 */
  794. __IO uint32_t DCTL; /*!< dev Control Register Address offset : 0x804 */
  795. __IO uint32_t DSTS; /*!< dev Status Register (RO) Address offset : 0x808 */
  796. uint32_t Reserved0C; /*!< Reserved Address offset : 0x80C */
  797. __IO uint32_t DIEPMSK; /* !< dev IN Endpoint Mask Address offset : 0x810 */
  798. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask Address offset : 0x814 */
  799. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg Address offset : 0x818 */
  800. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask Address offset : 0x81C */
  801. uint32_t Reserved20; /*!< Reserved Address offset : 0x820 */
  802. uint32_t Reserved9; /*!< Reserved Address offset : 0x824 */
  803. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register Address offset : 0x828 */
  804. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register Address offset : 0x82C */
  805. __IO uint32_t DTHRCTL; /*!< dev thr Address offset : 0x830 */
  806. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk Address offset : 0x834 */
  807. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt Address offset : 0x838 */
  808. __IO uint32_t DEACHMSK; /*!< dedicated EP msk Address offset : 0x83C */
  809. uint32_t Reserved40; /*!< dedicated EP mask Address offset : 0x840 */
  810. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask Address offset : 0x844 */
  811. uint32_t Reserved44[15]; /*!< Reserved Address offset : 0x844-0x87C */
  812. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk Address offset : 0x884 */
  813. }
  814. USB_OTG_DeviceTypeDef;
  815. /**
  816. * @brief __IN_Endpoint-Specific_Register
  817. */
  818. typedef struct
  819. {
  820. __IO uint32_t DIEPCTL; /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
  821. uint32_t Reserved04; /* Reserved 900h + (ep_num * 20h) + 04h */
  822. __IO uint32_t DIEPINT; /* dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
  823. uint32_t Reserved0C; /* Reserved 900h + (ep_num * 20h) + 0Ch */
  824. __IO uint32_t DIEPTSIZ; /* IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
  825. __IO uint32_t DIEPDMA; /* IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
  826. __IO uint32_t DTXFSTS; /*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
  827. uint32_t Reserved18; /* Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
  828. }
  829. USB_OTG_INEndpointTypeDef;
  830. /**
  831. * @brief __OUT_Endpoint-Specific_Registers
  832. */
  833. typedef struct
  834. {
  835. __IO uint32_t DOEPCTL; /* dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h*/
  836. uint32_t Reserved04; /* Reserved B00h + (ep_num * 20h) + 04h*/
  837. __IO uint32_t DOEPINT; /* dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h*/
  838. uint32_t Reserved0C; /* Reserved B00h + (ep_num * 20h) + 0Ch*/
  839. __IO uint32_t DOEPTSIZ; /* dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h*/
  840. __IO uint32_t DOEPDMA; /* dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h*/
  841. uint32_t Reserved18[2]; /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/
  842. }
  843. USB_OTG_OUTEndpointTypeDef;
  844. /**
  845. * @brief __Host_Mode_Register_Structures
  846. */
  847. typedef struct
  848. {
  849. __IO uint32_t HCFG; /* Host Configuration Register 400h*/
  850. __IO uint32_t HFIR; /* Host Frame Interval Register 404h*/
  851. __IO uint32_t HFNUM; /* Host Frame Nbr/Frame Remaining 408h*/
  852. uint32_t Reserved40C; /* Reserved 40Ch*/
  853. __IO uint32_t HPTXSTS; /* Host Periodic Tx FIFO/ Queue Status 410h*/
  854. __IO uint32_t HAINT; /* Host All Channels Interrupt Register 414h*/
  855. __IO uint32_t HAINTMSK; /* Host All Channels Interrupt Mask 418h*/
  856. }
  857. USB_OTG_HostTypeDef;
  858. /**
  859. * @brief __Host_Channel_Specific_Registers
  860. */
  861. typedef struct
  862. {
  863. __IO uint32_t HCCHAR;
  864. __IO uint32_t HCSPLT;
  865. __IO uint32_t HCINT;
  866. __IO uint32_t HCINTMSK;
  867. __IO uint32_t HCTSIZ;
  868. __IO uint32_t HCDMA;
  869. uint32_t Reserved[2];
  870. }
  871. USB_OTG_HostChannelTypeDef;
  872. /**
  873. * @brief Peripheral_memory_map
  874. */
  875. #define FLASH_BASE 0x08000000U /*!< FLASH(up to 1 MB) base address in the alias region */
  876. #define SRAM1_BASE 0x20000000U /*!< SRAM1(112 KB) base address in the alias region */
  877. #define SRAM2_BASE 0x2001C000U /*!< SRAM2(16 KB) base address in the alias region */
  878. #define PERIPH_BASE 0x40000000U /*!< Peripheral base address in the alias region */
  879. #define BKPSRAM_BASE 0x40024000U /*!< Backup SRAM(4 KB) base address in the alias region */
  880. #define FSMC_R_BASE 0xA0000000U /*!< FSMC registers base address */
  881. #define SRAM1_BB_BASE 0x22000000U /*!< SRAM1(112 KB) base address in the bit-band region */
  882. #define SRAM2_BB_BASE 0x22380000U /*!< SRAM2(16 KB) base address in the bit-band region */
  883. #define PERIPH_BB_BASE 0x42000000U /*!< Peripheral base address in the bit-band region */
  884. #define BKPSRAM_BB_BASE 0x42480000U /*!< Backup SRAM(4 KB) base address in the bit-band region */
  885. #define FLASH_END 0x080FFFFFU /*!< FLASH end address */
  886. /* Legacy defines */
  887. #define SRAM_BASE SRAM1_BASE
  888. #define SRAM_BB_BASE SRAM1_BB_BASE
  889. /*!< Peripheral memory map */
  890. #define APB1PERIPH_BASE PERIPH_BASE
  891. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
  892. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
  893. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000U)
  894. /*!< APB1 peripherals */
  895. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
  896. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
  897. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
  898. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
  899. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
  900. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
  901. #define TIM12_BASE (APB1PERIPH_BASE + 0x1800U)
  902. #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00U)
  903. #define TIM14_BASE (APB1PERIPH_BASE + 0x2000U)
  904. #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
  905. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
  906. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
  907. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
  908. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
  909. #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
  910. #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
  911. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U)
  912. #define UART5_BASE (APB1PERIPH_BASE + 0x5000U)
  913. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
  914. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
  915. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
  916. #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
  917. #define CAN2_BASE (APB1PERIPH_BASE + 0x6800U)
  918. #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
  919. #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
  920. /*!< APB2 peripherals */
  921. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000U)
  922. #define TIM8_BASE (APB2PERIPH_BASE + 0x0400U)
  923. #define USART1_BASE (APB2PERIPH_BASE + 0x1000U)
  924. #define USART6_BASE (APB2PERIPH_BASE + 0x1400U)
  925. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000U)
  926. #define ADC2_BASE (APB2PERIPH_BASE + 0x2100U)
  927. #define ADC3_BASE (APB2PERIPH_BASE + 0x2200U)
  928. #define ADC_BASE (APB2PERIPH_BASE + 0x2300U)
  929. #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00U)
  930. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
  931. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800U)
  932. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00U)
  933. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000U)
  934. #define TIM10_BASE (APB2PERIPH_BASE + 0x4400U)
  935. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800U)
  936. /*!< AHB1 peripherals */
  937. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000U)
  938. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400U)
  939. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800U)
  940. #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00U)
  941. #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000U)
  942. #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400U)
  943. #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800U)
  944. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00U)
  945. #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000U)
  946. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
  947. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800U)
  948. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00U)
  949. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000U)
  950. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010U)
  951. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028U)
  952. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040U)
  953. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058U)
  954. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070U)
  955. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088U)
  956. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0U)
  957. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8U)
  958. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400U)
  959. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010U)
  960. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028U)
  961. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040U)
  962. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058U)
  963. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070U)
  964. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088U)
  965. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0U)
  966. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8U)
  967. #define ETH_BASE (AHB1PERIPH_BASE + 0x8000U)
  968. #define ETH_MAC_BASE (ETH_BASE)
  969. #define ETH_MMC_BASE (ETH_BASE + 0x0100U)
  970. #define ETH_PTP_BASE (ETH_BASE + 0x0700U)
  971. #define ETH_DMA_BASE (ETH_BASE + 0x1000U)
  972. /*!< AHB2 peripherals */
  973. #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000U)
  974. #define CRYP_BASE (AHB2PERIPH_BASE + 0x60000U)
  975. #define HASH_BASE (AHB2PERIPH_BASE + 0x60400U)
  976. #define HASH_DIGEST_BASE (AHB2PERIPH_BASE + 0x60710U)
  977. #define RNG_BASE (AHB2PERIPH_BASE + 0x60800U)
  978. /*!< FSMC Bankx registers base address */
  979. #define FSMC_Bank1_R_BASE (FSMC_R_BASE + 0x0000U)
  980. #define FSMC_Bank1E_R_BASE (FSMC_R_BASE + 0x0104U)
  981. #define FSMC_Bank2_3_R_BASE (FSMC_R_BASE + 0x0060U)
  982. #define FSMC_Bank4_R_BASE (FSMC_R_BASE + 0x00A0U)
  983. /* Debug MCU registers base address */
  984. #define DBGMCU_BASE 0xE0042000U
  985. /*!< USB registers base address */
  986. #define USB_OTG_HS_PERIPH_BASE 0x40040000U
  987. #define USB_OTG_FS_PERIPH_BASE 0x50000000U
  988. #define USB_OTG_GLOBAL_BASE 0x000U
  989. #define USB_OTG_DEVICE_BASE 0x800U
  990. #define USB_OTG_IN_ENDPOINT_BASE 0x900U
  991. #define USB_OTG_OUT_ENDPOINT_BASE 0xB00U
  992. #define USB_OTG_EP_REG_SIZE 0x20U
  993. #define USB_OTG_HOST_BASE 0x400U
  994. #define USB_OTG_HOST_PORT_BASE 0x440U
  995. #define USB_OTG_HOST_CHANNEL_BASE 0x500U
  996. #define USB_OTG_HOST_CHANNEL_SIZE 0x20U
  997. #define USB_OTG_PCGCCTL_BASE 0xE00U
  998. #define USB_OTG_FIFO_BASE 0x1000U
  999. #define USB_OTG_FIFO_SIZE 0x1000U
  1000. /**
  1001. * @}
  1002. */
  1003. /** @addtogroup Peripheral_declaration
  1004. * @{
  1005. */
  1006. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  1007. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  1008. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  1009. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  1010. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  1011. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  1012. #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
  1013. #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
  1014. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  1015. #define RTC ((RTC_TypeDef *) RTC_BASE)
  1016. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  1017. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  1018. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  1019. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  1020. #define USART2 ((USART_TypeDef *) USART2_BASE)
  1021. #define USART3 ((USART_TypeDef *) USART3_BASE)
  1022. #define UART4 ((USART_TypeDef *) UART4_BASE)
  1023. #define UART5 ((USART_TypeDef *) UART5_BASE)
  1024. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  1025. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  1026. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  1027. #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
  1028. #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
  1029. #define PWR ((PWR_TypeDef *) PWR_BASE)
  1030. #define DAC ((DAC_TypeDef *) DAC_BASE)
  1031. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  1032. #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
  1033. #define USART1 ((USART_TypeDef *) USART1_BASE)
  1034. #define USART6 ((USART_TypeDef *) USART6_BASE)
  1035. #define ADC ((ADC_Common_TypeDef *) ADC_BASE)
  1036. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  1037. #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
  1038. #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
  1039. #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
  1040. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  1041. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  1042. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  1043. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  1044. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  1045. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  1046. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  1047. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  1048. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  1049. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  1050. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  1051. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  1052. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  1053. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  1054. #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
  1055. #define CRC ((CRC_TypeDef *) CRC_BASE)
  1056. #define RCC ((RCC_TypeDef *) RCC_BASE)
  1057. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  1058. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  1059. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  1060. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  1061. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  1062. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  1063. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  1064. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  1065. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  1066. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  1067. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  1068. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  1069. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  1070. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  1071. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  1072. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  1073. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  1074. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  1075. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  1076. #define ETH ((ETH_TypeDef *) ETH_BASE)
  1077. #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
  1078. #define CRYP ((CRYP_TypeDef *) CRYP_BASE)
  1079. #define HASH ((HASH_TypeDef *) HASH_BASE)
  1080. #define HASH_DIGEST ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE)
  1081. #define RNG ((RNG_TypeDef *) RNG_BASE)
  1082. #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *) FSMC_Bank1_R_BASE)
  1083. #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *) FSMC_Bank1E_R_BASE)
  1084. #define FSMC_Bank2_3 ((FSMC_Bank2_3_TypeDef *) FSMC_Bank2_3_R_BASE)
  1085. #define FSMC_Bank4 ((FSMC_Bank4_TypeDef *) FSMC_Bank4_R_BASE)
  1086. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  1087. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  1088. #define USB_OTG_HS ((USB_OTG_GlobalTypeDef *) USB_OTG_HS_PERIPH_BASE)
  1089. /**
  1090. * @}
  1091. */
  1092. /** @addtogroup Exported_constants
  1093. * @{
  1094. */
  1095. /** @addtogroup Peripheral_Registers_Bits_Definition
  1096. * @{
  1097. */
  1098. /******************************************************************************/
  1099. /* Peripheral Registers_Bits_Definition */
  1100. /******************************************************************************/
  1101. /******************************************************************************/
  1102. /* */
  1103. /* Analog to Digital Converter */
  1104. /* */
  1105. /******************************************************************************/
  1106. /******************** Bit definition for ADC_SR register ********************/
  1107. #define ADC_SR_AWD 0x00000001U /*!<Analog watchdog flag */
  1108. #define ADC_SR_EOC 0x00000002U /*!<End of conversion */
  1109. #define ADC_SR_JEOC 0x00000004U /*!<Injected channel end of conversion */
  1110. #define ADC_SR_JSTRT 0x00000008U /*!<Injected channel Start flag */
  1111. #define ADC_SR_STRT 0x00000010U /*!<Regular channel Start flag */
  1112. #define ADC_SR_OVR 0x00000020U /*!<Overrun flag */
  1113. /******************* Bit definition for ADC_CR1 register ********************/
  1114. #define ADC_CR1_AWDCH 0x0000001FU /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  1115. #define ADC_CR1_AWDCH_0 0x00000001U /*!<Bit 0 */
  1116. #define ADC_CR1_AWDCH_1 0x00000002U /*!<Bit 1 */
  1117. #define ADC_CR1_AWDCH_2 0x00000004U /*!<Bit 2 */
  1118. #define ADC_CR1_AWDCH_3 0x00000008U /*!<Bit 3 */
  1119. #define ADC_CR1_AWDCH_4 0x00000010U /*!<Bit 4 */
  1120. #define ADC_CR1_EOCIE 0x00000020U /*!<Interrupt enable for EOC */
  1121. #define ADC_CR1_AWDIE 0x00000040U /*!<AAnalog Watchdog interrupt enable */
  1122. #define ADC_CR1_JEOCIE 0x00000080U /*!<Interrupt enable for injected channels */
  1123. #define ADC_CR1_SCAN 0x00000100U /*!<Scan mode */
  1124. #define ADC_CR1_AWDSGL 0x00000200U /*!<Enable the watchdog on a single channel in scan mode */
  1125. #define ADC_CR1_JAUTO 0x00000400U /*!<Automatic injected group conversion */
  1126. #define ADC_CR1_DISCEN 0x00000800U /*!<Discontinuous mode on regular channels */
  1127. #define ADC_CR1_JDISCEN 0x00001000U /*!<Discontinuous mode on injected channels */
  1128. #define ADC_CR1_DISCNUM 0x0000E000U /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  1129. #define ADC_CR1_DISCNUM_0 0x00002000U /*!<Bit 0 */
  1130. #define ADC_CR1_DISCNUM_1 0x00004000U /*!<Bit 1 */
  1131. #define ADC_CR1_DISCNUM_2 0x00008000U /*!<Bit 2 */
  1132. #define ADC_CR1_JAWDEN 0x00400000U /*!<Analog watchdog enable on injected channels */
  1133. #define ADC_CR1_AWDEN 0x00800000U /*!<Analog watchdog enable on regular channels */
  1134. #define ADC_CR1_RES 0x03000000U /*!<RES[2:0] bits (Resolution) */
  1135. #define ADC_CR1_RES_0 0x01000000U /*!<Bit 0 */
  1136. #define ADC_CR1_RES_1 0x02000000U /*!<Bit 1 */
  1137. #define ADC_CR1_OVRIE 0x04000000U /*!<overrun interrupt enable */
  1138. /******************* Bit definition for ADC_CR2 register ********************/
  1139. #define ADC_CR2_ADON 0x00000001U /*!<A/D Converter ON / OFF */
  1140. #define ADC_CR2_CONT 0x00000002U /*!<Continuous Conversion */
  1141. #define ADC_CR2_DMA 0x00000100U /*!<Direct Memory access mode */
  1142. #define ADC_CR2_DDS 0x00000200U /*!<DMA disable selection (Single ADC) */
  1143. #define ADC_CR2_EOCS 0x00000400U /*!<End of conversion selection */
  1144. #define ADC_CR2_ALIGN 0x00000800U /*!<Data Alignment */
  1145. #define ADC_CR2_JEXTSEL 0x000F0000U /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  1146. #define ADC_CR2_JEXTSEL_0 0x00010000U /*!<Bit 0 */
  1147. #define ADC_CR2_JEXTSEL_1 0x00020000U /*!<Bit 1 */
  1148. #define ADC_CR2_JEXTSEL_2 0x00040000U /*!<Bit 2 */
  1149. #define ADC_CR2_JEXTSEL_3 0x00080000U /*!<Bit 3 */
  1150. #define ADC_CR2_JEXTEN 0x00300000U /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  1151. #define ADC_CR2_JEXTEN_0 0x00100000U /*!<Bit 0 */
  1152. #define ADC_CR2_JEXTEN_1 0x00200000U /*!<Bit 1 */
  1153. #define ADC_CR2_JSWSTART 0x00400000U /*!<Start Conversion of injected channels */
  1154. #define ADC_CR2_EXTSEL 0x0F000000U /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  1155. #define ADC_CR2_EXTSEL_0 0x01000000U /*!<Bit 0 */
  1156. #define ADC_CR2_EXTSEL_1 0x02000000U /*!<Bit 1 */
  1157. #define ADC_CR2_EXTSEL_2 0x04000000U /*!<Bit 2 */
  1158. #define ADC_CR2_EXTSEL_3 0x08000000U /*!<Bit 3 */
  1159. #define ADC_CR2_EXTEN 0x30000000U /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  1160. #define ADC_CR2_EXTEN_0 0x10000000U /*!<Bit 0 */
  1161. #define ADC_CR2_EXTEN_1 0x20000000U /*!<Bit 1 */
  1162. #define ADC_CR2_SWSTART 0x40000000U /*!<Start Conversion of regular channels */
  1163. /****************** Bit definition for ADC_SMPR1 register *******************/
  1164. #define ADC_SMPR1_SMP10 0x00000007U /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  1165. #define ADC_SMPR1_SMP10_0 0x00000001U /*!<Bit 0 */
  1166. #define ADC_SMPR1_SMP10_1 0x00000002U /*!<Bit 1 */
  1167. #define ADC_SMPR1_SMP10_2 0x00000004U /*!<Bit 2 */
  1168. #define ADC_SMPR1_SMP11 0x00000038U /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  1169. #define ADC_SMPR1_SMP11_0 0x00000008U /*!<Bit 0 */
  1170. #define ADC_SMPR1_SMP11_1 0x00000010U /*!<Bit 1 */
  1171. #define ADC_SMPR1_SMP11_2 0x00000020U /*!<Bit 2 */
  1172. #define ADC_SMPR1_SMP12 0x000001C0U /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  1173. #define ADC_SMPR1_SMP12_0 0x00000040U /*!<Bit 0 */
  1174. #define ADC_SMPR1_SMP12_1 0x00000080U /*!<Bit 1 */
  1175. #define ADC_SMPR1_SMP12_2 0x00000100U /*!<Bit 2 */
  1176. #define ADC_SMPR1_SMP13 0x00000E00U /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  1177. #define ADC_SMPR1_SMP13_0 0x00000200U /*!<Bit 0 */
  1178. #define ADC_SMPR1_SMP13_1 0x00000400U /*!<Bit 1 */
  1179. #define ADC_SMPR1_SMP13_2 0x00000800U /*!<Bit 2 */
  1180. #define ADC_SMPR1_SMP14 0x00007000U /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  1181. #define ADC_SMPR1_SMP14_0 0x00001000U /*!<Bit 0 */
  1182. #define ADC_SMPR1_SMP14_1 0x00002000U /*!<Bit 1 */
  1183. #define ADC_SMPR1_SMP14_2 0x00004000U /*!<Bit 2 */
  1184. #define ADC_SMPR1_SMP15 0x00038000U /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  1185. #define ADC_SMPR1_SMP15_0 0x00008000U /*!<Bit 0 */
  1186. #define ADC_SMPR1_SMP15_1 0x00010000U /*!<Bit 1 */
  1187. #define ADC_SMPR1_SMP15_2 0x00020000U /*!<Bit 2 */
  1188. #define ADC_SMPR1_SMP16 0x001C0000U /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  1189. #define ADC_SMPR1_SMP16_0 0x00040000U /*!<Bit 0 */
  1190. #define ADC_SMPR1_SMP16_1 0x00080000U /*!<Bit 1 */
  1191. #define ADC_SMPR1_SMP16_2 0x00100000U /*!<Bit 2 */
  1192. #define ADC_SMPR1_SMP17 0x00E00000U /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  1193. #define ADC_SMPR1_SMP17_0 0x00200000U /*!<Bit 0 */
  1194. #define ADC_SMPR1_SMP17_1 0x00400000U /*!<Bit 1 */
  1195. #define ADC_SMPR1_SMP17_2 0x00800000U /*!<Bit 2 */
  1196. #define ADC_SMPR1_SMP18 0x07000000U /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  1197. #define ADC_SMPR1_SMP18_0 0x01000000U /*!<Bit 0 */
  1198. #define ADC_SMPR1_SMP18_1 0x02000000U /*!<Bit 1 */
  1199. #define ADC_SMPR1_SMP18_2 0x04000000U /*!<Bit 2 */
  1200. /****************** Bit definition for ADC_SMPR2 register *******************/
  1201. #define ADC_SMPR2_SMP0 0x00000007U /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  1202. #define ADC_SMPR2_SMP0_0 0x00000001U /*!<Bit 0 */
  1203. #define ADC_SMPR2_SMP0_1 0x00000002U /*!<Bit 1 */
  1204. #define ADC_SMPR2_SMP0_2 0x00000004U /*!<Bit 2 */
  1205. #define ADC_SMPR2_SMP1 0x00000038U /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  1206. #define ADC_SMPR2_SMP1_0 0x00000008U /*!<Bit 0 */
  1207. #define ADC_SMPR2_SMP1_1 0x00000010U /*!<Bit 1 */
  1208. #define ADC_SMPR2_SMP1_2 0x00000020U /*!<Bit 2 */
  1209. #define ADC_SMPR2_SMP2 0x000001C0U /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  1210. #define ADC_SMPR2_SMP2_0 0x00000040U /*!<Bit 0 */
  1211. #define ADC_SMPR2_SMP2_1 0x00000080U /*!<Bit 1 */
  1212. #define ADC_SMPR2_SMP2_2 0x00000100U /*!<Bit 2 */
  1213. #define ADC_SMPR2_SMP3 0x00000E00U /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  1214. #define ADC_SMPR2_SMP3_0 0x00000200U /*!<Bit 0 */
  1215. #define ADC_SMPR2_SMP3_1 0x00000400U /*!<Bit 1 */
  1216. #define ADC_SMPR2_SMP3_2 0x00000800U /*!<Bit 2 */
  1217. #define ADC_SMPR2_SMP4 0x00007000U /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  1218. #define ADC_SMPR2_SMP4_0 0x00001000U /*!<Bit 0 */
  1219. #define ADC_SMPR2_SMP4_1 0x00002000U /*!<Bit 1 */
  1220. #define ADC_SMPR2_SMP4_2 0x00004000U /*!<Bit 2 */
  1221. #define ADC_SMPR2_SMP5 0x00038000U /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  1222. #define ADC_SMPR2_SMP5_0 0x00008000U /*!<Bit 0 */
  1223. #define ADC_SMPR2_SMP5_1 0x00010000U /*!<Bit 1 */
  1224. #define ADC_SMPR2_SMP5_2 0x00020000U /*!<Bit 2 */
  1225. #define ADC_SMPR2_SMP6 0x001C0000U /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  1226. #define ADC_SMPR2_SMP6_0 0x00040000U /*!<Bit 0 */
  1227. #define ADC_SMPR2_SMP6_1 0x00080000U /*!<Bit 1 */
  1228. #define ADC_SMPR2_SMP6_2 0x00100000U /*!<Bit 2 */
  1229. #define ADC_SMPR2_SMP7 0x00E00000U /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  1230. #define ADC_SMPR2_SMP7_0 0x00200000U /*!<Bit 0 */
  1231. #define ADC_SMPR2_SMP7_1 0x00400000U /*!<Bit 1 */
  1232. #define ADC_SMPR2_SMP7_2 0x00800000U /*!<Bit 2 */
  1233. #define ADC_SMPR2_SMP8 0x07000000U /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  1234. #define ADC_SMPR2_SMP8_0 0x01000000U /*!<Bit 0 */
  1235. #define ADC_SMPR2_SMP8_1 0x02000000U /*!<Bit 1 */
  1236. #define ADC_SMPR2_SMP8_2 0x04000000U /*!<Bit 2 */
  1237. #define ADC_SMPR2_SMP9 0x38000000U /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  1238. #define ADC_SMPR2_SMP9_0 0x08000000U /*!<Bit 0 */
  1239. #define ADC_SMPR2_SMP9_1 0x10000000U /*!<Bit 1 */
  1240. #define ADC_SMPR2_SMP9_2 0x20000000U /*!<Bit 2 */
  1241. /****************** Bit definition for ADC_JOFR1 register *******************/
  1242. #define ADC_JOFR1_JOFFSET1 0x00000FFFU /*!<Data offset for injected channel 1 */
  1243. /****************** Bit definition for ADC_JOFR2 register *******************/
  1244. #define ADC_JOFR2_JOFFSET2 0x00000FFFU /*!<Data offset for injected channel 2 */
  1245. /****************** Bit definition for ADC_JOFR3 register *******************/
  1246. #define ADC_JOFR3_JOFFSET3 0x00000FFFU /*!<Data offset for injected channel 3 */
  1247. /****************** Bit definition for ADC_JOFR4 register *******************/
  1248. #define ADC_JOFR4_JOFFSET4 0x00000FFFU /*!<Data offset for injected channel 4 */
  1249. /******************* Bit definition for ADC_HTR register ********************/
  1250. #define ADC_HTR_HT 0x00000FFFU /*!<Analog watchdog high threshold */
  1251. /******************* Bit definition for ADC_LTR register ********************/
  1252. #define ADC_LTR_LT 0x00000FFFU /*!<Analog watchdog low threshold */
  1253. /******************* Bit definition for ADC_SQR1 register *******************/
  1254. #define ADC_SQR1_SQ13 0x0000001FU /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  1255. #define ADC_SQR1_SQ13_0 0x00000001U /*!<Bit 0 */
  1256. #define ADC_SQR1_SQ13_1 0x00000002U /*!<Bit 1 */
  1257. #define ADC_SQR1_SQ13_2 0x00000004U /*!<Bit 2 */
  1258. #define ADC_SQR1_SQ13_3 0x00000008U /*!<Bit 3 */
  1259. #define ADC_SQR1_SQ13_4 0x00000010U /*!<Bit 4 */
  1260. #define ADC_SQR1_SQ14 0x000003E0U /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  1261. #define ADC_SQR1_SQ14_0 0x00000020U /*!<Bit 0 */
  1262. #define ADC_SQR1_SQ14_1 0x00000040U /*!<Bit 1 */
  1263. #define ADC_SQR1_SQ14_2 0x00000080U /*!<Bit 2 */
  1264. #define ADC_SQR1_SQ14_3 0x00000100U /*!<Bit 3 */
  1265. #define ADC_SQR1_SQ14_4 0x00000200U /*!<Bit 4 */
  1266. #define ADC_SQR1_SQ15 0x00007C00U /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  1267. #define ADC_SQR1_SQ15_0 0x00000400U /*!<Bit 0 */
  1268. #define ADC_SQR1_SQ15_1 0x00000800U /*!<Bit 1 */
  1269. #define ADC_SQR1_SQ15_2 0x00001000U /*!<Bit 2 */
  1270. #define ADC_SQR1_SQ15_3 0x00002000U /*!<Bit 3 */
  1271. #define ADC_SQR1_SQ15_4 0x00004000U /*!<Bit 4 */
  1272. #define ADC_SQR1_SQ16 0x000F8000U /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  1273. #define ADC_SQR1_SQ16_0 0x00008000U /*!<Bit 0 */
  1274. #define ADC_SQR1_SQ16_1 0x00010000U /*!<Bit 1 */
  1275. #define ADC_SQR1_SQ16_2 0x00020000U /*!<Bit 2 */
  1276. #define ADC_SQR1_SQ16_3 0x00040000U /*!<Bit 3 */
  1277. #define ADC_SQR1_SQ16_4 0x00080000U /*!<Bit 4 */
  1278. #define ADC_SQR1_L 0x00F00000U /*!<L[3:0] bits (Regular channel sequence length) */
  1279. #define ADC_SQR1_L_0 0x00100000U /*!<Bit 0 */
  1280. #define ADC_SQR1_L_1 0x00200000U /*!<Bit 1 */
  1281. #define ADC_SQR1_L_2 0x00400000U /*!<Bit 2 */
  1282. #define ADC_SQR1_L_3 0x00800000U /*!<Bit 3 */
  1283. /******************* Bit definition for ADC_SQR2 register *******************/
  1284. #define ADC_SQR2_SQ7 0x0000001FU /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  1285. #define ADC_SQR2_SQ7_0 0x00000001U /*!<Bit 0 */
  1286. #define ADC_SQR2_SQ7_1 0x00000002U /*!<Bit 1 */
  1287. #define ADC_SQR2_SQ7_2 0x00000004U /*!<Bit 2 */
  1288. #define ADC_SQR2_SQ7_3 0x00000008U /*!<Bit 3 */
  1289. #define ADC_SQR2_SQ7_4 0x00000010U /*!<Bit 4 */
  1290. #define ADC_SQR2_SQ8 0x000003E0U /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  1291. #define ADC_SQR2_SQ8_0 0x00000020U /*!<Bit 0 */
  1292. #define ADC_SQR2_SQ8_1 0x00000040U /*!<Bit 1 */
  1293. #define ADC_SQR2_SQ8_2 0x00000080U /*!<Bit 2 */
  1294. #define ADC_SQR2_SQ8_3 0x00000100U /*!<Bit 3 */
  1295. #define ADC_SQR2_SQ8_4 0x00000200U /*!<Bit 4 */
  1296. #define ADC_SQR2_SQ9 0x00007C00U /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  1297. #define ADC_SQR2_SQ9_0 0x00000400U /*!<Bit 0 */
  1298. #define ADC_SQR2_SQ9_1 0x00000800U /*!<Bit 1 */
  1299. #define ADC_SQR2_SQ9_2 0x00001000U /*!<Bit 2 */
  1300. #define ADC_SQR2_SQ9_3 0x00002000U /*!<Bit 3 */
  1301. #define ADC_SQR2_SQ9_4 0x00004000U /*!<Bit 4 */
  1302. #define ADC_SQR2_SQ10 0x000F8000U /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  1303. #define ADC_SQR2_SQ10_0 0x00008000U /*!<Bit 0 */
  1304. #define ADC_SQR2_SQ10_1 0x00010000U /*!<Bit 1 */
  1305. #define ADC_SQR2_SQ10_2 0x00020000U /*!<Bit 2 */
  1306. #define ADC_SQR2_SQ10_3 0x00040000U /*!<Bit 3 */
  1307. #define ADC_SQR2_SQ10_4 0x00080000U /*!<Bit 4 */
  1308. #define ADC_SQR2_SQ11 0x01F00000U /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  1309. #define ADC_SQR2_SQ11_0 0x00100000U /*!<Bit 0 */
  1310. #define ADC_SQR2_SQ11_1 0x00200000U /*!<Bit 1 */
  1311. #define ADC_SQR2_SQ11_2 0x00400000U /*!<Bit 2 */
  1312. #define ADC_SQR2_SQ11_3 0x00800000U /*!<Bit 3 */
  1313. #define ADC_SQR2_SQ11_4 0x01000000U /*!<Bit 4 */
  1314. #define ADC_SQR2_SQ12 0x3E000000U /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  1315. #define ADC_SQR2_SQ12_0 0x02000000U /*!<Bit 0 */
  1316. #define ADC_SQR2_SQ12_1 0x04000000U /*!<Bit 1 */
  1317. #define ADC_SQR2_SQ12_2 0x08000000U /*!<Bit 2 */
  1318. #define ADC_SQR2_SQ12_3 0x10000000U /*!<Bit 3 */
  1319. #define ADC_SQR2_SQ12_4 0x20000000U /*!<Bit 4 */
  1320. /******************* Bit definition for ADC_SQR3 register *******************/
  1321. #define ADC_SQR3_SQ1 0x0000001FU /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  1322. #define ADC_SQR3_SQ1_0 0x00000001U /*!<Bit 0 */
  1323. #define ADC_SQR3_SQ1_1 0x00000002U /*!<Bit 1 */
  1324. #define ADC_SQR3_SQ1_2 0x00000004U /*!<Bit 2 */
  1325. #define ADC_SQR3_SQ1_3 0x00000008U /*!<Bit 3 */
  1326. #define ADC_SQR3_SQ1_4 0x00000010U /*!<Bit 4 */
  1327. #define ADC_SQR3_SQ2 0x000003E0U /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  1328. #define ADC_SQR3_SQ2_0 0x00000020U /*!<Bit 0 */
  1329. #define ADC_SQR3_SQ2_1 0x00000040U /*!<Bit 1 */
  1330. #define ADC_SQR3_SQ2_2 0x00000080U /*!<Bit 2 */
  1331. #define ADC_SQR3_SQ2_3 0x00000100U /*!<Bit 3 */
  1332. #define ADC_SQR3_SQ2_4 0x00000200U /*!<Bit 4 */
  1333. #define ADC_SQR3_SQ3 0x00007C00U /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1334. #define ADC_SQR3_SQ3_0 0x00000400U /*!<Bit 0 */
  1335. #define ADC_SQR3_SQ3_1 0x00000800U /*!<Bit 1 */
  1336. #define ADC_SQR3_SQ3_2 0x00001000U /*!<Bit 2 */
  1337. #define ADC_SQR3_SQ3_3 0x00002000U /*!<Bit 3 */
  1338. #define ADC_SQR3_SQ3_4 0x00004000U /*!<Bit 4 */
  1339. #define ADC_SQR3_SQ4 0x000F8000U /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1340. #define ADC_SQR3_SQ4_0 0x00008000U /*!<Bit 0 */
  1341. #define ADC_SQR3_SQ4_1 0x00010000U /*!<Bit 1 */
  1342. #define ADC_SQR3_SQ4_2 0x00020000U /*!<Bit 2 */
  1343. #define ADC_SQR3_SQ4_3 0x00040000U /*!<Bit 3 */
  1344. #define ADC_SQR3_SQ4_4 0x00080000U /*!<Bit 4 */
  1345. #define ADC_SQR3_SQ5 0x01F00000U /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1346. #define ADC_SQR3_SQ5_0 0x00100000U /*!<Bit 0 */
  1347. #define ADC_SQR3_SQ5_1 0x00200000U /*!<Bit 1 */
  1348. #define ADC_SQR3_SQ5_2 0x00400000U /*!<Bit 2 */
  1349. #define ADC_SQR3_SQ5_3 0x00800000U /*!<Bit 3 */
  1350. #define ADC_SQR3_SQ5_4 0x01000000U /*!<Bit 4 */
  1351. #define ADC_SQR3_SQ6 0x3E000000U /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1352. #define ADC_SQR3_SQ6_0 0x02000000U /*!<Bit 0 */
  1353. #define ADC_SQR3_SQ6_1 0x04000000U /*!<Bit 1 */
  1354. #define ADC_SQR3_SQ6_2 0x08000000U /*!<Bit 2 */
  1355. #define ADC_SQR3_SQ6_3 0x10000000U /*!<Bit 3 */
  1356. #define ADC_SQR3_SQ6_4 0x20000000U /*!<Bit 4 */
  1357. /******************* Bit definition for ADC_JSQR register *******************/
  1358. #define ADC_JSQR_JSQ1 0x0000001FU /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1359. #define ADC_JSQR_JSQ1_0 0x00000001U /*!<Bit 0 */
  1360. #define ADC_JSQR_JSQ1_1 0x00000002U /*!<Bit 1 */
  1361. #define ADC_JSQR_JSQ1_2 0x00000004U /*!<Bit 2 */
  1362. #define ADC_JSQR_JSQ1_3 0x00000008U /*!<Bit 3 */
  1363. #define ADC_JSQR_JSQ1_4 0x00000010U /*!<Bit 4 */
  1364. #define ADC_JSQR_JSQ2 0x000003E0U /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1365. #define ADC_JSQR_JSQ2_0 0x00000020U /*!<Bit 0 */
  1366. #define ADC_JSQR_JSQ2_1 0x00000040U /*!<Bit 1 */
  1367. #define ADC_JSQR_JSQ2_2 0x00000080U /*!<Bit 2 */
  1368. #define ADC_JSQR_JSQ2_3 0x00000100U /*!<Bit 3 */
  1369. #define ADC_JSQR_JSQ2_4 0x00000200U /*!<Bit 4 */
  1370. #define ADC_JSQR_JSQ3 0x00007C00U /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1371. #define ADC_JSQR_JSQ3_0 0x00000400U /*!<Bit 0 */
  1372. #define ADC_JSQR_JSQ3_1 0x00000800U /*!<Bit 1 */
  1373. #define ADC_JSQR_JSQ3_2 0x00001000U /*!<Bit 2 */
  1374. #define ADC_JSQR_JSQ3_3 0x00002000U /*!<Bit 3 */
  1375. #define ADC_JSQR_JSQ3_4 0x00004000U /*!<Bit 4 */
  1376. #define ADC_JSQR_JSQ4 0x000F8000U /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1377. #define ADC_JSQR_JSQ4_0 0x00008000U /*!<Bit 0 */
  1378. #define ADC_JSQR_JSQ4_1 0x00010000U /*!<Bit 1 */
  1379. #define ADC_JSQR_JSQ4_2 0x00020000U /*!<Bit 2 */
  1380. #define ADC_JSQR_JSQ4_3 0x00040000U /*!<Bit 3 */
  1381. #define ADC_JSQR_JSQ4_4 0x00080000U /*!<Bit 4 */
  1382. #define ADC_JSQR_JL 0x00300000U /*!<JL[1:0] bits (Injected Sequence length) */
  1383. #define ADC_JSQR_JL_0 0x00100000U /*!<Bit 0 */
  1384. #define ADC_JSQR_JL_1 0x00200000U /*!<Bit 1 */
  1385. /******************* Bit definition for ADC_JDR1 register *******************/
  1386. #define ADC_JDR1_JDATA 0x0000FFFFU /*!<Injected data */
  1387. /******************* Bit definition for ADC_JDR2 register *******************/
  1388. #define ADC_JDR2_JDATA 0x0000FFFFU /*!<Injected data */
  1389. /******************* Bit definition for ADC_JDR3 register *******************/
  1390. #define ADC_JDR3_JDATA 0x0000FFFFU /*!<Injected data */
  1391. /******************* Bit definition for ADC_JDR4 register *******************/
  1392. #define ADC_JDR4_JDATA 0x0000FFFFU /*!<Injected data */
  1393. /******************** Bit definition for ADC_DR register ********************/
  1394. #define ADC_DR_DATA 0x0000FFFFU /*!<Regular data */
  1395. #define ADC_DR_ADC2DATA 0xFFFF0000U /*!<ADC2 data */
  1396. /******************* Bit definition for ADC_CSR register ********************/
  1397. #define ADC_CSR_AWD1 0x00000001U /*!<ADC1 Analog watchdog flag */
  1398. #define ADC_CSR_EOC1 0x00000002U /*!<ADC1 End of conversion */
  1399. #define ADC_CSR_JEOC1 0x00000004U /*!<ADC1 Injected channel end of conversion */
  1400. #define ADC_CSR_JSTRT1 0x00000008U /*!<ADC1 Injected channel Start flag */
  1401. #define ADC_CSR_STRT1 0x00000010U /*!<ADC1 Regular channel Start flag */
  1402. #define ADC_CSR_OVR1 0x00000020U /*!<ADC1 DMA overrun flag */
  1403. #define ADC_CSR_AWD2 0x00000100U /*!<ADC2 Analog watchdog flag */
  1404. #define ADC_CSR_EOC2 0x00000200U /*!<ADC2 End of conversion */
  1405. #define ADC_CSR_JEOC2 0x00000400U /*!<ADC2 Injected channel end of conversion */
  1406. #define ADC_CSR_JSTRT2 0x00000800U /*!<ADC2 Injected channel Start flag */
  1407. #define ADC_CSR_STRT2 0x00001000U /*!<ADC2 Regular channel Start flag */
  1408. #define ADC_CSR_OVR2 0x00002000U /*!<ADC2 DMA overrun flag */
  1409. #define ADC_CSR_AWD3 0x00010000U /*!<ADC3 Analog watchdog flag */
  1410. #define ADC_CSR_EOC3 0x00020000U /*!<ADC3 End of conversion */
  1411. #define ADC_CSR_JEOC3 0x00040000U /*!<ADC3 Injected channel end of conversion */
  1412. #define ADC_CSR_JSTRT3 0x00080000U /*!<ADC3 Injected channel Start flag */
  1413. #define ADC_CSR_STRT3 0x00100000U /*!<ADC3 Regular channel Start flag */
  1414. #define ADC_CSR_OVR3 0x00200000U /*!<ADC3 DMA overrun flag */
  1415. /* Legacy defines */
  1416. #define ADC_CSR_DOVR1 ADC_CSR_OVR1
  1417. #define ADC_CSR_DOVR2 ADC_CSR_OVR2
  1418. #define ADC_CSR_DOVR3 ADC_CSR_OVR3
  1419. /******************* Bit definition for ADC_CCR register ********************/
  1420. #define ADC_CCR_MULTI 0x0000001FU /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1421. #define ADC_CCR_MULTI_0 0x00000001U /*!<Bit 0 */
  1422. #define ADC_CCR_MULTI_1 0x00000002U /*!<Bit 1 */
  1423. #define ADC_CCR_MULTI_2 0x00000004U /*!<Bit 2 */
  1424. #define ADC_CCR_MULTI_3 0x00000008U /*!<Bit 3 */
  1425. #define ADC_CCR_MULTI_4 0x00000010U /*!<Bit 4 */
  1426. #define ADC_CCR_DELAY 0x00000F00U /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1427. #define ADC_CCR_DELAY_0 0x00000100U /*!<Bit 0 */
  1428. #define ADC_CCR_DELAY_1 0x00000200U /*!<Bit 1 */
  1429. #define ADC_CCR_DELAY_2 0x00000400U /*!<Bit 2 */
  1430. #define ADC_CCR_DELAY_3 0x00000800U /*!<Bit 3 */
  1431. #define ADC_CCR_DDS 0x00002000U /*!<DMA disable selection (Multi-ADC mode) */
  1432. #define ADC_CCR_DMA 0x0000C000U /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1433. #define ADC_CCR_DMA_0 0x00004000U /*!<Bit 0 */
  1434. #define ADC_CCR_DMA_1 0x00008000U /*!<Bit 1 */
  1435. #define ADC_CCR_ADCPRE 0x00030000U /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1436. #define ADC_CCR_ADCPRE_0 0x00010000U /*!<Bit 0 */
  1437. #define ADC_CCR_ADCPRE_1 0x00020000U /*!<Bit 1 */
  1438. #define ADC_CCR_VBATE 0x00400000U /*!<VBAT Enable */
  1439. #define ADC_CCR_TSVREFE 0x00800000U /*!<Temperature Sensor and VREFINT Enable */
  1440. /******************* Bit definition for ADC_CDR register ********************/
  1441. #define ADC_CDR_DATA1 0x0000FFFFU /*!<1st data of a pair of regular conversions */
  1442. #define ADC_CDR_DATA2 0xFFFF0000U /*!<2nd data of a pair of regular conversions */
  1443. /******************************************************************************/
  1444. /* */
  1445. /* Controller Area Network */
  1446. /* */
  1447. /******************************************************************************/
  1448. /*!<CAN control and status registers */
  1449. /******************* Bit definition for CAN_MCR register ********************/
  1450. #define CAN_MCR_INRQ 0x00000001U /*!<Initialization Request */
  1451. #define CAN_MCR_SLEEP 0x00000002U /*!<Sleep Mode Request */
  1452. #define CAN_MCR_TXFP 0x00000004U /*!<Transmit FIFO Priority */
  1453. #define CAN_MCR_RFLM 0x00000008U /*!<Receive FIFO Locked Mode */
  1454. #define CAN_MCR_NART 0x00000010U /*!<No Automatic Retransmission */
  1455. #define CAN_MCR_AWUM 0x00000020U /*!<Automatic Wakeup Mode */
  1456. #define CAN_MCR_ABOM 0x00000040U /*!<Automatic Bus-Off Management */
  1457. #define CAN_MCR_TTCM 0x00000080U /*!<Time Triggered Communication Mode */
  1458. #define CAN_MCR_RESET 0x00008000U /*!<bxCAN software master reset */
  1459. #define CAN_MCR_DBF 0x00010000U /*!<bxCAN Debug freeze */
  1460. /******************* Bit definition for CAN_MSR register ********************/
  1461. #define CAN_MSR_INAK 0x00000001U /*!<Initialization Acknowledge */
  1462. #define CAN_MSR_SLAK 0x00000002U /*!<Sleep Acknowledge */
  1463. #define CAN_MSR_ERRI 0x00000004U /*!<Error Interrupt */
  1464. #define CAN_MSR_WKUI 0x00000008U /*!<Wakeup Interrupt */
  1465. #define CAN_MSR_SLAKI 0x00000010U /*!<Sleep Acknowledge Interrupt */
  1466. #define CAN_MSR_TXM 0x00000100U /*!<Transmit Mode */
  1467. #define CAN_MSR_RXM 0x00000200U /*!<Receive Mode */
  1468. #define CAN_MSR_SAMP 0x00000400U /*!<Last Sample Point */
  1469. #define CAN_MSR_RX 0x00000800U /*!<CAN Rx Signal */
  1470. /******************* Bit definition for CAN_TSR register ********************/
  1471. #define CAN_TSR_RQCP0 0x00000001U /*!<Request Completed Mailbox0 */
  1472. #define CAN_TSR_TXOK0 0x00000002U /*!<Transmission OK of Mailbox0 */
  1473. #define CAN_TSR_ALST0 0x00000004U /*!<Arbitration Lost for Mailbox0 */
  1474. #define CAN_TSR_TERR0 0x00000008U /*!<Transmission Error of Mailbox0 */
  1475. #define CAN_TSR_ABRQ0 0x00000080U /*!<Abort Request for Mailbox0 */
  1476. #define CAN_TSR_RQCP1 0x00000100U /*!<Request Completed Mailbox1 */
  1477. #define CAN_TSR_TXOK1 0x00000200U /*!<Transmission OK of Mailbox1 */
  1478. #define CAN_TSR_ALST1 0x00000400U /*!<Arbitration Lost for Mailbox1 */
  1479. #define CAN_TSR_TERR1 0x00000800U /*!<Transmission Error of Mailbox1 */
  1480. #define CAN_TSR_ABRQ1 0x00008000U /*!<Abort Request for Mailbox 1 */
  1481. #define CAN_TSR_RQCP2 0x00010000U /*!<Request Completed Mailbox2 */
  1482. #define CAN_TSR_TXOK2 0x00020000U /*!<Transmission OK of Mailbox 2 */
  1483. #define CAN_TSR_ALST2 0x00040000U /*!<Arbitration Lost for mailbox 2 */
  1484. #define CAN_TSR_TERR2 0x00080000U /*!<Transmission Error of Mailbox 2 */
  1485. #define CAN_TSR_ABRQ2 0x00800000U /*!<Abort Request for Mailbox 2 */
  1486. #define CAN_TSR_CODE 0x03000000U /*!<Mailbox Code */
  1487. #define CAN_TSR_TME 0x1C000000U /*!<TME[2:0] bits */
  1488. #define CAN_TSR_TME0 0x04000000U /*!<Transmit Mailbox 0 Empty */
  1489. #define CAN_TSR_TME1 0x08000000U /*!<Transmit Mailbox 1 Empty */
  1490. #define CAN_TSR_TME2 0x10000000U /*!<Transmit Mailbox 2 Empty */
  1491. #define CAN_TSR_LOW 0xE0000000U /*!<LOW[2:0] bits */
  1492. #define CAN_TSR_LOW0 0x20000000U /*!<Lowest Priority Flag for Mailbox 0 */
  1493. #define CAN_TSR_LOW1 0x40000000U /*!<Lowest Priority Flag for Mailbox 1 */
  1494. #define CAN_TSR_LOW2 0x80000000U /*!<Lowest Priority Flag for Mailbox 2 */
  1495. /******************* Bit definition for CAN_RF0R register *******************/
  1496. #define CAN_RF0R_FMP0 0x00000003U /*!<FIFO 0 Message Pending */
  1497. #define CAN_RF0R_FULL0 0x00000008U /*!<FIFO 0 Full */
  1498. #define CAN_RF0R_FOVR0 0x00000010U /*!<FIFO 0 Overrun */
  1499. #define CAN_RF0R_RFOM0 0x00000020U /*!<Release FIFO 0 Output Mailbox */
  1500. /******************* Bit definition for CAN_RF1R register *******************/
  1501. #define CAN_RF1R_FMP1 0x00000003U /*!<FIFO 1 Message Pending */
  1502. #define CAN_RF1R_FULL1 0x00000008U /*!<FIFO 1 Full */
  1503. #define CAN_RF1R_FOVR1 0x00000010U /*!<FIFO 1 Overrun */
  1504. #define CAN_RF1R_RFOM1 0x00000020U /*!<Release FIFO 1 Output Mailbox */
  1505. /******************** Bit definition for CAN_IER register *******************/
  1506. #define CAN_IER_TMEIE 0x00000001U /*!<Transmit Mailbox Empty Interrupt Enable */
  1507. #define CAN_IER_FMPIE0 0x00000002U /*!<FIFO Message Pending Interrupt Enable */
  1508. #define CAN_IER_FFIE0 0x00000004U /*!<FIFO Full Interrupt Enable */
  1509. #define CAN_IER_FOVIE0 0x00000008U /*!<FIFO Overrun Interrupt Enable */
  1510. #define CAN_IER_FMPIE1 0x00000010U /*!<FIFO Message Pending Interrupt Enable */
  1511. #define CAN_IER_FFIE1 0x00000020U /*!<FIFO Full Interrupt Enable */
  1512. #define CAN_IER_FOVIE1 0x00000040U /*!<FIFO Overrun Interrupt Enable */
  1513. #define CAN_IER_EWGIE 0x00000100U /*!<Error Warning Interrupt Enable */
  1514. #define CAN_IER_EPVIE 0x00000200U /*!<Error Passive Interrupt Enable */
  1515. #define CAN_IER_BOFIE 0x00000400U /*!<Bus-Off Interrupt Enable */
  1516. #define CAN_IER_LECIE 0x00000800U /*!<Last Error Code Interrupt Enable */
  1517. #define CAN_IER_ERRIE 0x00008000U /*!<Error Interrupt Enable */
  1518. #define CAN_IER_WKUIE 0x00010000U /*!<Wakeup Interrupt Enable */
  1519. #define CAN_IER_SLKIE 0x00020000U /*!<Sleep Interrupt Enable */
  1520. /******************** Bit definition for CAN_ESR register *******************/
  1521. #define CAN_ESR_EWGF 0x00000001U /*!<Error Warning Flag */
  1522. #define CAN_ESR_EPVF 0x00000002U /*!<Error Passive Flag */
  1523. #define CAN_ESR_BOFF 0x00000004U /*!<Bus-Off Flag */
  1524. #define CAN_ESR_LEC 0x00000070U /*!<LEC[2:0] bits (Last Error Code) */
  1525. #define CAN_ESR_LEC_0 0x00000010U /*!<Bit 0 */
  1526. #define CAN_ESR_LEC_1 0x00000020U /*!<Bit 1 */
  1527. #define CAN_ESR_LEC_2 0x00000040U /*!<Bit 2 */
  1528. #define CAN_ESR_TEC 0x00FF0000U /*!<Least significant byte of the 9-bit Transmit Error Counter */
  1529. #define CAN_ESR_REC 0xFF000000U /*!<Receive Error Counter */
  1530. /******************* Bit definition for CAN_BTR register ********************/
  1531. #define CAN_BTR_BRP 0x000003FFU /*!<Baud Rate Prescaler */
  1532. #define CAN_BTR_TS1 0x000F0000U /*!<Time Segment 1 */
  1533. #define CAN_BTR_TS1_0 0x00010000U /*!<Bit 0 */
  1534. #define CAN_BTR_TS1_1 0x00020000U /*!<Bit 1 */
  1535. #define CAN_BTR_TS1_2 0x00040000U /*!<Bit 2 */
  1536. #define CAN_BTR_TS1_3 0x00080000U /*!<Bit 3 */
  1537. #define CAN_BTR_TS2 0x00700000U /*!<Time Segment 2 */
  1538. #define CAN_BTR_TS2_0 0x00100000U /*!<Bit 0 */
  1539. #define CAN_BTR_TS2_1 0x00200000U /*!<Bit 1 */
  1540. #define CAN_BTR_TS2_2 0x00400000U /*!<Bit 2 */
  1541. #define CAN_BTR_SJW 0x03000000U /*!<Resynchronization Jump Width */
  1542. #define CAN_BTR_SJW_0 0x01000000U /*!<Bit 0 */
  1543. #define CAN_BTR_SJW_1 0x02000000U /*!<Bit 1 */
  1544. #define CAN_BTR_LBKM 0x40000000U /*!<Loop Back Mode (Debug) */
  1545. #define CAN_BTR_SILM 0x80000000U /*!<Silent Mode */
  1546. /*!<Mailbox registers */
  1547. /****************** Bit definition for CAN_TI0R register ********************/
  1548. #define CAN_TI0R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1549. #define CAN_TI0R_RTR 0x00000002U /*!<Remote Transmission Request */
  1550. #define CAN_TI0R_IDE 0x00000004U /*!<Identifier Extension */
  1551. #define CAN_TI0R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1552. #define CAN_TI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1553. /****************** Bit definition for CAN_TDT0R register *******************/
  1554. #define CAN_TDT0R_DLC 0x0000000FU /*!<Data Length Code */
  1555. #define CAN_TDT0R_TGT 0x00000100U /*!<Transmit Global Time */
  1556. #define CAN_TDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1557. /****************** Bit definition for CAN_TDL0R register *******************/
  1558. #define CAN_TDL0R_DATA0 0x000000FFU /*!<Data byte 0 */
  1559. #define CAN_TDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1560. #define CAN_TDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1561. #define CAN_TDL0R_DATA3 0xFF000000U /*!<Data byte 3 */
  1562. /****************** Bit definition for CAN_TDH0R register *******************/
  1563. #define CAN_TDH0R_DATA4 0x000000FFU /*!<Data byte 4 */
  1564. #define CAN_TDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1565. #define CAN_TDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1566. #define CAN_TDH0R_DATA7 0xFF000000U /*!<Data byte 7 */
  1567. /******************* Bit definition for CAN_TI1R register *******************/
  1568. #define CAN_TI1R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1569. #define CAN_TI1R_RTR 0x00000002U /*!<Remote Transmission Request */
  1570. #define CAN_TI1R_IDE 0x00000004U /*!<Identifier Extension */
  1571. #define CAN_TI1R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1572. #define CAN_TI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1573. /******************* Bit definition for CAN_TDT1R register ******************/
  1574. #define CAN_TDT1R_DLC 0x0000000FU /*!<Data Length Code */
  1575. #define CAN_TDT1R_TGT 0x00000100U /*!<Transmit Global Time */
  1576. #define CAN_TDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1577. /******************* Bit definition for CAN_TDL1R register ******************/
  1578. #define CAN_TDL1R_DATA0 0x000000FFU /*!<Data byte 0 */
  1579. #define CAN_TDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1580. #define CAN_TDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1581. #define CAN_TDL1R_DATA3 0xFF000000U /*!<Data byte 3 */
  1582. /******************* Bit definition for CAN_TDH1R register ******************/
  1583. #define CAN_TDH1R_DATA4 0x000000FFU /*!<Data byte 4 */
  1584. #define CAN_TDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1585. #define CAN_TDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1586. #define CAN_TDH1R_DATA7 0xFF000000U /*!<Data byte 7 */
  1587. /******************* Bit definition for CAN_TI2R register *******************/
  1588. #define CAN_TI2R_TXRQ 0x00000001U /*!<Transmit Mailbox Request */
  1589. #define CAN_TI2R_RTR 0x00000002U /*!<Remote Transmission Request */
  1590. #define CAN_TI2R_IDE 0x00000004U /*!<Identifier Extension */
  1591. #define CAN_TI2R_EXID 0x001FFFF8U /*!<Extended identifier */
  1592. #define CAN_TI2R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1593. /******************* Bit definition for CAN_TDT2R register ******************/
  1594. #define CAN_TDT2R_DLC 0x0000000FU /*!<Data Length Code */
  1595. #define CAN_TDT2R_TGT 0x00000100U /*!<Transmit Global Time */
  1596. #define CAN_TDT2R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1597. /******************* Bit definition for CAN_TDL2R register ******************/
  1598. #define CAN_TDL2R_DATA0 0x000000FFU /*!<Data byte 0 */
  1599. #define CAN_TDL2R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1600. #define CAN_TDL2R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1601. #define CAN_TDL2R_DATA3 0xFF000000U /*!<Data byte 3 */
  1602. /******************* Bit definition for CAN_TDH2R register ******************/
  1603. #define CAN_TDH2R_DATA4 0x000000FFU /*!<Data byte 4 */
  1604. #define CAN_TDH2R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1605. #define CAN_TDH2R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1606. #define CAN_TDH2R_DATA7 0xFF000000U /*!<Data byte 7 */
  1607. /******************* Bit definition for CAN_RI0R register *******************/
  1608. #define CAN_RI0R_RTR 0x00000002U /*!<Remote Transmission Request */
  1609. #define CAN_RI0R_IDE 0x00000004U /*!<Identifier Extension */
  1610. #define CAN_RI0R_EXID 0x001FFFF8U /*!<Extended Identifier */
  1611. #define CAN_RI0R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1612. /******************* Bit definition for CAN_RDT0R register ******************/
  1613. #define CAN_RDT0R_DLC 0x0000000FU /*!<Data Length Code */
  1614. #define CAN_RDT0R_FMI 0x0000FF00U /*!<Filter Match Index */
  1615. #define CAN_RDT0R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1616. /******************* Bit definition for CAN_RDL0R register ******************/
  1617. #define CAN_RDL0R_DATA0 0x000000FFU /*!<Data byte 0 */
  1618. #define CAN_RDL0R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1619. #define CAN_RDL0R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1620. #define CAN_RDL0R_DATA3 0xFF000000U /*!<Data byte 3 */
  1621. /******************* Bit definition for CAN_RDH0R register ******************/
  1622. #define CAN_RDH0R_DATA4 0x000000FFU /*!<Data byte 4 */
  1623. #define CAN_RDH0R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1624. #define CAN_RDH0R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1625. #define CAN_RDH0R_DATA7 0xFF000000U /*!<Data byte 7 */
  1626. /******************* Bit definition for CAN_RI1R register *******************/
  1627. #define CAN_RI1R_RTR 0x00000002U /*!<Remote Transmission Request */
  1628. #define CAN_RI1R_IDE 0x00000004U /*!<Identifier Extension */
  1629. #define CAN_RI1R_EXID 0x001FFFF8U /*!<Extended identifier */
  1630. #define CAN_RI1R_STID 0xFFE00000U /*!<Standard Identifier or Extended Identifier */
  1631. /******************* Bit definition for CAN_RDT1R register ******************/
  1632. #define CAN_RDT1R_DLC 0x0000000FU /*!<Data Length Code */
  1633. #define CAN_RDT1R_FMI 0x0000FF00U /*!<Filter Match Index */
  1634. #define CAN_RDT1R_TIME 0xFFFF0000U /*!<Message Time Stamp */
  1635. /******************* Bit definition for CAN_RDL1R register ******************/
  1636. #define CAN_RDL1R_DATA0 0x000000FFU /*!<Data byte 0 */
  1637. #define CAN_RDL1R_DATA1 0x0000FF00U /*!<Data byte 1 */
  1638. #define CAN_RDL1R_DATA2 0x00FF0000U /*!<Data byte 2 */
  1639. #define CAN_RDL1R_DATA3 0xFF000000U /*!<Data byte 3 */
  1640. /******************* Bit definition for CAN_RDH1R register ******************/
  1641. #define CAN_RDH1R_DATA4 0x000000FFU /*!<Data byte 4 */
  1642. #define CAN_RDH1R_DATA5 0x0000FF00U /*!<Data byte 5 */
  1643. #define CAN_RDH1R_DATA6 0x00FF0000U /*!<Data byte 6 */
  1644. #define CAN_RDH1R_DATA7 0xFF000000U /*!<Data byte 7 */
  1645. /*!<CAN filter registers */
  1646. /******************* Bit definition for CAN_FMR register ********************/
  1647. #define CAN_FMR_FINIT 0x00000001U /*!<Filter Init Mode */
  1648. #define CAN_FMR_CAN2SB 0x00003F00U /*!<CAN2 start bank */
  1649. /************* Bit definition for CAN_FM1R register *******************/
  1650. #define CAN_FM1R_FBM 0x0FFFFFFFU /*!<Filter Mode */
  1651. #define CAN_FM1R_FBM0 0x00000001U /*!<Filter Init Mode bit 0 */
  1652. #define CAN_FM1R_FBM1 0x00000002U /*!<Filter Init Mode bit 1 */
  1653. #define CAN_FM1R_FBM2 0x00000004U /*!<Filter Init Mode bit 2 */
  1654. #define CAN_FM1R_FBM3 0x00000008U /*!<Filter Init Mode bit 3 */
  1655. #define CAN_FM1R_FBM4 0x00000010U /*!<Filter Init Mode bit 4 */
  1656. #define CAN_FM1R_FBM5 0x00000020U /*!<Filter Init Mode bit 5 */
  1657. #define CAN_FM1R_FBM6 0x00000040U /*!<Filter Init Mode bit 6 */
  1658. #define CAN_FM1R_FBM7 0x00000080U /*!<Filter Init Mode bit 7 */
  1659. #define CAN_FM1R_FBM8 0x00000100U /*!<Filter Init Mode bit 8 */
  1660. #define CAN_FM1R_FBM9 0x00000200U /*!<Filter Init Mode bit 9 */
  1661. #define CAN_FM1R_FBM10 0x00000400U /*!<Filter Init Mode bit 10 */
  1662. #define CAN_FM1R_FBM11 0x00000800U /*!<Filter Init Mode bit 11 */
  1663. #define CAN_FM1R_FBM12 0x00001000U /*!<Filter Init Mode bit 12 */
  1664. #define CAN_FM1R_FBM13 0x00002000U /*!<Filter Init Mode bit 13 */
  1665. #define CAN_FM1R_FBM14 0x00004000U /*!<Filter Init Mode bit 14 */
  1666. #define CAN_FM1R_FBM15 0x00008000U /*!<Filter Init Mode bit 15 */
  1667. #define CAN_FM1R_FBM16 0x00010000U /*!<Filter Init Mode bit 16 */
  1668. #define CAN_FM1R_FBM17 0x00020000U /*!<Filter Init Mode bit 17 */
  1669. #define CAN_FM1R_FBM18 0x00040000U /*!<Filter Init Mode bit 18 */
  1670. #define CAN_FM1R_FBM19 0x00080000U /*!<Filter Init Mode bit 19 */
  1671. #define CAN_FM1R_FBM20 0x00100000U /*!<Filter Init Mode bit 20 */
  1672. #define CAN_FM1R_FBM21 0x00200000U /*!<Filter Init Mode bit 21 */
  1673. #define CAN_FM1R_FBM22 0x00400000U /*!<Filter Init Mode bit 22 */
  1674. #define CAN_FM1R_FBM23 0x00800000U /*!<Filter Init Mode bit 23 */
  1675. #define CAN_FM1R_FBM24 0x01000000U /*!<Filter Init Mode bit 24 */
  1676. #define CAN_FM1R_FBM25 0x02000000U /*!<Filter Init Mode bit 25 */
  1677. #define CAN_FM1R_FBM26 0x04000000U /*!<Filter Init Mode bit 26 */
  1678. #define CAN_FM1R_FBM27 0x08000000U /*!<Filter Init Mode bit 27 */
  1679. /******************* Bit definition for CAN_FS1R register *******************/
  1680. #define CAN_FS1R_FSC 0x0FFFFFFFU /*!<Filter Scale Configuration */
  1681. #define CAN_FS1R_FSC0 0x00000001U /*!<Filter Scale Configuration bit 0 */
  1682. #define CAN_FS1R_FSC1 0x00000002U /*!<Filter Scale Configuration bit 1 */
  1683. #define CAN_FS1R_FSC2 0x00000004U /*!<Filter Scale Configuration bit 2 */
  1684. #define CAN_FS1R_FSC3 0x00000008U /*!<Filter Scale Configuration bit 3 */
  1685. #define CAN_FS1R_FSC4 0x00000010U /*!<Filter Scale Configuration bit 4 */
  1686. #define CAN_FS1R_FSC5 0x00000020U /*!<Filter Scale Configuration bit 5 */
  1687. #define CAN_FS1R_FSC6 0x00000040U /*!<Filter Scale Configuration bit 6 */
  1688. #define CAN_FS1R_FSC7 0x00000080U /*!<Filter Scale Configuration bit 7 */
  1689. #define CAN_FS1R_FSC8 0x00000100U /*!<Filter Scale Configuration bit 8 */
  1690. #define CAN_FS1R_FSC9 0x00000200U /*!<Filter Scale Configuration bit 9 */
  1691. #define CAN_FS1R_FSC10 0x00000400U /*!<Filter Scale Configuration bit 10 */
  1692. #define CAN_FS1R_FSC11 0x00000800U /*!<Filter Scale Configuration bit 11 */
  1693. #define CAN_FS1R_FSC12 0x00001000U /*!<Filter Scale Configuration bit 12 */
  1694. #define CAN_FS1R_FSC13 0x00002000U /*!<Filter Scale Configuration bit 13 */
  1695. #define CAN_FS1R_FSC14 0x00004000U /*!<Filter Scale Configuration bit 14 */
  1696. #define CAN_FS1R_FSC15 0x00008000U /*!<Filter Scale Configuration bit 15 */
  1697. #define CAN_FS1R_FSC16 0x00010000U /*!<Filter Scale Configuration bit 16 */
  1698. #define CAN_FS1R_FSC17 0x00020000U /*!<Filter Scale Configuration bit 17 */
  1699. #define CAN_FS1R_FSC18 0x00040000U /*!<Filter Scale Configuration bit 18 */
  1700. #define CAN_FS1R_FSC19 0x00080000U /*!<Filter Scale Configuration bit 19 */
  1701. #define CAN_FS1R_FSC20 0x00100000U /*!<Filter Scale Configuration bit 20 */
  1702. #define CAN_FS1R_FSC21 0x00200000U /*!<Filter Scale Configuration bit 21 */
  1703. #define CAN_FS1R_FSC22 0x00400000U /*!<Filter Scale Configuration bit 22 */
  1704. #define CAN_FS1R_FSC23 0x00800000U /*!<Filter Scale Configuration bit 23 */
  1705. #define CAN_FS1R_FSC24 0x01000000U /*!<Filter Scale Configuration bit 24 */
  1706. #define CAN_FS1R_FSC25 0x02000000U /*!<Filter Scale Configuration bit 25 */
  1707. #define CAN_FS1R_FSC26 0x04000000U /*!<Filter Scale Configuration bit 26 */
  1708. #define CAN_FS1R_FSC27 0x08000000U /*!<Filter Scale Configuration bit 27 */
  1709. /****************** Bit definition for CAN_FFA1R register *******************/
  1710. #define CAN_FFA1R_FFA 0x0FFFFFFFU /*!<Filter FIFO Assignment */
  1711. #define CAN_FFA1R_FFA0 0x00000001U /*!<Filter FIFO Assignment bit 0 */
  1712. #define CAN_FFA1R_FFA1 0x00000002U /*!<Filter FIFO Assignment bit 1 */
  1713. #define CAN_FFA1R_FFA2 0x00000004U /*!<Filter FIFO Assignment bit 2 */
  1714. #define CAN_FFA1R_FFA3 0x00000008U /*!<Filter FIFO Assignment bit 3 */
  1715. #define CAN_FFA1R_FFA4 0x00000010U /*!<Filter FIFO Assignment bit 4 */
  1716. #define CAN_FFA1R_FFA5 0x00000020U /*!<Filter FIFO Assignment bit 5 */
  1717. #define CAN_FFA1R_FFA6 0x00000040U /*!<Filter FIFO Assignment bit 6 */
  1718. #define CAN_FFA1R_FFA7 0x00000080U /*!<Filter FIFO Assignment bit 7 */
  1719. #define CAN_FFA1R_FFA8 0x00000100U /*!<Filter FIFO Assignment bit 8 */
  1720. #define CAN_FFA1R_FFA9 0x00000200U /*!<Filter FIFO Assignment bit 9 */
  1721. #define CAN_FFA1R_FFA10 0x00000400U /*!<Filter FIFO Assignment bit 10 */
  1722. #define CAN_FFA1R_FFA11 0x00000800U /*!<Filter FIFO Assignment bit 11 */
  1723. #define CAN_FFA1R_FFA12 0x00001000U /*!<Filter FIFO Assignment bit 12 */
  1724. #define CAN_FFA1R_FFA13 0x00002000U /*!<Filter FIFO Assignment bit 13 */
  1725. #define CAN_FFA1R_FFA14 0x00004000U /*!<Filter FIFO Assignment bit 14 */
  1726. #define CAN_FFA1R_FFA15 0x00008000U /*!<Filter FIFO Assignment bit 15 */
  1727. #define CAN_FFA1R_FFA16 0x00010000U /*!<Filter FIFO Assignment bit 16 */
  1728. #define CAN_FFA1R_FFA17 0x00020000U /*!<Filter FIFO Assignment bit 17 */
  1729. #define CAN_FFA1R_FFA18 0x00040000U /*!<Filter FIFO Assignment bit 18 */
  1730. #define CAN_FFA1R_FFA19 0x00080000U /*!<Filter FIFO Assignment bit 19 */
  1731. #define CAN_FFA1R_FFA20 0x00100000U /*!<Filter FIFO Assignment bit 20 */
  1732. #define CAN_FFA1R_FFA21 0x00200000U /*!<Filter FIFO Assignment bit 21 */
  1733. #define CAN_FFA1R_FFA22 0x00400000U /*!<Filter FIFO Assignment bit 22 */
  1734. #define CAN_FFA1R_FFA23 0x00800000U /*!<Filter FIFO Assignment bit 23 */
  1735. #define CAN_FFA1R_FFA24 0x01000000U /*!<Filter FIFO Assignment bit 24 */
  1736. #define CAN_FFA1R_FFA25 0x02000000U /*!<Filter FIFO Assignment bit 25 */
  1737. #define CAN_FFA1R_FFA26 0x04000000U /*!<Filter FIFO Assignment bit 26 */
  1738. #define CAN_FFA1R_FFA27 0x08000000U /*!<Filter FIFO Assignment bit 27 */
  1739. /******************* Bit definition for CAN_FA1R register *******************/
  1740. #define CAN_FA1R_FACT 0x0FFFFFFFU /*!<Filter Active */
  1741. #define CAN_FA1R_FACT0 0x00000001U /*!<Filter Active bit 0 */
  1742. #define CAN_FA1R_FACT1 0x00000002U /*!<Filter Active bit 1 */
  1743. #define CAN_FA1R_FACT2 0x00000004U /*!<Filter Active bit 2 */
  1744. #define CAN_FA1R_FACT3 0x00000008U /*!<Filter Active bit 3 */
  1745. #define CAN_FA1R_FACT4 0x00000010U /*!<Filter Active bit 4 */
  1746. #define CAN_FA1R_FACT5 0x00000020U /*!<Filter Active bit 5 */
  1747. #define CAN_FA1R_FACT6 0x00000040U /*!<Filter Active bit 6 */
  1748. #define CAN_FA1R_FACT7 0x00000080U /*!<Filter Active bit 7 */
  1749. #define CAN_FA1R_FACT8 0x00000100U /*!<Filter Active bit 8 */
  1750. #define CAN_FA1R_FACT9 0x00000200U /*!<Filter Active bit 9 */
  1751. #define CAN_FA1R_FACT10 0x00000400U /*!<Filter Active bit 10 */
  1752. #define CAN_FA1R_FACT11 0x00000800U /*!<Filter Active bit 11 */
  1753. #define CAN_FA1R_FACT12 0x00001000U /*!<Filter Active bit 12 */
  1754. #define CAN_FA1R_FACT13 0x00002000U /*!<Filter Active bit 13 */
  1755. #define CAN_FA1R_FACT14 0x00004000U /*!<Filter Active bit 14 */
  1756. #define CAN_FA1R_FACT15 0x00008000U /*!<Filter Active bit 15 */
  1757. #define CAN_FA1R_FACT16 0x00010000U /*!<Filter Active bit 16 */
  1758. #define CAN_FA1R_FACT17 0x00020000U /*!<Filter Active bit 17 */
  1759. #define CAN_FA1R_FACT18 0x00040000U /*!<Filter Active bit 18 */
  1760. #define CAN_FA1R_FACT19 0x00080000U /*!<Filter Active bit 19 */
  1761. #define CAN_FA1R_FACT20 0x00100000U /*!<Filter Active bit 20 */
  1762. #define CAN_FA1R_FACT21 0x00200000U /*!<Filter Active bit 21 */
  1763. #define CAN_FA1R_FACT22 0x00400000U /*!<Filter Active bit 22 */
  1764. #define CAN_FA1R_FACT23 0x00800000U /*!<Filter Active bit 23 */
  1765. #define CAN_FA1R_FACT24 0x01000000U /*!<Filter Active bit 24 */
  1766. #define CAN_FA1R_FACT25 0x02000000U /*!<Filter Active bit 25 */
  1767. #define CAN_FA1R_FACT26 0x04000000U /*!<Filter Active bit 26 */
  1768. #define CAN_FA1R_FACT27 0x08000000U /*!<Filter Active bit 27 */
  1769. /******************* Bit definition for CAN_F0R1 register *******************/
  1770. #define CAN_F0R1_FB0 0x00000001U /*!<Filter bit 0 */
  1771. #define CAN_F0R1_FB1 0x00000002U /*!<Filter bit 1 */
  1772. #define CAN_F0R1_FB2 0x00000004U /*!<Filter bit 2 */
  1773. #define CAN_F0R1_FB3 0x00000008U /*!<Filter bit 3 */
  1774. #define CAN_F0R1_FB4 0x00000010U /*!<Filter bit 4 */
  1775. #define CAN_F0R1_FB5 0x00000020U /*!<Filter bit 5 */
  1776. #define CAN_F0R1_FB6 0x00000040U /*!<Filter bit 6 */
  1777. #define CAN_F0R1_FB7 0x00000080U /*!<Filter bit 7 */
  1778. #define CAN_F0R1_FB8 0x00000100U /*!<Filter bit 8 */
  1779. #define CAN_F0R1_FB9 0x00000200U /*!<Filter bit 9 */
  1780. #define CAN_F0R1_FB10 0x00000400U /*!<Filter bit 10 */
  1781. #define CAN_F0R1_FB11 0x00000800U /*!<Filter bit 11 */
  1782. #define CAN_F0R1_FB12 0x00001000U /*!<Filter bit 12 */
  1783. #define CAN_F0R1_FB13 0x00002000U /*!<Filter bit 13 */
  1784. #define CAN_F0R1_FB14 0x00004000U /*!<Filter bit 14 */
  1785. #define CAN_F0R1_FB15 0x00008000U /*!<Filter bit 15 */
  1786. #define CAN_F0R1_FB16 0x00010000U /*!<Filter bit 16 */
  1787. #define CAN_F0R1_FB17 0x00020000U /*!<Filter bit 17 */
  1788. #define CAN_F0R1_FB18 0x00040000U /*!<Filter bit 18 */
  1789. #define CAN_F0R1_FB19 0x00080000U /*!<Filter bit 19 */
  1790. #define CAN_F0R1_FB20 0x00100000U /*!<Filter bit 20 */
  1791. #define CAN_F0R1_FB21 0x00200000U /*!<Filter bit 21 */
  1792. #define CAN_F0R1_FB22 0x00400000U /*!<Filter bit 22 */
  1793. #define CAN_F0R1_FB23 0x00800000U /*!<Filter bit 23 */
  1794. #define CAN_F0R1_FB24 0x01000000U /*!<Filter bit 24 */
  1795. #define CAN_F0R1_FB25 0x02000000U /*!<Filter bit 25 */
  1796. #define CAN_F0R1_FB26 0x04000000U /*!<Filter bit 26 */
  1797. #define CAN_F0R1_FB27 0x08000000U /*!<Filter bit 27 */
  1798. #define CAN_F0R1_FB28 0x10000000U /*!<Filter bit 28 */
  1799. #define CAN_F0R1_FB29 0x20000000U /*!<Filter bit 29 */
  1800. #define CAN_F0R1_FB30 0x40000000U /*!<Filter bit 30 */
  1801. #define CAN_F0R1_FB31 0x80000000U /*!<Filter bit 31 */
  1802. /******************* Bit definition for CAN_F1R1 register *******************/
  1803. #define CAN_F1R1_FB0 0x00000001U /*!<Filter bit 0 */
  1804. #define CAN_F1R1_FB1 0x00000002U /*!<Filter bit 1 */
  1805. #define CAN_F1R1_FB2 0x00000004U /*!<Filter bit 2 */
  1806. #define CAN_F1R1_FB3 0x00000008U /*!<Filter bit 3 */
  1807. #define CAN_F1R1_FB4 0x00000010U /*!<Filter bit 4 */
  1808. #define CAN_F1R1_FB5 0x00000020U /*!<Filter bit 5 */
  1809. #define CAN_F1R1_FB6 0x00000040U /*!<Filter bit 6 */
  1810. #define CAN_F1R1_FB7 0x00000080U /*!<Filter bit 7 */
  1811. #define CAN_F1R1_FB8 0x00000100U /*!<Filter bit 8 */
  1812. #define CAN_F1R1_FB9 0x00000200U /*!<Filter bit 9 */
  1813. #define CAN_F1R1_FB10 0x00000400U /*!<Filter bit 10 */
  1814. #define CAN_F1R1_FB11 0x00000800U /*!<Filter bit 11 */
  1815. #define CAN_F1R1_FB12 0x00001000U /*!<Filter bit 12 */
  1816. #define CAN_F1R1_FB13 0x00002000U /*!<Filter bit 13 */
  1817. #define CAN_F1R1_FB14 0x00004000U /*!<Filter bit 14 */
  1818. #define CAN_F1R1_FB15 0x00008000U /*!<Filter bit 15 */
  1819. #define CAN_F1R1_FB16 0x00010000U /*!<Filter bit 16 */
  1820. #define CAN_F1R1_FB17 0x00020000U /*!<Filter bit 17 */
  1821. #define CAN_F1R1_FB18 0x00040000U /*!<Filter bit 18 */
  1822. #define CAN_F1R1_FB19 0x00080000U /*!<Filter bit 19 */
  1823. #define CAN_F1R1_FB20 0x00100000U /*!<Filter bit 20 */
  1824. #define CAN_F1R1_FB21 0x00200000U /*!<Filter bit 21 */
  1825. #define CAN_F1R1_FB22 0x00400000U /*!<Filter bit 22 */
  1826. #define CAN_F1R1_FB23 0x00800000U /*!<Filter bit 23 */
  1827. #define CAN_F1R1_FB24 0x01000000U /*!<Filter bit 24 */
  1828. #define CAN_F1R1_FB25 0x02000000U /*!<Filter bit 25 */
  1829. #define CAN_F1R1_FB26 0x04000000U /*!<Filter bit 26 */
  1830. #define CAN_F1R1_FB27 0x08000000U /*!<Filter bit 27 */
  1831. #define CAN_F1R1_FB28 0x10000000U /*!<Filter bit 28 */
  1832. #define CAN_F1R1_FB29 0x20000000U /*!<Filter bit 29 */
  1833. #define CAN_F1R1_FB30 0x40000000U /*!<Filter bit 30 */
  1834. #define CAN_F1R1_FB31 0x80000000U /*!<Filter bit 31 */
  1835. /******************* Bit definition for CAN_F2R1 register *******************/
  1836. #define CAN_F2R1_FB0 0x00000001U /*!<Filter bit 0 */
  1837. #define CAN_F2R1_FB1 0x00000002U /*!<Filter bit 1 */
  1838. #define CAN_F2R1_FB2 0x00000004U /*!<Filter bit 2 */
  1839. #define CAN_F2R1_FB3 0x00000008U /*!<Filter bit 3 */
  1840. #define CAN_F2R1_FB4 0x00000010U /*!<Filter bit 4 */
  1841. #define CAN_F2R1_FB5 0x00000020U /*!<Filter bit 5 */
  1842. #define CAN_F2R1_FB6 0x00000040U /*!<Filter bit 6 */
  1843. #define CAN_F2R1_FB7 0x00000080U /*!<Filter bit 7 */
  1844. #define CAN_F2R1_FB8 0x00000100U /*!<Filter bit 8 */
  1845. #define CAN_F2R1_FB9 0x00000200U /*!<Filter bit 9 */
  1846. #define CAN_F2R1_FB10 0x00000400U /*!<Filter bit 10 */
  1847. #define CAN_F2R1_FB11 0x00000800U /*!<Filter bit 11 */
  1848. #define CAN_F2R1_FB12 0x00001000U /*!<Filter bit 12 */
  1849. #define CAN_F2R1_FB13 0x00002000U /*!<Filter bit 13 */
  1850. #define CAN_F2R1_FB14 0x00004000U /*!<Filter bit 14 */
  1851. #define CAN_F2R1_FB15 0x00008000U /*!<Filter bit 15 */
  1852. #define CAN_F2R1_FB16 0x00010000U /*!<Filter bit 16 */
  1853. #define CAN_F2R1_FB17 0x00020000U /*!<Filter bit 17 */
  1854. #define CAN_F2R1_FB18 0x00040000U /*!<Filter bit 18 */
  1855. #define CAN_F2R1_FB19 0x00080000U /*!<Filter bit 19 */
  1856. #define CAN_F2R1_FB20 0x00100000U /*!<Filter bit 20 */
  1857. #define CAN_F2R1_FB21 0x00200000U /*!<Filter bit 21 */
  1858. #define CAN_F2R1_FB22 0x00400000U /*!<Filter bit 22 */
  1859. #define CAN_F2R1_FB23 0x00800000U /*!<Filter bit 23 */
  1860. #define CAN_F2R1_FB24 0x01000000U /*!<Filter bit 24 */
  1861. #define CAN_F2R1_FB25 0x02000000U /*!<Filter bit 25 */
  1862. #define CAN_F2R1_FB26 0x04000000U /*!<Filter bit 26 */
  1863. #define CAN_F2R1_FB27 0x08000000U /*!<Filter bit 27 */
  1864. #define CAN_F2R1_FB28 0x10000000U /*!<Filter bit 28 */
  1865. #define CAN_F2R1_FB29 0x20000000U /*!<Filter bit 29 */
  1866. #define CAN_F2R1_FB30 0x40000000U /*!<Filter bit 30 */
  1867. #define CAN_F2R1_FB31 0x80000000U /*!<Filter bit 31 */
  1868. /******************* Bit definition for CAN_F3R1 register *******************/
  1869. #define CAN_F3R1_FB0 0x00000001U /*!<Filter bit 0 */
  1870. #define CAN_F3R1_FB1 0x00000002U /*!<Filter bit 1 */
  1871. #define CAN_F3R1_FB2 0x00000004U /*!<Filter bit 2 */
  1872. #define CAN_F3R1_FB3 0x00000008U /*!<Filter bit 3 */
  1873. #define CAN_F3R1_FB4 0x00000010U /*!<Filter bit 4 */
  1874. #define CAN_F3R1_FB5 0x00000020U /*!<Filter bit 5 */
  1875. #define CAN_F3R1_FB6 0x00000040U /*!<Filter bit 6 */
  1876. #define CAN_F3R1_FB7 0x00000080U /*!<Filter bit 7 */
  1877. #define CAN_F3R1_FB8 0x00000100U /*!<Filter bit 8 */
  1878. #define CAN_F3R1_FB9 0x00000200U /*!<Filter bit 9 */
  1879. #define CAN_F3R1_FB10 0x00000400U /*!<Filter bit 10 */
  1880. #define CAN_F3R1_FB11 0x00000800U /*!<Filter bit 11 */
  1881. #define CAN_F3R1_FB12 0x00001000U /*!<Filter bit 12 */
  1882. #define CAN_F3R1_FB13 0x00002000U /*!<Filter bit 13 */
  1883. #define CAN_F3R1_FB14 0x00004000U /*!<Filter bit 14 */
  1884. #define CAN_F3R1_FB15 0x00008000U /*!<Filter bit 15 */
  1885. #define CAN_F3R1_FB16 0x00010000U /*!<Filter bit 16 */
  1886. #define CAN_F3R1_FB17 0x00020000U /*!<Filter bit 17 */
  1887. #define CAN_F3R1_FB18 0x00040000U /*!<Filter bit 18 */
  1888. #define CAN_F3R1_FB19 0x00080000U /*!<Filter bit 19 */
  1889. #define CAN_F3R1_FB20 0x00100000U /*!<Filter bit 20 */
  1890. #define CAN_F3R1_FB21 0x00200000U /*!<Filter bit 21 */
  1891. #define CAN_F3R1_FB22 0x00400000U /*!<Filter bit 22 */
  1892. #define CAN_F3R1_FB23 0x00800000U /*!<Filter bit 23 */
  1893. #define CAN_F3R1_FB24 0x01000000U /*!<Filter bit 24 */
  1894. #define CAN_F3R1_FB25 0x02000000U /*!<Filter bit 25 */
  1895. #define CAN_F3R1_FB26 0x04000000U /*!<Filter bit 26 */
  1896. #define CAN_F3R1_FB27 0x08000000U /*!<Filter bit 27 */
  1897. #define CAN_F3R1_FB28 0x10000000U /*!<Filter bit 28 */
  1898. #define CAN_F3R1_FB29 0x20000000U /*!<Filter bit 29 */
  1899. #define CAN_F3R1_FB30 0x40000000U /*!<Filter bit 30 */
  1900. #define CAN_F3R1_FB31 0x80000000U /*!<Filter bit 31 */
  1901. /******************* Bit definition for CAN_F4R1 register *******************/
  1902. #define CAN_F4R1_FB0 0x00000001U /*!<Filter bit 0 */
  1903. #define CAN_F4R1_FB1 0x00000002U /*!<Filter bit 1 */
  1904. #define CAN_F4R1_FB2 0x00000004U /*!<Filter bit 2 */
  1905. #define CAN_F4R1_FB3 0x00000008U /*!<Filter bit 3 */
  1906. #define CAN_F4R1_FB4 0x00000010U /*!<Filter bit 4 */
  1907. #define CAN_F4R1_FB5 0x00000020U /*!<Filter bit 5 */
  1908. #define CAN_F4R1_FB6 0x00000040U /*!<Filter bit 6 */
  1909. #define CAN_F4R1_FB7 0x00000080U /*!<Filter bit 7 */
  1910. #define CAN_F4R1_FB8 0x00000100U /*!<Filter bit 8 */
  1911. #define CAN_F4R1_FB9 0x00000200U /*!<Filter bit 9 */
  1912. #define CAN_F4R1_FB10 0x00000400U /*!<Filter bit 10 */
  1913. #define CAN_F4R1_FB11 0x00000800U /*!<Filter bit 11 */
  1914. #define CAN_F4R1_FB12 0x00001000U /*!<Filter bit 12 */
  1915. #define CAN_F4R1_FB13 0x00002000U /*!<Filter bit 13 */
  1916. #define CAN_F4R1_FB14 0x00004000U /*!<Filter bit 14 */
  1917. #define CAN_F4R1_FB15 0x00008000U /*!<Filter bit 15 */
  1918. #define CAN_F4R1_FB16 0x00010000U /*!<Filter bit 16 */
  1919. #define CAN_F4R1_FB17 0x00020000U /*!<Filter bit 17 */
  1920. #define CAN_F4R1_FB18 0x00040000U /*!<Filter bit 18 */
  1921. #define CAN_F4R1_FB19 0x00080000U /*!<Filter bit 19 */
  1922. #define CAN_F4R1_FB20 0x00100000U /*!<Filter bit 20 */
  1923. #define CAN_F4R1_FB21 0x00200000U /*!<Filter bit 21 */
  1924. #define CAN_F4R1_FB22 0x00400000U /*!<Filter bit 22 */
  1925. #define CAN_F4R1_FB23 0x00800000U /*!<Filter bit 23 */
  1926. #define CAN_F4R1_FB24 0x01000000U /*!<Filter bit 24 */
  1927. #define CAN_F4R1_FB25 0x02000000U /*!<Filter bit 25 */
  1928. #define CAN_F4R1_FB26 0x04000000U /*!<Filter bit 26 */
  1929. #define CAN_F4R1_FB27 0x08000000U /*!<Filter bit 27 */
  1930. #define CAN_F4R1_FB28 0x10000000U /*!<Filter bit 28 */
  1931. #define CAN_F4R1_FB29 0x20000000U /*!<Filter bit 29 */
  1932. #define CAN_F4R1_FB30 0x40000000U /*!<Filter bit 30 */
  1933. #define CAN_F4R1_FB31 0x80000000U /*!<Filter bit 31 */
  1934. /******************* Bit definition for CAN_F5R1 register *******************/
  1935. #define CAN_F5R1_FB0 0x00000001U /*!<Filter bit 0 */
  1936. #define CAN_F5R1_FB1 0x00000002U /*!<Filter bit 1 */
  1937. #define CAN_F5R1_FB2 0x00000004U /*!<Filter bit 2 */
  1938. #define CAN_F5R1_FB3 0x00000008U /*!<Filter bit 3 */
  1939. #define CAN_F5R1_FB4 0x00000010U /*!<Filter bit 4 */
  1940. #define CAN_F5R1_FB5 0x00000020U /*!<Filter bit 5 */
  1941. #define CAN_F5R1_FB6 0x00000040U /*!<Filter bit 6 */
  1942. #define CAN_F5R1_FB7 0x00000080U /*!<Filter bit 7 */
  1943. #define CAN_F5R1_FB8 0x00000100U /*!<Filter bit 8 */
  1944. #define CAN_F5R1_FB9 0x00000200U /*!<Filter bit 9 */
  1945. #define CAN_F5R1_FB10 0x00000400U /*!<Filter bit 10 */
  1946. #define CAN_F5R1_FB11 0x00000800U /*!<Filter bit 11 */
  1947. #define CAN_F5R1_FB12 0x00001000U /*!<Filter bit 12 */
  1948. #define CAN_F5R1_FB13 0x00002000U /*!<Filter bit 13 */
  1949. #define CAN_F5R1_FB14 0x00004000U /*!<Filter bit 14 */
  1950. #define CAN_F5R1_FB15 0x00008000U /*!<Filter bit 15 */
  1951. #define CAN_F5R1_FB16 0x00010000U /*!<Filter bit 16 */
  1952. #define CAN_F5R1_FB17 0x00020000U /*!<Filter bit 17 */
  1953. #define CAN_F5R1_FB18 0x00040000U /*!<Filter bit 18 */
  1954. #define CAN_F5R1_FB19 0x00080000U /*!<Filter bit 19 */
  1955. #define CAN_F5R1_FB20 0x00100000U /*!<Filter bit 20 */
  1956. #define CAN_F5R1_FB21 0x00200000U /*!<Filter bit 21 */
  1957. #define CAN_F5R1_FB22 0x00400000U /*!<Filter bit 22 */
  1958. #define CAN_F5R1_FB23 0x00800000U /*!<Filter bit 23 */
  1959. #define CAN_F5R1_FB24 0x01000000U /*!<Filter bit 24 */
  1960. #define CAN_F5R1_FB25 0x02000000U /*!<Filter bit 25 */
  1961. #define CAN_F5R1_FB26 0x04000000U /*!<Filter bit 26 */
  1962. #define CAN_F5R1_FB27 0x08000000U /*!<Filter bit 27 */
  1963. #define CAN_F5R1_FB28 0x10000000U /*!<Filter bit 28 */
  1964. #define CAN_F5R1_FB29 0x20000000U /*!<Filter bit 29 */
  1965. #define CAN_F5R1_FB30 0x40000000U /*!<Filter bit 30 */
  1966. #define CAN_F5R1_FB31 0x80000000U /*!<Filter bit 31 */
  1967. /******************* Bit definition for CAN_F6R1 register *******************/
  1968. #define CAN_F6R1_FB0 0x00000001U /*!<Filter bit 0 */
  1969. #define CAN_F6R1_FB1 0x00000002U /*!<Filter bit 1 */
  1970. #define CAN_F6R1_FB2 0x00000004U /*!<Filter bit 2 */
  1971. #define CAN_F6R1_FB3 0x00000008U /*!<Filter bit 3 */
  1972. #define CAN_F6R1_FB4 0x00000010U /*!<Filter bit 4 */
  1973. #define CAN_F6R1_FB5 0x00000020U /*!<Filter bit 5 */
  1974. #define CAN_F6R1_FB6 0x00000040U /*!<Filter bit 6 */
  1975. #define CAN_F6R1_FB7 0x00000080U /*!<Filter bit 7 */
  1976. #define CAN_F6R1_FB8 0x00000100U /*!<Filter bit 8 */
  1977. #define CAN_F6R1_FB9 0x00000200U /*!<Filter bit 9 */
  1978. #define CAN_F6R1_FB10 0x00000400U /*!<Filter bit 10 */
  1979. #define CAN_F6R1_FB11 0x00000800U /*!<Filter bit 11 */
  1980. #define CAN_F6R1_FB12 0x00001000U /*!<Filter bit 12 */
  1981. #define CAN_F6R1_FB13 0x00002000U /*!<Filter bit 13 */
  1982. #define CAN_F6R1_FB14 0x00004000U /*!<Filter bit 14 */
  1983. #define CAN_F6R1_FB15 0x00008000U /*!<Filter bit 15 */
  1984. #define CAN_F6R1_FB16 0x00010000U /*!<Filter bit 16 */
  1985. #define CAN_F6R1_FB17 0x00020000U /*!<Filter bit 17 */
  1986. #define CAN_F6R1_FB18 0x00040000U /*!<Filter bit 18 */
  1987. #define CAN_F6R1_FB19 0x00080000U /*!<Filter bit 19 */
  1988. #define CAN_F6R1_FB20 0x00100000U /*!<Filter bit 20 */
  1989. #define CAN_F6R1_FB21 0x00200000U /*!<Filter bit 21 */
  1990. #define CAN_F6R1_FB22 0x00400000U /*!<Filter bit 22 */
  1991. #define CAN_F6R1_FB23 0x00800000U /*!<Filter bit 23 */
  1992. #define CAN_F6R1_FB24 0x01000000U /*!<Filter bit 24 */
  1993. #define CAN_F6R1_FB25 0x02000000U /*!<Filter bit 25 */
  1994. #define CAN_F6R1_FB26 0x04000000U /*!<Filter bit 26 */
  1995. #define CAN_F6R1_FB27 0x08000000U /*!<Filter bit 27 */
  1996. #define CAN_F6R1_FB28 0x10000000U /*!<Filter bit 28 */
  1997. #define CAN_F6R1_FB29 0x20000000U /*!<Filter bit 29 */
  1998. #define CAN_F6R1_FB30 0x40000000U /*!<Filter bit 30 */
  1999. #define CAN_F6R1_FB31 0x80000000U /*!<Filter bit 31 */
  2000. /******************* Bit definition for CAN_F7R1 register *******************/
  2001. #define CAN_F7R1_FB0 0x00000001U /*!<Filter bit 0 */
  2002. #define CAN_F7R1_FB1 0x00000002U /*!<Filter bit 1 */
  2003. #define CAN_F7R1_FB2 0x00000004U /*!<Filter bit 2 */
  2004. #define CAN_F7R1_FB3 0x00000008U /*!<Filter bit 3 */
  2005. #define CAN_F7R1_FB4 0x00000010U /*!<Filter bit 4 */
  2006. #define CAN_F7R1_FB5 0x00000020U /*!<Filter bit 5 */
  2007. #define CAN_F7R1_FB6 0x00000040U /*!<Filter bit 6 */
  2008. #define CAN_F7R1_FB7 0x00000080U /*!<Filter bit 7 */
  2009. #define CAN_F7R1_FB8 0x00000100U /*!<Filter bit 8 */
  2010. #define CAN_F7R1_FB9 0x00000200U /*!<Filter bit 9 */
  2011. #define CAN_F7R1_FB10 0x00000400U /*!<Filter bit 10 */
  2012. #define CAN_F7R1_FB11 0x00000800U /*!<Filter bit 11 */
  2013. #define CAN_F7R1_FB12 0x00001000U /*!<Filter bit 12 */
  2014. #define CAN_F7R1_FB13 0x00002000U /*!<Filter bit 13 */
  2015. #define CAN_F7R1_FB14 0x00004000U /*!<Filter bit 14 */
  2016. #define CAN_F7R1_FB15 0x00008000U /*!<Filter bit 15 */
  2017. #define CAN_F7R1_FB16 0x00010000U /*!<Filter bit 16 */
  2018. #define CAN_F7R1_FB17 0x00020000U /*!<Filter bit 17 */
  2019. #define CAN_F7R1_FB18 0x00040000U /*!<Filter bit 18 */
  2020. #define CAN_F7R1_FB19 0x00080000U /*!<Filter bit 19 */
  2021. #define CAN_F7R1_FB20 0x00100000U /*!<Filter bit 20 */
  2022. #define CAN_F7R1_FB21 0x00200000U /*!<Filter bit 21 */
  2023. #define CAN_F7R1_FB22 0x00400000U /*!<Filter bit 22 */
  2024. #define CAN_F7R1_FB23 0x00800000U /*!<Filter bit 23 */
  2025. #define CAN_F7R1_FB24 0x01000000U /*!<Filter bit 24 */
  2026. #define CAN_F7R1_FB25 0x02000000U /*!<Filter bit 25 */
  2027. #define CAN_F7R1_FB26 0x04000000U /*!<Filter bit 26 */
  2028. #define CAN_F7R1_FB27 0x08000000U /*!<Filter bit 27 */
  2029. #define CAN_F7R1_FB28 0x10000000U /*!<Filter bit 28 */
  2030. #define CAN_F7R1_FB29 0x20000000U /*!<Filter bit 29 */
  2031. #define CAN_F7R1_FB30 0x40000000U /*!<Filter bit 30 */
  2032. #define CAN_F7R1_FB31 0x80000000U /*!<Filter bit 31 */
  2033. /******************* Bit definition for CAN_F8R1 register *******************/
  2034. #define CAN_F8R1_FB0 0x00000001U /*!<Filter bit 0 */
  2035. #define CAN_F8R1_FB1 0x00000002U /*!<Filter bit 1 */
  2036. #define CAN_F8R1_FB2 0x00000004U /*!<Filter bit 2 */
  2037. #define CAN_F8R1_FB3 0x00000008U /*!<Filter bit 3 */
  2038. #define CAN_F8R1_FB4 0x00000010U /*!<Filter bit 4 */
  2039. #define CAN_F8R1_FB5 0x00000020U /*!<Filter bit 5 */
  2040. #define CAN_F8R1_FB6 0x00000040U /*!<Filter bit 6 */
  2041. #define CAN_F8R1_FB7 0x00000080U /*!<Filter bit 7 */
  2042. #define CAN_F8R1_FB8 0x00000100U /*!<Filter bit 8 */
  2043. #define CAN_F8R1_FB9 0x00000200U /*!<Filter bit 9 */
  2044. #define CAN_F8R1_FB10 0x00000400U /*!<Filter bit 10 */
  2045. #define CAN_F8R1_FB11 0x00000800U /*!<Filter bit 11 */
  2046. #define CAN_F8R1_FB12 0x00001000U /*!<Filter bit 12 */
  2047. #define CAN_F8R1_FB13 0x00002000U /*!<Filter bit 13 */
  2048. #define CAN_F8R1_FB14 0x00004000U /*!<Filter bit 14 */
  2049. #define CAN_F8R1_FB15 0x00008000U /*!<Filter bit 15 */
  2050. #define CAN_F8R1_FB16 0x00010000U /*!<Filter bit 16 */
  2051. #define CAN_F8R1_FB17 0x00020000U /*!<Filter bit 17 */
  2052. #define CAN_F8R1_FB18 0x00040000U /*!<Filter bit 18 */
  2053. #define CAN_F8R1_FB19 0x00080000U /*!<Filter bit 19 */
  2054. #define CAN_F8R1_FB20 0x00100000U /*!<Filter bit 20 */
  2055. #define CAN_F8R1_FB21 0x00200000U /*!<Filter bit 21 */
  2056. #define CAN_F8R1_FB22 0x00400000U /*!<Filter bit 22 */
  2057. #define CAN_F8R1_FB23 0x00800000U /*!<Filter bit 23 */
  2058. #define CAN_F8R1_FB24 0x01000000U /*!<Filter bit 24 */
  2059. #define CAN_F8R1_FB25 0x02000000U /*!<Filter bit 25 */
  2060. #define CAN_F8R1_FB26 0x04000000U /*!<Filter bit 26 */
  2061. #define CAN_F8R1_FB27 0x08000000U /*!<Filter bit 27 */
  2062. #define CAN_F8R1_FB28 0x10000000U /*!<Filter bit 28 */
  2063. #define CAN_F8R1_FB29 0x20000000U /*!<Filter bit 29 */
  2064. #define CAN_F8R1_FB30 0x40000000U /*!<Filter bit 30 */
  2065. #define CAN_F8R1_FB31 0x80000000U /*!<Filter bit 31 */
  2066. /******************* Bit definition for CAN_F9R1 register *******************/
  2067. #define CAN_F9R1_FB0 0x00000001U /*!<Filter bit 0 */
  2068. #define CAN_F9R1_FB1 0x00000002U /*!<Filter bit 1 */
  2069. #define CAN_F9R1_FB2 0x00000004U /*!<Filter bit 2 */
  2070. #define CAN_F9R1_FB3 0x00000008U /*!<Filter bit 3 */
  2071. #define CAN_F9R1_FB4 0x00000010U /*!<Filter bit 4 */
  2072. #define CAN_F9R1_FB5 0x00000020U /*!<Filter bit 5 */
  2073. #define CAN_F9R1_FB6 0x00000040U /*!<Filter bit 6 */
  2074. #define CAN_F9R1_FB7 0x00000080U /*!<Filter bit 7 */
  2075. #define CAN_F9R1_FB8 0x00000100U /*!<Filter bit 8 */
  2076. #define CAN_F9R1_FB9 0x00000200U /*!<Filter bit 9 */
  2077. #define CAN_F9R1_FB10 0x00000400U /*!<Filter bit 10 */
  2078. #define CAN_F9R1_FB11 0x00000800U /*!<Filter bit 11 */
  2079. #define CAN_F9R1_FB12 0x00001000U /*!<Filter bit 12 */
  2080. #define CAN_F9R1_FB13 0x00002000U /*!<Filter bit 13 */
  2081. #define CAN_F9R1_FB14 0x00004000U /*!<Filter bit 14 */
  2082. #define CAN_F9R1_FB15 0x00008000U /*!<Filter bit 15 */
  2083. #define CAN_F9R1_FB16 0x00010000U /*!<Filter bit 16 */
  2084. #define CAN_F9R1_FB17 0x00020000U /*!<Filter bit 17 */
  2085. #define CAN_F9R1_FB18 0x00040000U /*!<Filter bit 18 */
  2086. #define CAN_F9R1_FB19 0x00080000U /*!<Filter bit 19 */
  2087. #define CAN_F9R1_FB20 0x00100000U /*!<Filter bit 20 */
  2088. #define CAN_F9R1_FB21 0x00200000U /*!<Filter bit 21 */
  2089. #define CAN_F9R1_FB22 0x00400000U /*!<Filter bit 22 */
  2090. #define CAN_F9R1_FB23 0x00800000U /*!<Filter bit 23 */
  2091. #define CAN_F9R1_FB24 0x01000000U /*!<Filter bit 24 */
  2092. #define CAN_F9R1_FB25 0x02000000U /*!<Filter bit 25 */
  2093. #define CAN_F9R1_FB26 0x04000000U /*!<Filter bit 26 */
  2094. #define CAN_F9R1_FB27 0x08000000U /*!<Filter bit 27 */
  2095. #define CAN_F9R1_FB28 0x10000000U /*!<Filter bit 28 */
  2096. #define CAN_F9R1_FB29 0x20000000U /*!<Filter bit 29 */
  2097. #define CAN_F9R1_FB30 0x40000000U /*!<Filter bit 30 */
  2098. #define CAN_F9R1_FB31 0x80000000U /*!<Filter bit 31 */
  2099. /******************* Bit definition for CAN_F10R1 register ******************/
  2100. #define CAN_F10R1_FB0 0x00000001U /*!<Filter bit 0 */
  2101. #define CAN_F10R1_FB1 0x00000002U /*!<Filter bit 1 */
  2102. #define CAN_F10R1_FB2 0x00000004U /*!<Filter bit 2 */
  2103. #define CAN_F10R1_FB3 0x00000008U /*!<Filter bit 3 */
  2104. #define CAN_F10R1_FB4 0x00000010U /*!<Filter bit 4 */
  2105. #define CAN_F10R1_FB5 0x00000020U /*!<Filter bit 5 */
  2106. #define CAN_F10R1_FB6 0x00000040U /*!<Filter bit 6 */
  2107. #define CAN_F10R1_FB7 0x00000080U /*!<Filter bit 7 */
  2108. #define CAN_F10R1_FB8 0x00000100U /*!<Filter bit 8 */
  2109. #define CAN_F10R1_FB9 0x00000200U /*!<Filter bit 9 */
  2110. #define CAN_F10R1_FB10 0x00000400U /*!<Filter bit 10 */
  2111. #define CAN_F10R1_FB11 0x00000800U /*!<Filter bit 11 */
  2112. #define CAN_F10R1_FB12 0x00001000U /*!<Filter bit 12 */
  2113. #define CAN_F10R1_FB13 0x00002000U /*!<Filter bit 13 */
  2114. #define CAN_F10R1_FB14 0x00004000U /*!<Filter bit 14 */
  2115. #define CAN_F10R1_FB15 0x00008000U /*!<Filter bit 15 */
  2116. #define CAN_F10R1_FB16 0x00010000U /*!<Filter bit 16 */
  2117. #define CAN_F10R1_FB17 0x00020000U /*!<Filter bit 17 */
  2118. #define CAN_F10R1_FB18 0x00040000U /*!<Filter bit 18 */
  2119. #define CAN_F10R1_FB19 0x00080000U /*!<Filter bit 19 */
  2120. #define CAN_F10R1_FB20 0x00100000U /*!<Filter bit 20 */
  2121. #define CAN_F10R1_FB21 0x00200000U /*!<Filter bit 21 */
  2122. #define CAN_F10R1_FB22 0x00400000U /*!<Filter bit 22 */
  2123. #define CAN_F10R1_FB23 0x00800000U /*!<Filter bit 23 */
  2124. #define CAN_F10R1_FB24 0x01000000U /*!<Filter bit 24 */
  2125. #define CAN_F10R1_FB25 0x02000000U /*!<Filter bit 25 */
  2126. #define CAN_F10R1_FB26 0x04000000U /*!<Filter bit 26 */
  2127. #define CAN_F10R1_FB27 0x08000000U /*!<Filter bit 27 */
  2128. #define CAN_F10R1_FB28 0x10000000U /*!<Filter bit 28 */
  2129. #define CAN_F10R1_FB29 0x20000000U /*!<Filter bit 29 */
  2130. #define CAN_F10R1_FB30 0x40000000U /*!<Filter bit 30 */
  2131. #define CAN_F10R1_FB31 0x80000000U /*!<Filter bit 31 */
  2132. /******************* Bit definition for CAN_F11R1 register ******************/
  2133. #define CAN_F11R1_FB0 0x00000001U /*!<Filter bit 0 */
  2134. #define CAN_F11R1_FB1 0x00000002U /*!<Filter bit 1 */
  2135. #define CAN_F11R1_FB2 0x00000004U /*!<Filter bit 2 */
  2136. #define CAN_F11R1_FB3 0x00000008U /*!<Filter bit 3 */
  2137. #define CAN_F11R1_FB4 0x00000010U /*!<Filter bit 4 */
  2138. #define CAN_F11R1_FB5 0x00000020U /*!<Filter bit 5 */
  2139. #define CAN_F11R1_FB6 0x00000040U /*!<Filter bit 6 */
  2140. #define CAN_F11R1_FB7 0x00000080U /*!<Filter bit 7 */
  2141. #define CAN_F11R1_FB8 0x00000100U /*!<Filter bit 8 */
  2142. #define CAN_F11R1_FB9 0x00000200U /*!<Filter bit 9 */
  2143. #define CAN_F11R1_FB10 0x00000400U /*!<Filter bit 10 */
  2144. #define CAN_F11R1_FB11 0x00000800U /*!<Filter bit 11 */
  2145. #define CAN_F11R1_FB12 0x00001000U /*!<Filter bit 12 */
  2146. #define CAN_F11R1_FB13 0x00002000U /*!<Filter bit 13 */
  2147. #define CAN_F11R1_FB14 0x00004000U /*!<Filter bit 14 */
  2148. #define CAN_F11R1_FB15 0x00008000U /*!<Filter bit 15 */
  2149. #define CAN_F11R1_FB16 0x00010000U /*!<Filter bit 16 */
  2150. #define CAN_F11R1_FB17 0x00020000U /*!<Filter bit 17 */
  2151. #define CAN_F11R1_FB18 0x00040000U /*!<Filter bit 18 */
  2152. #define CAN_F11R1_FB19 0x00080000U /*!<Filter bit 19 */
  2153. #define CAN_F11R1_FB20 0x00100000U /*!<Filter bit 20 */
  2154. #define CAN_F11R1_FB21 0x00200000U /*!<Filter bit 21 */
  2155. #define CAN_F11R1_FB22 0x00400000U /*!<Filter bit 22 */
  2156. #define CAN_F11R1_FB23 0x00800000U /*!<Filter bit 23 */
  2157. #define CAN_F11R1_FB24 0x01000000U /*!<Filter bit 24 */
  2158. #define CAN_F11R1_FB25 0x02000000U /*!<Filter bit 25 */
  2159. #define CAN_F11R1_FB26 0x04000000U /*!<Filter bit 26 */
  2160. #define CAN_F11R1_FB27 0x08000000U /*!<Filter bit 27 */
  2161. #define CAN_F11R1_FB28 0x10000000U /*!<Filter bit 28 */
  2162. #define CAN_F11R1_FB29 0x20000000U /*!<Filter bit 29 */
  2163. #define CAN_F11R1_FB30 0x40000000U /*!<Filter bit 30 */
  2164. #define CAN_F11R1_FB31 0x80000000U /*!<Filter bit 31 */
  2165. /******************* Bit definition for CAN_F12R1 register ******************/
  2166. #define CAN_F12R1_FB0 0x00000001U /*!<Filter bit 0 */
  2167. #define CAN_F12R1_FB1 0x00000002U /*!<Filter bit 1 */
  2168. #define CAN_F12R1_FB2 0x00000004U /*!<Filter bit 2 */
  2169. #define CAN_F12R1_FB3 0x00000008U /*!<Filter bit 3 */
  2170. #define CAN_F12R1_FB4 0x00000010U /*!<Filter bit 4 */
  2171. #define CAN_F12R1_FB5 0x00000020U /*!<Filter bit 5 */
  2172. #define CAN_F12R1_FB6 0x00000040U /*!<Filter bit 6 */
  2173. #define CAN_F12R1_FB7 0x00000080U /*!<Filter bit 7 */
  2174. #define CAN_F12R1_FB8 0x00000100U /*!<Filter bit 8 */
  2175. #define CAN_F12R1_FB9 0x00000200U /*!<Filter bit 9 */
  2176. #define CAN_F12R1_FB10 0x00000400U /*!<Filter bit 10 */
  2177. #define CAN_F12R1_FB11 0x00000800U /*!<Filter bit 11 */
  2178. #define CAN_F12R1_FB12 0x00001000U /*!<Filter bit 12 */
  2179. #define CAN_F12R1_FB13 0x00002000U /*!<Filter bit 13 */
  2180. #define CAN_F12R1_FB14 0x00004000U /*!<Filter bit 14 */
  2181. #define CAN_F12R1_FB15 0x00008000U /*!<Filter bit 15 */
  2182. #define CAN_F12R1_FB16 0x00010000U /*!<Filter bit 16 */
  2183. #define CAN_F12R1_FB17 0x00020000U /*!<Filter bit 17 */
  2184. #define CAN_F12R1_FB18 0x00040000U /*!<Filter bit 18 */
  2185. #define CAN_F12R1_FB19 0x00080000U /*!<Filter bit 19 */
  2186. #define CAN_F12R1_FB20 0x00100000U /*!<Filter bit 20 */
  2187. #define CAN_F12R1_FB21 0x00200000U /*!<Filter bit 21 */
  2188. #define CAN_F12R1_FB22 0x00400000U /*!<Filter bit 22 */
  2189. #define CAN_F12R1_FB23 0x00800000U /*!<Filter bit 23 */
  2190. #define CAN_F12R1_FB24 0x01000000U /*!<Filter bit 24 */
  2191. #define CAN_F12R1_FB25 0x02000000U /*!<Filter bit 25 */
  2192. #define CAN_F12R1_FB26 0x04000000U /*!<Filter bit 26 */
  2193. #define CAN_F12R1_FB27 0x08000000U /*!<Filter bit 27 */
  2194. #define CAN_F12R1_FB28 0x10000000U /*!<Filter bit 28 */
  2195. #define CAN_F12R1_FB29 0x20000000U /*!<Filter bit 29 */
  2196. #define CAN_F12R1_FB30 0x40000000U /*!<Filter bit 30 */
  2197. #define CAN_F12R1_FB31 0x80000000U /*!<Filter bit 31 */
  2198. /******************* Bit definition for CAN_F13R1 register ******************/
  2199. #define CAN_F13R1_FB0 0x00000001U /*!<Filter bit 0 */
  2200. #define CAN_F13R1_FB1 0x00000002U /*!<Filter bit 1 */
  2201. #define CAN_F13R1_FB2 0x00000004U /*!<Filter bit 2 */
  2202. #define CAN_F13R1_FB3 0x00000008U /*!<Filter bit 3 */
  2203. #define CAN_F13R1_FB4 0x00000010U /*!<Filter bit 4 */
  2204. #define CAN_F13R1_FB5 0x00000020U /*!<Filter bit 5 */
  2205. #define CAN_F13R1_FB6 0x00000040U /*!<Filter bit 6 */
  2206. #define CAN_F13R1_FB7 0x00000080U /*!<Filter bit 7 */
  2207. #define CAN_F13R1_FB8 0x00000100U /*!<Filter bit 8 */
  2208. #define CAN_F13R1_FB9 0x00000200U /*!<Filter bit 9 */
  2209. #define CAN_F13R1_FB10 0x00000400U /*!<Filter bit 10 */
  2210. #define CAN_F13R1_FB11 0x00000800U /*!<Filter bit 11 */
  2211. #define CAN_F13R1_FB12 0x00001000U /*!<Filter bit 12 */
  2212. #define CAN_F13R1_FB13 0x00002000U /*!<Filter bit 13 */
  2213. #define CAN_F13R1_FB14 0x00004000U /*!<Filter bit 14 */
  2214. #define CAN_F13R1_FB15 0x00008000U /*!<Filter bit 15 */
  2215. #define CAN_F13R1_FB16 0x00010000U /*!<Filter bit 16 */
  2216. #define CAN_F13R1_FB17 0x00020000U /*!<Filter bit 17 */
  2217. #define CAN_F13R1_FB18 0x00040000U /*!<Filter bit 18 */
  2218. #define CAN_F13R1_FB19 0x00080000U /*!<Filter bit 19 */
  2219. #define CAN_F13R1_FB20 0x00100000U /*!<Filter bit 20 */
  2220. #define CAN_F13R1_FB21 0x00200000U /*!<Filter bit 21 */
  2221. #define CAN_F13R1_FB22 0x00400000U /*!<Filter bit 22 */
  2222. #define CAN_F13R1_FB23 0x00800000U /*!<Filter bit 23 */
  2223. #define CAN_F13R1_FB24 0x01000000U /*!<Filter bit 24 */
  2224. #define CAN_F13R1_FB25 0x02000000U /*!<Filter bit 25 */
  2225. #define CAN_F13R1_FB26 0x04000000U /*!<Filter bit 26 */
  2226. #define CAN_F13R1_FB27 0x08000000U /*!<Filter bit 27 */
  2227. #define CAN_F13R1_FB28 0x10000000U /*!<Filter bit 28 */
  2228. #define CAN_F13R1_FB29 0x20000000U /*!<Filter bit 29 */
  2229. #define CAN_F13R1_FB30 0x40000000U /*!<Filter bit 30 */
  2230. #define CAN_F13R1_FB31 0x80000000U /*!<Filter bit 31 */
  2231. /******************* Bit definition for CAN_F0R2 register *******************/
  2232. #define CAN_F0R2_FB0 0x00000001U /*!<Filter bit 0 */
  2233. #define CAN_F0R2_FB1 0x00000002U /*!<Filter bit 1 */
  2234. #define CAN_F0R2_FB2 0x00000004U /*!<Filter bit 2 */
  2235. #define CAN_F0R2_FB3 0x00000008U /*!<Filter bit 3 */
  2236. #define CAN_F0R2_FB4 0x00000010U /*!<Filter bit 4 */
  2237. #define CAN_F0R2_FB5 0x00000020U /*!<Filter bit 5 */
  2238. #define CAN_F0R2_FB6 0x00000040U /*!<Filter bit 6 */
  2239. #define CAN_F0R2_FB7 0x00000080U /*!<Filter bit 7 */
  2240. #define CAN_F0R2_FB8 0x00000100U /*!<Filter bit 8 */
  2241. #define CAN_F0R2_FB9 0x00000200U /*!<Filter bit 9 */
  2242. #define CAN_F0R2_FB10 0x00000400U /*!<Filter bit 10 */
  2243. #define CAN_F0R2_FB11 0x00000800U /*!<Filter bit 11 */
  2244. #define CAN_F0R2_FB12 0x00001000U /*!<Filter bit 12 */
  2245. #define CAN_F0R2_FB13 0x00002000U /*!<Filter bit 13 */
  2246. #define CAN_F0R2_FB14 0x00004000U /*!<Filter bit 14 */
  2247. #define CAN_F0R2_FB15 0x00008000U /*!<Filter bit 15 */
  2248. #define CAN_F0R2_FB16 0x00010000U /*!<Filter bit 16 */
  2249. #define CAN_F0R2_FB17 0x00020000U /*!<Filter bit 17 */
  2250. #define CAN_F0R2_FB18 0x00040000U /*!<Filter bit 18 */
  2251. #define CAN_F0R2_FB19 0x00080000U /*!<Filter bit 19 */
  2252. #define CAN_F0R2_FB20 0x00100000U /*!<Filter bit 20 */
  2253. #define CAN_F0R2_FB21 0x00200000U /*!<Filter bit 21 */
  2254. #define CAN_F0R2_FB22 0x00400000U /*!<Filter bit 22 */
  2255. #define CAN_F0R2_FB23 0x00800000U /*!<Filter bit 23 */
  2256. #define CAN_F0R2_FB24 0x01000000U /*!<Filter bit 24 */
  2257. #define CAN_F0R2_FB25 0x02000000U /*!<Filter bit 25 */
  2258. #define CAN_F0R2_FB26 0x04000000U /*!<Filter bit 26 */
  2259. #define CAN_F0R2_FB27 0x08000000U /*!<Filter bit 27 */
  2260. #define CAN_F0R2_FB28 0x10000000U /*!<Filter bit 28 */
  2261. #define CAN_F0R2_FB29 0x20000000U /*!<Filter bit 29 */
  2262. #define CAN_F0R2_FB30 0x40000000U /*!<Filter bit 30 */
  2263. #define CAN_F0R2_FB31 0x80000000U /*!<Filter bit 31 */
  2264. /******************* Bit definition for CAN_F1R2 register *******************/
  2265. #define CAN_F1R2_FB0 0x00000001U /*!<Filter bit 0 */
  2266. #define CAN_F1R2_FB1 0x00000002U /*!<Filter bit 1 */
  2267. #define CAN_F1R2_FB2 0x00000004U /*!<Filter bit 2 */
  2268. #define CAN_F1R2_FB3 0x00000008U /*!<Filter bit 3 */
  2269. #define CAN_F1R2_FB4 0x00000010U /*!<Filter bit 4 */
  2270. #define CAN_F1R2_FB5 0x00000020U /*!<Filter bit 5 */
  2271. #define CAN_F1R2_FB6 0x00000040U /*!<Filter bit 6 */
  2272. #define CAN_F1R2_FB7 0x00000080U /*!<Filter bit 7 */
  2273. #define CAN_F1R2_FB8 0x00000100U /*!<Filter bit 8 */
  2274. #define CAN_F1R2_FB9 0x00000200U /*!<Filter bit 9 */
  2275. #define CAN_F1R2_FB10 0x00000400U /*!<Filter bit 10 */
  2276. #define CAN_F1R2_FB11 0x00000800U /*!<Filter bit 11 */
  2277. #define CAN_F1R2_FB12 0x00001000U /*!<Filter bit 12 */
  2278. #define CAN_F1R2_FB13 0x00002000U /*!<Filter bit 13 */
  2279. #define CAN_F1R2_FB14 0x00004000U /*!<Filter bit 14 */
  2280. #define CAN_F1R2_FB15 0x00008000U /*!<Filter bit 15 */
  2281. #define CAN_F1R2_FB16 0x00010000U /*!<Filter bit 16 */
  2282. #define CAN_F1R2_FB17 0x00020000U /*!<Filter bit 17 */
  2283. #define CAN_F1R2_FB18 0x00040000U /*!<Filter bit 18 */
  2284. #define CAN_F1R2_FB19 0x00080000U /*!<Filter bit 19 */
  2285. #define CAN_F1R2_FB20 0x00100000U /*!<Filter bit 20 */
  2286. #define CAN_F1R2_FB21 0x00200000U /*!<Filter bit 21 */
  2287. #define CAN_F1R2_FB22 0x00400000U /*!<Filter bit 22 */
  2288. #define CAN_F1R2_FB23 0x00800000U /*!<Filter bit 23 */
  2289. #define CAN_F1R2_FB24 0x01000000U /*!<Filter bit 24 */
  2290. #define CAN_F1R2_FB25 0x02000000U /*!<Filter bit 25 */
  2291. #define CAN_F1R2_FB26 0x04000000U /*!<Filter bit 26 */
  2292. #define CAN_F1R2_FB27 0x08000000U /*!<Filter bit 27 */
  2293. #define CAN_F1R2_FB28 0x10000000U /*!<Filter bit 28 */
  2294. #define CAN_F1R2_FB29 0x20000000U /*!<Filter bit 29 */
  2295. #define CAN_F1R2_FB30 0x40000000U /*!<Filter bit 30 */
  2296. #define CAN_F1R2_FB31 0x80000000U /*!<Filter bit 31 */
  2297. /******************* Bit definition for CAN_F2R2 register *******************/
  2298. #define CAN_F2R2_FB0 0x00000001U /*!<Filter bit 0 */
  2299. #define CAN_F2R2_FB1 0x00000002U /*!<Filter bit 1 */
  2300. #define CAN_F2R2_FB2 0x00000004U /*!<Filter bit 2 */
  2301. #define CAN_F2R2_FB3 0x00000008U /*!<Filter bit 3 */
  2302. #define CAN_F2R2_FB4 0x00000010U /*!<Filter bit 4 */
  2303. #define CAN_F2R2_FB5 0x00000020U /*!<Filter bit 5 */
  2304. #define CAN_F2R2_FB6 0x00000040U /*!<Filter bit 6 */
  2305. #define CAN_F2R2_FB7 0x00000080U /*!<Filter bit 7 */
  2306. #define CAN_F2R2_FB8 0x00000100U /*!<Filter bit 8 */
  2307. #define CAN_F2R2_FB9 0x00000200U /*!<Filter bit 9 */
  2308. #define CAN_F2R2_FB10 0x00000400U /*!<Filter bit 10 */
  2309. #define CAN_F2R2_FB11 0x00000800U /*!<Filter bit 11 */
  2310. #define CAN_F2R2_FB12 0x00001000U /*!<Filter bit 12 */
  2311. #define CAN_F2R2_FB13 0x00002000U /*!<Filter bit 13 */
  2312. #define CAN_F2R2_FB14 0x00004000U /*!<Filter bit 14 */
  2313. #define CAN_F2R2_FB15 0x00008000U /*!<Filter bit 15 */
  2314. #define CAN_F2R2_FB16 0x00010000U /*!<Filter bit 16 */
  2315. #define CAN_F2R2_FB17 0x00020000U /*!<Filter bit 17 */
  2316. #define CAN_F2R2_FB18 0x00040000U /*!<Filter bit 18 */
  2317. #define CAN_F2R2_FB19 0x00080000U /*!<Filter bit 19 */
  2318. #define CAN_F2R2_FB20 0x00100000U /*!<Filter bit 20 */
  2319. #define CAN_F2R2_FB21 0x00200000U /*!<Filter bit 21 */
  2320. #define CAN_F2R2_FB22 0x00400000U /*!<Filter bit 22 */
  2321. #define CAN_F2R2_FB23 0x00800000U /*!<Filter bit 23 */
  2322. #define CAN_F2R2_FB24 0x01000000U /*!<Filter bit 24 */
  2323. #define CAN_F2R2_FB25 0x02000000U /*!<Filter bit 25 */
  2324. #define CAN_F2R2_FB26 0x04000000U /*!<Filter bit 26 */
  2325. #define CAN_F2R2_FB27 0x08000000U /*!<Filter bit 27 */
  2326. #define CAN_F2R2_FB28 0x10000000U /*!<Filter bit 28 */
  2327. #define CAN_F2R2_FB29 0x20000000U /*!<Filter bit 29 */
  2328. #define CAN_F2R2_FB30 0x40000000U /*!<Filter bit 30 */
  2329. #define CAN_F2R2_FB31 0x80000000U /*!<Filter bit 31 */
  2330. /******************* Bit definition for CAN_F3R2 register *******************/
  2331. #define CAN_F3R2_FB0 0x00000001U /*!<Filter bit 0 */
  2332. #define CAN_F3R2_FB1 0x00000002U /*!<Filter bit 1 */
  2333. #define CAN_F3R2_FB2 0x00000004U /*!<Filter bit 2 */
  2334. #define CAN_F3R2_FB3 0x00000008U /*!<Filter bit 3 */
  2335. #define CAN_F3R2_FB4 0x00000010U /*!<Filter bit 4 */
  2336. #define CAN_F3R2_FB5 0x00000020U /*!<Filter bit 5 */
  2337. #define CAN_F3R2_FB6 0x00000040U /*!<Filter bit 6 */
  2338. #define CAN_F3R2_FB7 0x00000080U /*!<Filter bit 7 */
  2339. #define CAN_F3R2_FB8 0x00000100U /*!<Filter bit 8 */
  2340. #define CAN_F3R2_FB9 0x00000200U /*!<Filter bit 9 */
  2341. #define CAN_F3R2_FB10 0x00000400U /*!<Filter bit 10 */
  2342. #define CAN_F3R2_FB11 0x00000800U /*!<Filter bit 11 */
  2343. #define CAN_F3R2_FB12 0x00001000U /*!<Filter bit 12 */
  2344. #define CAN_F3R2_FB13 0x00002000U /*!<Filter bit 13 */
  2345. #define CAN_F3R2_FB14 0x00004000U /*!<Filter bit 14 */
  2346. #define CAN_F3R2_FB15 0x00008000U /*!<Filter bit 15 */
  2347. #define CAN_F3R2_FB16 0x00010000U /*!<Filter bit 16 */
  2348. #define CAN_F3R2_FB17 0x00020000U /*!<Filter bit 17 */
  2349. #define CAN_F3R2_FB18 0x00040000U /*!<Filter bit 18 */
  2350. #define CAN_F3R2_FB19 0x00080000U /*!<Filter bit 19 */
  2351. #define CAN_F3R2_FB20 0x00100000U /*!<Filter bit 20 */
  2352. #define CAN_F3R2_FB21 0x00200000U /*!<Filter bit 21 */
  2353. #define CAN_F3R2_FB22 0x00400000U /*!<Filter bit 22 */
  2354. #define CAN_F3R2_FB23 0x00800000U /*!<Filter bit 23 */
  2355. #define CAN_F3R2_FB24 0x01000000U /*!<Filter bit 24 */
  2356. #define CAN_F3R2_FB25 0x02000000U /*!<Filter bit 25 */
  2357. #define CAN_F3R2_FB26 0x04000000U /*!<Filter bit 26 */
  2358. #define CAN_F3R2_FB27 0x08000000U /*!<Filter bit 27 */
  2359. #define CAN_F3R2_FB28 0x10000000U /*!<Filter bit 28 */
  2360. #define CAN_F3R2_FB29 0x20000000U /*!<Filter bit 29 */
  2361. #define CAN_F3R2_FB30 0x40000000U /*!<Filter bit 30 */
  2362. #define CAN_F3R2_FB31 0x80000000U /*!<Filter bit 31 */
  2363. /******************* Bit definition for CAN_F4R2 register *******************/
  2364. #define CAN_F4R2_FB0 0x00000001U /*!<Filter bit 0 */
  2365. #define CAN_F4R2_FB1 0x00000002U /*!<Filter bit 1 */
  2366. #define CAN_F4R2_FB2 0x00000004U /*!<Filter bit 2 */
  2367. #define CAN_F4R2_FB3 0x00000008U /*!<Filter bit 3 */
  2368. #define CAN_F4R2_FB4 0x00000010U /*!<Filter bit 4 */
  2369. #define CAN_F4R2_FB5 0x00000020U /*!<Filter bit 5 */
  2370. #define CAN_F4R2_FB6 0x00000040U /*!<Filter bit 6 */
  2371. #define CAN_F4R2_FB7 0x00000080U /*!<Filter bit 7 */
  2372. #define CAN_F4R2_FB8 0x00000100U /*!<Filter bit 8 */
  2373. #define CAN_F4R2_FB9 0x00000200U /*!<Filter bit 9 */
  2374. #define CAN_F4R2_FB10 0x00000400U /*!<Filter bit 10 */
  2375. #define CAN_F4R2_FB11 0x00000800U /*!<Filter bit 11 */
  2376. #define CAN_F4R2_FB12 0x00001000U /*!<Filter bit 12 */
  2377. #define CAN_F4R2_FB13 0x00002000U /*!<Filter bit 13 */
  2378. #define CAN_F4R2_FB14 0x00004000U /*!<Filter bit 14 */
  2379. #define CAN_F4R2_FB15 0x00008000U /*!<Filter bit 15 */
  2380. #define CAN_F4R2_FB16 0x00010000U /*!<Filter bit 16 */
  2381. #define CAN_F4R2_FB17 0x00020000U /*!<Filter bit 17 */
  2382. #define CAN_F4R2_FB18 0x00040000U /*!<Filter bit 18 */
  2383. #define CAN_F4R2_FB19 0x00080000U /*!<Filter bit 19 */
  2384. #define CAN_F4R2_FB20 0x00100000U /*!<Filter bit 20 */
  2385. #define CAN_F4R2_FB21 0x00200000U /*!<Filter bit 21 */
  2386. #define CAN_F4R2_FB22 0x00400000U /*!<Filter bit 22 */
  2387. #define CAN_F4R2_FB23 0x00800000U /*!<Filter bit 23 */
  2388. #define CAN_F4R2_FB24 0x01000000U /*!<Filter bit 24 */
  2389. #define CAN_F4R2_FB25 0x02000000U /*!<Filter bit 25 */
  2390. #define CAN_F4R2_FB26 0x04000000U /*!<Filter bit 26 */
  2391. #define CAN_F4R2_FB27 0x08000000U /*!<Filter bit 27 */
  2392. #define CAN_F4R2_FB28 0x10000000U /*!<Filter bit 28 */
  2393. #define CAN_F4R2_FB29 0x20000000U /*!<Filter bit 29 */
  2394. #define CAN_F4R2_FB30 0x40000000U /*!<Filter bit 30 */
  2395. #define CAN_F4R2_FB31 0x80000000U /*!<Filter bit 31 */
  2396. /******************* Bit definition for CAN_F5R2 register *******************/
  2397. #define CAN_F5R2_FB0 0x00000001U /*!<Filter bit 0 */
  2398. #define CAN_F5R2_FB1 0x00000002U /*!<Filter bit 1 */
  2399. #define CAN_F5R2_FB2 0x00000004U /*!<Filter bit 2 */
  2400. #define CAN_F5R2_FB3 0x00000008U /*!<Filter bit 3 */
  2401. #define CAN_F5R2_FB4 0x00000010U /*!<Filter bit 4 */
  2402. #define CAN_F5R2_FB5 0x00000020U /*!<Filter bit 5 */
  2403. #define CAN_F5R2_FB6 0x00000040U /*!<Filter bit 6 */
  2404. #define CAN_F5R2_FB7 0x00000080U /*!<Filter bit 7 */
  2405. #define CAN_F5R2_FB8 0x00000100U /*!<Filter bit 8 */
  2406. #define CAN_F5R2_FB9 0x00000200U /*!<Filter bit 9 */
  2407. #define CAN_F5R2_FB10 0x00000400U /*!<Filter bit 10 */
  2408. #define CAN_F5R2_FB11 0x00000800U /*!<Filter bit 11 */
  2409. #define CAN_F5R2_FB12 0x00001000U /*!<Filter bit 12 */
  2410. #define CAN_F5R2_FB13 0x00002000U /*!<Filter bit 13 */
  2411. #define CAN_F5R2_FB14 0x00004000U /*!<Filter bit 14 */
  2412. #define CAN_F5R2_FB15 0x00008000U /*!<Filter bit 15 */
  2413. #define CAN_F5R2_FB16 0x00010000U /*!<Filter bit 16 */
  2414. #define CAN_F5R2_FB17 0x00020000U /*!<Filter bit 17 */
  2415. #define CAN_F5R2_FB18 0x00040000U /*!<Filter bit 18 */
  2416. #define CAN_F5R2_FB19 0x00080000U /*!<Filter bit 19 */
  2417. #define CAN_F5R2_FB20 0x00100000U /*!<Filter bit 20 */
  2418. #define CAN_F5R2_FB21 0x00200000U /*!<Filter bit 21 */
  2419. #define CAN_F5R2_FB22 0x00400000U /*!<Filter bit 22 */
  2420. #define CAN_F5R2_FB23 0x00800000U /*!<Filter bit 23 */
  2421. #define CAN_F5R2_FB24 0x01000000U /*!<Filter bit 24 */
  2422. #define CAN_F5R2_FB25 0x02000000U /*!<Filter bit 25 */
  2423. #define CAN_F5R2_FB26 0x04000000U /*!<Filter bit 26 */
  2424. #define CAN_F5R2_FB27 0x08000000U /*!<Filter bit 27 */
  2425. #define CAN_F5R2_FB28 0x10000000U /*!<Filter bit 28 */
  2426. #define CAN_F5R2_FB29 0x20000000U /*!<Filter bit 29 */
  2427. #define CAN_F5R2_FB30 0x40000000U /*!<Filter bit 30 */
  2428. #define CAN_F5R2_FB31 0x80000000U /*!<Filter bit 31 */
  2429. /******************* Bit definition for CAN_F6R2 register *******************/
  2430. #define CAN_F6R2_FB0 0x00000001U /*!<Filter bit 0 */
  2431. #define CAN_F6R2_FB1 0x00000002U /*!<Filter bit 1 */
  2432. #define CAN_F6R2_FB2 0x00000004U /*!<Filter bit 2 */
  2433. #define CAN_F6R2_FB3 0x00000008U /*!<Filter bit 3 */
  2434. #define CAN_F6R2_FB4 0x00000010U /*!<Filter bit 4 */
  2435. #define CAN_F6R2_FB5 0x00000020U /*!<Filter bit 5 */
  2436. #define CAN_F6R2_FB6 0x00000040U /*!<Filter bit 6 */
  2437. #define CAN_F6R2_FB7 0x00000080U /*!<Filter bit 7 */
  2438. #define CAN_F6R2_FB8 0x00000100U /*!<Filter bit 8 */
  2439. #define CAN_F6R2_FB9 0x00000200U /*!<Filter bit 9 */
  2440. #define CAN_F6R2_FB10 0x00000400U /*!<Filter bit 10 */
  2441. #define CAN_F6R2_FB11 0x00000800U /*!<Filter bit 11 */
  2442. #define CAN_F6R2_FB12 0x00001000U /*!<Filter bit 12 */
  2443. #define CAN_F6R2_FB13 0x00002000U /*!<Filter bit 13 */
  2444. #define CAN_F6R2_FB14 0x00004000U /*!<Filter bit 14 */
  2445. #define CAN_F6R2_FB15 0x00008000U /*!<Filter bit 15 */
  2446. #define CAN_F6R2_FB16 0x00010000U /*!<Filter bit 16 */
  2447. #define CAN_F6R2_FB17 0x00020000U /*!<Filter bit 17 */
  2448. #define CAN_F6R2_FB18 0x00040000U /*!<Filter bit 18 */
  2449. #define CAN_F6R2_FB19 0x00080000U /*!<Filter bit 19 */
  2450. #define CAN_F6R2_FB20 0x00100000U /*!<Filter bit 20 */
  2451. #define CAN_F6R2_FB21 0x00200000U /*!<Filter bit 21 */
  2452. #define CAN_F6R2_FB22 0x00400000U /*!<Filter bit 22 */
  2453. #define CAN_F6R2_FB23 0x00800000U /*!<Filter bit 23 */
  2454. #define CAN_F6R2_FB24 0x01000000U /*!<Filter bit 24 */
  2455. #define CAN_F6R2_FB25 0x02000000U /*!<Filter bit 25 */
  2456. #define CAN_F6R2_FB26 0x04000000U /*!<Filter bit 26 */
  2457. #define CAN_F6R2_FB27 0x08000000U /*!<Filter bit 27 */
  2458. #define CAN_F6R2_FB28 0x10000000U /*!<Filter bit 28 */
  2459. #define CAN_F6R2_FB29 0x20000000U /*!<Filter bit 29 */
  2460. #define CAN_F6R2_FB30 0x40000000U /*!<Filter bit 30 */
  2461. #define CAN_F6R2_FB31 0x80000000U /*!<Filter bit 31 */
  2462. /******************* Bit definition for CAN_F7R2 register *******************/
  2463. #define CAN_F7R2_FB0 0x00000001U /*!<Filter bit 0 */
  2464. #define CAN_F7R2_FB1 0x00000002U /*!<Filter bit 1 */
  2465. #define CAN_F7R2_FB2 0x00000004U /*!<Filter bit 2 */
  2466. #define CAN_F7R2_FB3 0x00000008U /*!<Filter bit 3 */
  2467. #define CAN_F7R2_FB4 0x00000010U /*!<Filter bit 4 */
  2468. #define CAN_F7R2_FB5 0x00000020U /*!<Filter bit 5 */
  2469. #define CAN_F7R2_FB6 0x00000040U /*!<Filter bit 6 */
  2470. #define CAN_F7R2_FB7 0x00000080U /*!<Filter bit 7 */
  2471. #define CAN_F7R2_FB8 0x00000100U /*!<Filter bit 8 */
  2472. #define CAN_F7R2_FB9 0x00000200U /*!<Filter bit 9 */
  2473. #define CAN_F7R2_FB10 0x00000400U /*!<Filter bit 10 */
  2474. #define CAN_F7R2_FB11 0x00000800U /*!<Filter bit 11 */
  2475. #define CAN_F7R2_FB12 0x00001000U /*!<Filter bit 12 */
  2476. #define CAN_F7R2_FB13 0x00002000U /*!<Filter bit 13 */
  2477. #define CAN_F7R2_FB14 0x00004000U /*!<Filter bit 14 */
  2478. #define CAN_F7R2_FB15 0x00008000U /*!<Filter bit 15 */
  2479. #define CAN_F7R2_FB16 0x00010000U /*!<Filter bit 16 */
  2480. #define CAN_F7R2_FB17 0x00020000U /*!<Filter bit 17 */
  2481. #define CAN_F7R2_FB18 0x00040000U /*!<Filter bit 18 */
  2482. #define CAN_F7R2_FB19 0x00080000U /*!<Filter bit 19 */
  2483. #define CAN_F7R2_FB20 0x00100000U /*!<Filter bit 20 */
  2484. #define CAN_F7R2_FB21 0x00200000U /*!<Filter bit 21 */
  2485. #define CAN_F7R2_FB22 0x00400000U /*!<Filter bit 22 */
  2486. #define CAN_F7R2_FB23 0x00800000U /*!<Filter bit 23 */
  2487. #define CAN_F7R2_FB24 0x01000000U /*!<Filter bit 24 */
  2488. #define CAN_F7R2_FB25 0x02000000U /*!<Filter bit 25 */
  2489. #define CAN_F7R2_FB26 0x04000000U /*!<Filter bit 26 */
  2490. #define CAN_F7R2_FB27 0x08000000U /*!<Filter bit 27 */
  2491. #define CAN_F7R2_FB28 0x10000000U /*!<Filter bit 28 */
  2492. #define CAN_F7R2_FB29 0x20000000U /*!<Filter bit 29 */
  2493. #define CAN_F7R2_FB30 0x40000000U /*!<Filter bit 30 */
  2494. #define CAN_F7R2_FB31 0x80000000U /*!<Filter bit 31 */
  2495. /******************* Bit definition for CAN_F8R2 register *******************/
  2496. #define CAN_F8R2_FB0 0x00000001U /*!<Filter bit 0 */
  2497. #define CAN_F8R2_FB1 0x00000002U /*!<Filter bit 1 */
  2498. #define CAN_F8R2_FB2 0x00000004U /*!<Filter bit 2 */
  2499. #define CAN_F8R2_FB3 0x00000008U /*!<Filter bit 3 */
  2500. #define CAN_F8R2_FB4 0x00000010U /*!<Filter bit 4 */
  2501. #define CAN_F8R2_FB5 0x00000020U /*!<Filter bit 5 */
  2502. #define CAN_F8R2_FB6 0x00000040U /*!<Filter bit 6 */
  2503. #define CAN_F8R2_FB7 0x00000080U /*!<Filter bit 7 */
  2504. #define CAN_F8R2_FB8 0x00000100U /*!<Filter bit 8 */
  2505. #define CAN_F8R2_FB9 0x00000200U /*!<Filter bit 9 */
  2506. #define CAN_F8R2_FB10 0x00000400U /*!<Filter bit 10 */
  2507. #define CAN_F8R2_FB11 0x00000800U /*!<Filter bit 11 */
  2508. #define CAN_F8R2_FB12 0x00001000U /*!<Filter bit 12 */
  2509. #define CAN_F8R2_FB13 0x00002000U /*!<Filter bit 13 */
  2510. #define CAN_F8R2_FB14 0x00004000U /*!<Filter bit 14 */
  2511. #define CAN_F8R2_FB15 0x00008000U /*!<Filter bit 15 */
  2512. #define CAN_F8R2_FB16 0x00010000U /*!<Filter bit 16 */
  2513. #define CAN_F8R2_FB17 0x00020000U /*!<Filter bit 17 */
  2514. #define CAN_F8R2_FB18 0x00040000U /*!<Filter bit 18 */
  2515. #define CAN_F8R2_FB19 0x00080000U /*!<Filter bit 19 */
  2516. #define CAN_F8R2_FB20 0x00100000U /*!<Filter bit 20 */
  2517. #define CAN_F8R2_FB21 0x00200000U /*!<Filter bit 21 */
  2518. #define CAN_F8R2_FB22 0x00400000U /*!<Filter bit 22 */
  2519. #define CAN_F8R2_FB23 0x00800000U /*!<Filter bit 23 */
  2520. #define CAN_F8R2_FB24 0x01000000U /*!<Filter bit 24 */
  2521. #define CAN_F8R2_FB25 0x02000000U /*!<Filter bit 25 */
  2522. #define CAN_F8R2_FB26 0x04000000U /*!<Filter bit 26 */
  2523. #define CAN_F8R2_FB27 0x08000000U /*!<Filter bit 27 */
  2524. #define CAN_F8R2_FB28 0x10000000U /*!<Filter bit 28 */
  2525. #define CAN_F8R2_FB29 0x20000000U /*!<Filter bit 29 */
  2526. #define CAN_F8R2_FB30 0x40000000U /*!<Filter bit 30 */
  2527. #define CAN_F8R2_FB31 0x80000000U /*!<Filter bit 31 */
  2528. /******************* Bit definition for CAN_F9R2 register *******************/
  2529. #define CAN_F9R2_FB0 0x00000001U /*!<Filter bit 0 */
  2530. #define CAN_F9R2_FB1 0x00000002U /*!<Filter bit 1 */
  2531. #define CAN_F9R2_FB2 0x00000004U /*!<Filter bit 2 */
  2532. #define CAN_F9R2_FB3 0x00000008U /*!<Filter bit 3 */
  2533. #define CAN_F9R2_FB4 0x00000010U /*!<Filter bit 4 */
  2534. #define CAN_F9R2_FB5 0x00000020U /*!<Filter bit 5 */
  2535. #define CAN_F9R2_FB6 0x00000040U /*!<Filter bit 6 */
  2536. #define CAN_F9R2_FB7 0x00000080U /*!<Filter bit 7 */
  2537. #define CAN_F9R2_FB8 0x00000100U /*!<Filter bit 8 */
  2538. #define CAN_F9R2_FB9 0x00000200U /*!<Filter bit 9 */
  2539. #define CAN_F9R2_FB10 0x00000400U /*!<Filter bit 10 */
  2540. #define CAN_F9R2_FB11 0x00000800U /*!<Filter bit 11 */
  2541. #define CAN_F9R2_FB12 0x00001000U /*!<Filter bit 12 */
  2542. #define CAN_F9R2_FB13 0x00002000U /*!<Filter bit 13 */
  2543. #define CAN_F9R2_FB14 0x00004000U /*!<Filter bit 14 */
  2544. #define CAN_F9R2_FB15 0x00008000U /*!<Filter bit 15 */
  2545. #define CAN_F9R2_FB16 0x00010000U /*!<Filter bit 16 */
  2546. #define CAN_F9R2_FB17 0x00020000U /*!<Filter bit 17 */
  2547. #define CAN_F9R2_FB18 0x00040000U /*!<Filter bit 18 */
  2548. #define CAN_F9R2_FB19 0x00080000U /*!<Filter bit 19 */
  2549. #define CAN_F9R2_FB20 0x00100000U /*!<Filter bit 20 */
  2550. #define CAN_F9R2_FB21 0x00200000U /*!<Filter bit 21 */
  2551. #define CAN_F9R2_FB22 0x00400000U /*!<Filter bit 22 */
  2552. #define CAN_F9R2_FB23 0x00800000U /*!<Filter bit 23 */
  2553. #define CAN_F9R2_FB24 0x01000000U /*!<Filter bit 24 */
  2554. #define CAN_F9R2_FB25 0x02000000U /*!<Filter bit 25 */
  2555. #define CAN_F9R2_FB26 0x04000000U /*!<Filter bit 26 */
  2556. #define CAN_F9R2_FB27 0x08000000U /*!<Filter bit 27 */
  2557. #define CAN_F9R2_FB28 0x10000000U /*!<Filter bit 28 */
  2558. #define CAN_F9R2_FB29 0x20000000U /*!<Filter bit 29 */
  2559. #define CAN_F9R2_FB30 0x40000000U /*!<Filter bit 30 */
  2560. #define CAN_F9R2_FB31 0x80000000U /*!<Filter bit 31 */
  2561. /******************* Bit definition for CAN_F10R2 register ******************/
  2562. #define CAN_F10R2_FB0 0x00000001U /*!<Filter bit 0 */
  2563. #define CAN_F10R2_FB1 0x00000002U /*!<Filter bit 1 */
  2564. #define CAN_F10R2_FB2 0x00000004U /*!<Filter bit 2 */
  2565. #define CAN_F10R2_FB3 0x00000008U /*!<Filter bit 3 */
  2566. #define CAN_F10R2_FB4 0x00000010U /*!<Filter bit 4 */
  2567. #define CAN_F10R2_FB5 0x00000020U /*!<Filter bit 5 */
  2568. #define CAN_F10R2_FB6 0x00000040U /*!<Filter bit 6 */
  2569. #define CAN_F10R2_FB7 0x00000080U /*!<Filter bit 7 */
  2570. #define CAN_F10R2_FB8 0x00000100U /*!<Filter bit 8 */
  2571. #define CAN_F10R2_FB9 0x00000200U /*!<Filter bit 9 */
  2572. #define CAN_F10R2_FB10 0x00000400U /*!<Filter bit 10 */
  2573. #define CAN_F10R2_FB11 0x00000800U /*!<Filter bit 11 */
  2574. #define CAN_F10R2_FB12 0x00001000U /*!<Filter bit 12 */
  2575. #define CAN_F10R2_FB13 0x00002000U /*!<Filter bit 13 */
  2576. #define CAN_F10R2_FB14 0x00004000U /*!<Filter bit 14 */
  2577. #define CAN_F10R2_FB15 0x00008000U /*!<Filter bit 15 */
  2578. #define CAN_F10R2_FB16 0x00010000U /*!<Filter bit 16 */
  2579. #define CAN_F10R2_FB17 0x00020000U /*!<Filter bit 17 */
  2580. #define CAN_F10R2_FB18 0x00040000U /*!<Filter bit 18 */
  2581. #define CAN_F10R2_FB19 0x00080000U /*!<Filter bit 19 */
  2582. #define CAN_F10R2_FB20 0x00100000U /*!<Filter bit 20 */
  2583. #define CAN_F10R2_FB21 0x00200000U /*!<Filter bit 21 */
  2584. #define CAN_F10R2_FB22 0x00400000U /*!<Filter bit 22 */
  2585. #define CAN_F10R2_FB23 0x00800000U /*!<Filter bit 23 */
  2586. #define CAN_F10R2_FB24 0x01000000U /*!<Filter bit 24 */
  2587. #define CAN_F10R2_FB25 0x02000000U /*!<Filter bit 25 */
  2588. #define CAN_F10R2_FB26 0x04000000U /*!<Filter bit 26 */
  2589. #define CAN_F10R2_FB27 0x08000000U /*!<Filter bit 27 */
  2590. #define CAN_F10R2_FB28 0x10000000U /*!<Filter bit 28 */
  2591. #define CAN_F10R2_FB29 0x20000000U /*!<Filter bit 29 */
  2592. #define CAN_F10R2_FB30 0x40000000U /*!<Filter bit 30 */
  2593. #define CAN_F10R2_FB31 0x80000000U /*!<Filter bit 31 */
  2594. /******************* Bit definition for CAN_F11R2 register ******************/
  2595. #define CAN_F11R2_FB0 0x00000001U /*!<Filter bit 0 */
  2596. #define CAN_F11R2_FB1 0x00000002U /*!<Filter bit 1 */
  2597. #define CAN_F11R2_FB2 0x00000004U /*!<Filter bit 2 */
  2598. #define CAN_F11R2_FB3 0x00000008U /*!<Filter bit 3 */
  2599. #define CAN_F11R2_FB4 0x00000010U /*!<Filter bit 4 */
  2600. #define CAN_F11R2_FB5 0x00000020U /*!<Filter bit 5 */
  2601. #define CAN_F11R2_FB6 0x00000040U /*!<Filter bit 6 */
  2602. #define CAN_F11R2_FB7 0x00000080U /*!<Filter bit 7 */
  2603. #define CAN_F11R2_FB8 0x00000100U /*!<Filter bit 8 */
  2604. #define CAN_F11R2_FB9 0x00000200U /*!<Filter bit 9 */
  2605. #define CAN_F11R2_FB10 0x00000400U /*!<Filter bit 10 */
  2606. #define CAN_F11R2_FB11 0x00000800U /*!<Filter bit 11 */
  2607. #define CAN_F11R2_FB12 0x00001000U /*!<Filter bit 12 */
  2608. #define CAN_F11R2_FB13 0x00002000U /*!<Filter bit 13 */
  2609. #define CAN_F11R2_FB14 0x00004000U /*!<Filter bit 14 */
  2610. #define CAN_F11R2_FB15 0x00008000U /*!<Filter bit 15 */
  2611. #define CAN_F11R2_FB16 0x00010000U /*!<Filter bit 16 */
  2612. #define CAN_F11R2_FB17 0x00020000U /*!<Filter bit 17 */
  2613. #define CAN_F11R2_FB18 0x00040000U /*!<Filter bit 18 */
  2614. #define CAN_F11R2_FB19 0x00080000U /*!<Filter bit 19 */
  2615. #define CAN_F11R2_FB20 0x00100000U /*!<Filter bit 20 */
  2616. #define CAN_F11R2_FB21 0x00200000U /*!<Filter bit 21 */
  2617. #define CAN_F11R2_FB22 0x00400000U /*!<Filter bit 22 */
  2618. #define CAN_F11R2_FB23 0x00800000U /*!<Filter bit 23 */
  2619. #define CAN_F11R2_FB24 0x01000000U /*!<Filter bit 24 */
  2620. #define CAN_F11R2_FB25 0x02000000U /*!<Filter bit 25 */
  2621. #define CAN_F11R2_FB26 0x04000000U /*!<Filter bit 26 */
  2622. #define CAN_F11R2_FB27 0x08000000U /*!<Filter bit 27 */
  2623. #define CAN_F11R2_FB28 0x10000000U /*!<Filter bit 28 */
  2624. #define CAN_F11R2_FB29 0x20000000U /*!<Filter bit 29 */
  2625. #define CAN_F11R2_FB30 0x40000000U /*!<Filter bit 30 */
  2626. #define CAN_F11R2_FB31 0x80000000U /*!<Filter bit 31 */
  2627. /******************* Bit definition for CAN_F12R2 register ******************/
  2628. #define CAN_F12R2_FB0 0x00000001U /*!<Filter bit 0 */
  2629. #define CAN_F12R2_FB1 0x00000002U /*!<Filter bit 1 */
  2630. #define CAN_F12R2_FB2 0x00000004U /*!<Filter bit 2 */
  2631. #define CAN_F12R2_FB3 0x00000008U /*!<Filter bit 3 */
  2632. #define CAN_F12R2_FB4 0x00000010U /*!<Filter bit 4 */
  2633. #define CAN_F12R2_FB5 0x00000020U /*!<Filter bit 5 */
  2634. #define CAN_F12R2_FB6 0x00000040U /*!<Filter bit 6 */
  2635. #define CAN_F12R2_FB7 0x00000080U /*!<Filter bit 7 */
  2636. #define CAN_F12R2_FB8 0x00000100U /*!<Filter bit 8 */
  2637. #define CAN_F12R2_FB9 0x00000200U /*!<Filter bit 9 */
  2638. #define CAN_F12R2_FB10 0x00000400U /*!<Filter bit 10 */
  2639. #define CAN_F12R2_FB11 0x00000800U /*!<Filter bit 11 */
  2640. #define CAN_F12R2_FB12 0x00001000U /*!<Filter bit 12 */
  2641. #define CAN_F12R2_FB13 0x00002000U /*!<Filter bit 13 */
  2642. #define CAN_F12R2_FB14 0x00004000U /*!<Filter bit 14 */
  2643. #define CAN_F12R2_FB15 0x00008000U /*!<Filter bit 15 */
  2644. #define CAN_F12R2_FB16 0x00010000U /*!<Filter bit 16 */
  2645. #define CAN_F12R2_FB17 0x00020000U /*!<Filter bit 17 */
  2646. #define CAN_F12R2_FB18 0x00040000U /*!<Filter bit 18 */
  2647. #define CAN_F12R2_FB19 0x00080000U /*!<Filter bit 19 */
  2648. #define CAN_F12R2_FB20 0x00100000U /*!<Filter bit 20 */
  2649. #define CAN_F12R2_FB21 0x00200000U /*!<Filter bit 21 */
  2650. #define CAN_F12R2_FB22 0x00400000U /*!<Filter bit 22 */
  2651. #define CAN_F12R2_FB23 0x00800000U /*!<Filter bit 23 */
  2652. #define CAN_F12R2_FB24 0x01000000U /*!<Filter bit 24 */
  2653. #define CAN_F12R2_FB25 0x02000000U /*!<Filter bit 25 */
  2654. #define CAN_F12R2_FB26 0x04000000U /*!<Filter bit 26 */
  2655. #define CAN_F12R2_FB27 0x08000000U /*!<Filter bit 27 */
  2656. #define CAN_F12R2_FB28 0x10000000U /*!<Filter bit 28 */
  2657. #define CAN_F12R2_FB29 0x20000000U /*!<Filter bit 29 */
  2658. #define CAN_F12R2_FB30 0x40000000U /*!<Filter bit 30 */
  2659. #define CAN_F12R2_FB31 0x80000000U /*!<Filter bit 31 */
  2660. /******************* Bit definition for CAN_F13R2 register ******************/
  2661. #define CAN_F13R2_FB0 0x00000001U /*!<Filter bit 0 */
  2662. #define CAN_F13R2_FB1 0x00000002U /*!<Filter bit 1 */
  2663. #define CAN_F13R2_FB2 0x00000004U /*!<Filter bit 2 */
  2664. #define CAN_F13R2_FB3 0x00000008U /*!<Filter bit 3 */
  2665. #define CAN_F13R2_FB4 0x00000010U /*!<Filter bit 4 */
  2666. #define CAN_F13R2_FB5 0x00000020U /*!<Filter bit 5 */
  2667. #define CAN_F13R2_FB6 0x00000040U /*!<Filter bit 6 */
  2668. #define CAN_F13R2_FB7 0x00000080U /*!<Filter bit 7 */
  2669. #define CAN_F13R2_FB8 0x00000100U /*!<Filter bit 8 */
  2670. #define CAN_F13R2_FB9 0x00000200U /*!<Filter bit 9 */
  2671. #define CAN_F13R2_FB10 0x00000400U /*!<Filter bit 10 */
  2672. #define CAN_F13R2_FB11 0x00000800U /*!<Filter bit 11 */
  2673. #define CAN_F13R2_FB12 0x00001000U /*!<Filter bit 12 */
  2674. #define CAN_F13R2_FB13 0x00002000U /*!<Filter bit 13 */
  2675. #define CAN_F13R2_FB14 0x00004000U /*!<Filter bit 14 */
  2676. #define CAN_F13R2_FB15 0x00008000U /*!<Filter bit 15 */
  2677. #define CAN_F13R2_FB16 0x00010000U /*!<Filter bit 16 */
  2678. #define CAN_F13R2_FB17 0x00020000U /*!<Filter bit 17 */
  2679. #define CAN_F13R2_FB18 0x00040000U /*!<Filter bit 18 */
  2680. #define CAN_F13R2_FB19 0x00080000U /*!<Filter bit 19 */
  2681. #define CAN_F13R2_FB20 0x00100000U /*!<Filter bit 20 */
  2682. #define CAN_F13R2_FB21 0x00200000U /*!<Filter bit 21 */
  2683. #define CAN_F13R2_FB22 0x00400000U /*!<Filter bit 22 */
  2684. #define CAN_F13R2_FB23 0x00800000U /*!<Filter bit 23 */
  2685. #define CAN_F13R2_FB24 0x01000000U /*!<Filter bit 24 */
  2686. #define CAN_F13R2_FB25 0x02000000U /*!<Filter bit 25 */
  2687. #define CAN_F13R2_FB26 0x04000000U /*!<Filter bit 26 */
  2688. #define CAN_F13R2_FB27 0x08000000U /*!<Filter bit 27 */
  2689. #define CAN_F13R2_FB28 0x10000000U /*!<Filter bit 28 */
  2690. #define CAN_F13R2_FB29 0x20000000U /*!<Filter bit 29 */
  2691. #define CAN_F13R2_FB30 0x40000000U /*!<Filter bit 30 */
  2692. #define CAN_F13R2_FB31 0x80000000U /*!<Filter bit 31 */
  2693. /******************************************************************************/
  2694. /* */
  2695. /* CRC calculation unit */
  2696. /* */
  2697. /******************************************************************************/
  2698. /******************* Bit definition for CRC_DR register *********************/
  2699. #define CRC_DR_DR 0xFFFFFFFFU /*!< Data register bits */
  2700. /******************* Bit definition for CRC_IDR register ********************/
  2701. #define CRC_IDR_IDR 0x000000FFU /*!< General-purpose 8-bit data register bits */
  2702. /******************** Bit definition for CRC_CR register ********************/
  2703. #define CRC_CR_RESET 0x00000001U /*!< RESET bit */
  2704. /******************************************************************************/
  2705. /* */
  2706. /* Crypto Processor */
  2707. /* */
  2708. /******************************************************************************/
  2709. /******************* Bits definition for CRYP_CR register ********************/
  2710. #define CRYP_CR_ALGODIR 0x00000004U
  2711. #define CRYP_CR_ALGOMODE 0x00000038U
  2712. #define CRYP_CR_ALGOMODE_0 0x00000008U
  2713. #define CRYP_CR_ALGOMODE_1 0x00000010U
  2714. #define CRYP_CR_ALGOMODE_2 0x00000020U
  2715. #define CRYP_CR_ALGOMODE_TDES_ECB 0x00000000U
  2716. #define CRYP_CR_ALGOMODE_TDES_CBC 0x00000008U
  2717. #define CRYP_CR_ALGOMODE_DES_ECB 0x00000010U
  2718. #define CRYP_CR_ALGOMODE_DES_CBC 0x00000018U
  2719. #define CRYP_CR_ALGOMODE_AES_ECB 0x00000020U
  2720. #define CRYP_CR_ALGOMODE_AES_CBC 0x00000028U
  2721. #define CRYP_CR_ALGOMODE_AES_CTR 0x00000030U
  2722. #define CRYP_CR_ALGOMODE_AES_KEY 0x00000038U
  2723. #define CRYP_CR_DATATYPE 0x000000C0U
  2724. #define CRYP_CR_DATATYPE_0 0x00000040U
  2725. #define CRYP_CR_DATATYPE_1 0x00000080U
  2726. #define CRYP_CR_KEYSIZE 0x00000300U
  2727. #define CRYP_CR_KEYSIZE_0 0x00000100U
  2728. #define CRYP_CR_KEYSIZE_1 0x00000200U
  2729. #define CRYP_CR_FFLUSH 0x00004000U
  2730. #define CRYP_CR_CRYPEN 0x00008000U
  2731. /****************** Bits definition for CRYP_SR register *********************/
  2732. #define CRYP_SR_IFEM 0x00000001U
  2733. #define CRYP_SR_IFNF 0x00000002U
  2734. #define CRYP_SR_OFNE 0x00000004U
  2735. #define CRYP_SR_OFFU 0x00000008U
  2736. #define CRYP_SR_BUSY 0x00000010U
  2737. /****************** Bits definition for CRYP_DMACR register ******************/
  2738. #define CRYP_DMACR_DIEN 0x00000001U
  2739. #define CRYP_DMACR_DOEN 0x00000002U
  2740. /***************** Bits definition for CRYP_IMSCR register ******************/
  2741. #define CRYP_IMSCR_INIM 0x00000001U
  2742. #define CRYP_IMSCR_OUTIM 0x00000002U
  2743. /****************** Bits definition for CRYP_RISR register *******************/
  2744. #define CRYP_RISR_OUTRIS 0x00000001U
  2745. #define CRYP_RISR_INRIS 0x00000002U
  2746. /****************** Bits definition for CRYP_MISR register *******************/
  2747. #define CRYP_MISR_INMIS 0x00000001U
  2748. #define CRYP_MISR_OUTMIS 0x00000002U
  2749. /******************************************************************************/
  2750. /* */
  2751. /* Digital to Analog Converter */
  2752. /* */
  2753. /******************************************************************************/
  2754. /******************** Bit definition for DAC_CR register ********************/
  2755. #define DAC_CR_EN1 0x00000001U /*!<DAC channel1 enable */
  2756. #define DAC_CR_BOFF1 0x00000002U /*!<DAC channel1 output buffer disable */
  2757. #define DAC_CR_TEN1 0x00000004U /*!<DAC channel1 Trigger enable */
  2758. #define DAC_CR_TSEL1 0x00000038U /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
  2759. #define DAC_CR_TSEL1_0 0x00000008U /*!<Bit 0 */
  2760. #define DAC_CR_TSEL1_1 0x00000010U /*!<Bit 1 */
  2761. #define DAC_CR_TSEL1_2 0x00000020U /*!<Bit 2 */
  2762. #define DAC_CR_WAVE1 0x000000C0U /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  2763. #define DAC_CR_WAVE1_0 0x00000040U /*!<Bit 0 */
  2764. #define DAC_CR_WAVE1_1 0x00000080U /*!<Bit 1 */
  2765. #define DAC_CR_MAMP1 0x00000F00U /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  2766. #define DAC_CR_MAMP1_0 0x00000100U /*!<Bit 0 */
  2767. #define DAC_CR_MAMP1_1 0x00000200U /*!<Bit 1 */
  2768. #define DAC_CR_MAMP1_2 0x00000400U /*!<Bit 2 */
  2769. #define DAC_CR_MAMP1_3 0x00000800U /*!<Bit 3 */
  2770. #define DAC_CR_DMAEN1 0x00001000U /*!<DAC channel1 DMA enable */
  2771. #define DAC_CR_DMAUDRIE1 0x00002000U /*!<DAC channel1 DMA underrun interrupt enable*/
  2772. #define DAC_CR_EN2 0x00010000U /*!<DAC channel2 enable */
  2773. #define DAC_CR_BOFF2 0x00020000U /*!<DAC channel2 output buffer disable */
  2774. #define DAC_CR_TEN2 0x00040000U /*!<DAC channel2 Trigger enable */
  2775. #define DAC_CR_TSEL2 0x00380000U /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
  2776. #define DAC_CR_TSEL2_0 0x00080000U /*!<Bit 0 */
  2777. #define DAC_CR_TSEL2_1 0x00100000U /*!<Bit 1 */
  2778. #define DAC_CR_TSEL2_2 0x00200000U /*!<Bit 2 */
  2779. #define DAC_CR_WAVE2 0x00C00000U /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  2780. #define DAC_CR_WAVE2_0 0x00400000U /*!<Bit 0 */
  2781. #define DAC_CR_WAVE2_1 0x00800000U /*!<Bit 1 */
  2782. #define DAC_CR_MAMP2 0x0F000000U /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  2783. #define DAC_CR_MAMP2_0 0x01000000U /*!<Bit 0 */
  2784. #define DAC_CR_MAMP2_1 0x02000000U /*!<Bit 1 */
  2785. #define DAC_CR_MAMP2_2 0x04000000U /*!<Bit 2 */
  2786. #define DAC_CR_MAMP2_3 0x08000000U /*!<Bit 3 */
  2787. #define DAC_CR_DMAEN2 0x10000000U /*!<DAC channel2 DMA enabled */
  2788. #define DAC_CR_DMAUDRIE2 0x20000000U /*!<DAC channel2 DMA underrun interrupt enable*/
  2789. /***************** Bit definition for DAC_SWTRIGR register ******************/
  2790. #define DAC_SWTRIGR_SWTRIG1 0x00000001U /*!<DAC channel1 software trigger */
  2791. #define DAC_SWTRIGR_SWTRIG2 0x00000002U /*!<DAC channel2 software trigger */
  2792. /***************** Bit definition for DAC_DHR12R1 register ******************/
  2793. #define DAC_DHR12R1_DACC1DHR 0x00000FFFU /*!<DAC channel1 12-bit Right aligned data */
  2794. /***************** Bit definition for DAC_DHR12L1 register ******************/
  2795. #define DAC_DHR12L1_DACC1DHR 0x0000FFF0U /*!<DAC channel1 12-bit Left aligned data */
  2796. /****************** Bit definition for DAC_DHR8R1 register ******************/
  2797. #define DAC_DHR8R1_DACC1DHR 0x000000FFU /*!<DAC channel1 8-bit Right aligned data */
  2798. /***************** Bit definition for DAC_DHR12R2 register ******************/
  2799. #define DAC_DHR12R2_DACC2DHR 0x00000FFFU /*!<DAC channel2 12-bit Right aligned data */
  2800. /***************** Bit definition for DAC_DHR12L2 register ******************/
  2801. #define DAC_DHR12L2_DACC2DHR 0x0000FFF0U /*!<DAC channel2 12-bit Left aligned data */
  2802. /****************** Bit definition for DAC_DHR8R2 register ******************/
  2803. #define DAC_DHR8R2_DACC2DHR 0x000000FFU /*!<DAC channel2 8-bit Right aligned data */
  2804. /***************** Bit definition for DAC_DHR12RD register ******************/
  2805. #define DAC_DHR12RD_DACC1DHR 0x00000FFFU /*!<DAC channel1 12-bit Right aligned data */
  2806. #define DAC_DHR12RD_DACC2DHR 0x0FFF0000U /*!<DAC channel2 12-bit Right aligned data */
  2807. /***************** Bit definition for DAC_DHR12LD register ******************/
  2808. #define DAC_DHR12LD_DACC1DHR 0x0000FFF0U /*!<DAC channel1 12-bit Left aligned data */
  2809. #define DAC_DHR12LD_DACC2DHR 0xFFF00000U /*!<DAC channel2 12-bit Left aligned data */
  2810. /****************** Bit definition for DAC_DHR8RD register ******************/
  2811. #define DAC_DHR8RD_DACC1DHR 0x000000FFU /*!<DAC channel1 8-bit Right aligned data */
  2812. #define DAC_DHR8RD_DACC2DHR 0x0000FF00U /*!<DAC channel2 8-bit Right aligned data */
  2813. /******************* Bit definition for DAC_DOR1 register *******************/
  2814. #define DAC_DOR1_DACC1DOR 0x00000FFFU /*!<DAC channel1 data output */
  2815. /******************* Bit definition for DAC_DOR2 register *******************/
  2816. #define DAC_DOR2_DACC2DOR 0x00000FFFU /*!<DAC channel2 data output */
  2817. /******************** Bit definition for DAC_SR register ********************/
  2818. #define DAC_SR_DMAUDR1 0x00002000U /*!<DAC channel1 DMA underrun flag */
  2819. #define DAC_SR_DMAUDR2 0x20000000U /*!<DAC channel2 DMA underrun flag */
  2820. /******************************************************************************/
  2821. /* */
  2822. /* Debug MCU */
  2823. /* */
  2824. /******************************************************************************/
  2825. /******************************************************************************/
  2826. /* */
  2827. /* DCMI */
  2828. /* */
  2829. /******************************************************************************/
  2830. /******************** Bits definition for DCMI_CR register ******************/
  2831. #define DCMI_CR_CAPTURE 0x00000001U
  2832. #define DCMI_CR_CM 0x00000002U
  2833. #define DCMI_CR_CROP 0x00000004U
  2834. #define DCMI_CR_JPEG 0x00000008U
  2835. #define DCMI_CR_ESS 0x00000010U
  2836. #define DCMI_CR_PCKPOL 0x00000020U
  2837. #define DCMI_CR_HSPOL 0x00000040U
  2838. #define DCMI_CR_VSPOL 0x00000080U
  2839. #define DCMI_CR_FCRC_0 0x00000100U
  2840. #define DCMI_CR_FCRC_1 0x00000200U
  2841. #define DCMI_CR_EDM_0 0x00000400U
  2842. #define DCMI_CR_EDM_1 0x00000800U
  2843. #define DCMI_CR_CRE 0x00001000U
  2844. #define DCMI_CR_ENABLE 0x00004000U
  2845. /******************** Bits definition for DCMI_SR register ******************/
  2846. #define DCMI_SR_HSYNC 0x00000001U
  2847. #define DCMI_SR_VSYNC 0x00000002U
  2848. #define DCMI_SR_FNE 0x00000004U
  2849. /******************** Bits definition for DCMI_RIS register *****************/
  2850. #define DCMI_RIS_FRAME_RIS 0x00000001U
  2851. #define DCMI_RIS_OVR_RIS 0x00000002U
  2852. #define DCMI_RIS_ERR_RIS 0x00000004U
  2853. #define DCMI_RIS_VSYNC_RIS 0x00000008U
  2854. #define DCMI_RIS_LINE_RIS 0x00000010U
  2855. /* Legacy defines */
  2856. #define DCMI_RISR_FRAME_RIS DCMI_RIS_FRAME_RIS
  2857. #define DCMI_RISR_ERR_RIS DCMI_RIS_ERR_RIS
  2858. #define DCMI_RISR_VSYNC_RIS DCMI_RIS_VSYNC_RIS
  2859. #define DCMI_RISR_LINE_RIS DCMI_RIS_LINE_RIS
  2860. #define DCMI_RISR_OVF_RIS DCMI_RIS_OVR_RIS
  2861. /******************** Bits definition for DCMI_IER register *****************/
  2862. #define DCMI_IER_FRAME_IE 0x00000001U
  2863. #define DCMI_IER_OVR_IE 0x00000002U
  2864. #define DCMI_IER_ERR_IE 0x00000004U
  2865. #define DCMI_IER_VSYNC_IE 0x00000008U
  2866. #define DCMI_IER_LINE_IE 0x00000010U
  2867. /* Legacy defines */
  2868. #define DCMI_IER_OVF_IE DCMI_IER_OVR_IE
  2869. /******************** Bits definition for DCMI_MIS register *****************/
  2870. #define DCMI_MIS_FRAME_MIS 0x00000001U
  2871. #define DCMI_MIS_OVR_MIS 0x00000002U
  2872. #define DCMI_MIS_ERR_MIS 0x00000004U
  2873. #define DCMI_MIS_VSYNC_MIS 0x00000008U
  2874. #define DCMI_MIS_LINE_MIS 0x00000010U
  2875. /* Legacy defines */
  2876. #define DCMI_MISR_FRAME_MIS DCMI_MIS_FRAME_MIS
  2877. #define DCMI_MISR_OVF_MIS DCMI_MIS_OVR_MIS
  2878. #define DCMI_MISR_ERR_MIS DCMI_MIS_ERR_MIS
  2879. #define DCMI_MISR_VSYNC_MIS DCMI_MIS_VSYNC_MIS
  2880. #define DCMI_MISR_LINE_MIS DCMI_MIS_LINE_MIS
  2881. /******************** Bits definition for DCMI_ICR register *****************/
  2882. #define DCMI_ICR_FRAME_ISC 0x00000001U
  2883. #define DCMI_ICR_OVR_ISC 0x00000002U
  2884. #define DCMI_ICR_ERR_ISC 0x00000004U
  2885. #define DCMI_ICR_VSYNC_ISC 0x00000008U
  2886. #define DCMI_ICR_LINE_ISC 0x00000010U
  2887. /* Legacy defines */
  2888. #define DCMI_ICR_OVF_ISC DCMI_ICR_OVR_ISC
  2889. /******************** Bits definition for DCMI_ESCR register ******************/
  2890. #define DCMI_ESCR_FSC 0x000000FFU
  2891. #define DCMI_ESCR_LSC 0x0000FF00U
  2892. #define DCMI_ESCR_LEC 0x00FF0000U
  2893. #define DCMI_ESCR_FEC 0xFF000000U
  2894. /******************** Bits definition for DCMI_ESUR register ******************/
  2895. #define DCMI_ESUR_FSU 0x000000FFU
  2896. #define DCMI_ESUR_LSU 0x0000FF00U
  2897. #define DCMI_ESUR_LEU 0x00FF0000U
  2898. #define DCMI_ESUR_FEU 0xFF000000U
  2899. /******************** Bits definition for DCMI_CWSTRT register ******************/
  2900. #define DCMI_CWSTRT_HOFFCNT 0x00003FFFU
  2901. #define DCMI_CWSTRT_VST 0x1FFF0000U
  2902. /******************** Bits definition for DCMI_CWSIZE register ******************/
  2903. #define DCMI_CWSIZE_CAPCNT 0x00003FFFU
  2904. #define DCMI_CWSIZE_VLINE 0x3FFF0000U
  2905. /******************** Bits definition for DCMI_DR register ******************/
  2906. #define DCMI_DR_BYTE0 0x000000FFUU
  2907. #define DCMI_DR_BYTE1 0x0000FF00U
  2908. #define DCMI_DR_BYTE2 0x00FF0000U
  2909. #define DCMI_DR_BYTE3 0xFF000000U
  2910. /******************************************************************************/
  2911. /* */
  2912. /* DMA Controller */
  2913. /* */
  2914. /******************************************************************************/
  2915. /******************** Bits definition for DMA_SxCR register *****************/
  2916. #define DMA_SxCR_CHSEL 0x0E000000U
  2917. #define DMA_SxCR_CHSEL_0 0x02000000U
  2918. #define DMA_SxCR_CHSEL_1 0x04000000U
  2919. #define DMA_SxCR_CHSEL_2 0x08000000U
  2920. #define DMA_SxCR_MBURST 0x01800000U
  2921. #define DMA_SxCR_MBURST_0 0x00800000U
  2922. #define DMA_SxCR_MBURST_1 0x01000000U
  2923. #define DMA_SxCR_PBURST 0x00600000U
  2924. #define DMA_SxCR_PBURST_0 0x00200000U
  2925. #define DMA_SxCR_PBURST_1 0x00400000U
  2926. #define DMA_SxCR_CT 0x00080000U
  2927. #define DMA_SxCR_DBM 0x00040000U
  2928. #define DMA_SxCR_PL 0x00030000U
  2929. #define DMA_SxCR_PL_0 0x00010000U
  2930. #define DMA_SxCR_PL_1 0x00020000U
  2931. #define DMA_SxCR_PINCOS 0x00008000U
  2932. #define DMA_SxCR_MSIZE 0x00006000U
  2933. #define DMA_SxCR_MSIZE_0 0x00002000U
  2934. #define DMA_SxCR_MSIZE_1 0x00004000U
  2935. #define DMA_SxCR_PSIZE 0x00001800U
  2936. #define DMA_SxCR_PSIZE_0 0x00000800U
  2937. #define DMA_SxCR_PSIZE_1 0x00001000U
  2938. #define DMA_SxCR_MINC 0x00000400U
  2939. #define DMA_SxCR_PINC 0x00000200U
  2940. #define DMA_SxCR_CIRC 0x00000100U
  2941. #define DMA_SxCR_DIR 0x000000C0U
  2942. #define DMA_SxCR_DIR_0 0x00000040U
  2943. #define DMA_SxCR_DIR_1 0x00000080U
  2944. #define DMA_SxCR_PFCTRL 0x00000020U
  2945. #define DMA_SxCR_TCIE 0x00000010U
  2946. #define DMA_SxCR_HTIE 0x00000008U
  2947. #define DMA_SxCR_TEIE 0x00000004U
  2948. #define DMA_SxCR_DMEIE 0x00000002U
  2949. #define DMA_SxCR_EN 0x00000001U
  2950. /* Legacy defines */
  2951. #define DMA_SxCR_ACK 0x00100000U
  2952. /******************** Bits definition for DMA_SxCNDTR register **************/
  2953. #define DMA_SxNDT 0x0000FFFFU
  2954. #define DMA_SxNDT_0 0x00000001U
  2955. #define DMA_SxNDT_1 0x00000002U
  2956. #define DMA_SxNDT_2 0x00000004U
  2957. #define DMA_SxNDT_3 0x00000008U
  2958. #define DMA_SxNDT_4 0x00000010U
  2959. #define DMA_SxNDT_5 0x00000020U
  2960. #define DMA_SxNDT_6 0x00000040U
  2961. #define DMA_SxNDT_7 0x00000080U
  2962. #define DMA_SxNDT_8 0x00000100U
  2963. #define DMA_SxNDT_9 0x00000200U
  2964. #define DMA_SxNDT_10 0x00000400U
  2965. #define DMA_SxNDT_11 0x00000800U
  2966. #define DMA_SxNDT_12 0x00001000U
  2967. #define DMA_SxNDT_13 0x00002000U
  2968. #define DMA_SxNDT_14 0x00004000U
  2969. #define DMA_SxNDT_15 0x00008000U
  2970. /******************** Bits definition for DMA_SxFCR register ****************/
  2971. #define DMA_SxFCR_FEIE 0x00000080U
  2972. #define DMA_SxFCR_FS 0x00000038U
  2973. #define DMA_SxFCR_FS_0 0x00000008U
  2974. #define DMA_SxFCR_FS_1 0x00000010U
  2975. #define DMA_SxFCR_FS_2 0x00000020U
  2976. #define DMA_SxFCR_DMDIS 0x00000004U
  2977. #define DMA_SxFCR_FTH 0x00000003U
  2978. #define DMA_SxFCR_FTH_0 0x00000001U
  2979. #define DMA_SxFCR_FTH_1 0x00000002U
  2980. /******************** Bits definition for DMA_LISR register *****************/
  2981. #define DMA_LISR_TCIF3 0x08000000U
  2982. #define DMA_LISR_HTIF3 0x04000000U
  2983. #define DMA_LISR_TEIF3 0x02000000U
  2984. #define DMA_LISR_DMEIF3 0x01000000U
  2985. #define DMA_LISR_FEIF3 0x00400000U
  2986. #define DMA_LISR_TCIF2 0x00200000U
  2987. #define DMA_LISR_HTIF2 0x00100000U
  2988. #define DMA_LISR_TEIF2 0x00080000U
  2989. #define DMA_LISR_DMEIF2 0x00040000U
  2990. #define DMA_LISR_FEIF2 0x00010000U
  2991. #define DMA_LISR_TCIF1 0x00000800U
  2992. #define DMA_LISR_HTIF1 0x00000400U
  2993. #define DMA_LISR_TEIF1 0x00000200U
  2994. #define DMA_LISR_DMEIF1 0x00000100U
  2995. #define DMA_LISR_FEIF1 0x00000040U
  2996. #define DMA_LISR_TCIF0 0x00000020U
  2997. #define DMA_LISR_HTIF0 0x00000010U
  2998. #define DMA_LISR_TEIF0 0x00000008U
  2999. #define DMA_LISR_DMEIF0 0x00000004U
  3000. #define DMA_LISR_FEIF0 0x00000001U
  3001. /******************** Bits definition for DMA_HISR register *****************/
  3002. #define DMA_HISR_TCIF7 0x08000000U
  3003. #define DMA_HISR_HTIF7 0x04000000U
  3004. #define DMA_HISR_TEIF7 0x02000000U
  3005. #define DMA_HISR_DMEIF7 0x01000000U
  3006. #define DMA_HISR_FEIF7 0x00400000U
  3007. #define DMA_HISR_TCIF6 0x00200000U
  3008. #define DMA_HISR_HTIF6 0x00100000U
  3009. #define DMA_HISR_TEIF6 0x00080000U
  3010. #define DMA_HISR_DMEIF6 0x00040000U
  3011. #define DMA_HISR_FEIF6 0x00010000U
  3012. #define DMA_HISR_TCIF5 0x00000800U
  3013. #define DMA_HISR_HTIF5 0x00000400U
  3014. #define DMA_HISR_TEIF5 0x00000200U
  3015. #define DMA_HISR_DMEIF5 0x00000100U
  3016. #define DMA_HISR_FEIF5 0x00000040U
  3017. #define DMA_HISR_TCIF4 0x00000020U
  3018. #define DMA_HISR_HTIF4 0x00000010U
  3019. #define DMA_HISR_TEIF4 0x00000008U
  3020. #define DMA_HISR_DMEIF4 0x00000004U
  3021. #define DMA_HISR_FEIF4 0x00000001U
  3022. /******************** Bits definition for DMA_LIFCR register ****************/
  3023. #define DMA_LIFCR_CTCIF3 0x08000000U
  3024. #define DMA_LIFCR_CHTIF3 0x04000000U
  3025. #define DMA_LIFCR_CTEIF3 0x02000000U
  3026. #define DMA_LIFCR_CDMEIF3 0x01000000U
  3027. #define DMA_LIFCR_CFEIF3 0x00400000U
  3028. #define DMA_LIFCR_CTCIF2 0x00200000U
  3029. #define DMA_LIFCR_CHTIF2 0x00100000U
  3030. #define DMA_LIFCR_CTEIF2 0x00080000U
  3031. #define DMA_LIFCR_CDMEIF2 0x00040000U
  3032. #define DMA_LIFCR_CFEIF2 0x00010000U
  3033. #define DMA_LIFCR_CTCIF1 0x00000800U
  3034. #define DMA_LIFCR_CHTIF1 0x00000400U
  3035. #define DMA_LIFCR_CTEIF1 0x00000200U
  3036. #define DMA_LIFCR_CDMEIF1 0x00000100U
  3037. #define DMA_LIFCR_CFEIF1 0x00000040U
  3038. #define DMA_LIFCR_CTCIF0 0x00000020U
  3039. #define DMA_LIFCR_CHTIF0 0x00000010U
  3040. #define DMA_LIFCR_CTEIF0 0x00000008U
  3041. #define DMA_LIFCR_CDMEIF0 0x00000004U
  3042. #define DMA_LIFCR_CFEIF0 0x00000001U
  3043. /******************** Bits definition for DMA_HIFCR register ****************/
  3044. #define DMA_HIFCR_CTCIF7 0x08000000U
  3045. #define DMA_HIFCR_CHTIF7 0x04000000U
  3046. #define DMA_HIFCR_CTEIF7 0x02000000U
  3047. #define DMA_HIFCR_CDMEIF7 0x01000000U
  3048. #define DMA_HIFCR_CFEIF7 0x00400000U
  3049. #define DMA_HIFCR_CTCIF6 0x00200000U
  3050. #define DMA_HIFCR_CHTIF6 0x00100000U
  3051. #define DMA_HIFCR_CTEIF6 0x00080000U
  3052. #define DMA_HIFCR_CDMEIF6 0x00040000U
  3053. #define DMA_HIFCR_CFEIF6 0x00010000U
  3054. #define DMA_HIFCR_CTCIF5 0x00000800U
  3055. #define DMA_HIFCR_CHTIF5 0x00000400U
  3056. #define DMA_HIFCR_CTEIF5 0x00000200U
  3057. #define DMA_HIFCR_CDMEIF5 0x00000100U
  3058. #define DMA_HIFCR_CFEIF5 0x00000040U
  3059. #define DMA_HIFCR_CTCIF4 0x00000020U
  3060. #define DMA_HIFCR_CHTIF4 0x00000010U
  3061. #define DMA_HIFCR_CTEIF4 0x00000008U
  3062. #define DMA_HIFCR_CDMEIF4 0x00000004U
  3063. #define DMA_HIFCR_CFEIF4 0x00000001U
  3064. /******************************************************************************/
  3065. /* */
  3066. /* External Interrupt/Event Controller */
  3067. /* */
  3068. /******************************************************************************/
  3069. /******************* Bit definition for EXTI_IMR register *******************/
  3070. #define EXTI_IMR_MR0 0x00000001U /*!< Interrupt Mask on line 0 */
  3071. #define EXTI_IMR_MR1 0x00000002U /*!< Interrupt Mask on line 1 */
  3072. #define EXTI_IMR_MR2 0x00000004U /*!< Interrupt Mask on line 2 */
  3073. #define EXTI_IMR_MR3 0x00000008U /*!< Interrupt Mask on line 3 */
  3074. #define EXTI_IMR_MR4 0x00000010U /*!< Interrupt Mask on line 4 */
  3075. #define EXTI_IMR_MR5 0x00000020U /*!< Interrupt Mask on line 5 */
  3076. #define EXTI_IMR_MR6 0x00000040U /*!< Interrupt Mask on line 6 */
  3077. #define EXTI_IMR_MR7 0x00000080U /*!< Interrupt Mask on line 7 */
  3078. #define EXTI_IMR_MR8 0x00000100U /*!< Interrupt Mask on line 8 */
  3079. #define EXTI_IMR_MR9 0x00000200U /*!< Interrupt Mask on line 9 */
  3080. #define EXTI_IMR_MR10 0x00000400U /*!< Interrupt Mask on line 10 */
  3081. #define EXTI_IMR_MR11 0x00000800U /*!< Interrupt Mask on line 11 */
  3082. #define EXTI_IMR_MR12 0x00001000U /*!< Interrupt Mask on line 12 */
  3083. #define EXTI_IMR_MR13 0x00002000U /*!< Interrupt Mask on line 13 */
  3084. #define EXTI_IMR_MR14 0x00004000U /*!< Interrupt Mask on line 14 */
  3085. #define EXTI_IMR_MR15 0x00008000U /*!< Interrupt Mask on line 15 */
  3086. #define EXTI_IMR_MR16 0x00010000U /*!< Interrupt Mask on line 16 */
  3087. #define EXTI_IMR_MR17 0x00020000U /*!< Interrupt Mask on line 17 */
  3088. #define EXTI_IMR_MR18 0x00040000U /*!< Interrupt Mask on line 18 */
  3089. #define EXTI_IMR_MR19 0x00080000U /*!< Interrupt Mask on line 19 */
  3090. #define EXTI_IMR_MR20 0x00100000U /*!< Interrupt Mask on line 20 */
  3091. #define EXTI_IMR_MR21 0x00200000U /*!< Interrupt Mask on line 21 */
  3092. #define EXTI_IMR_MR22 0x00400000U /*!< Interrupt Mask on line 22 */
  3093. /******************* Bit definition for EXTI_EMR register *******************/
  3094. #define EXTI_EMR_MR0 0x00000001U /*!< Event Mask on line 0 */
  3095. #define EXTI_EMR_MR1 0x00000002U /*!< Event Mask on line 1 */
  3096. #define EXTI_EMR_MR2 0x00000004U /*!< Event Mask on line 2 */
  3097. #define EXTI_EMR_MR3 0x00000008U /*!< Event Mask on line 3 */
  3098. #define EXTI_EMR_MR4 0x00000010U /*!< Event Mask on line 4 */
  3099. #define EXTI_EMR_MR5 0x00000020U /*!< Event Mask on line 5 */
  3100. #define EXTI_EMR_MR6 0x00000040U /*!< Event Mask on line 6 */
  3101. #define EXTI_EMR_MR7 0x00000080U /*!< Event Mask on line 7 */
  3102. #define EXTI_EMR_MR8 0x00000100U /*!< Event Mask on line 8 */
  3103. #define EXTI_EMR_MR9 0x00000200U /*!< Event Mask on line 9 */
  3104. #define EXTI_EMR_MR10 0x00000400U /*!< Event Mask on line 10 */
  3105. #define EXTI_EMR_MR11 0x00000800U /*!< Event Mask on line 11 */
  3106. #define EXTI_EMR_MR12 0x00001000U /*!< Event Mask on line 12 */
  3107. #define EXTI_EMR_MR13 0x00002000U /*!< Event Mask on line 13 */
  3108. #define EXTI_EMR_MR14 0x00004000U /*!< Event Mask on line 14 */
  3109. #define EXTI_EMR_MR15 0x00008000U /*!< Event Mask on line 15 */
  3110. #define EXTI_EMR_MR16 0x00010000U /*!< Event Mask on line 16 */
  3111. #define EXTI_EMR_MR17 0x00020000U /*!< Event Mask on line 17 */
  3112. #define EXTI_EMR_MR18 0x00040000U /*!< Event Mask on line 18 */
  3113. #define EXTI_EMR_MR19 0x00080000U /*!< Event Mask on line 19 */
  3114. #define EXTI_EMR_MR20 0x00100000U /*!< Event Mask on line 20 */
  3115. #define EXTI_EMR_MR21 0x00200000U /*!< Event Mask on line 21 */
  3116. #define EXTI_EMR_MR22 0x00400000U /*!< Event Mask on line 22 */
  3117. /****************** Bit definition for EXTI_RTSR register *******************/
  3118. #define EXTI_RTSR_TR0 0x00000001U /*!< Rising trigger event configuration bit of line 0 */
  3119. #define EXTI_RTSR_TR1 0x00000002U /*!< Rising trigger event configuration bit of line 1 */
  3120. #define EXTI_RTSR_TR2 0x00000004U /*!< Rising trigger event configuration bit of line 2 */
  3121. #define EXTI_RTSR_TR3 0x00000008U /*!< Rising trigger event configuration bit of line 3 */
  3122. #define EXTI_RTSR_TR4 0x00000010U /*!< Rising trigger event configuration bit of line 4 */
  3123. #define EXTI_RTSR_TR5 0x00000020U /*!< Rising trigger event configuration bit of line 5 */
  3124. #define EXTI_RTSR_TR6 0x00000040U /*!< Rising trigger event configuration bit of line 6 */
  3125. #define EXTI_RTSR_TR7 0x00000080U /*!< Rising trigger event configuration bit of line 7 */
  3126. #define EXTI_RTSR_TR8 0x00000100U /*!< Rising trigger event configuration bit of line 8 */
  3127. #define EXTI_RTSR_TR9 0x00000200U /*!< Rising trigger event configuration bit of line 9 */
  3128. #define EXTI_RTSR_TR10 0x00000400U /*!< Rising trigger event configuration bit of line 10 */
  3129. #define EXTI_RTSR_TR11 0x00000800U /*!< Rising trigger event configuration bit of line 11 */
  3130. #define EXTI_RTSR_TR12 0x00001000U /*!< Rising trigger event configuration bit of line 12 */
  3131. #define EXTI_RTSR_TR13 0x00002000U /*!< Rising trigger event configuration bit of line 13 */
  3132. #define EXTI_RTSR_TR14 0x00004000U /*!< Rising trigger event configuration bit of line 14 */
  3133. #define EXTI_RTSR_TR15 0x00008000U /*!< Rising trigger event configuration bit of line 15 */
  3134. #define EXTI_RTSR_TR16 0x00010000U /*!< Rising trigger event configuration bit of line 16 */
  3135. #define EXTI_RTSR_TR17 0x00020000U /*!< Rising trigger event configuration bit of line 17 */
  3136. #define EXTI_RTSR_TR18 0x00040000U /*!< Rising trigger event configuration bit of line 18 */
  3137. #define EXTI_RTSR_TR19 0x00080000U /*!< Rising trigger event configuration bit of line 19 */
  3138. #define EXTI_RTSR_TR20 0x00100000U /*!< Rising trigger event configuration bit of line 20 */
  3139. #define EXTI_RTSR_TR21 0x00200000U /*!< Rising trigger event configuration bit of line 21 */
  3140. #define EXTI_RTSR_TR22 0x00400000U /*!< Rising trigger event configuration bit of line 22 */
  3141. /****************** Bit definition for EXTI_FTSR register *******************/
  3142. #define EXTI_FTSR_TR0 0x00000001U /*!< Falling trigger event configuration bit of line 0 */
  3143. #define EXTI_FTSR_TR1 0x00000002U /*!< Falling trigger event configuration bit of line 1 */
  3144. #define EXTI_FTSR_TR2 0x00000004U /*!< Falling trigger event configuration bit of line 2 */
  3145. #define EXTI_FTSR_TR3 0x00000008U /*!< Falling trigger event configuration bit of line 3 */
  3146. #define EXTI_FTSR_TR4 0x00000010U /*!< Falling trigger event configuration bit of line 4 */
  3147. #define EXTI_FTSR_TR5 0x00000020U /*!< Falling trigger event configuration bit of line 5 */
  3148. #define EXTI_FTSR_TR6 0x00000040U /*!< Falling trigger event configuration bit of line 6 */
  3149. #define EXTI_FTSR_TR7 0x00000080U /*!< Falling trigger event configuration bit of line 7 */
  3150. #define EXTI_FTSR_TR8 0x00000100U /*!< Falling trigger event configuration bit of line 8 */
  3151. #define EXTI_FTSR_TR9 0x00000200U /*!< Falling trigger event configuration bit of line 9 */
  3152. #define EXTI_FTSR_TR10 0x00000400U /*!< Falling trigger event configuration bit of line 10 */
  3153. #define EXTI_FTSR_TR11 0x00000800U /*!< Falling trigger event configuration bit of line 11 */
  3154. #define EXTI_FTSR_TR12 0x00001000U /*!< Falling trigger event configuration bit of line 12 */
  3155. #define EXTI_FTSR_TR13 0x00002000U /*!< Falling trigger event configuration bit of line 13 */
  3156. #define EXTI_FTSR_TR14 0x00004000U /*!< Falling trigger event configuration bit of line 14 */
  3157. #define EXTI_FTSR_TR15 0x00008000U /*!< Falling trigger event configuration bit of line 15 */
  3158. #define EXTI_FTSR_TR16 0x00010000U /*!< Falling trigger event configuration bit of line 16 */
  3159. #define EXTI_FTSR_TR17 0x00020000U /*!< Falling trigger event configuration bit of line 17 */
  3160. #define EXTI_FTSR_TR18 0x00040000U /*!< Falling trigger event configuration bit of line 18 */
  3161. #define EXTI_FTSR_TR19 0x00080000U /*!< Falling trigger event configuration bit of line 19 */
  3162. #define EXTI_FTSR_TR20 0x00100000U /*!< Falling trigger event configuration bit of line 20 */
  3163. #define EXTI_FTSR_TR21 0x00200000U /*!< Falling trigger event configuration bit of line 21 */
  3164. #define EXTI_FTSR_TR22 0x00400000U /*!< Falling trigger event configuration bit of line 22 */
  3165. /****************** Bit definition for EXTI_SWIER register ******************/
  3166. #define EXTI_SWIER_SWIER0 0x00000001U /*!< Software Interrupt on line 0 */
  3167. #define EXTI_SWIER_SWIER1 0x00000002U /*!< Software Interrupt on line 1 */
  3168. #define EXTI_SWIER_SWIER2 0x00000004U /*!< Software Interrupt on line 2 */
  3169. #define EXTI_SWIER_SWIER3 0x00000008U /*!< Software Interrupt on line 3 */
  3170. #define EXTI_SWIER_SWIER4 0x00000010U /*!< Software Interrupt on line 4 */
  3171. #define EXTI_SWIER_SWIER5 0x00000020U /*!< Software Interrupt on line 5 */
  3172. #define EXTI_SWIER_SWIER6 0x00000040U /*!< Software Interrupt on line 6 */
  3173. #define EXTI_SWIER_SWIER7 0x00000080U /*!< Software Interrupt on line 7 */
  3174. #define EXTI_SWIER_SWIER8 0x00000100U /*!< Software Interrupt on line 8 */
  3175. #define EXTI_SWIER_SWIER9 0x00000200U /*!< Software Interrupt on line 9 */
  3176. #define EXTI_SWIER_SWIER10 0x00000400U /*!< Software Interrupt on line 10 */
  3177. #define EXTI_SWIER_SWIER11 0x00000800U /*!< Software Interrupt on line 11 */
  3178. #define EXTI_SWIER_SWIER12 0x00001000U /*!< Software Interrupt on line 12 */
  3179. #define EXTI_SWIER_SWIER13 0x00002000U /*!< Software Interrupt on line 13 */
  3180. #define EXTI_SWIER_SWIER14 0x00004000U /*!< Software Interrupt on line 14 */
  3181. #define EXTI_SWIER_SWIER15 0x00008000U /*!< Software Interrupt on line 15 */
  3182. #define EXTI_SWIER_SWIER16 0x00010000U /*!< Software Interrupt on line 16 */
  3183. #define EXTI_SWIER_SWIER17 0x00020000U /*!< Software Interrupt on line 17 */
  3184. #define EXTI_SWIER_SWIER18 0x00040000U /*!< Software Interrupt on line 18 */
  3185. #define EXTI_SWIER_SWIER19 0x00080000U /*!< Software Interrupt on line 19 */
  3186. #define EXTI_SWIER_SWIER20 0x00100000U /*!< Software Interrupt on line 20 */
  3187. #define EXTI_SWIER_SWIER21 0x00200000U /*!< Software Interrupt on line 21 */
  3188. #define EXTI_SWIER_SWIER22 0x00400000U /*!< Software Interrupt on line 22 */
  3189. /******************* Bit definition for EXTI_PR register ********************/
  3190. #define EXTI_PR_PR0 0x00000001U /*!< Pending bit for line 0 */
  3191. #define EXTI_PR_PR1 0x00000002U /*!< Pending bit for line 1 */
  3192. #define EXTI_PR_PR2 0x00000004U /*!< Pending bit for line 2 */
  3193. #define EXTI_PR_PR3 0x00000008U /*!< Pending bit for line 3 */
  3194. #define EXTI_PR_PR4 0x00000010U /*!< Pending bit for line 4 */
  3195. #define EXTI_PR_PR5 0x00000020U /*!< Pending bit for line 5 */
  3196. #define EXTI_PR_PR6 0x00000040U /*!< Pending bit for line 6 */
  3197. #define EXTI_PR_PR7 0x00000080U /*!< Pending bit for line 7 */
  3198. #define EXTI_PR_PR8 0x00000100U /*!< Pending bit for line 8 */
  3199. #define EXTI_PR_PR9 0x00000200U /*!< Pending bit for line 9 */
  3200. #define EXTI_PR_PR10 0x00000400U /*!< Pending bit for line 10 */
  3201. #define EXTI_PR_PR11 0x00000800U /*!< Pending bit for line 11 */
  3202. #define EXTI_PR_PR12 0x00001000U /*!< Pending bit for line 12 */
  3203. #define EXTI_PR_PR13 0x00002000U /*!< Pending bit for line 13 */
  3204. #define EXTI_PR_PR14 0x00004000U /*!< Pending bit for line 14 */
  3205. #define EXTI_PR_PR15 0x00008000U /*!< Pending bit for line 15 */
  3206. #define EXTI_PR_PR16 0x00010000U /*!< Pending bit for line 16 */
  3207. #define EXTI_PR_PR17 0x00020000U /*!< Pending bit for line 17 */
  3208. #define EXTI_PR_PR18 0x00040000U /*!< Pending bit for line 18 */
  3209. #define EXTI_PR_PR19 0x00080000U /*!< Pending bit for line 19 */
  3210. #define EXTI_PR_PR20 0x00100000U /*!< Pending bit for line 20 */
  3211. #define EXTI_PR_PR21 0x00200000U /*!< Pending bit for line 21 */
  3212. #define EXTI_PR_PR22 0x00400000U /*!< Pending bit for line 22 */
  3213. /******************************************************************************/
  3214. /* */
  3215. /* FLASH */
  3216. /* */
  3217. /******************************************************************************/
  3218. /******************* Bits definition for FLASH_ACR register *****************/
  3219. #define FLASH_ACR_LATENCY 0x0000000FU
  3220. #define FLASH_ACR_LATENCY_0WS 0x00000000U
  3221. #define FLASH_ACR_LATENCY_1WS 0x00000001U
  3222. #define FLASH_ACR_LATENCY_2WS 0x00000002U
  3223. #define FLASH_ACR_LATENCY_3WS 0x00000003U
  3224. #define FLASH_ACR_LATENCY_4WS 0x00000004U
  3225. #define FLASH_ACR_LATENCY_5WS 0x00000005U
  3226. #define FLASH_ACR_LATENCY_6WS 0x00000006U
  3227. #define FLASH_ACR_LATENCY_7WS 0x00000007U
  3228. #define FLASH_ACR_PRFTEN 0x00000100U
  3229. #define FLASH_ACR_ICEN 0x00000200U
  3230. #define FLASH_ACR_DCEN 0x00000400U
  3231. #define FLASH_ACR_ICRST 0x00000800U
  3232. #define FLASH_ACR_DCRST 0x00001000U
  3233. #define FLASH_ACR_BYTE0_ADDRESS 0x40023C00U
  3234. #define FLASH_ACR_BYTE2_ADDRESS 0x40023C03U
  3235. /******************* Bits definition for FLASH_SR register ******************/
  3236. #define FLASH_SR_EOP 0x00000001U
  3237. #define FLASH_SR_SOP 0x00000002U
  3238. #define FLASH_SR_WRPERR 0x00000010U
  3239. #define FLASH_SR_PGAERR 0x00000020U
  3240. #define FLASH_SR_PGPERR 0x00000040U
  3241. #define FLASH_SR_PGSERR 0x00000080U
  3242. #define FLASH_SR_BSY 0x00010000U
  3243. /******************* Bits definition for FLASH_CR register ******************/
  3244. #define FLASH_CR_PG 0x00000001U
  3245. #define FLASH_CR_SER 0x00000002U
  3246. #define FLASH_CR_MER 0x00000004U
  3247. #define FLASH_CR_SNB 0x000000F8U
  3248. #define FLASH_CR_SNB_0 0x00000008U
  3249. #define FLASH_CR_SNB_1 0x00000010U
  3250. #define FLASH_CR_SNB_2 0x00000020U
  3251. #define FLASH_CR_SNB_3 0x00000040U
  3252. #define FLASH_CR_SNB_4 0x00000080U
  3253. #define FLASH_CR_PSIZE 0x00000300U
  3254. #define FLASH_CR_PSIZE_0 0x00000100U
  3255. #define FLASH_CR_PSIZE_1 0x00000200U
  3256. #define FLASH_CR_STRT 0x00010000U
  3257. #define FLASH_CR_EOPIE 0x01000000U
  3258. #define FLASH_CR_LOCK 0x80000000U
  3259. /******************* Bits definition for FLASH_OPTCR register ***************/
  3260. #define FLASH_OPTCR_OPTLOCK 0x00000001U
  3261. #define FLASH_OPTCR_OPTSTRT 0x00000002U
  3262. #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
  3263. #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
  3264. #define FLASH_OPTCR_BOR_LEV 0x0000000CU
  3265. #define FLASH_OPTCR_WDG_SW 0x00000020U
  3266. #define FLASH_OPTCR_nRST_STOP 0x00000040U
  3267. #define FLASH_OPTCR_nRST_STDBY 0x00000080U
  3268. #define FLASH_OPTCR_RDP 0x0000FF00U
  3269. #define FLASH_OPTCR_RDP_0 0x00000100U
  3270. #define FLASH_OPTCR_RDP_1 0x00000200U
  3271. #define FLASH_OPTCR_RDP_2 0x00000400U
  3272. #define FLASH_OPTCR_RDP_3 0x00000800U
  3273. #define FLASH_OPTCR_RDP_4 0x00001000U
  3274. #define FLASH_OPTCR_RDP_5 0x00002000U
  3275. #define FLASH_OPTCR_RDP_6 0x00004000U
  3276. #define FLASH_OPTCR_RDP_7 0x00008000U
  3277. #define FLASH_OPTCR_nWRP 0x0FFF0000U
  3278. #define FLASH_OPTCR_nWRP_0 0x00010000U
  3279. #define FLASH_OPTCR_nWRP_1 0x00020000U
  3280. #define FLASH_OPTCR_nWRP_2 0x00040000U
  3281. #define FLASH_OPTCR_nWRP_3 0x00080000U
  3282. #define FLASH_OPTCR_nWRP_4 0x00100000U
  3283. #define FLASH_OPTCR_nWRP_5 0x00200000U
  3284. #define FLASH_OPTCR_nWRP_6 0x00400000U
  3285. #define FLASH_OPTCR_nWRP_7 0x00800000U
  3286. #define FLASH_OPTCR_nWRP_8 0x01000000U
  3287. #define FLASH_OPTCR_nWRP_9 0x02000000U
  3288. #define FLASH_OPTCR_nWRP_10 0x04000000U
  3289. #define FLASH_OPTCR_nWRP_11 0x08000000U
  3290. /******************************************************************************/
  3291. /* */
  3292. /* Flexible Static Memory Controller */
  3293. /* */
  3294. /******************************************************************************/
  3295. /****************** Bit definition for FSMC_BCR1 register *******************/
  3296. #define FSMC_BCR1_MBKEN 0x00000001U /*!<Memory bank enable bit */
  3297. #define FSMC_BCR1_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  3298. #define FSMC_BCR1_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  3299. #define FSMC_BCR1_MTYP_0 0x00000004U /*!<Bit 0 */
  3300. #define FSMC_BCR1_MTYP_1 0x00000008U /*!<Bit 1 */
  3301. #define FSMC_BCR1_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  3302. #define FSMC_BCR1_MWID_0 0x00000010U /*!<Bit 0 */
  3303. #define FSMC_BCR1_MWID_1 0x00000020U /*!<Bit 1 */
  3304. #define FSMC_BCR1_FACCEN 0x00000040U /*!<Flash access enable */
  3305. #define FSMC_BCR1_BURSTEN 0x00000100U /*!<Burst enable bit */
  3306. #define FSMC_BCR1_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  3307. #define FSMC_BCR1_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */
  3308. #define FSMC_BCR1_WAITCFG 0x00000800U /*!<Wait timing configuration */
  3309. #define FSMC_BCR1_WREN 0x00001000U /*!<Write enable bit */
  3310. #define FSMC_BCR1_WAITEN 0x00002000U /*!<Wait enable bit */
  3311. #define FSMC_BCR1_EXTMOD 0x00004000U /*!<Extended mode enable */
  3312. #define FSMC_BCR1_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  3313. #define FSMC_BCR1_CBURSTRW 0x00080000U /*!<Write burst enable */
  3314. /****************** Bit definition for FSMC_BCR2 register *******************/
  3315. #define FSMC_BCR2_MBKEN 0x00000001U /*!<Memory bank enable bit */
  3316. #define FSMC_BCR2_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  3317. #define FSMC_BCR2_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  3318. #define FSMC_BCR2_MTYP_0 0x00000004U /*!<Bit 0 */
  3319. #define FSMC_BCR2_MTYP_1 0x00000008U /*!<Bit 1 */
  3320. #define FSMC_BCR2_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  3321. #define FSMC_BCR2_MWID_0 0x00000010U /*!<Bit 0 */
  3322. #define FSMC_BCR2_MWID_1 0x00000020U /*!<Bit 1 */
  3323. #define FSMC_BCR2_FACCEN 0x00000040U /*!<Flash access enable */
  3324. #define FSMC_BCR2_BURSTEN 0x00000100U /*!<Burst enable bit */
  3325. #define FSMC_BCR2_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  3326. #define FSMC_BCR2_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */
  3327. #define FSMC_BCR2_WAITCFG 0x00000800U /*!<Wait timing configuration */
  3328. #define FSMC_BCR2_WREN 0x00001000U /*!<Write enable bit */
  3329. #define FSMC_BCR2_WAITEN 0x00002000U /*!<Wait enable bit */
  3330. #define FSMC_BCR2_EXTMOD 0x00004000U /*!<Extended mode enable */
  3331. #define FSMC_BCR2_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  3332. #define FSMC_BCR2_CBURSTRW 0x00080000U /*!<Write burst enable */
  3333. /****************** Bit definition for FSMC_BCR3 register *******************/
  3334. #define FSMC_BCR3_MBKEN 0x00000001U /*!<Memory bank enable bit */
  3335. #define FSMC_BCR3_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  3336. #define FSMC_BCR3_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  3337. #define FSMC_BCR3_MTYP_0 0x00000004U /*!<Bit 0 */
  3338. #define FSMC_BCR3_MTYP_1 0x00000008U /*!<Bit 1 */
  3339. #define FSMC_BCR3_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  3340. #define FSMC_BCR3_MWID_0 0x00000010U /*!<Bit 0 */
  3341. #define FSMC_BCR3_MWID_1 0x00000020U /*!<Bit 1 */
  3342. #define FSMC_BCR3_FACCEN 0x00000040U /*!<Flash access enable */
  3343. #define FSMC_BCR3_BURSTEN 0x00000100U /*!<Burst enable bit */
  3344. #define FSMC_BCR3_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  3345. #define FSMC_BCR3_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */
  3346. #define FSMC_BCR3_WAITCFG 0x00000800U /*!<Wait timing configuration */
  3347. #define FSMC_BCR3_WREN 0x00001000U /*!<Write enable bit */
  3348. #define FSMC_BCR3_WAITEN 0x00002000U /*!<Wait enable bit */
  3349. #define FSMC_BCR3_EXTMOD 0x00004000U /*!<Extended mode enable */
  3350. #define FSMC_BCR3_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  3351. #define FSMC_BCR3_CBURSTRW 0x00080000U /*!<Write burst enable */
  3352. /****************** Bit definition for FSMC_BCR4 register *******************/
  3353. #define FSMC_BCR4_MBKEN 0x00000001U /*!<Memory bank enable bit */
  3354. #define FSMC_BCR4_MUXEN 0x00000002U /*!<Address/data multiplexing enable bit */
  3355. #define FSMC_BCR4_MTYP 0x0000000CU /*!<MTYP[1:0] bits (Memory type) */
  3356. #define FSMC_BCR4_MTYP_0 0x00000004U /*!<Bit 0 */
  3357. #define FSMC_BCR4_MTYP_1 0x00000008U /*!<Bit 1 */
  3358. #define FSMC_BCR4_MWID 0x00000030U /*!<MWID[1:0] bits (Memory data bus width) */
  3359. #define FSMC_BCR4_MWID_0 0x00000010U /*!<Bit 0 */
  3360. #define FSMC_BCR4_MWID_1 0x00000020U /*!<Bit 1 */
  3361. #define FSMC_BCR4_FACCEN 0x00000040U /*!<Flash access enable */
  3362. #define FSMC_BCR4_BURSTEN 0x00000100U /*!<Burst enable bit */
  3363. #define FSMC_BCR4_WAITPOL 0x00000200U /*!<Wait signal polarity bit */
  3364. #define FSMC_BCR4_WRAPMOD 0x00000400U /*!<Wrapped burst mode support */
  3365. #define FSMC_BCR4_WAITCFG 0x00000800U /*!<Wait timing configuration */
  3366. #define FSMC_BCR4_WREN 0x00001000U /*!<Write enable bit */
  3367. #define FSMC_BCR4_WAITEN 0x00002000U /*!<Wait enable bit */
  3368. #define FSMC_BCR4_EXTMOD 0x00004000U /*!<Extended mode enable */
  3369. #define FSMC_BCR4_ASYNCWAIT 0x00008000U /*!<Asynchronous wait */
  3370. #define FSMC_BCR4_CBURSTRW 0x00080000U /*!<Write burst enable */
  3371. /****************** Bit definition for FSMC_BTR1 register ******************/
  3372. #define FSMC_BTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3373. #define FSMC_BTR1_ADDSET_0 0x00000001U /*!<Bit 0 */
  3374. #define FSMC_BTR1_ADDSET_1 0x00000002U /*!<Bit 1 */
  3375. #define FSMC_BTR1_ADDSET_2 0x00000004U /*!<Bit 2 */
  3376. #define FSMC_BTR1_ADDSET_3 0x00000008U /*!<Bit 3 */
  3377. #define FSMC_BTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3378. #define FSMC_BTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3379. #define FSMC_BTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3380. #define FSMC_BTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3381. #define FSMC_BTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3382. #define FSMC_BTR1_DATAST 0x0000FF00U /*!<DATAST [7:0] bits (Data-phase duration) */
  3383. #define FSMC_BTR1_DATAST_0 0x00000100U /*!<Bit 0 */
  3384. #define FSMC_BTR1_DATAST_1 0x00000200U /*!<Bit 1 */
  3385. #define FSMC_BTR1_DATAST_2 0x00000400U /*!<Bit 2 */
  3386. #define FSMC_BTR1_DATAST_3 0x00000800U /*!<Bit 3 */
  3387. #define FSMC_BTR1_DATAST_4 0x00001000U /*!<Bit 4 */
  3388. #define FSMC_BTR1_DATAST_5 0x00002000U /*!<Bit 5 */
  3389. #define FSMC_BTR1_DATAST_6 0x00004000U /*!<Bit 6 */
  3390. #define FSMC_BTR1_DATAST_7 0x00008000U /*!<Bit 7 */
  3391. #define FSMC_BTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3392. #define FSMC_BTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3393. #define FSMC_BTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3394. #define FSMC_BTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3395. #define FSMC_BTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3396. #define FSMC_BTR1_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3397. #define FSMC_BTR1_CLKDIV_0 0x00100000U /*!<Bit 0 */
  3398. #define FSMC_BTR1_CLKDIV_1 0x00200000U /*!<Bit 1 */
  3399. #define FSMC_BTR1_CLKDIV_2 0x00400000U /*!<Bit 2 */
  3400. #define FSMC_BTR1_CLKDIV_3 0x00800000U /*!<Bit 3 */
  3401. #define FSMC_BTR1_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  3402. #define FSMC_BTR1_DATLAT_0 0x01000000U /*!<Bit 0 */
  3403. #define FSMC_BTR1_DATLAT_1 0x02000000U /*!<Bit 1 */
  3404. #define FSMC_BTR1_DATLAT_2 0x04000000U /*!<Bit 2 */
  3405. #define FSMC_BTR1_DATLAT_3 0x08000000U /*!<Bit 3 */
  3406. #define FSMC_BTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3407. #define FSMC_BTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3408. #define FSMC_BTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3409. /****************** Bit definition for FSMC_BTR2 register *******************/
  3410. #define FSMC_BTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3411. #define FSMC_BTR2_ADDSET_0 0x00000001U /*!<Bit 0 */
  3412. #define FSMC_BTR2_ADDSET_1 0x00000002U /*!<Bit 1 */
  3413. #define FSMC_BTR2_ADDSET_2 0x00000004U /*!<Bit 2 */
  3414. #define FSMC_BTR2_ADDSET_3 0x00000008U /*!<Bit 3 */
  3415. #define FSMC_BTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3416. #define FSMC_BTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3417. #define FSMC_BTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3418. #define FSMC_BTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3419. #define FSMC_BTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3420. #define FSMC_BTR2_DATAST 0x0000FF00U /*!<DATAST [7:0] bits (Data-phase duration) */
  3421. #define FSMC_BTR2_DATAST_0 0x00000100U /*!<Bit 0 */
  3422. #define FSMC_BTR2_DATAST_1 0x00000200U /*!<Bit 1 */
  3423. #define FSMC_BTR2_DATAST_2 0x00000400U /*!<Bit 2 */
  3424. #define FSMC_BTR2_DATAST_3 0x00000800U /*!<Bit 3 */
  3425. #define FSMC_BTR2_DATAST_4 0x00001000U /*!<Bit 4 */
  3426. #define FSMC_BTR2_DATAST_5 0x00002000U /*!<Bit 5 */
  3427. #define FSMC_BTR2_DATAST_6 0x00004000U /*!<Bit 6 */
  3428. #define FSMC_BTR2_DATAST_7 0x00008000U /*!<Bit 7 */
  3429. #define FSMC_BTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3430. #define FSMC_BTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3431. #define FSMC_BTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3432. #define FSMC_BTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3433. #define FSMC_BTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3434. #define FSMC_BTR2_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3435. #define FSMC_BTR2_CLKDIV_0 0x00100000U /*!<Bit 0 */
  3436. #define FSMC_BTR2_CLKDIV_1 0x00200000U /*!<Bit 1 */
  3437. #define FSMC_BTR2_CLKDIV_2 0x00400000U /*!<Bit 2 */
  3438. #define FSMC_BTR2_CLKDIV_3 0x00800000U /*!<Bit 3 */
  3439. #define FSMC_BTR2_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  3440. #define FSMC_BTR2_DATLAT_0 0x01000000U /*!<Bit 0 */
  3441. #define FSMC_BTR2_DATLAT_1 0x02000000U /*!<Bit 1 */
  3442. #define FSMC_BTR2_DATLAT_2 0x04000000U /*!<Bit 2 */
  3443. #define FSMC_BTR2_DATLAT_3 0x08000000U /*!<Bit 3 */
  3444. #define FSMC_BTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3445. #define FSMC_BTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3446. #define FSMC_BTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3447. /******************* Bit definition for FSMC_BTR3 register *******************/
  3448. #define FSMC_BTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3449. #define FSMC_BTR3_ADDSET_0 0x00000001U /*!<Bit 0 */
  3450. #define FSMC_BTR3_ADDSET_1 0x00000002U /*!<Bit 1 */
  3451. #define FSMC_BTR3_ADDSET_2 0x00000004U /*!<Bit 2 */
  3452. #define FSMC_BTR3_ADDSET_3 0x00000008U /*!<Bit 3 */
  3453. #define FSMC_BTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3454. #define FSMC_BTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3455. #define FSMC_BTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3456. #define FSMC_BTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3457. #define FSMC_BTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3458. #define FSMC_BTR3_DATAST 0x0000FF00U /*!<DATAST [7:0] bits (Data-phase duration) */
  3459. #define FSMC_BTR3_DATAST_0 0x00000100U /*!<Bit 0 */
  3460. #define FSMC_BTR3_DATAST_1 0x00000200U /*!<Bit 1 */
  3461. #define FSMC_BTR3_DATAST_2 0x00000400U /*!<Bit 2 */
  3462. #define FSMC_BTR3_DATAST_3 0x00000800U /*!<Bit 3 */
  3463. #define FSMC_BTR3_DATAST_4 0x00001000U /*!<Bit 4 */
  3464. #define FSMC_BTR3_DATAST_5 0x00002000U /*!<Bit 5 */
  3465. #define FSMC_BTR3_DATAST_6 0x00004000U /*!<Bit 6 */
  3466. #define FSMC_BTR3_DATAST_7 0x00008000U /*!<Bit 7 */
  3467. #define FSMC_BTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3468. #define FSMC_BTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3469. #define FSMC_BTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3470. #define FSMC_BTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3471. #define FSMC_BTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3472. #define FSMC_BTR3_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3473. #define FSMC_BTR3_CLKDIV_0 0x00100000U /*!<Bit 0 */
  3474. #define FSMC_BTR3_CLKDIV_1 0x00200000U /*!<Bit 1 */
  3475. #define FSMC_BTR3_CLKDIV_2 0x00400000U /*!<Bit 2 */
  3476. #define FSMC_BTR3_CLKDIV_3 0x00800000U /*!<Bit 3 */
  3477. #define FSMC_BTR3_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  3478. #define FSMC_BTR3_DATLAT_0 0x01000000U /*!<Bit 0 */
  3479. #define FSMC_BTR3_DATLAT_1 0x02000000U /*!<Bit 1 */
  3480. #define FSMC_BTR3_DATLAT_2 0x04000000U /*!<Bit 2 */
  3481. #define FSMC_BTR3_DATLAT_3 0x08000000U /*!<Bit 3 */
  3482. #define FSMC_BTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3483. #define FSMC_BTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3484. #define FSMC_BTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3485. /****************** Bit definition for FSMC_BTR4 register *******************/
  3486. #define FSMC_BTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3487. #define FSMC_BTR4_ADDSET_0 0x00000001U /*!<Bit 0 */
  3488. #define FSMC_BTR4_ADDSET_1 0x00000002U /*!<Bit 1 */
  3489. #define FSMC_BTR4_ADDSET_2 0x00000004U /*!<Bit 2 */
  3490. #define FSMC_BTR4_ADDSET_3 0x00000008U /*!<Bit 3 */
  3491. #define FSMC_BTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3492. #define FSMC_BTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3493. #define FSMC_BTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3494. #define FSMC_BTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3495. #define FSMC_BTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3496. #define FSMC_BTR4_DATAST 0x0000FF00U /*!<DATAST [7:0] bits (Data-phase duration) */
  3497. #define FSMC_BTR4_DATAST_0 0x00000100U /*!<Bit 0 */
  3498. #define FSMC_BTR4_DATAST_1 0x00000200U /*!<Bit 1 */
  3499. #define FSMC_BTR4_DATAST_2 0x00000400U /*!<Bit 2 */
  3500. #define FSMC_BTR4_DATAST_3 0x00000800U /*!<Bit 3 */
  3501. #define FSMC_BTR4_DATAST_4 0x00001000U /*!<Bit 4 */
  3502. #define FSMC_BTR4_DATAST_5 0x00002000U /*!<Bit 5 */
  3503. #define FSMC_BTR4_DATAST_6 0x00004000U /*!<Bit 6 */
  3504. #define FSMC_BTR4_DATAST_7 0x00008000U /*!<Bit 7 */
  3505. #define FSMC_BTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
  3506. #define FSMC_BTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3507. #define FSMC_BTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3508. #define FSMC_BTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3509. #define FSMC_BTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3510. #define FSMC_BTR4_CLKDIV 0x00F00000U /*!<CLKDIV[3:0] bits (Clock divide ratio) */
  3511. #define FSMC_BTR4_CLKDIV_0 0x00100000U /*!<Bit 0 */
  3512. #define FSMC_BTR4_CLKDIV_1 0x00200000U /*!<Bit 1 */
  3513. #define FSMC_BTR4_CLKDIV_2 0x00400000U /*!<Bit 2 */
  3514. #define FSMC_BTR4_CLKDIV_3 0x00800000U /*!<Bit 3 */
  3515. #define FSMC_BTR4_DATLAT 0x0F000000U /*!<DATLA[3:0] bits (Data latency) */
  3516. #define FSMC_BTR4_DATLAT_0 0x01000000U /*!<Bit 0 */
  3517. #define FSMC_BTR4_DATLAT_1 0x02000000U /*!<Bit 1 */
  3518. #define FSMC_BTR4_DATLAT_2 0x04000000U /*!<Bit 2 */
  3519. #define FSMC_BTR4_DATLAT_3 0x08000000U /*!<Bit 3 */
  3520. #define FSMC_BTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3521. #define FSMC_BTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3522. #define FSMC_BTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3523. /****************** Bit definition for FSMC_BWTR1 register ******************/
  3524. #define FSMC_BWTR1_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3525. #define FSMC_BWTR1_ADDSET_0 0x00000001U /*!<Bit 0 */
  3526. #define FSMC_BWTR1_ADDSET_1 0x00000002U /*!<Bit 1 */
  3527. #define FSMC_BWTR1_ADDSET_2 0x00000004U /*!<Bit 2 */
  3528. #define FSMC_BWTR1_ADDSET_3 0x00000008U /*!<Bit 3 */
  3529. #define FSMC_BWTR1_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3530. #define FSMC_BWTR1_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3531. #define FSMC_BWTR1_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3532. #define FSMC_BWTR1_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3533. #define FSMC_BWTR1_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3534. #define FSMC_BWTR1_DATAST 0x0000FF00U /*!<DATAST [7:0] bits (Data-phase duration) */
  3535. #define FSMC_BWTR1_DATAST_0 0x00000100U /*!<Bit 0 */
  3536. #define FSMC_BWTR1_DATAST_1 0x00000200U /*!<Bit 1 */
  3537. #define FSMC_BWTR1_DATAST_2 0x00000400U /*!<Bit 2 */
  3538. #define FSMC_BWTR1_DATAST_3 0x00000800U /*!<Bit 3 */
  3539. #define FSMC_BWTR1_DATAST_4 0x00001000U /*!<Bit 4 */
  3540. #define FSMC_BWTR1_DATAST_5 0x00002000U /*!<Bit 5 */
  3541. #define FSMC_BWTR1_DATAST_6 0x00004000U /*!<Bit 6 */
  3542. #define FSMC_BWTR1_DATAST_7 0x00008000U /*!<Bit 7 */
  3543. #define FSMC_BWTR1_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  3544. #define FSMC_BWTR1_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3545. #define FSMC_BWTR1_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3546. #define FSMC_BWTR1_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3547. #define FSMC_BWTR1_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3548. #define FSMC_BWTR1_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3549. #define FSMC_BWTR1_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3550. #define FSMC_BWTR1_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3551. /****************** Bit definition for FSMC_BWTR2 register ******************/
  3552. #define FSMC_BWTR2_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3553. #define FSMC_BWTR2_ADDSET_0 0x00000001U /*!<Bit 0 */
  3554. #define FSMC_BWTR2_ADDSET_1 0x00000002U /*!<Bit 1 */
  3555. #define FSMC_BWTR2_ADDSET_2 0x00000004U /*!<Bit 2 */
  3556. #define FSMC_BWTR2_ADDSET_3 0x00000008U /*!<Bit 3 */
  3557. #define FSMC_BWTR2_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3558. #define FSMC_BWTR2_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3559. #define FSMC_BWTR2_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3560. #define FSMC_BWTR2_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3561. #define FSMC_BWTR2_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3562. #define FSMC_BWTR2_DATAST 0x0000FF00U /*!<DATAST [7:0] bits (Data-phase duration) */
  3563. #define FSMC_BWTR2_DATAST_0 0x00000100U /*!<Bit 0 */
  3564. #define FSMC_BWTR2_DATAST_1 0x00000200U /*!<Bit 1 */
  3565. #define FSMC_BWTR2_DATAST_2 0x00000400U /*!<Bit 2 */
  3566. #define FSMC_BWTR2_DATAST_3 0x00000800U /*!<Bit 3 */
  3567. #define FSMC_BWTR2_DATAST_4 0x00001000U /*!<Bit 4 */
  3568. #define FSMC_BWTR2_DATAST_5 0x00002000U /*!<Bit 5 */
  3569. #define FSMC_BWTR2_DATAST_6 0x00004000U /*!<Bit 6 */
  3570. #define FSMC_BWTR2_DATAST_7 0x00008000U /*!<Bit 7 */
  3571. #define FSMC_BWTR2_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  3572. #define FSMC_BWTR2_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3573. #define FSMC_BWTR2_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3574. #define FSMC_BWTR2_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3575. #define FSMC_BWTR2_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3576. #define FSMC_BWTR2_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3577. #define FSMC_BWTR2_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3578. #define FSMC_BWTR2_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3579. /****************** Bit definition for FSMC_BWTR3 register ******************/
  3580. #define FSMC_BWTR3_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3581. #define FSMC_BWTR3_ADDSET_0 0x00000001U /*!<Bit 0 */
  3582. #define FSMC_BWTR3_ADDSET_1 0x00000002U /*!<Bit 1 */
  3583. #define FSMC_BWTR3_ADDSET_2 0x00000004U /*!<Bit 2 */
  3584. #define FSMC_BWTR3_ADDSET_3 0x00000008U /*!<Bit 3 */
  3585. #define FSMC_BWTR3_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3586. #define FSMC_BWTR3_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3587. #define FSMC_BWTR3_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3588. #define FSMC_BWTR3_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3589. #define FSMC_BWTR3_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3590. #define FSMC_BWTR3_DATAST 0x0000FF00U /*!<DATAST [7:0] bits (Data-phase duration) */
  3591. #define FSMC_BWTR3_DATAST_0 0x00000100U /*!<Bit 0 */
  3592. #define FSMC_BWTR3_DATAST_1 0x00000200U /*!<Bit 1 */
  3593. #define FSMC_BWTR3_DATAST_2 0x00000400U /*!<Bit 2 */
  3594. #define FSMC_BWTR3_DATAST_3 0x00000800U /*!<Bit 3 */
  3595. #define FSMC_BWTR3_DATAST_4 0x00001000U /*!<Bit 4 */
  3596. #define FSMC_BWTR3_DATAST_5 0x00002000U /*!<Bit 5 */
  3597. #define FSMC_BWTR3_DATAST_6 0x00004000U /*!<Bit 6 */
  3598. #define FSMC_BWTR3_DATAST_7 0x00008000U /*!<Bit 7 */
  3599. #define FSMC_BWTR3_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  3600. #define FSMC_BWTR3_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3601. #define FSMC_BWTR3_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3602. #define FSMC_BWTR3_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3603. #define FSMC_BWTR3_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3604. #define FSMC_BWTR3_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3605. #define FSMC_BWTR3_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3606. #define FSMC_BWTR3_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3607. /****************** Bit definition for FSMC_BWTR4 register ******************/
  3608. #define FSMC_BWTR4_ADDSET 0x0000000FU /*!<ADDSET[3:0] bits (Address setup phase duration) */
  3609. #define FSMC_BWTR4_ADDSET_0 0x00000001U /*!<Bit 0 */
  3610. #define FSMC_BWTR4_ADDSET_1 0x00000002U /*!<Bit 1 */
  3611. #define FSMC_BWTR4_ADDSET_2 0x00000004U /*!<Bit 2 */
  3612. #define FSMC_BWTR4_ADDSET_3 0x00000008U /*!<Bit 3 */
  3613. #define FSMC_BWTR4_ADDHLD 0x000000F0U /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
  3614. #define FSMC_BWTR4_ADDHLD_0 0x00000010U /*!<Bit 0 */
  3615. #define FSMC_BWTR4_ADDHLD_1 0x00000020U /*!<Bit 1 */
  3616. #define FSMC_BWTR4_ADDHLD_2 0x00000040U /*!<Bit 2 */
  3617. #define FSMC_BWTR4_ADDHLD_3 0x00000080U /*!<Bit 3 */
  3618. #define FSMC_BWTR4_DATAST 0x0000FF00U /*!<DATAST [3:0] bits (Data-phase duration) */
  3619. #define FSMC_BWTR4_DATAST_0 0x00000100U /*!<Bit 0 */
  3620. #define FSMC_BWTR4_DATAST_1 0x00000200U /*!<Bit 1 */
  3621. #define FSMC_BWTR4_DATAST_2 0x00000400U /*!<Bit 2 */
  3622. #define FSMC_BWTR4_DATAST_3 0x00000800U /*!<Bit 3 */
  3623. #define FSMC_BWTR4_DATAST_4 0x00001000U /*!<Bit 4 */
  3624. #define FSMC_BWTR4_DATAST_5 0x00002000U /*!<Bit 5 */
  3625. #define FSMC_BWTR4_DATAST_6 0x00004000U /*!<Bit 6 */
  3626. #define FSMC_BWTR4_DATAST_7 0x00008000U /*!<Bit 7 */
  3627. #define FSMC_BWTR4_BUSTURN 0x000F0000U /*!<BUSTURN[3:0] bits (Bus turnaround duration) */
  3628. #define FSMC_BWTR4_BUSTURN_0 0x00010000U /*!<Bit 0 */
  3629. #define FSMC_BWTR4_BUSTURN_1 0x00020000U /*!<Bit 1 */
  3630. #define FSMC_BWTR4_BUSTURN_2 0x00040000U /*!<Bit 2 */
  3631. #define FSMC_BWTR4_BUSTURN_3 0x00080000U /*!<Bit 3 */
  3632. #define FSMC_BWTR4_ACCMOD 0x30000000U /*!<ACCMOD[1:0] bits (Access mode) */
  3633. #define FSMC_BWTR4_ACCMOD_0 0x10000000U /*!<Bit 0 */
  3634. #define FSMC_BWTR4_ACCMOD_1 0x20000000U /*!<Bit 1 */
  3635. /****************** Bit definition for FSMC_PCR2 register *******************/
  3636. #define FSMC_PCR2_PWAITEN 0x00000002U /*!<Wait feature enable bit */
  3637. #define FSMC_PCR2_PBKEN 0x00000004U /*!<PC Card/NAND Flash memory bank enable bit */
  3638. #define FSMC_PCR2_PTYP 0x00000008U /*!<Memory type */
  3639. #define FSMC_PCR2_PWID 0x00000030U /*!<PWID[1:0] bits (NAND Flash databus width) */
  3640. #define FSMC_PCR2_PWID_0 0x00000010U /*!<Bit 0 */
  3641. #define FSMC_PCR2_PWID_1 0x00000020U /*!<Bit 1 */
  3642. #define FSMC_PCR2_ECCEN 0x00000040U /*!<ECC computation logic enable bit */
  3643. #define FSMC_PCR2_TCLR 0x00001E00U /*!<TCLR[3:0] bits (CLE to RE delay) */
  3644. #define FSMC_PCR2_TCLR_0 0x00000200U /*!<Bit 0 */
  3645. #define FSMC_PCR2_TCLR_1 0x00000400U /*!<Bit 1 */
  3646. #define FSMC_PCR2_TCLR_2 0x00000800U /*!<Bit 2 */
  3647. #define FSMC_PCR2_TCLR_3 0x00001000U /*!<Bit 3 */
  3648. #define FSMC_PCR2_TAR 0x0001E000U /*!<TAR[3:0] bits (ALE to RE delay) */
  3649. #define FSMC_PCR2_TAR_0 0x00002000U /*!<Bit 0 */
  3650. #define FSMC_PCR2_TAR_1 0x00004000U /*!<Bit 1 */
  3651. #define FSMC_PCR2_TAR_2 0x00008000U /*!<Bit 2 */
  3652. #define FSMC_PCR2_TAR_3 0x00010000U /*!<Bit 3 */
  3653. #define FSMC_PCR2_ECCPS 0x000E0000U /*!<ECCPS[1:0] bits (ECC page size) */
  3654. #define FSMC_PCR2_ECCPS_0 0x00020000U /*!<Bit 0 */
  3655. #define FSMC_PCR2_ECCPS_1 0x00040000U /*!<Bit 1 */
  3656. #define FSMC_PCR2_ECCPS_2 0x00080000U /*!<Bit 2 */
  3657. /****************** Bit definition for FSMC_PCR3 register *******************/
  3658. #define FSMC_PCR3_PWAITEN 0x00000002U /*!<Wait feature enable bit */
  3659. #define FSMC_PCR3_PBKEN 0x00000004U /*!<PC Card/NAND Flash memory bank enable bit */
  3660. #define FSMC_PCR3_PTYP 0x00000008U /*!<Memory type */
  3661. #define FSMC_PCR3_PWID 0x00000030U /*!<PWID[1:0] bits (NAND Flash databus width) */
  3662. #define FSMC_PCR3_PWID_0 0x00000010U /*!<Bit 0 */
  3663. #define FSMC_PCR3_PWID_1 0x00000020U /*!<Bit 1 */
  3664. #define FSMC_PCR3_ECCEN 0x00000040U /*!<ECC computation logic enable bit */
  3665. #define FSMC_PCR3_TCLR 0x00001E00U /*!<TCLR[3:0] bits (CLE to RE delay) */
  3666. #define FSMC_PCR3_TCLR_0 0x00000200U /*!<Bit 0 */
  3667. #define FSMC_PCR3_TCLR_1 0x00000400U /*!<Bit 1 */
  3668. #define FSMC_PCR3_TCLR_2 0x00000800U /*!<Bit 2 */
  3669. #define FSMC_PCR3_TCLR_3 0x00001000U /*!<Bit 3 */
  3670. #define FSMC_PCR3_TAR 0x0001E000U /*!<TAR[3:0] bits (ALE to RE delay) */
  3671. #define FSMC_PCR3_TAR_0 0x00002000U /*!<Bit 0 */
  3672. #define FSMC_PCR3_TAR_1 0x00004000U /*!<Bit 1 */
  3673. #define FSMC_PCR3_TAR_2 0x00008000U /*!<Bit 2 */
  3674. #define FSMC_PCR3_TAR_3 0x00010000U /*!<Bit 3 */
  3675. #define FSMC_PCR3_ECCPS 0x000E0000U /*!<ECCPS[2:0] bits (ECC page size) */
  3676. #define FSMC_PCR3_ECCPS_0 0x00020000U /*!<Bit 0 */
  3677. #define FSMC_PCR3_ECCPS_1 0x00040000U /*!<Bit 1 */
  3678. #define FSMC_PCR3_ECCPS_2 0x00080000U /*!<Bit 2 */
  3679. /****************** Bit definition for FSMC_PCR4 register *******************/
  3680. #define FSMC_PCR4_PWAITEN 0x00000002U /*!<Wait feature enable bit */
  3681. #define FSMC_PCR4_PBKEN 0x00000004U /*!<PC Card/NAND Flash memory bank enable bit */
  3682. #define FSMC_PCR4_PTYP 0x00000008U /*!<Memory type */
  3683. #define FSMC_PCR4_PWID 0x00000030U /*!<PWID[1:0] bits (NAND Flash databus width) */
  3684. #define FSMC_PCR4_PWID_0 0x00000010U /*!<Bit 0 */
  3685. #define FSMC_PCR4_PWID_1 0x00000020U /*!<Bit 1 */
  3686. #define FSMC_PCR4_ECCEN 0x00000040U /*!<ECC computation logic enable bit */
  3687. #define FSMC_PCR4_TCLR 0x00001E00U /*!<TCLR[3:0] bits (CLE to RE delay) */
  3688. #define FSMC_PCR4_TCLR_0 0x00000200U /*!<Bit 0 */
  3689. #define FSMC_PCR4_TCLR_1 0x00000400U /*!<Bit 1 */
  3690. #define FSMC_PCR4_TCLR_2 0x00000800U /*!<Bit 2 */
  3691. #define FSMC_PCR4_TCLR_3 0x00001000U /*!<Bit 3 */
  3692. #define FSMC_PCR4_TAR 0x0001E000U /*!<TAR[3:0] bits (ALE to RE delay) */
  3693. #define FSMC_PCR4_TAR_0 0x00002000U /*!<Bit 0 */
  3694. #define FSMC_PCR4_TAR_1 0x00004000U /*!<Bit 1 */
  3695. #define FSMC_PCR4_TAR_2 0x00008000U /*!<Bit 2 */
  3696. #define FSMC_PCR4_TAR_3 0x00010000U /*!<Bit 3 */
  3697. #define FSMC_PCR4_ECCPS 0x000E0000U /*!<ECCPS[2:0] bits (ECC page size) */
  3698. #define FSMC_PCR4_ECCPS_0 0x00020000U /*!<Bit 0 */
  3699. #define FSMC_PCR4_ECCPS_1 0x00040000U /*!<Bit 1 */
  3700. #define FSMC_PCR4_ECCPS_2 0x00080000U /*!<Bit 2 */
  3701. /******************* Bit definition for FSMC_SR2 register *******************/
  3702. #define FSMC_SR2_IRS 0x00000001U /*!<Interrupt Rising Edge status */
  3703. #define FSMC_SR2_ILS 0x00000002U /*!<Interrupt Level status */
  3704. #define FSMC_SR2_IFS 0x00000004U /*!<Interrupt Falling Edge status */
  3705. #define FSMC_SR2_IREN 0x00000008U /*!<Interrupt Rising Edge detection Enable bit */
  3706. #define FSMC_SR2_ILEN 0x00000010U /*!<Interrupt Level detection Enable bit */
  3707. #define FSMC_SR2_IFEN 0x00000020U /*!<Interrupt Falling Edge detection Enable bit */
  3708. #define FSMC_SR2_FEMPT 0x00000040U /*!<FIFO empty */
  3709. /******************* Bit definition for FSMC_SR3 register *******************/
  3710. #define FSMC_SR3_IRS 0x00000001U /*!<Interrupt Rising Edge status */
  3711. #define FSMC_SR3_ILS 0x00000002U /*!<Interrupt Level status */
  3712. #define FSMC_SR3_IFS 0x00000004U /*!<Interrupt Falling Edge status */
  3713. #define FSMC_SR3_IREN 0x00000008U /*!<Interrupt Rising Edge detection Enable bit */
  3714. #define FSMC_SR3_ILEN 0x00000010U /*!<Interrupt Level detection Enable bit */
  3715. #define FSMC_SR3_IFEN 0x00000020U /*!<Interrupt Falling Edge detection Enable bit */
  3716. #define FSMC_SR3_FEMPT 0x00000040U /*!<FIFO empty */
  3717. /******************* Bit definition for FSMC_SR4 register *******************/
  3718. #define FSMC_SR4_IRS 0x00000001U /*!<Interrupt Rising Edge status */
  3719. #define FSMC_SR4_ILS 0x00000002U /*!<Interrupt Level status */
  3720. #define FSMC_SR4_IFS 0x00000004U /*!<Interrupt Falling Edge status */
  3721. #define FSMC_SR4_IREN 0x00000008U /*!<Interrupt Rising Edge detection Enable bit */
  3722. #define FSMC_SR4_ILEN 0x00000010U /*!<Interrupt Level detection Enable bit */
  3723. #define FSMC_SR4_IFEN 0x00000020U /*!<Interrupt Falling Edge detection Enable bit */
  3724. #define FSMC_SR4_FEMPT 0x00000040U /*!<FIFO empty */
  3725. /****************** Bit definition for FSMC_PMEM2 register ******************/
  3726. #define FSMC_PMEM2_MEMSET2 0x000000FFU /*!<MEMSET2[7:0] bits (Common memory 2 setup time) */
  3727. #define FSMC_PMEM2_MEMSET2_0 0x00000001U /*!<Bit 0 */
  3728. #define FSMC_PMEM2_MEMSET2_1 0x00000002U /*!<Bit 1 */
  3729. #define FSMC_PMEM2_MEMSET2_2 0x00000004U /*!<Bit 2 */
  3730. #define FSMC_PMEM2_MEMSET2_3 0x00000008U /*!<Bit 3 */
  3731. #define FSMC_PMEM2_MEMSET2_4 0x00000010U /*!<Bit 4 */
  3732. #define FSMC_PMEM2_MEMSET2_5 0x00000020U /*!<Bit 5 */
  3733. #define FSMC_PMEM2_MEMSET2_6 0x00000040U /*!<Bit 6 */
  3734. #define FSMC_PMEM2_MEMSET2_7 0x00000080U /*!<Bit 7 */
  3735. #define FSMC_PMEM2_MEMWAIT2 0x0000FF00U /*!<MEMWAIT2[7:0] bits (Common memory 2 wait time) */
  3736. #define FSMC_PMEM2_MEMWAIT2_0 0x00000100U /*!<Bit 0 */
  3737. #define FSMC_PMEM2_MEMWAIT2_1 0x00000200U /*!<Bit 1 */
  3738. #define FSMC_PMEM2_MEMWAIT2_2 0x00000400U /*!<Bit 2 */
  3739. #define FSMC_PMEM2_MEMWAIT2_3 0x00000800U /*!<Bit 3 */
  3740. #define FSMC_PMEM2_MEMWAIT2_4 0x00001000U /*!<Bit 4 */
  3741. #define FSMC_PMEM2_MEMWAIT2_5 0x00002000U /*!<Bit 5 */
  3742. #define FSMC_PMEM2_MEMWAIT2_6 0x00004000U /*!<Bit 6 */
  3743. #define FSMC_PMEM2_MEMWAIT2_7 0x00008000U /*!<Bit 7 */
  3744. #define FSMC_PMEM2_MEMHOLD2 0x00FF0000U /*!<MEMHOLD2[7:0] bits (Common memory 2 hold time) */
  3745. #define FSMC_PMEM2_MEMHOLD2_0 0x00010000U /*!<Bit 0 */
  3746. #define FSMC_PMEM2_MEMHOLD2_1 0x00020000U /*!<Bit 1 */
  3747. #define FSMC_PMEM2_MEMHOLD2_2 0x00040000U /*!<Bit 2 */
  3748. #define FSMC_PMEM2_MEMHOLD2_3 0x00080000U /*!<Bit 3 */
  3749. #define FSMC_PMEM2_MEMHOLD2_4 0x00100000U /*!<Bit 4 */
  3750. #define FSMC_PMEM2_MEMHOLD2_5 0x00200000U /*!<Bit 5 */
  3751. #define FSMC_PMEM2_MEMHOLD2_6 0x00400000U /*!<Bit 6 */
  3752. #define FSMC_PMEM2_MEMHOLD2_7 0x00800000U /*!<Bit 7 */
  3753. #define FSMC_PMEM2_MEMHIZ2 0xFF000000U /*!<MEMHIZ2[7:0] bits (Common memory 2 databus HiZ time) */
  3754. #define FSMC_PMEM2_MEMHIZ2_0 0x01000000U /*!<Bit 0 */
  3755. #define FSMC_PMEM2_MEMHIZ2_1 0x02000000U /*!<Bit 1 */
  3756. #define FSMC_PMEM2_MEMHIZ2_2 0x04000000U /*!<Bit 2 */
  3757. #define FSMC_PMEM2_MEMHIZ2_3 0x08000000U /*!<Bit 3 */
  3758. #define FSMC_PMEM2_MEMHIZ2_4 0x10000000U /*!<Bit 4 */
  3759. #define FSMC_PMEM2_MEMHIZ2_5 0x20000000U /*!<Bit 5 */
  3760. #define FSMC_PMEM2_MEMHIZ2_6 0x40000000U /*!<Bit 6 */
  3761. #define FSMC_PMEM2_MEMHIZ2_7 0x80000000U /*!<Bit 7 */
  3762. /****************** Bit definition for FSMC_PMEM3 register ******************/
  3763. #define FSMC_PMEM3_MEMSET3 0x000000FFU /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */
  3764. #define FSMC_PMEM3_MEMSET3_0 0x00000001U /*!<Bit 0 */
  3765. #define FSMC_PMEM3_MEMSET3_1 0x00000002U /*!<Bit 1 */
  3766. #define FSMC_PMEM3_MEMSET3_2 0x00000004U /*!<Bit 2 */
  3767. #define FSMC_PMEM3_MEMSET3_3 0x00000008U /*!<Bit 3 */
  3768. #define FSMC_PMEM3_MEMSET3_4 0x00000010U /*!<Bit 4 */
  3769. #define FSMC_PMEM3_MEMSET3_5 0x00000020U /*!<Bit 5 */
  3770. #define FSMC_PMEM3_MEMSET3_6 0x00000040U /*!<Bit 6 */
  3771. #define FSMC_PMEM3_MEMSET3_7 0x00000080U /*!<Bit 7 */
  3772. #define FSMC_PMEM3_MEMWAIT3 0x0000FF00U /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */
  3773. #define FSMC_PMEM3_MEMWAIT3_0 0x00000100U /*!<Bit 0 */
  3774. #define FSMC_PMEM3_MEMWAIT3_1 0x00000200U /*!<Bit 1 */
  3775. #define FSMC_PMEM3_MEMWAIT3_2 0x00000400U /*!<Bit 2 */
  3776. #define FSMC_PMEM3_MEMWAIT3_3 0x00000800U /*!<Bit 3 */
  3777. #define FSMC_PMEM3_MEMWAIT3_4 0x00001000U /*!<Bit 4 */
  3778. #define FSMC_PMEM3_MEMWAIT3_5 0x00002000U /*!<Bit 5 */
  3779. #define FSMC_PMEM3_MEMWAIT3_6 0x00004000U /*!<Bit 6 */
  3780. #define FSMC_PMEM3_MEMWAIT3_7 0x00008000U /*!<Bit 7 */
  3781. #define FSMC_PMEM3_MEMHOLD3 0x00FF0000U /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */
  3782. #define FSMC_PMEM3_MEMHOLD3_0 0x00010000U /*!<Bit 0 */
  3783. #define FSMC_PMEM3_MEMHOLD3_1 0x00020000U /*!<Bit 1 */
  3784. #define FSMC_PMEM3_MEMHOLD3_2 0x00040000U /*!<Bit 2 */
  3785. #define FSMC_PMEM3_MEMHOLD3_3 0x00080000U /*!<Bit 3 */
  3786. #define FSMC_PMEM3_MEMHOLD3_4 0x00100000U /*!<Bit 4 */
  3787. #define FSMC_PMEM3_MEMHOLD3_5 0x00200000U /*!<Bit 5 */
  3788. #define FSMC_PMEM3_MEMHOLD3_6 0x00400000U /*!<Bit 6 */
  3789. #define FSMC_PMEM3_MEMHOLD3_7 0x00800000U /*!<Bit 7 */
  3790. #define FSMC_PMEM3_MEMHIZ3 0xFF000000U /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */
  3791. #define FSMC_PMEM3_MEMHIZ3_0 0x01000000U /*!<Bit 0 */
  3792. #define FSMC_PMEM3_MEMHIZ3_1 0x02000000U /*!<Bit 1 */
  3793. #define FSMC_PMEM3_MEMHIZ3_2 0x04000000U /*!<Bit 2 */
  3794. #define FSMC_PMEM3_MEMHIZ3_3 0x08000000U /*!<Bit 3 */
  3795. #define FSMC_PMEM3_MEMHIZ3_4 0x10000000U /*!<Bit 4 */
  3796. #define FSMC_PMEM3_MEMHIZ3_5 0x20000000U /*!<Bit 5 */
  3797. #define FSMC_PMEM3_MEMHIZ3_6 0x40000000U /*!<Bit 6 */
  3798. #define FSMC_PMEM3_MEMHIZ3_7 0x80000000U /*!<Bit 7 */
  3799. /****************** Bit definition for FSMC_PMEM4 register ******************/
  3800. #define FSMC_PMEM4_MEMSET4 0x000000FFU /*!<MEMSET4[7:0] bits (Common memory 4 setup time) */
  3801. #define FSMC_PMEM4_MEMSET4_0 0x00000001U /*!<Bit 0 */
  3802. #define FSMC_PMEM4_MEMSET4_1 0x00000002U /*!<Bit 1 */
  3803. #define FSMC_PMEM4_MEMSET4_2 0x00000004U /*!<Bit 2 */
  3804. #define FSMC_PMEM4_MEMSET4_3 0x00000008U /*!<Bit 3 */
  3805. #define FSMC_PMEM4_MEMSET4_4 0x00000010U /*!<Bit 4 */
  3806. #define FSMC_PMEM4_MEMSET4_5 0x00000020U /*!<Bit 5 */
  3807. #define FSMC_PMEM4_MEMSET4_6 0x00000040U /*!<Bit 6 */
  3808. #define FSMC_PMEM4_MEMSET4_7 0x00000080U /*!<Bit 7 */
  3809. #define FSMC_PMEM4_MEMWAIT4 0x0000FF00U /*!<MEMWAIT4[7:0] bits (Common memory 4 wait time) */
  3810. #define FSMC_PMEM4_MEMWAIT4_0 0x00000100U /*!<Bit 0 */
  3811. #define FSMC_PMEM4_MEMWAIT4_1 0x00000200U /*!<Bit 1 */
  3812. #define FSMC_PMEM4_MEMWAIT4_2 0x00000400U /*!<Bit 2 */
  3813. #define FSMC_PMEM4_MEMWAIT4_3 0x00000800U /*!<Bit 3 */
  3814. #define FSMC_PMEM4_MEMWAIT4_4 0x00001000U /*!<Bit 4 */
  3815. #define FSMC_PMEM4_MEMWAIT4_5 0x00002000U /*!<Bit 5 */
  3816. #define FSMC_PMEM4_MEMWAIT4_6 0x00004000U /*!<Bit 6 */
  3817. #define FSMC_PMEM4_MEMWAIT4_7 0x00008000U /*!<Bit 7 */
  3818. #define FSMC_PMEM4_MEMHOLD4 0x00FF0000U /*!<MEMHOLD4[7:0] bits (Common memory 4 hold time) */
  3819. #define FSMC_PMEM4_MEMHOLD4_0 0x00010000U /*!<Bit 0 */
  3820. #define FSMC_PMEM4_MEMHOLD4_1 0x00020000U /*!<Bit 1 */
  3821. #define FSMC_PMEM4_MEMHOLD4_2 0x00040000U /*!<Bit 2 */
  3822. #define FSMC_PMEM4_MEMHOLD4_3 0x00080000U /*!<Bit 3 */
  3823. #define FSMC_PMEM4_MEMHOLD4_4 0x00100000U /*!<Bit 4 */
  3824. #define FSMC_PMEM4_MEMHOLD4_5 0x00200000U /*!<Bit 5 */
  3825. #define FSMC_PMEM4_MEMHOLD4_6 0x00400000U /*!<Bit 6 */
  3826. #define FSMC_PMEM4_MEMHOLD4_7 0x00800000U /*!<Bit 7 */
  3827. #define FSMC_PMEM4_MEMHIZ4 0xFF000000U /*!<MEMHIZ4[7:0] bits (Common memory 4 databus HiZ time) */
  3828. #define FSMC_PMEM4_MEMHIZ4_0 0x01000000U /*!<Bit 0 */
  3829. #define FSMC_PMEM4_MEMHIZ4_1 0x02000000U /*!<Bit 1 */
  3830. #define FSMC_PMEM4_MEMHIZ4_2 0x04000000U /*!<Bit 2 */
  3831. #define FSMC_PMEM4_MEMHIZ4_3 0x08000000U /*!<Bit 3 */
  3832. #define FSMC_PMEM4_MEMHIZ4_4 0x10000000U /*!<Bit 4 */
  3833. #define FSMC_PMEM4_MEMHIZ4_5 0x20000000U /*!<Bit 5 */
  3834. #define FSMC_PMEM4_MEMHIZ4_6 0x40000000U /*!<Bit 6 */
  3835. #define FSMC_PMEM4_MEMHIZ4_7 0x80000000U /*!<Bit 7 */
  3836. /****************** Bit definition for FSMC_PATT2 register ******************/
  3837. #define FSMC_PATT2_ATTSET2 0x000000FFU /*!<ATTSET2[7:0] bits (Attribute memory 2 setup time) */
  3838. #define FSMC_PATT2_ATTSET2_0 0x00000001U /*!<Bit 0 */
  3839. #define FSMC_PATT2_ATTSET2_1 0x00000002U /*!<Bit 1 */
  3840. #define FSMC_PATT2_ATTSET2_2 0x00000004U /*!<Bit 2 */
  3841. #define FSMC_PATT2_ATTSET2_3 0x00000008U /*!<Bit 3 */
  3842. #define FSMC_PATT2_ATTSET2_4 0x00000010U /*!<Bit 4 */
  3843. #define FSMC_PATT2_ATTSET2_5 0x00000020U /*!<Bit 5 */
  3844. #define FSMC_PATT2_ATTSET2_6 0x00000040U /*!<Bit 6 */
  3845. #define FSMC_PATT2_ATTSET2_7 0x00000080U /*!<Bit 7 */
  3846. #define FSMC_PATT2_ATTWAIT2 0x0000FF00U /*!<ATTWAIT2[7:0] bits (Attribute memory 2 wait time) */
  3847. #define FSMC_PATT2_ATTWAIT2_0 0x00000100U /*!<Bit 0 */
  3848. #define FSMC_PATT2_ATTWAIT2_1 0x00000200U /*!<Bit 1 */
  3849. #define FSMC_PATT2_ATTWAIT2_2 0x00000400U /*!<Bit 2 */
  3850. #define FSMC_PATT2_ATTWAIT2_3 0x00000800U /*!<Bit 3 */
  3851. #define FSMC_PATT2_ATTWAIT2_4 0x00001000U /*!<Bit 4 */
  3852. #define FSMC_PATT2_ATTWAIT2_5 0x00002000U /*!<Bit 5 */
  3853. #define FSMC_PATT2_ATTWAIT2_6 0x00004000U /*!<Bit 6 */
  3854. #define FSMC_PATT2_ATTWAIT2_7 0x00008000U /*!<Bit 7 */
  3855. #define FSMC_PATT2_ATTHOLD2 0x00FF0000U /*!<ATTHOLD2[7:0] bits (Attribute memory 2 hold time) */
  3856. #define FSMC_PATT2_ATTHOLD2_0 0x00010000U /*!<Bit 0 */
  3857. #define FSMC_PATT2_ATTHOLD2_1 0x00020000U /*!<Bit 1 */
  3858. #define FSMC_PATT2_ATTHOLD2_2 0x00040000U /*!<Bit 2 */
  3859. #define FSMC_PATT2_ATTHOLD2_3 0x00080000U /*!<Bit 3 */
  3860. #define FSMC_PATT2_ATTHOLD2_4 0x00100000U /*!<Bit 4 */
  3861. #define FSMC_PATT2_ATTHOLD2_5 0x00200000U /*!<Bit 5 */
  3862. #define FSMC_PATT2_ATTHOLD2_6 0x00400000U /*!<Bit 6 */
  3863. #define FSMC_PATT2_ATTHOLD2_7 0x00800000U /*!<Bit 7 */
  3864. #define FSMC_PATT2_ATTHIZ2 0xFF000000U /*!<ATTHIZ2[7:0] bits (Attribute memory 2 databus HiZ time) */
  3865. #define FSMC_PATT2_ATTHIZ2_0 0x01000000U /*!<Bit 0 */
  3866. #define FSMC_PATT2_ATTHIZ2_1 0x02000000U /*!<Bit 1 */
  3867. #define FSMC_PATT2_ATTHIZ2_2 0x04000000U /*!<Bit 2 */
  3868. #define FSMC_PATT2_ATTHIZ2_3 0x08000000U /*!<Bit 3 */
  3869. #define FSMC_PATT2_ATTHIZ2_4 0x10000000U /*!<Bit 4 */
  3870. #define FSMC_PATT2_ATTHIZ2_5 0x20000000U /*!<Bit 5 */
  3871. #define FSMC_PATT2_ATTHIZ2_6 0x40000000U /*!<Bit 6 */
  3872. #define FSMC_PATT2_ATTHIZ2_7 0x80000000U /*!<Bit 7 */
  3873. /****************** Bit definition for FSMC_PATT3 register ******************/
  3874. #define FSMC_PATT3_ATTSET3 0x000000FFU /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */
  3875. #define FSMC_PATT3_ATTSET3_0 0x00000001U /*!<Bit 0 */
  3876. #define FSMC_PATT3_ATTSET3_1 0x00000002U /*!<Bit 1 */
  3877. #define FSMC_PATT3_ATTSET3_2 0x00000004U /*!<Bit 2 */
  3878. #define FSMC_PATT3_ATTSET3_3 0x00000008U /*!<Bit 3 */
  3879. #define FSMC_PATT3_ATTSET3_4 0x00000010U /*!<Bit 4 */
  3880. #define FSMC_PATT3_ATTSET3_5 0x00000020U /*!<Bit 5 */
  3881. #define FSMC_PATT3_ATTSET3_6 0x00000040U /*!<Bit 6 */
  3882. #define FSMC_PATT3_ATTSET3_7 0x00000080U /*!<Bit 7 */
  3883. #define FSMC_PATT3_ATTWAIT3 0x0000FF00U /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */
  3884. #define FSMC_PATT3_ATTWAIT3_0 0x00000100U /*!<Bit 0 */
  3885. #define FSMC_PATT3_ATTWAIT3_1 0x00000200U /*!<Bit 1 */
  3886. #define FSMC_PATT3_ATTWAIT3_2 0x00000400U /*!<Bit 2 */
  3887. #define FSMC_PATT3_ATTWAIT3_3 0x00000800U /*!<Bit 3 */
  3888. #define FSMC_PATT3_ATTWAIT3_4 0x00001000U /*!<Bit 4 */
  3889. #define FSMC_PATT3_ATTWAIT3_5 0x00002000U /*!<Bit 5 */
  3890. #define FSMC_PATT3_ATTWAIT3_6 0x00004000U /*!<Bit 6 */
  3891. #define FSMC_PATT3_ATTWAIT3_7 0x00008000U /*!<Bit 7 */
  3892. #define FSMC_PATT3_ATTHOLD3 0x00FF0000U /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */
  3893. #define FSMC_PATT3_ATTHOLD3_0 0x00010000U /*!<Bit 0 */
  3894. #define FSMC_PATT3_ATTHOLD3_1 0x00020000U /*!<Bit 1 */
  3895. #define FSMC_PATT3_ATTHOLD3_2 0x00040000U /*!<Bit 2 */
  3896. #define FSMC_PATT3_ATTHOLD3_3 0x00080000U /*!<Bit 3 */
  3897. #define FSMC_PATT3_ATTHOLD3_4 0x00100000U /*!<Bit 4 */
  3898. #define FSMC_PATT3_ATTHOLD3_5 0x00200000U /*!<Bit 5 */
  3899. #define FSMC_PATT3_ATTHOLD3_6 0x00400000U /*!<Bit 6 */
  3900. #define FSMC_PATT3_ATTHOLD3_7 0x00800000U /*!<Bit 7 */
  3901. #define FSMC_PATT3_ATTHIZ3 0xFF000000U /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */
  3902. #define FSMC_PATT3_ATTHIZ3_0 0x01000000U /*!<Bit 0 */
  3903. #define FSMC_PATT3_ATTHIZ3_1 0x02000000U /*!<Bit 1 */
  3904. #define FSMC_PATT3_ATTHIZ3_2 0x04000000U /*!<Bit 2 */
  3905. #define FSMC_PATT3_ATTHIZ3_3 0x08000000U /*!<Bit 3 */
  3906. #define FSMC_PATT3_ATTHIZ3_4 0x10000000U /*!<Bit 4 */
  3907. #define FSMC_PATT3_ATTHIZ3_5 0x20000000U /*!<Bit 5 */
  3908. #define FSMC_PATT3_ATTHIZ3_6 0x40000000U /*!<Bit 6 */
  3909. #define FSMC_PATT3_ATTHIZ3_7 0x80000000U /*!<Bit 7 */
  3910. /****************** Bit definition for FSMC_PATT4 register ******************/
  3911. #define FSMC_PATT4_ATTSET4 0x000000FFU /*!<ATTSET4[7:0] bits (Attribute memory 4 setup time) */
  3912. #define FSMC_PATT4_ATTSET4_0 0x00000001U /*!<Bit 0 */
  3913. #define FSMC_PATT4_ATTSET4_1 0x00000002U /*!<Bit 1 */
  3914. #define FSMC_PATT4_ATTSET4_2 0x00000004U /*!<Bit 2 */
  3915. #define FSMC_PATT4_ATTSET4_3 0x00000008U /*!<Bit 3 */
  3916. #define FSMC_PATT4_ATTSET4_4 0x00000010U /*!<Bit 4 */
  3917. #define FSMC_PATT4_ATTSET4_5 0x00000020U /*!<Bit 5 */
  3918. #define FSMC_PATT4_ATTSET4_6 0x00000040U /*!<Bit 6 */
  3919. #define FSMC_PATT4_ATTSET4_7 0x00000080U /*!<Bit 7 */
  3920. #define FSMC_PATT4_ATTWAIT4 0x0000FF00U /*!<ATTWAIT4[7:0] bits (Attribute memory 4 wait time) */
  3921. #define FSMC_PATT4_ATTWAIT4_0 0x00000100U /*!<Bit 0 */
  3922. #define FSMC_PATT4_ATTWAIT4_1 0x00000200U /*!<Bit 1 */
  3923. #define FSMC_PATT4_ATTWAIT4_2 0x00000400U /*!<Bit 2 */
  3924. #define FSMC_PATT4_ATTWAIT4_3 0x00000800U /*!<Bit 3 */
  3925. #define FSMC_PATT4_ATTWAIT4_4 0x00001000U /*!<Bit 4 */
  3926. #define FSMC_PATT4_ATTWAIT4_5 0x00002000U /*!<Bit 5 */
  3927. #define FSMC_PATT4_ATTWAIT4_6 0x00004000U /*!<Bit 6 */
  3928. #define FSMC_PATT4_ATTWAIT4_7 0x00008000U /*!<Bit 7 */
  3929. #define FSMC_PATT4_ATTHOLD4 0x00FF0000U /*!<ATTHOLD4[7:0] bits (Attribute memory 4 hold time) */
  3930. #define FSMC_PATT4_ATTHOLD4_0 0x00010000U /*!<Bit 0 */
  3931. #define FSMC_PATT4_ATTHOLD4_1 0x00020000U /*!<Bit 1 */
  3932. #define FSMC_PATT4_ATTHOLD4_2 0x00040000U /*!<Bit 2 */
  3933. #define FSMC_PATT4_ATTHOLD4_3 0x00080000U /*!<Bit 3 */
  3934. #define FSMC_PATT4_ATTHOLD4_4 0x00100000U /*!<Bit 4 */
  3935. #define FSMC_PATT4_ATTHOLD4_5 0x00200000U /*!<Bit 5 */
  3936. #define FSMC_PATT4_ATTHOLD4_6 0x00400000U /*!<Bit 6 */
  3937. #define FSMC_PATT4_ATTHOLD4_7 0x00800000U /*!<Bit 7 */
  3938. #define FSMC_PATT4_ATTHIZ4 0xFF000000U /*!<ATTHIZ4[7:0] bits (Attribute memory 4 databus HiZ time) */
  3939. #define FSMC_PATT4_ATTHIZ4_0 0x01000000U /*!<Bit 0 */
  3940. #define FSMC_PATT4_ATTHIZ4_1 0x02000000U /*!<Bit 1 */
  3941. #define FSMC_PATT4_ATTHIZ4_2 0x04000000U /*!<Bit 2 */
  3942. #define FSMC_PATT4_ATTHIZ4_3 0x08000000U /*!<Bit 3 */
  3943. #define FSMC_PATT4_ATTHIZ4_4 0x10000000U /*!<Bit 4 */
  3944. #define FSMC_PATT4_ATTHIZ4_5 0x20000000U /*!<Bit 5 */
  3945. #define FSMC_PATT4_ATTHIZ4_6 0x40000000U /*!<Bit 6 */
  3946. #define FSMC_PATT4_ATTHIZ4_7 0x80000000U /*!<Bit 7 */
  3947. /****************** Bit definition for FSMC_PIO4 register *******************/
  3948. #define FSMC_PIO4_IOSET4 0x000000FFU /*!<IOSET4[7:0] bits (I/O 4 setup time) */
  3949. #define FSMC_PIO4_IOSET4_0 0x00000001U /*!<Bit 0 */
  3950. #define FSMC_PIO4_IOSET4_1 0x00000002U /*!<Bit 1 */
  3951. #define FSMC_PIO4_IOSET4_2 0x00000004U /*!<Bit 2 */
  3952. #define FSMC_PIO4_IOSET4_3 0x00000008U /*!<Bit 3 */
  3953. #define FSMC_PIO4_IOSET4_4 0x00000010U /*!<Bit 4 */
  3954. #define FSMC_PIO4_IOSET4_5 0x00000020U /*!<Bit 5 */
  3955. #define FSMC_PIO4_IOSET4_6 0x00000040U /*!<Bit 6 */
  3956. #define FSMC_PIO4_IOSET4_7 0x00000080U /*!<Bit 7 */
  3957. #define FSMC_PIO4_IOWAIT4 0x0000FF00U /*!<IOWAIT4[7:0] bits (I/O 4 wait time) */
  3958. #define FSMC_PIO4_IOWAIT4_0 0x00000100U /*!<Bit 0 */
  3959. #define FSMC_PIO4_IOWAIT4_1 0x00000200U /*!<Bit 1 */
  3960. #define FSMC_PIO4_IOWAIT4_2 0x00000400U /*!<Bit 2 */
  3961. #define FSMC_PIO4_IOWAIT4_3 0x00000800U /*!<Bit 3 */
  3962. #define FSMC_PIO4_IOWAIT4_4 0x00001000U /*!<Bit 4 */
  3963. #define FSMC_PIO4_IOWAIT4_5 0x00002000U /*!<Bit 5 */
  3964. #define FSMC_PIO4_IOWAIT4_6 0x00004000U /*!<Bit 6 */
  3965. #define FSMC_PIO4_IOWAIT4_7 0x00008000U /*!<Bit 7 */
  3966. #define FSMC_PIO4_IOHOLD4 0x00FF0000U /*!<IOHOLD4[7:0] bits (I/O 4 hold time) */
  3967. #define FSMC_PIO4_IOHOLD4_0 0x00010000U /*!<Bit 0 */
  3968. #define FSMC_PIO4_IOHOLD4_1 0x00020000U /*!<Bit 1 */
  3969. #define FSMC_PIO4_IOHOLD4_2 0x00040000U /*!<Bit 2 */
  3970. #define FSMC_PIO4_IOHOLD4_3 0x00080000U /*!<Bit 3 */
  3971. #define FSMC_PIO4_IOHOLD4_4 0x00100000U /*!<Bit 4 */
  3972. #define FSMC_PIO4_IOHOLD4_5 0x00200000U /*!<Bit 5 */
  3973. #define FSMC_PIO4_IOHOLD4_6 0x00400000U /*!<Bit 6 */
  3974. #define FSMC_PIO4_IOHOLD4_7 0x00800000U /*!<Bit 7 */
  3975. #define FSMC_PIO4_IOHIZ4 0xFF000000U /*!<IOHIZ4[7:0] bits (I/O 4 databus HiZ time) */
  3976. #define FSMC_PIO4_IOHIZ4_0 0x01000000U /*!<Bit 0 */
  3977. #define FSMC_PIO4_IOHIZ4_1 0x02000000U /*!<Bit 1 */
  3978. #define FSMC_PIO4_IOHIZ4_2 0x04000000U /*!<Bit 2 */
  3979. #define FSMC_PIO4_IOHIZ4_3 0x08000000U /*!<Bit 3 */
  3980. #define FSMC_PIO4_IOHIZ4_4 0x10000000U /*!<Bit 4 */
  3981. #define FSMC_PIO4_IOHIZ4_5 0x20000000U /*!<Bit 5 */
  3982. #define FSMC_PIO4_IOHIZ4_6 0x40000000U /*!<Bit 6 */
  3983. #define FSMC_PIO4_IOHIZ4_7 0x80000000U /*!<Bit 7 */
  3984. /****************** Bit definition for FSMC_ECCR2 register ******************/
  3985. #define FSMC_ECCR2_ECC2 0xFFFFFFFFU /*!<ECC result */
  3986. /****************** Bit definition for FSMC_ECCR3 register ******************/
  3987. #define FSMC_ECCR3_ECC3 0xFFFFFFFFU /*!<ECC result */
  3988. /******************************************************************************/
  3989. /* */
  3990. /* General Purpose I/O */
  3991. /* */
  3992. /******************************************************************************/
  3993. /****************** Bits definition for GPIO_MODER register *****************/
  3994. #define GPIO_MODER_MODE0 ((uint32_t)0x00000003U)
  3995. #define GPIO_MODER_MODE0_0 ((uint32_t)0x00000001U)
  3996. #define GPIO_MODER_MODE0_1 ((uint32_t)0x00000002U)
  3997. #define GPIO_MODER_MODE1 ((uint32_t)0x0000000CU)
  3998. #define GPIO_MODER_MODE1_0 ((uint32_t)0x00000004U)
  3999. #define GPIO_MODER_MODE1_1 ((uint32_t)0x00000008U)
  4000. #define GPIO_MODER_MODE2 ((uint32_t)0x00000030U)
  4001. #define GPIO_MODER_MODE2_0 ((uint32_t)0x00000010U)
  4002. #define GPIO_MODER_MODE2_1 ((uint32_t)0x00000020U)
  4003. #define GPIO_MODER_MODE3 ((uint32_t)0x000000C0U)
  4004. #define GPIO_MODER_MODE3_0 ((uint32_t)0x00000040U)
  4005. #define GPIO_MODER_MODE3_1 ((uint32_t)0x00000080U)
  4006. #define GPIO_MODER_MODE4 ((uint32_t)0x00000300U)
  4007. #define GPIO_MODER_MODE4_0 ((uint32_t)0x00000100U)
  4008. #define GPIO_MODER_MODE4_1 ((uint32_t)0x00000200U)
  4009. #define GPIO_MODER_MODE5 ((uint32_t)0x00000C00U)
  4010. #define GPIO_MODER_MODE5_0 ((uint32_t)0x00000400U)
  4011. #define GPIO_MODER_MODE5_1 ((uint32_t)0x00000800U)
  4012. #define GPIO_MODER_MODE6 ((uint32_t)0x00003000U)
  4013. #define GPIO_MODER_MODE6_0 ((uint32_t)0x00001000U)
  4014. #define GPIO_MODER_MODE6_1 ((uint32_t)0x00002000U)
  4015. #define GPIO_MODER_MODE7 ((uint32_t)0x0000C000U)
  4016. #define GPIO_MODER_MODE7_0 ((uint32_t)0x00004000U)
  4017. #define GPIO_MODER_MODE7_1 ((uint32_t)0x00008000U)
  4018. #define GPIO_MODER_MODE8 ((uint32_t)0x00030000U)
  4019. #define GPIO_MODER_MODE8_0 ((uint32_t)0x00010000U)
  4020. #define GPIO_MODER_MODE8_1 ((uint32_t)0x00020000U)
  4021. #define GPIO_MODER_MODE9 ((uint32_t)0x000C0000U)
  4022. #define GPIO_MODER_MODE9_0 ((uint32_t)0x00040000U)
  4023. #define GPIO_MODER_MODE9_1 ((uint32_t)0x00080000U)
  4024. #define GPIO_MODER_MODE10 ((uint32_t)0x00300000U)
  4025. #define GPIO_MODER_MODE10_0 ((uint32_t)0x00100000U)
  4026. #define GPIO_MODER_MODE10_1 ((uint32_t)0x00200000U)
  4027. #define GPIO_MODER_MODE11 ((uint32_t)0x00C00000U)
  4028. #define GPIO_MODER_MODE11_0 ((uint32_t)0x00400000U)
  4029. #define GPIO_MODER_MODE11_1 ((uint32_t)0x00800000U)
  4030. #define GPIO_MODER_MODE12 ((uint32_t)0x03000000U)
  4031. #define GPIO_MODER_MODE12_0 ((uint32_t)0x01000000U)
  4032. #define GPIO_MODER_MODE12_1 ((uint32_t)0x02000000U)
  4033. #define GPIO_MODER_MODE13 ((uint32_t)0x0C000000U)
  4034. #define GPIO_MODER_MODE13_0 ((uint32_t)0x04000000U)
  4035. #define GPIO_MODER_MODE13_1 ((uint32_t)0x08000000U)
  4036. #define GPIO_MODER_MODE14 ((uint32_t)0x30000000U)
  4037. #define GPIO_MODER_MODE14_0 ((uint32_t)0x10000000U)
  4038. #define GPIO_MODER_MODE14_1 ((uint32_t)0x20000000U)
  4039. #define GPIO_MODER_MODE15 ((uint32_t)0xC0000000U)
  4040. #define GPIO_MODER_MODE15_0 ((uint32_t)0x40000000U)
  4041. #define GPIO_MODER_MODE15_1 ((uint32_t)0x80000000U)
  4042. /* Legacy defines */
  4043. #define GPIO_MODER_MODER0 0x00000003U
  4044. #define GPIO_MODER_MODER0_0 0x00000001U
  4045. #define GPIO_MODER_MODER0_1 0x00000002U
  4046. #define GPIO_MODER_MODER1 0x0000000CU
  4047. #define GPIO_MODER_MODER1_0 0x00000004U
  4048. #define GPIO_MODER_MODER1_1 0x00000008U
  4049. #define GPIO_MODER_MODER2 0x00000030U
  4050. #define GPIO_MODER_MODER2_0 0x00000010U
  4051. #define GPIO_MODER_MODER2_1 0x00000020U
  4052. #define GPIO_MODER_MODER3 0x000000C0U
  4053. #define GPIO_MODER_MODER3_0 0x00000040U
  4054. #define GPIO_MODER_MODER3_1 0x00000080U
  4055. #define GPIO_MODER_MODER4 0x00000300U
  4056. #define GPIO_MODER_MODER4_0 0x00000100U
  4057. #define GPIO_MODER_MODER4_1 0x00000200U
  4058. #define GPIO_MODER_MODER5 0x00000C00U
  4059. #define GPIO_MODER_MODER5_0 0x00000400U
  4060. #define GPIO_MODER_MODER5_1 0x00000800U
  4061. #define GPIO_MODER_MODER6 0x00003000U
  4062. #define GPIO_MODER_MODER6_0 0x00001000U
  4063. #define GPIO_MODER_MODER6_1 0x00002000U
  4064. #define GPIO_MODER_MODER7 0x0000C000U
  4065. #define GPIO_MODER_MODER7_0 0x00004000U
  4066. #define GPIO_MODER_MODER7_1 0x00008000U
  4067. #define GPIO_MODER_MODER8 0x00030000U
  4068. #define GPIO_MODER_MODER8_0 0x00010000U
  4069. #define GPIO_MODER_MODER8_1 0x00020000U
  4070. #define GPIO_MODER_MODER9 0x000C0000U
  4071. #define GPIO_MODER_MODER9_0 0x00040000U
  4072. #define GPIO_MODER_MODER9_1 0x00080000U
  4073. #define GPIO_MODER_MODER10 0x00300000U
  4074. #define GPIO_MODER_MODER10_0 0x00100000U
  4075. #define GPIO_MODER_MODER10_1 0x00200000U
  4076. #define GPIO_MODER_MODER11 0x00C00000U
  4077. #define GPIO_MODER_MODER11_0 0x00400000U
  4078. #define GPIO_MODER_MODER11_1 0x00800000U
  4079. #define GPIO_MODER_MODER12 0x03000000U
  4080. #define GPIO_MODER_MODER12_0 0x01000000U
  4081. #define GPIO_MODER_MODER12_1 0x02000000U
  4082. #define GPIO_MODER_MODER13 0x0C000000U
  4083. #define GPIO_MODER_MODER13_0 0x04000000U
  4084. #define GPIO_MODER_MODER13_1 0x08000000U
  4085. #define GPIO_MODER_MODER14 0x30000000U
  4086. #define GPIO_MODER_MODER14_0 0x10000000U
  4087. #define GPIO_MODER_MODER14_1 0x20000000U
  4088. #define GPIO_MODER_MODER15 0xC0000000U
  4089. #define GPIO_MODER_MODER15_0 0x40000000U
  4090. #define GPIO_MODER_MODER15_1 0x80000000U
  4091. /****************** Bits definition for GPIO_OTYPER register ****************/
  4092. #define GPIO_OTYPER_OT0 ((uint32_t)0x00000001U)
  4093. #define GPIO_OTYPER_OT1 ((uint32_t)0x00000002U)
  4094. #define GPIO_OTYPER_OT2 ((uint32_t)0x00000004U)
  4095. #define GPIO_OTYPER_OT3 ((uint32_t)0x00000008U)
  4096. #define GPIO_OTYPER_OT4 ((uint32_t)0x00000010U)
  4097. #define GPIO_OTYPER_OT5 ((uint32_t)0x00000020U)
  4098. #define GPIO_OTYPER_OT6 ((uint32_t)0x00000040U)
  4099. #define GPIO_OTYPER_OT7 ((uint32_t)0x00000080U)
  4100. #define GPIO_OTYPER_OT8 ((uint32_t)0x00000100U)
  4101. #define GPIO_OTYPER_OT9 ((uint32_t)0x00000200U)
  4102. #define GPIO_OTYPER_OT10 ((uint32_t)0x00000400U)
  4103. #define GPIO_OTYPER_OT11 ((uint32_t)0x00000800U)
  4104. #define GPIO_OTYPER_OT12 ((uint32_t)0x00001000U)
  4105. #define GPIO_OTYPER_OT13 ((uint32_t)0x00002000U)
  4106. #define GPIO_OTYPER_OT14 ((uint32_t)0x00004000U)
  4107. #define GPIO_OTYPER_OT15 ((uint32_t)0x00008000U)
  4108. /* Legacy defines */
  4109. #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
  4110. #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
  4111. #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
  4112. #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
  4113. #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
  4114. #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
  4115. #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
  4116. #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
  4117. #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
  4118. #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
  4119. #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
  4120. #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
  4121. #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
  4122. #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
  4123. #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
  4124. #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
  4125. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  4126. #define GPIO_OSPEEDR_OSPEED0 ((uint32_t)0x00000003U)
  4127. #define GPIO_OSPEEDR_OSPEED0_0 ((uint32_t)0x00000001U)
  4128. #define GPIO_OSPEEDR_OSPEED0_1 ((uint32_t)0x00000002U)
  4129. #define GPIO_OSPEEDR_OSPEED1 ((uint32_t)0x0000000CU)
  4130. #define GPIO_OSPEEDR_OSPEED1_0 ((uint32_t)0x00000004U)
  4131. #define GPIO_OSPEEDR_OSPEED1_1 ((uint32_t)0x00000008U)
  4132. #define GPIO_OSPEEDR_OSPEED2 ((uint32_t)0x00000030U)
  4133. #define GPIO_OSPEEDR_OSPEED2_0 ((uint32_t)0x00000010U)
  4134. #define GPIO_OSPEEDR_OSPEED2_1 ((uint32_t)0x00000020U)
  4135. #define GPIO_OSPEEDR_OSPEED3 ((uint32_t)0x000000C0U)
  4136. #define GPIO_OSPEEDR_OSPEED3_0 ((uint32_t)0x00000040U)
  4137. #define GPIO_OSPEEDR_OSPEED3_1 ((uint32_t)0x00000080U)
  4138. #define GPIO_OSPEEDR_OSPEED4 ((uint32_t)0x00000300U)
  4139. #define GPIO_OSPEEDR_OSPEED4_0 ((uint32_t)0x00000100U)
  4140. #define GPIO_OSPEEDR_OSPEED4_1 ((uint32_t)0x00000200U)
  4141. #define GPIO_OSPEEDR_OSPEED5 ((uint32_t)0x00000C00U)
  4142. #define GPIO_OSPEEDR_OSPEED5_0 ((uint32_t)0x00000400U)
  4143. #define GPIO_OSPEEDR_OSPEED5_1 ((uint32_t)0x00000800U)
  4144. #define GPIO_OSPEEDR_OSPEED6 ((uint32_t)0x00003000U)
  4145. #define GPIO_OSPEEDR_OSPEED6_0 ((uint32_t)0x00001000U)
  4146. #define GPIO_OSPEEDR_OSPEED6_1 ((uint32_t)0x00002000U)
  4147. #define GPIO_OSPEEDR_OSPEED7 ((uint32_t)0x0000C000U)
  4148. #define GPIO_OSPEEDR_OSPEED7_0 ((uint32_t)0x00004000U)
  4149. #define GPIO_OSPEEDR_OSPEED7_1 ((uint32_t)0x00008000U)
  4150. #define GPIO_OSPEEDR_OSPEED8 ((uint32_t)0x00030000U)
  4151. #define GPIO_OSPEEDR_OSPEED8_0 ((uint32_t)0x00010000U)
  4152. #define GPIO_OSPEEDR_OSPEED8_1 ((uint32_t)0x00020000U)
  4153. #define GPIO_OSPEEDR_OSPEED9 ((uint32_t)0x000C0000U)
  4154. #define GPIO_OSPEEDR_OSPEED9_0 ((uint32_t)0x00040000U)
  4155. #define GPIO_OSPEEDR_OSPEED9_1 ((uint32_t)0x00080000U)
  4156. #define GPIO_OSPEEDR_OSPEED10 ((uint32_t)0x00300000U)
  4157. #define GPIO_OSPEEDR_OSPEED10_0 ((uint32_t)0x00100000U)
  4158. #define GPIO_OSPEEDR_OSPEED10_1 ((uint32_t)0x00200000U)
  4159. #define GPIO_OSPEEDR_OSPEED11 ((uint32_t)0x00C00000U)
  4160. #define GPIO_OSPEEDR_OSPEED11_0 ((uint32_t)0x00400000U)
  4161. #define GPIO_OSPEEDR_OSPEED11_1 ((uint32_t)0x00800000U)
  4162. #define GPIO_OSPEEDR_OSPEED12 ((uint32_t)0x03000000U)
  4163. #define GPIO_OSPEEDR_OSPEED12_0 ((uint32_t)0x01000000U)
  4164. #define GPIO_OSPEEDR_OSPEED12_1 ((uint32_t)0x02000000U)
  4165. #define GPIO_OSPEEDR_OSPEED13 ((uint32_t)0x0C000000U)
  4166. #define GPIO_OSPEEDR_OSPEED13_0 ((uint32_t)0x04000000U)
  4167. #define GPIO_OSPEEDR_OSPEED13_1 ((uint32_t)0x08000000U)
  4168. #define GPIO_OSPEEDR_OSPEED14 ((uint32_t)0x30000000U)
  4169. #define GPIO_OSPEEDR_OSPEED14_0 ((uint32_t)0x10000000U)
  4170. #define GPIO_OSPEEDR_OSPEED14_1 ((uint32_t)0x20000000U)
  4171. #define GPIO_OSPEEDR_OSPEED15 ((uint32_t)0xC0000000U)
  4172. #define GPIO_OSPEEDR_OSPEED15_0 ((uint32_t)0x40000000U)
  4173. #define GPIO_OSPEEDR_OSPEED15_1 ((uint32_t)0x80000000U)
  4174. /* Legacy defines */
  4175. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
  4176. #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
  4177. #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
  4178. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
  4179. #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
  4180. #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
  4181. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
  4182. #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
  4183. #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
  4184. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
  4185. #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
  4186. #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
  4187. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
  4188. #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
  4189. #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
  4190. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
  4191. #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
  4192. #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
  4193. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
  4194. #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
  4195. #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
  4196. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
  4197. #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
  4198. #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
  4199. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
  4200. #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
  4201. #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
  4202. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
  4203. #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
  4204. #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
  4205. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
  4206. #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
  4207. #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
  4208. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
  4209. #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
  4210. #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
  4211. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
  4212. #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
  4213. #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
  4214. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
  4215. #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
  4216. #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
  4217. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
  4218. #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
  4219. #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
  4220. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
  4221. #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
  4222. #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
  4223. /****************** Bits definition for GPIO_PUPDR register *****************/
  4224. #define GPIO_PUPDR_PUPD0 ((uint32_t)0x00000003U)
  4225. #define GPIO_PUPDR_PUPD0_0 ((uint32_t)0x00000001U)
  4226. #define GPIO_PUPDR_PUPD0_1 ((uint32_t)0x00000002U)
  4227. #define GPIO_PUPDR_PUPD1 ((uint32_t)0x0000000CU)
  4228. #define GPIO_PUPDR_PUPD1_0 ((uint32_t)0x00000004U)
  4229. #define GPIO_PUPDR_PUPD1_1 ((uint32_t)0x00000008U)
  4230. #define GPIO_PUPDR_PUPD2 ((uint32_t)0x00000030U)
  4231. #define GPIO_PUPDR_PUPD2_0 ((uint32_t)0x00000010U)
  4232. #define GPIO_PUPDR_PUPD2_1 ((uint32_t)0x00000020U)
  4233. #define GPIO_PUPDR_PUPD3 ((uint32_t)0x000000C0U)
  4234. #define GPIO_PUPDR_PUPD3_0 ((uint32_t)0x00000040U)
  4235. #define GPIO_PUPDR_PUPD3_1 ((uint32_t)0x00000080U)
  4236. #define GPIO_PUPDR_PUPD4 ((uint32_t)0x00000300U)
  4237. #define GPIO_PUPDR_PUPD4_0 ((uint32_t)0x00000100U)
  4238. #define GPIO_PUPDR_PUPD4_1 ((uint32_t)0x00000200U)
  4239. #define GPIO_PUPDR_PUPD5 ((uint32_t)0x00000C00U)
  4240. #define GPIO_PUPDR_PUPD5_0 ((uint32_t)0x00000400U)
  4241. #define GPIO_PUPDR_PUPD5_1 ((uint32_t)0x00000800U)
  4242. #define GPIO_PUPDR_PUPD6 ((uint32_t)0x00003000U)
  4243. #define GPIO_PUPDR_PUPD6_0 ((uint32_t)0x00001000U)
  4244. #define GPIO_PUPDR_PUPD6_1 ((uint32_t)0x00002000U)
  4245. #define GPIO_PUPDR_PUPD7 ((uint32_t)0x0000C000U)
  4246. #define GPIO_PUPDR_PUPD7_0 ((uint32_t)0x00004000U)
  4247. #define GPIO_PUPDR_PUPD7_1 ((uint32_t)0x00008000U)
  4248. #define GPIO_PUPDR_PUPD8 ((uint32_t)0x00030000U)
  4249. #define GPIO_PUPDR_PUPD8_0 ((uint32_t)0x00010000U)
  4250. #define GPIO_PUPDR_PUPD8_1 ((uint32_t)0x00020000U)
  4251. #define GPIO_PUPDR_PUPD9 ((uint32_t)0x000C0000U)
  4252. #define GPIO_PUPDR_PUPD9_0 ((uint32_t)0x00040000U)
  4253. #define GPIO_PUPDR_PUPD9_1 ((uint32_t)0x00080000U)
  4254. #define GPIO_PUPDR_PUPD10 ((uint32_t)0x00300000U)
  4255. #define GPIO_PUPDR_PUPD10_0 ((uint32_t)0x00100000U)
  4256. #define GPIO_PUPDR_PUPD10_1 ((uint32_t)0x00200000U)
  4257. #define GPIO_PUPDR_PUPD11 ((uint32_t)0x00C00000U)
  4258. #define GPIO_PUPDR_PUPD11_0 ((uint32_t)0x00400000U)
  4259. #define GPIO_PUPDR_PUPD11_1 ((uint32_t)0x00800000U)
  4260. #define GPIO_PUPDR_PUPD12 ((uint32_t)0x03000000U)
  4261. #define GPIO_PUPDR_PUPD12_0 ((uint32_t)0x01000000U)
  4262. #define GPIO_PUPDR_PUPD12_1 ((uint32_t)0x02000000U)
  4263. #define GPIO_PUPDR_PUPD13 ((uint32_t)0x0C000000U)
  4264. #define GPIO_PUPDR_PUPD13_0 ((uint32_t)0x04000000U)
  4265. #define GPIO_PUPDR_PUPD13_1 ((uint32_t)0x08000000U)
  4266. #define GPIO_PUPDR_PUPD14 ((uint32_t)0x30000000U)
  4267. #define GPIO_PUPDR_PUPD14_0 ((uint32_t)0x10000000U)
  4268. #define GPIO_PUPDR_PUPD14_1 ((uint32_t)0x20000000U)
  4269. #define GPIO_PUPDR_PUPD15 ((uint32_t)0xC0000000U)
  4270. #define GPIO_PUPDR_PUPD15_0 ((uint32_t)0x40000000U)
  4271. #define GPIO_PUPDR_PUPD15_1 ((uint32_t)0x80000000U)
  4272. /* Legacy defines */
  4273. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
  4274. #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
  4275. #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
  4276. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
  4277. #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
  4278. #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
  4279. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
  4280. #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
  4281. #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
  4282. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
  4283. #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
  4284. #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
  4285. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
  4286. #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
  4287. #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
  4288. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
  4289. #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
  4290. #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
  4291. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
  4292. #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
  4293. #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
  4294. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
  4295. #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
  4296. #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
  4297. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
  4298. #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
  4299. #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
  4300. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
  4301. #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
  4302. #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
  4303. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
  4304. #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
  4305. #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
  4306. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
  4307. #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
  4308. #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
  4309. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
  4310. #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
  4311. #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
  4312. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
  4313. #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
  4314. #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
  4315. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
  4316. #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
  4317. #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
  4318. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
  4319. #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
  4320. #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
  4321. /****************** Bits definition for GPIO_IDR register *******************/
  4322. #define GPIO_IDR_ID0 ((uint32_t)0x00000001U)
  4323. #define GPIO_IDR_ID1 ((uint32_t)0x00000002U)
  4324. #define GPIO_IDR_ID2 ((uint32_t)0x00000004U)
  4325. #define GPIO_IDR_ID3 ((uint32_t)0x00000008U)
  4326. #define GPIO_IDR_ID4 ((uint32_t)0x00000010U)
  4327. #define GPIO_IDR_ID5 ((uint32_t)0x00000020U)
  4328. #define GPIO_IDR_ID6 ((uint32_t)0x00000040U)
  4329. #define GPIO_IDR_ID7 ((uint32_t)0x00000080U)
  4330. #define GPIO_IDR_ID8 ((uint32_t)0x00000100U)
  4331. #define GPIO_IDR_ID9 ((uint32_t)0x00000200U)
  4332. #define GPIO_IDR_ID10 ((uint32_t)0x00000400U)
  4333. #define GPIO_IDR_ID11 ((uint32_t)0x00000800U)
  4334. #define GPIO_IDR_ID12 ((uint32_t)0x00001000U)
  4335. #define GPIO_IDR_ID13 ((uint32_t)0x00002000U)
  4336. #define GPIO_IDR_ID14 ((uint32_t)0x00004000U)
  4337. #define GPIO_IDR_ID15 ((uint32_t)0x00008000U)
  4338. /* Legacy defines */
  4339. #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
  4340. #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
  4341. #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
  4342. #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
  4343. #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
  4344. #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
  4345. #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
  4346. #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
  4347. #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
  4348. #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
  4349. #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
  4350. #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
  4351. #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
  4352. #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
  4353. #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
  4354. #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
  4355. /****************** Bits definition for GPIO_ODR register *******************/
  4356. #define GPIO_ODR_OD0 ((uint32_t)0x00000001U)
  4357. #define GPIO_ODR_OD1 ((uint32_t)0x00000002U)
  4358. #define GPIO_ODR_OD2 ((uint32_t)0x00000004U)
  4359. #define GPIO_ODR_OD3 ((uint32_t)0x00000008U)
  4360. #define GPIO_ODR_OD4 ((uint32_t)0x00000010U)
  4361. #define GPIO_ODR_OD5 ((uint32_t)0x00000020U)
  4362. #define GPIO_ODR_OD6 ((uint32_t)0x00000040U)
  4363. #define GPIO_ODR_OD7 ((uint32_t)0x00000080U)
  4364. #define GPIO_ODR_OD8 ((uint32_t)0x00000100U)
  4365. #define GPIO_ODR_OD9 ((uint32_t)0x00000200U)
  4366. #define GPIO_ODR_OD10 ((uint32_t)0x00000400U)
  4367. #define GPIO_ODR_OD11 ((uint32_t)0x00000800U)
  4368. #define GPIO_ODR_OD12 ((uint32_t)0x00001000U)
  4369. #define GPIO_ODR_OD13 ((uint32_t)0x00002000U)
  4370. #define GPIO_ODR_OD14 ((uint32_t)0x00004000U)
  4371. #define GPIO_ODR_OD15 ((uint32_t)0x00008000U)
  4372. /* Legacy defines */
  4373. #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
  4374. #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
  4375. #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
  4376. #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
  4377. #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
  4378. #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
  4379. #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
  4380. #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
  4381. #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
  4382. #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
  4383. #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
  4384. #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
  4385. #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
  4386. #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
  4387. #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
  4388. #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
  4389. /****************** Bits definition for GPIO_BSRR register ******************/
  4390. #define GPIO_BSRR_BS0 ((uint32_t)0x00000001U)
  4391. #define GPIO_BSRR_BS1 ((uint32_t)0x00000002U)
  4392. #define GPIO_BSRR_BS2 ((uint32_t)0x00000004U)
  4393. #define GPIO_BSRR_BS3 ((uint32_t)0x00000008U)
  4394. #define GPIO_BSRR_BS4 ((uint32_t)0x00000010U)
  4395. #define GPIO_BSRR_BS5 ((uint32_t)0x00000020U)
  4396. #define GPIO_BSRR_BS6 ((uint32_t)0x00000040U)
  4397. #define GPIO_BSRR_BS7 ((uint32_t)0x00000080U)
  4398. #define GPIO_BSRR_BS8 ((uint32_t)0x00000100U)
  4399. #define GPIO_BSRR_BS9 ((uint32_t)0x00000200U)
  4400. #define GPIO_BSRR_BS10 ((uint32_t)0x00000400U)
  4401. #define GPIO_BSRR_BS11 ((uint32_t)0x00000800U)
  4402. #define GPIO_BSRR_BS12 ((uint32_t)0x00001000U)
  4403. #define GPIO_BSRR_BS13 ((uint32_t)0x00002000U)
  4404. #define GPIO_BSRR_BS14 ((uint32_t)0x00004000U)
  4405. #define GPIO_BSRR_BS15 ((uint32_t)0x00008000U)
  4406. #define GPIO_BSRR_BR0 ((uint32_t)0x00010000U)
  4407. #define GPIO_BSRR_BR1 ((uint32_t)0x00020000U)
  4408. #define GPIO_BSRR_BR2 ((uint32_t)0x00040000U)
  4409. #define GPIO_BSRR_BR3 ((uint32_t)0x00080000U)
  4410. #define GPIO_BSRR_BR4 ((uint32_t)0x00100000U)
  4411. #define GPIO_BSRR_BR5 ((uint32_t)0x00200000U)
  4412. #define GPIO_BSRR_BR6 ((uint32_t)0x00400000U)
  4413. #define GPIO_BSRR_BR7 ((uint32_t)0x00800000U)
  4414. #define GPIO_BSRR_BR8 ((uint32_t)0x01000000U)
  4415. #define GPIO_BSRR_BR9 ((uint32_t)0x02000000U)
  4416. #define GPIO_BSRR_BR10 ((uint32_t)0x04000000U)
  4417. #define GPIO_BSRR_BR11 ((uint32_t)0x08000000U)
  4418. #define GPIO_BSRR_BR12 ((uint32_t)0x10000000U)
  4419. #define GPIO_BSRR_BR13 ((uint32_t)0x20000000U)
  4420. #define GPIO_BSRR_BR14 ((uint32_t)0x40000000U)
  4421. #define GPIO_BSRR_BR15 ((uint32_t)0x80000000U)
  4422. /* Legacy defines */
  4423. #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
  4424. #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
  4425. #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
  4426. #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
  4427. #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
  4428. #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
  4429. #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
  4430. #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
  4431. #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
  4432. #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
  4433. #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
  4434. #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
  4435. #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
  4436. #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
  4437. #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
  4438. #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
  4439. #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
  4440. #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
  4441. #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
  4442. #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
  4443. #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
  4444. #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
  4445. #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
  4446. #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
  4447. #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
  4448. #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
  4449. #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
  4450. #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
  4451. #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
  4452. #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
  4453. #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
  4454. #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
  4455. /****************** Bit definition for GPIO_LCKR register *********************/
  4456. #define GPIO_LCKR_LCK0 0x00000001U
  4457. #define GPIO_LCKR_LCK1 0x00000002U
  4458. #define GPIO_LCKR_LCK2 0x00000004U
  4459. #define GPIO_LCKR_LCK3 0x00000008U
  4460. #define GPIO_LCKR_LCK4 0x00000010U
  4461. #define GPIO_LCKR_LCK5 0x00000020U
  4462. #define GPIO_LCKR_LCK6 0x00000040U
  4463. #define GPIO_LCKR_LCK7 0x00000080U
  4464. #define GPIO_LCKR_LCK8 0x00000100U
  4465. #define GPIO_LCKR_LCK9 0x00000200U
  4466. #define GPIO_LCKR_LCK10 0x00000400U
  4467. #define GPIO_LCKR_LCK11 0x00000800U
  4468. #define GPIO_LCKR_LCK12 0x00001000U
  4469. #define GPIO_LCKR_LCK13 0x00002000U
  4470. #define GPIO_LCKR_LCK14 0x00004000U
  4471. #define GPIO_LCKR_LCK15 0x00008000U
  4472. #define GPIO_LCKR_LCKK 0x00010000U
  4473. /****************** Bit definition for GPIO_AFRL register *********************/
  4474. #define GPIO_AFRL_AFSEL0 ((uint32_t)0x0000000FU)
  4475. #define GPIO_AFRL_AFSEL0_0 ((uint32_t)0x00000001U)
  4476. #define GPIO_AFRL_AFSEL0_1 ((uint32_t)0x00000002U)
  4477. #define GPIO_AFRL_AFSEL0_2 ((uint32_t)0x00000004U)
  4478. #define GPIO_AFRL_AFSEL0_3 ((uint32_t)0x00000008U)
  4479. #define GPIO_AFRL_AFSEL1 ((uint32_t)0x000000F0U)
  4480. #define GPIO_AFRL_AFSEL1_0 ((uint32_t)0x00000010U)
  4481. #define GPIO_AFRL_AFSEL1_1 ((uint32_t)0x00000020U)
  4482. #define GPIO_AFRL_AFSEL1_2 ((uint32_t)0x00000040U)
  4483. #define GPIO_AFRL_AFSEL1_3 ((uint32_t)0x00000080U)
  4484. #define GPIO_AFRL_AFSEL2 ((uint32_t)0x00000F00U)
  4485. #define GPIO_AFRL_AFSEL2_0 ((uint32_t)0x00000100U)
  4486. #define GPIO_AFRL_AFSEL2_1 ((uint32_t)0x00000200U)
  4487. #define GPIO_AFRL_AFSEL2_2 ((uint32_t)0x00000400U)
  4488. #define GPIO_AFRL_AFSEL2_3 ((uint32_t)0x00000800U)
  4489. #define GPIO_AFRL_AFSEL3 ((uint32_t)0x0000F000U)
  4490. #define GPIO_AFRL_AFSEL3_0 ((uint32_t)0x00001000U)
  4491. #define GPIO_AFRL_AFSEL3_1 ((uint32_t)0x00002000U)
  4492. #define GPIO_AFRL_AFSEL3_2 ((uint32_t)0x00004000U)
  4493. #define GPIO_AFRL_AFSEL3_3 ((uint32_t)0x00008000U)
  4494. #define GPIO_AFRL_AFSEL4 ((uint32_t)0x000F0000U)
  4495. #define GPIO_AFRL_AFSEL4_0 ((uint32_t)0x00010000U)
  4496. #define GPIO_AFRL_AFSEL4_1 ((uint32_t)0x00020000U)
  4497. #define GPIO_AFRL_AFSEL4_2 ((uint32_t)0x00040000U)
  4498. #define GPIO_AFRL_AFSEL4_3 ((uint32_t)0x00080000U)
  4499. #define GPIO_AFRL_AFSEL5 ((uint32_t)0x00F00000U)
  4500. #define GPIO_AFRL_AFSEL5_0 ((uint32_t)0x00100000U)
  4501. #define GPIO_AFRL_AFSEL5_1 ((uint32_t)0x00200000U)
  4502. #define GPIO_AFRL_AFSEL5_2 ((uint32_t)0x00400000U)
  4503. #define GPIO_AFRL_AFSEL5_3 ((uint32_t)0x00800000U)
  4504. #define GPIO_AFRL_AFSEL6 ((uint32_t)0x0F000000U)
  4505. #define GPIO_AFRL_AFSEL6_0 ((uint32_t)0x01000000U)
  4506. #define GPIO_AFRL_AFSEL6_1 ((uint32_t)0x02000000U)
  4507. #define GPIO_AFRL_AFSEL6_2 ((uint32_t)0x04000000U)
  4508. #define GPIO_AFRL_AFSEL6_3 ((uint32_t)0x08000000U)
  4509. #define GPIO_AFRL_AFSEL7 ((uint32_t)0xF0000000U)
  4510. #define GPIO_AFRL_AFSEL7_0 ((uint32_t)0x10000000U)
  4511. #define GPIO_AFRL_AFSEL7_1 ((uint32_t)0x20000000U)
  4512. #define GPIO_AFRL_AFSEL7_2 ((uint32_t)0x40000000U)
  4513. #define GPIO_AFRL_AFSEL7_3 ((uint32_t)0x80000000U)
  4514. /* Legacy defines */
  4515. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
  4516. #define GPIO_AFRL_AFRL0_0 GPIO_AFRL_AFSEL0_0
  4517. #define GPIO_AFRL_AFRL0_1 GPIO_AFRL_AFSEL0_1
  4518. #define GPIO_AFRL_AFRL0_2 GPIO_AFRL_AFSEL0_2
  4519. #define GPIO_AFRL_AFRL0_3 GPIO_AFRL_AFSEL0_3
  4520. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
  4521. #define GPIO_AFRL_AFRL1_0 GPIO_AFRL_AFSEL1_0
  4522. #define GPIO_AFRL_AFRL1_1 GPIO_AFRL_AFSEL1_1
  4523. #define GPIO_AFRL_AFRL1_2 GPIO_AFRL_AFSEL1_2
  4524. #define GPIO_AFRL_AFRL1_3 GPIO_AFRL_AFSEL1_3
  4525. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
  4526. #define GPIO_AFRL_AFRL2_0 GPIO_AFRL_AFSEL2_0
  4527. #define GPIO_AFRL_AFRL2_1 GPIO_AFRL_AFSEL2_1
  4528. #define GPIO_AFRL_AFRL2_2 GPIO_AFRL_AFSEL2_2
  4529. #define GPIO_AFRL_AFRL2_3 GPIO_AFRL_AFSEL2_3
  4530. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
  4531. #define GPIO_AFRL_AFRL3_0 GPIO_AFRL_AFSEL3_0
  4532. #define GPIO_AFRL_AFRL3_1 GPIO_AFRL_AFSEL3_1
  4533. #define GPIO_AFRL_AFRL3_2 GPIO_AFRL_AFSEL3_2
  4534. #define GPIO_AFRL_AFRL3_3 GPIO_AFRL_AFSEL3_3
  4535. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
  4536. #define GPIO_AFRL_AFRL4_0 GPIO_AFRL_AFSEL4_0
  4537. #define GPIO_AFRL_AFRL4_1 GPIO_AFRL_AFSEL4_1
  4538. #define GPIO_AFRL_AFRL4_2 GPIO_AFRL_AFSEL4_2
  4539. #define GPIO_AFRL_AFRL4_3 GPIO_AFRL_AFSEL4_3
  4540. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
  4541. #define GPIO_AFRL_AFRL5_0 GPIO_AFRL_AFSEL5_0
  4542. #define GPIO_AFRL_AFRL5_1 GPIO_AFRL_AFSEL5_1
  4543. #define GPIO_AFRL_AFRL5_2 GPIO_AFRL_AFSEL5_2
  4544. #define GPIO_AFRL_AFRL5_3 GPIO_AFRL_AFSEL5_3
  4545. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
  4546. #define GPIO_AFRL_AFRL6_0 GPIO_AFRL_AFSEL6_0
  4547. #define GPIO_AFRL_AFRL6_1 GPIO_AFRL_AFSEL6_1
  4548. #define GPIO_AFRL_AFRL6_2 GPIO_AFRL_AFSEL6_2
  4549. #define GPIO_AFRL_AFRL6_3 GPIO_AFRL_AFSEL6_3
  4550. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
  4551. #define GPIO_AFRL_AFRL7_0 GPIO_AFRL_AFSEL7_0
  4552. #define GPIO_AFRL_AFRL7_1 GPIO_AFRL_AFSEL7_1
  4553. #define GPIO_AFRL_AFRL7_2 GPIO_AFRL_AFSEL7_2
  4554. #define GPIO_AFRL_AFRL7_3 GPIO_AFRL_AFSEL7_3
  4555. /****************** Bit definition for GPIO_AFRH register *********************/
  4556. #define GPIO_AFRH_AFSEL8 ((uint32_t)0x0000000FU)
  4557. #define GPIO_AFRH_AFSEL8_0 ((uint32_t)0x00000001U)
  4558. #define GPIO_AFRH_AFSEL8_1 ((uint32_t)0x00000002U)
  4559. #define GPIO_AFRH_AFSEL8_2 ((uint32_t)0x00000004U)
  4560. #define GPIO_AFRH_AFSEL8_3 ((uint32_t)0x00000008U)
  4561. #define GPIO_AFRH_AFSEL9 ((uint32_t)0x000000F0U)
  4562. #define GPIO_AFRH_AFSEL9_0 ((uint32_t)0x00000010U)
  4563. #define GPIO_AFRH_AFSEL9_1 ((uint32_t)0x00000020U)
  4564. #define GPIO_AFRH_AFSEL9_2 ((uint32_t)0x00000040U)
  4565. #define GPIO_AFRH_AFSEL9_3 ((uint32_t)0x00000080U)
  4566. #define GPIO_AFRH_AFSEL10 ((uint32_t)0x00000F00U)
  4567. #define GPIO_AFRH_AFSEL10_0 ((uint32_t)0x00000100U)
  4568. #define GPIO_AFRH_AFSEL10_1 ((uint32_t)0x00000200U)
  4569. #define GPIO_AFRH_AFSEL10_2 ((uint32_t)0x00000400U)
  4570. #define GPIO_AFRH_AFSEL10_3 ((uint32_t)0x00000800U)
  4571. #define GPIO_AFRH_AFSEL11 ((uint32_t)0x0000F000U)
  4572. #define GPIO_AFRH_AFSEL11_0 ((uint32_t)0x00001000U)
  4573. #define GPIO_AFRH_AFSEL11_1 ((uint32_t)0x00002000U)
  4574. #define GPIO_AFRH_AFSEL11_2 ((uint32_t)0x00004000U)
  4575. #define GPIO_AFRH_AFSEL11_3 ((uint32_t)0x00008000U)
  4576. #define GPIO_AFRH_AFSEL12 ((uint32_t)0x000F0000U)
  4577. #define GPIO_AFRH_AFSEL12_0 ((uint32_t)0x00010000U)
  4578. #define GPIO_AFRH_AFSEL12_1 ((uint32_t)0x00020000U)
  4579. #define GPIO_AFRH_AFSEL12_2 ((uint32_t)0x00040000U)
  4580. #define GPIO_AFRH_AFSEL12_3 ((uint32_t)0x00080000U)
  4581. #define GPIO_AFRH_AFSEL13 ((uint32_t)0x00F00000U)
  4582. #define GPIO_AFRH_AFSEL13_0 ((uint32_t)0x00100000U)
  4583. #define GPIO_AFRH_AFSEL13_1 ((uint32_t)0x00200000U)
  4584. #define GPIO_AFRH_AFSEL13_2 ((uint32_t)0x00400000U)
  4585. #define GPIO_AFRH_AFSEL13_3 ((uint32_t)0x00800000U)
  4586. #define GPIO_AFRH_AFSEL14 ((uint32_t)0x0F000000U)
  4587. #define GPIO_AFRH_AFSEL14_0 ((uint32_t)0x01000000U)
  4588. #define GPIO_AFRH_AFSEL14_1 ((uint32_t)0x02000000U)
  4589. #define GPIO_AFRH_AFSEL14_2 ((uint32_t)0x04000000U)
  4590. #define GPIO_AFRH_AFSEL14_3 ((uint32_t)0x08000000U)
  4591. #define GPIO_AFRH_AFSEL15 ((uint32_t)0xF0000000U)
  4592. #define GPIO_AFRH_AFSEL15_0 ((uint32_t)0x10000000U)
  4593. #define GPIO_AFRH_AFSEL15_1 ((uint32_t)0x20000000U)
  4594. #define GPIO_AFRH_AFSEL15_2 ((uint32_t)0x40000000U)
  4595. #define GPIO_AFRH_AFSEL15_3 ((uint32_t)0x80000000U)
  4596. /* Legacy defines */
  4597. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
  4598. #define GPIO_AFRH_AFRH0_0 GPIO_AFRH_AFSEL8_0
  4599. #define GPIO_AFRH_AFRH0_1 GPIO_AFRH_AFSEL8_1
  4600. #define GPIO_AFRH_AFRH0_2 GPIO_AFRH_AFSEL8_2
  4601. #define GPIO_AFRH_AFRH0_3 GPIO_AFRH_AFSEL8_3
  4602. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
  4603. #define GPIO_AFRH_AFRH1_0 GPIO_AFRH_AFSEL9_0
  4604. #define GPIO_AFRH_AFRH1_1 GPIO_AFRH_AFSEL9_1
  4605. #define GPIO_AFRH_AFRH1_2 GPIO_AFRH_AFSEL9_2
  4606. #define GPIO_AFRH_AFRH1_3 GPIO_AFRH_AFSEL9_3
  4607. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
  4608. #define GPIO_AFRH_AFRH2_0 GPIO_AFRH_AFSEL10_0
  4609. #define GPIO_AFRH_AFRH2_1 GPIO_AFRH_AFSEL10_1
  4610. #define GPIO_AFRH_AFRH2_2 GPIO_AFRH_AFSEL10_2
  4611. #define GPIO_AFRH_AFRH2_3 GPIO_AFRH_AFSEL10_3
  4612. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
  4613. #define GPIO_AFRH_AFRH3_0 GPIO_AFRH_AFSEL11_0
  4614. #define GPIO_AFRH_AFRH3_1 GPIO_AFRH_AFSEL11_1
  4615. #define GPIO_AFRH_AFRH3_2 GPIO_AFRH_AFSEL11_2
  4616. #define GPIO_AFRH_AFRH3_3 GPIO_AFRH_AFSEL11_3
  4617. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
  4618. #define GPIO_AFRH_AFRH4_0 GPIO_AFRH_AFSEL12_0
  4619. #define GPIO_AFRH_AFRH4_1 GPIO_AFRH_AFSEL12_1
  4620. #define GPIO_AFRH_AFRH4_2 GPIO_AFRH_AFSEL12_2
  4621. #define GPIO_AFRH_AFRH4_3 GPIO_AFRH_AFSEL12_3
  4622. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
  4623. #define GPIO_AFRH_AFRH5_0 GPIO_AFRH_AFSEL13_0
  4624. #define GPIO_AFRH_AFRH5_1 GPIO_AFRH_AFSEL13_1
  4625. #define GPIO_AFRH_AFRH5_2 GPIO_AFRH_AFSEL13_2
  4626. #define GPIO_AFRH_AFRH5_3 GPIO_AFRH_AFSEL13_3
  4627. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
  4628. #define GPIO_AFRH_AFRH6_0 GPIO_AFRH_AFSEL14_0
  4629. #define GPIO_AFRH_AFRH6_1 GPIO_AFRH_AFSEL14_1
  4630. #define GPIO_AFRH_AFRH6_2 GPIO_AFRH_AFSEL14_2
  4631. #define GPIO_AFRH_AFRH6_3 GPIO_AFRH_AFSEL14_3
  4632. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
  4633. #define GPIO_AFRH_AFRH7_0 GPIO_AFRH_AFSEL15_0
  4634. #define GPIO_AFRH_AFRH7_1 GPIO_AFRH_AFSEL15_1
  4635. #define GPIO_AFRH_AFRH7_2 GPIO_AFRH_AFSEL15_2
  4636. #define GPIO_AFRH_AFRH7_3 GPIO_AFRH_AFSEL15_3
  4637. /****************** Bits definition for GPIO_BRR register ******************/
  4638. #define GPIO_BRR_BR0 ((uint32_t)0x00000001U)
  4639. #define GPIO_BRR_BR1 ((uint32_t)0x00000002U)
  4640. #define GPIO_BRR_BR2 ((uint32_t)0x00000004U)
  4641. #define GPIO_BRR_BR3 ((uint32_t)0x00000008U)
  4642. #define GPIO_BRR_BR4 ((uint32_t)0x00000010U)
  4643. #define GPIO_BRR_BR5 ((uint32_t)0x00000020U)
  4644. #define GPIO_BRR_BR6 ((uint32_t)0x00000040U)
  4645. #define GPIO_BRR_BR7 ((uint32_t)0x00000080U)
  4646. #define GPIO_BRR_BR8 ((uint32_t)0x00000100U)
  4647. #define GPIO_BRR_BR9 ((uint32_t)0x00000200U)
  4648. #define GPIO_BRR_BR10 ((uint32_t)0x00000400U)
  4649. #define GPIO_BRR_BR11 ((uint32_t)0x00000800U)
  4650. #define GPIO_BRR_BR12 ((uint32_t)0x00001000U)
  4651. #define GPIO_BRR_BR13 ((uint32_t)0x00002000U)
  4652. #define GPIO_BRR_BR14 ((uint32_t)0x00004000U)
  4653. #define GPIO_BRR_BR15 ((uint32_t)0x00008000U)
  4654. /******************************************************************************/
  4655. /* */
  4656. /* HASH */
  4657. /* */
  4658. /******************************************************************************/
  4659. /****************** Bits definition for HASH_CR register ********************/
  4660. #define HASH_CR_INIT 0x00000004U
  4661. #define HASH_CR_DMAE 0x00000008U
  4662. #define HASH_CR_DATATYPE 0x00000030U
  4663. #define HASH_CR_DATATYPE_0 0x00000010U
  4664. #define HASH_CR_DATATYPE_1 0x00000020U
  4665. #define HASH_CR_MODE 0x00000040U
  4666. #define HASH_CR_ALGO 0x00000080U
  4667. #define HASH_CR_ALGO_0 0x00000080U
  4668. #define HASH_CR_NBW 0x00000F00U
  4669. #define HASH_CR_NBW_0 0x00000100U
  4670. #define HASH_CR_NBW_1 0x00000200U
  4671. #define HASH_CR_NBW_2 0x00000400U
  4672. #define HASH_CR_NBW_3 0x00000800U
  4673. #define HASH_CR_DINNE 0x00001000U
  4674. #define HASH_CR_LKEY 0x00010000U
  4675. /****************** Bits definition for HASH_STR register *******************/
  4676. #define HASH_STR_NBLW 0x0000001FU
  4677. #define HASH_STR_NBLW_0 0x00000001U
  4678. #define HASH_STR_NBLW_1 0x00000002U
  4679. #define HASH_STR_NBLW_2 0x00000004U
  4680. #define HASH_STR_NBLW_3 0x00000008U
  4681. #define HASH_STR_NBLW_4 0x00000010U
  4682. #define HASH_STR_DCAL 0x00000100U
  4683. /* Aliases for HASH_STR register */
  4684. #define HASH_STR_NBW HASH_STR_NBLW
  4685. #define HASH_STR_NBW_0 HASH_STR_NBLW_0
  4686. #define HASH_STR_NBW_1 HASH_STR_NBLW_1
  4687. #define HASH_STR_NBW_2 HASH_STR_NBLW_2
  4688. #define HASH_STR_NBW_3 HASH_STR_NBLW_3
  4689. #define HASH_STR_NBW_4 HASH_STR_NBLW_4
  4690. /****************** Bits definition for HASH_IMR register *******************/
  4691. #define HASH_IMR_DINIE 0x00000001U
  4692. #define HASH_IMR_DCIE 0x00000002U
  4693. /* Aliases for HASH_IMR register */
  4694. #define HASH_IMR_DINIM HASH_IMR_DINIE
  4695. #define HASH_IMR_DCIM HASH_IMR_DCIE
  4696. /****************** Bits definition for HASH_SR register ********************/
  4697. #define HASH_SR_DINIS 0x00000001U
  4698. #define HASH_SR_DCIS 0x00000002U
  4699. #define HASH_SR_DMAS 0x00000004U
  4700. #define HASH_SR_BUSY 0x00000008U
  4701. /******************************************************************************/
  4702. /* */
  4703. /* Inter-integrated Circuit Interface */
  4704. /* */
  4705. /******************************************************************************/
  4706. /******************* Bit definition for I2C_CR1 register ********************/
  4707. #define I2C_CR1_PE 0x00000001U /*!<Peripheral Enable */
  4708. #define I2C_CR1_SMBUS 0x00000002U /*!<SMBus Mode */
  4709. #define I2C_CR1_SMBTYPE 0x00000008U /*!<SMBus Type */
  4710. #define I2C_CR1_ENARP 0x00000010U /*!<ARP Enable */
  4711. #define I2C_CR1_ENPEC 0x00000020U /*!<PEC Enable */
  4712. #define I2C_CR1_ENGC 0x00000040U /*!<General Call Enable */
  4713. #define I2C_CR1_NOSTRETCH 0x00000080U /*!<Clock Stretching Disable (Slave mode) */
  4714. #define I2C_CR1_START 0x00000100U /*!<Start Generation */
  4715. #define I2C_CR1_STOP 0x00000200U /*!<Stop Generation */
  4716. #define I2C_CR1_ACK 0x00000400U /*!<Acknowledge Enable */
  4717. #define I2C_CR1_POS 0x00000800U /*!<Acknowledge/PEC Position (for data reception) */
  4718. #define I2C_CR1_PEC 0x00001000U /*!<Packet Error Checking */
  4719. #define I2C_CR1_ALERT 0x00002000U /*!<SMBus Alert */
  4720. #define I2C_CR1_SWRST 0x00008000U /*!<Software Reset */
  4721. /******************* Bit definition for I2C_CR2 register ********************/
  4722. #define I2C_CR2_FREQ 0x0000003FU /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
  4723. #define I2C_CR2_FREQ_0 0x00000001U /*!<Bit 0 */
  4724. #define I2C_CR2_FREQ_1 0x00000002U /*!<Bit 1 */
  4725. #define I2C_CR2_FREQ_2 0x00000004U /*!<Bit 2 */
  4726. #define I2C_CR2_FREQ_3 0x00000008U /*!<Bit 3 */
  4727. #define I2C_CR2_FREQ_4 0x00000010U /*!<Bit 4 */
  4728. #define I2C_CR2_FREQ_5 0x00000020U /*!<Bit 5 */
  4729. #define I2C_CR2_ITERREN 0x00000100U /*!<Error Interrupt Enable */
  4730. #define I2C_CR2_ITEVTEN 0x00000200U /*!<Event Interrupt Enable */
  4731. #define I2C_CR2_ITBUFEN 0x00000400U /*!<Buffer Interrupt Enable */
  4732. #define I2C_CR2_DMAEN 0x00000800U /*!<DMA Requests Enable */
  4733. #define I2C_CR2_LAST 0x00001000U /*!<DMA Last Transfer */
  4734. /******************* Bit definition for I2C_OAR1 register *******************/
  4735. #define I2C_OAR1_ADD1_7 0x000000FEU /*!<Interface Address */
  4736. #define I2C_OAR1_ADD8_9 0x00000300U /*!<Interface Address */
  4737. #define I2C_OAR1_ADD0 0x00000001U /*!<Bit 0 */
  4738. #define I2C_OAR1_ADD1 0x00000002U /*!<Bit 1 */
  4739. #define I2C_OAR1_ADD2 0x00000004U /*!<Bit 2 */
  4740. #define I2C_OAR1_ADD3 0x00000008U /*!<Bit 3 */
  4741. #define I2C_OAR1_ADD4 0x00000010U /*!<Bit 4 */
  4742. #define I2C_OAR1_ADD5 0x00000020U /*!<Bit 5 */
  4743. #define I2C_OAR1_ADD6 0x00000040U /*!<Bit 6 */
  4744. #define I2C_OAR1_ADD7 0x00000080U /*!<Bit 7 */
  4745. #define I2C_OAR1_ADD8 0x00000100U /*!<Bit 8 */
  4746. #define I2C_OAR1_ADD9 0x00000200U /*!<Bit 9 */
  4747. #define I2C_OAR1_ADDMODE 0x00008000U /*!<Addressing Mode (Slave mode) */
  4748. /******************* Bit definition for I2C_OAR2 register *******************/
  4749. #define I2C_OAR2_ENDUAL 0x00000001U /*!<Dual addressing mode enable */
  4750. #define I2C_OAR2_ADD2 0x000000FEU /*!<Interface address */
  4751. /******************** Bit definition for I2C_DR register ********************/
  4752. #define I2C_DR_DR 0x000000FFU /*!<8-bit Data Register */
  4753. /******************* Bit definition for I2C_SR1 register ********************/
  4754. #define I2C_SR1_SB 0x00000001U /*!<Start Bit (Master mode) */
  4755. #define I2C_SR1_ADDR 0x00000002U /*!<Address sent (master mode)/matched (slave mode) */
  4756. #define I2C_SR1_BTF 0x00000004U /*!<Byte Transfer Finished */
  4757. #define I2C_SR1_ADD10 0x00000008U /*!<10-bit header sent (Master mode) */
  4758. #define I2C_SR1_STOPF 0x00000010U /*!<Stop detection (Slave mode) */
  4759. #define I2C_SR1_RXNE 0x00000040U /*!<Data Register not Empty (receivers) */
  4760. #define I2C_SR1_TXE 0x00000080U /*!<Data Register Empty (transmitters) */
  4761. #define I2C_SR1_BERR 0x00000100U /*!<Bus Error */
  4762. #define I2C_SR1_ARLO 0x00000200U /*!<Arbitration Lost (master mode) */
  4763. #define I2C_SR1_AF 0x00000400U /*!<Acknowledge Failure */
  4764. #define I2C_SR1_OVR 0x00000800U /*!<Overrun/Underrun */
  4765. #define I2C_SR1_PECERR 0x00001000U /*!<PEC Error in reception */
  4766. #define I2C_SR1_TIMEOUT 0x00004000U /*!<Timeout or Tlow Error */
  4767. #define I2C_SR1_SMBALERT 0x00008000U /*!<SMBus Alert */
  4768. /******************* Bit definition for I2C_SR2 register ********************/
  4769. #define I2C_SR2_MSL 0x00000001U /*!<Master/Slave */
  4770. #define I2C_SR2_BUSY 0x00000002U /*!<Bus Busy */
  4771. #define I2C_SR2_TRA 0x00000004U /*!<Transmitter/Receiver */
  4772. #define I2C_SR2_GENCALL 0x00000010U /*!<General Call Address (Slave mode) */
  4773. #define I2C_SR2_SMBDEFAULT 0x00000020U /*!<SMBus Device Default Address (Slave mode) */
  4774. #define I2C_SR2_SMBHOST 0x00000040U /*!<SMBus Host Header (Slave mode) */
  4775. #define I2C_SR2_DUALF 0x00000080U /*!<Dual Flag (Slave mode) */
  4776. #define I2C_SR2_PEC 0x0000FF00U /*!<Packet Error Checking Register */
  4777. /******************* Bit definition for I2C_CCR register ********************/
  4778. #define I2C_CCR_CCR 0x00000FFFU /*!<Clock Control Register in Fast/Standard mode (Master mode) */
  4779. #define I2C_CCR_DUTY 0x00004000U /*!<Fast Mode Duty Cycle */
  4780. #define I2C_CCR_FS 0x00008000U /*!<I2C Master Mode Selection */
  4781. /****************** Bit definition for I2C_TRISE register *******************/
  4782. #define I2C_TRISE_TRISE 0x0000003FU /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
  4783. /******************************************************************************/
  4784. /* */
  4785. /* Independent WATCHDOG */
  4786. /* */
  4787. /******************************************************************************/
  4788. /******************* Bit definition for IWDG_KR register ********************/
  4789. #define IWDG_KR_KEY 0x0000FFFFU /*!<Key value (write only, read 0000h) */
  4790. /******************* Bit definition for IWDG_PR register ********************/
  4791. #define IWDG_PR_PR 0x00000007U /*!<PR[2:0] (Prescaler divider) */
  4792. #define IWDG_PR_PR_0 0x00000001U /*!<Bit 0 */
  4793. #define IWDG_PR_PR_1 0x00000002U /*!<Bit 1 */
  4794. #define IWDG_PR_PR_2 0x00000004U /*!<Bit 2 */
  4795. /******************* Bit definition for IWDG_RLR register *******************/
  4796. #define IWDG_RLR_RL 0x00000FFFU /*!<Watchdog counter reload value */
  4797. /******************* Bit definition for IWDG_SR register ********************/
  4798. #define IWDG_SR_PVU 0x00000001U /*!<Watchdog prescaler value update */
  4799. #define IWDG_SR_RVU 0x00000002U /*!<Watchdog counter reload value update */
  4800. /******************************************************************************/
  4801. /* */
  4802. /* Power Control */
  4803. /* */
  4804. /******************************************************************************/
  4805. /******************** Bit definition for PWR_CR register ********************/
  4806. #define PWR_CR_LPDS 0x00000001U /*!< Low-Power Deepsleep */
  4807. #define PWR_CR_PDDS 0x00000002U /*!< Power Down Deepsleep */
  4808. #define PWR_CR_CWUF 0x00000004U /*!< Clear Wakeup Flag */
  4809. #define PWR_CR_CSBF 0x00000008U /*!< Clear Standby Flag */
  4810. #define PWR_CR_PVDE 0x00000010U /*!< Power Voltage Detector Enable */
  4811. #define PWR_CR_PLS 0x000000E0U /*!< PLS[2:0] bits (PVD Level Selection) */
  4812. #define PWR_CR_PLS_0 0x00000020U /*!< Bit 0 */
  4813. #define PWR_CR_PLS_1 0x00000040U /*!< Bit 1 */
  4814. #define PWR_CR_PLS_2 0x00000080U /*!< Bit 2 */
  4815. /*!< PVD level configuration */
  4816. #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 0 */
  4817. #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 1 */
  4818. #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2 */
  4819. #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 3 */
  4820. #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 4 */
  4821. #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 5 */
  4822. #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 6 */
  4823. #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 7 */
  4824. #define PWR_CR_DBP 0x00000100U /*!< Disable Backup Domain write protection */
  4825. #define PWR_CR_FPDS 0x00000200U /*!< Flash power down in Stop mode */
  4826. /******************* Bit definition for PWR_CSR register ********************/
  4827. #define PWR_CSR_WUF 0x00000001U /*!< Wakeup Flag */
  4828. #define PWR_CSR_SBF 0x00000002U /*!< Standby Flag */
  4829. #define PWR_CSR_PVDO 0x00000004U /*!< PVD Output */
  4830. #define PWR_CSR_BRR 0x00000008U /*!< Backup regulator ready */
  4831. #define PWR_CSR_EWUP 0x00000100U /*!< Enable WKUP pin */
  4832. #define PWR_CSR_BRE 0x00000200U /*!< Backup regulator enable */
  4833. /******************************************************************************/
  4834. /* */
  4835. /* Reset and Clock Control */
  4836. /* */
  4837. /******************************************************************************/
  4838. /******************** Bit definition for RCC_CR register ********************/
  4839. #define RCC_CR_HSION 0x00000001U
  4840. #define RCC_CR_HSIRDY 0x00000002U
  4841. #define RCC_CR_HSITRIM 0x000000F8U
  4842. #define RCC_CR_HSITRIM_0 0x00000008U/*!<Bit 0 */
  4843. #define RCC_CR_HSITRIM_1 0x00000010U/*!<Bit 1 */
  4844. #define RCC_CR_HSITRIM_2 0x00000020U/*!<Bit 2 */
  4845. #define RCC_CR_HSITRIM_3 0x00000040U/*!<Bit 3 */
  4846. #define RCC_CR_HSITRIM_4 0x00000080U/*!<Bit 4 */
  4847. #define RCC_CR_HSICAL 0x0000FF00U
  4848. #define RCC_CR_HSICAL_0 0x00000100U/*!<Bit 0 */
  4849. #define RCC_CR_HSICAL_1 0x00000200U/*!<Bit 1 */
  4850. #define RCC_CR_HSICAL_2 0x00000400U/*!<Bit 2 */
  4851. #define RCC_CR_HSICAL_3 0x00000800U/*!<Bit 3 */
  4852. #define RCC_CR_HSICAL_4 0x00001000U/*!<Bit 4 */
  4853. #define RCC_CR_HSICAL_5 0x00002000U/*!<Bit 5 */
  4854. #define RCC_CR_HSICAL_6 0x00004000U/*!<Bit 6 */
  4855. #define RCC_CR_HSICAL_7 0x00008000U/*!<Bit 7 */
  4856. #define RCC_CR_HSEON 0x00010000U
  4857. #define RCC_CR_HSERDY 0x00020000U
  4858. #define RCC_CR_HSEBYP 0x00040000U
  4859. #define RCC_CR_CSSON 0x00080000U
  4860. #define RCC_CR_PLLON 0x01000000U
  4861. #define RCC_CR_PLLRDY 0x02000000U
  4862. #define RCC_CR_PLLI2SON 0x04000000U
  4863. #define RCC_CR_PLLI2SRDY 0x08000000U
  4864. /******************** Bit definition for RCC_PLLCFGR register ***************/
  4865. #define RCC_PLLCFGR_PLLM 0x0000003FU
  4866. #define RCC_PLLCFGR_PLLM_0 0x00000001U
  4867. #define RCC_PLLCFGR_PLLM_1 0x00000002U
  4868. #define RCC_PLLCFGR_PLLM_2 0x00000004U
  4869. #define RCC_PLLCFGR_PLLM_3 0x00000008U
  4870. #define RCC_PLLCFGR_PLLM_4 0x00000010U
  4871. #define RCC_PLLCFGR_PLLM_5 0x00000020U
  4872. #define RCC_PLLCFGR_PLLN 0x00007FC0U
  4873. #define RCC_PLLCFGR_PLLN_0 0x00000040U
  4874. #define RCC_PLLCFGR_PLLN_1 0x00000080U
  4875. #define RCC_PLLCFGR_PLLN_2 0x00000100U
  4876. #define RCC_PLLCFGR_PLLN_3 0x00000200U
  4877. #define RCC_PLLCFGR_PLLN_4 0x00000400U
  4878. #define RCC_PLLCFGR_PLLN_5 0x00000800U
  4879. #define RCC_PLLCFGR_PLLN_6 0x00001000U
  4880. #define RCC_PLLCFGR_PLLN_7 0x00002000U
  4881. #define RCC_PLLCFGR_PLLN_8 0x00004000U
  4882. #define RCC_PLLCFGR_PLLP 0x00030000U
  4883. #define RCC_PLLCFGR_PLLP_0 0x00010000U
  4884. #define RCC_PLLCFGR_PLLP_1 0x00020000U
  4885. #define RCC_PLLCFGR_PLLSRC 0x00400000U
  4886. #define RCC_PLLCFGR_PLLSRC_HSE 0x00400000U
  4887. #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
  4888. #define RCC_PLLCFGR_PLLQ 0x0F000000U
  4889. #define RCC_PLLCFGR_PLLQ_0 0x01000000U
  4890. #define RCC_PLLCFGR_PLLQ_1 0x02000000U
  4891. #define RCC_PLLCFGR_PLLQ_2 0x04000000U
  4892. #define RCC_PLLCFGR_PLLQ_3 0x08000000U
  4893. /******************** Bit definition for RCC_CFGR register ******************/
  4894. /*!< SW configuration */
  4895. #define RCC_CFGR_SW 0x00000003U /*!< SW[1:0] bits (System clock Switch) */
  4896. #define RCC_CFGR_SW_0 0x00000001U /*!< Bit 0 */
  4897. #define RCC_CFGR_SW_1 0x00000002U /*!< Bit 1 */
  4898. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  4899. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  4900. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */
  4901. /*!< SWS configuration */
  4902. #define RCC_CFGR_SWS 0x0000000CU /*!< SWS[1:0] bits (System Clock Switch Status) */
  4903. #define RCC_CFGR_SWS_0 0x00000004U /*!< Bit 0 */
  4904. #define RCC_CFGR_SWS_1 0x00000008U /*!< Bit 1 */
  4905. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  4906. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  4907. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */
  4908. /*!< HPRE configuration */
  4909. #define RCC_CFGR_HPRE 0x000000F0U /*!< HPRE[3:0] bits (AHB prescaler) */
  4910. #define RCC_CFGR_HPRE_0 0x00000010U /*!< Bit 0 */
  4911. #define RCC_CFGR_HPRE_1 0x00000020U /*!< Bit 1 */
  4912. #define RCC_CFGR_HPRE_2 0x00000040U /*!< Bit 2 */
  4913. #define RCC_CFGR_HPRE_3 0x00000080U /*!< Bit 3 */
  4914. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  4915. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  4916. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  4917. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  4918. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  4919. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  4920. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  4921. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  4922. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  4923. /*!< PPRE1 configuration */
  4924. #define RCC_CFGR_PPRE1 0x00001C00U /*!< PRE1[2:0] bits (APB1 prescaler) */
  4925. #define RCC_CFGR_PPRE1_0 0x00000400U /*!< Bit 0 */
  4926. #define RCC_CFGR_PPRE1_1 0x00000800U /*!< Bit 1 */
  4927. #define RCC_CFGR_PPRE1_2 0x00001000U /*!< Bit 2 */
  4928. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  4929. #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */
  4930. #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */
  4931. #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */
  4932. #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */
  4933. /*!< PPRE2 configuration */
  4934. #define RCC_CFGR_PPRE2 0x0000E000U /*!< PRE2[2:0] bits (APB2 prescaler) */
  4935. #define RCC_CFGR_PPRE2_0 0x00002000U /*!< Bit 0 */
  4936. #define RCC_CFGR_PPRE2_1 0x00004000U /*!< Bit 1 */
  4937. #define RCC_CFGR_PPRE2_2 0x00008000U /*!< Bit 2 */
  4938. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  4939. #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */
  4940. #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */
  4941. #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */
  4942. #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */
  4943. /*!< RTCPRE configuration */
  4944. #define RCC_CFGR_RTCPRE 0x001F0000U
  4945. #define RCC_CFGR_RTCPRE_0 0x00010000U
  4946. #define RCC_CFGR_RTCPRE_1 0x00020000U
  4947. #define RCC_CFGR_RTCPRE_2 0x00040000U
  4948. #define RCC_CFGR_RTCPRE_3 0x00080000U
  4949. #define RCC_CFGR_RTCPRE_4 0x00100000U
  4950. /*!< MCO1 configuration */
  4951. #define RCC_CFGR_MCO1 0x00600000U
  4952. #define RCC_CFGR_MCO1_0 0x00200000U
  4953. #define RCC_CFGR_MCO1_1 0x00400000U
  4954. #define RCC_CFGR_I2SSRC 0x00800000U
  4955. #define RCC_CFGR_MCO1PRE 0x07000000U
  4956. #define RCC_CFGR_MCO1PRE_0 0x01000000U
  4957. #define RCC_CFGR_MCO1PRE_1 0x02000000U
  4958. #define RCC_CFGR_MCO1PRE_2 0x04000000U
  4959. #define RCC_CFGR_MCO2PRE 0x38000000U
  4960. #define RCC_CFGR_MCO2PRE_0 0x08000000U
  4961. #define RCC_CFGR_MCO2PRE_1 0x10000000U
  4962. #define RCC_CFGR_MCO2PRE_2 0x20000000U
  4963. #define RCC_CFGR_MCO2 0xC0000000U
  4964. #define RCC_CFGR_MCO2_0 0x40000000U
  4965. #define RCC_CFGR_MCO2_1 0x80000000U
  4966. /******************** Bit definition for RCC_CIR register *******************/
  4967. #define RCC_CIR_LSIRDYF 0x00000001U
  4968. #define RCC_CIR_LSERDYF 0x00000002U
  4969. #define RCC_CIR_HSIRDYF 0x00000004U
  4970. #define RCC_CIR_HSERDYF 0x00000008U
  4971. #define RCC_CIR_PLLRDYF 0x00000010U
  4972. #define RCC_CIR_PLLI2SRDYF 0x00000020U
  4973. #define RCC_CIR_CSSF 0x00000080U
  4974. #define RCC_CIR_LSIRDYIE 0x00000100U
  4975. #define RCC_CIR_LSERDYIE 0x00000200U
  4976. #define RCC_CIR_HSIRDYIE 0x00000400U
  4977. #define RCC_CIR_HSERDYIE 0x00000800U
  4978. #define RCC_CIR_PLLRDYIE 0x00001000U
  4979. #define RCC_CIR_PLLI2SRDYIE 0x00002000U
  4980. #define RCC_CIR_LSIRDYC 0x00010000U
  4981. #define RCC_CIR_LSERDYC 0x00020000U
  4982. #define RCC_CIR_HSIRDYC 0x00040000U
  4983. #define RCC_CIR_HSERDYC 0x00080000U
  4984. #define RCC_CIR_PLLRDYC 0x00100000U
  4985. #define RCC_CIR_PLLI2SRDYC 0x00200000U
  4986. #define RCC_CIR_CSSC 0x00800000U
  4987. /******************** Bit definition for RCC_AHB1RSTR register **************/
  4988. #define RCC_AHB1RSTR_GPIOARST 0x00000001U
  4989. #define RCC_AHB1RSTR_GPIOBRST 0x00000002U
  4990. #define RCC_AHB1RSTR_GPIOCRST 0x00000004U
  4991. #define RCC_AHB1RSTR_GPIODRST 0x00000008U
  4992. #define RCC_AHB1RSTR_GPIOERST 0x00000010U
  4993. #define RCC_AHB1RSTR_GPIOFRST 0x00000020U
  4994. #define RCC_AHB1RSTR_GPIOGRST 0x00000040U
  4995. #define RCC_AHB1RSTR_GPIOHRST 0x00000080U
  4996. #define RCC_AHB1RSTR_GPIOIRST 0x00000100U
  4997. #define RCC_AHB1RSTR_CRCRST 0x00001000U
  4998. #define RCC_AHB1RSTR_DMA1RST 0x00200000U
  4999. #define RCC_AHB1RSTR_DMA2RST 0x00400000U
  5000. #define RCC_AHB1RSTR_ETHMACRST 0x02000000U
  5001. #define RCC_AHB1RSTR_OTGHRST 0x20000000U
  5002. /******************** Bit definition for RCC_AHB2RSTR register **************/
  5003. #define RCC_AHB2RSTR_DCMIRST 0x00000001U
  5004. #define RCC_AHB2RSTR_CRYPRST 0x00000010U
  5005. #define RCC_AHB2RSTR_HASHRST 0x00000020U
  5006. /* maintained for legacy purpose */
  5007. #define RCC_AHB2RSTR_HSAHRST RCC_AHB2RSTR_HASHRST
  5008. #define RCC_AHB2RSTR_RNGRST 0x00000040U
  5009. #define RCC_AHB2RSTR_OTGFSRST 0x00000080U
  5010. /******************** Bit definition for RCC_AHB3RSTR register **************/
  5011. #define RCC_AHB3RSTR_FSMCRST 0x00000001U
  5012. /******************** Bit definition for RCC_APB1RSTR register **************/
  5013. #define RCC_APB1RSTR_TIM2RST 0x00000001U
  5014. #define RCC_APB1RSTR_TIM3RST 0x00000002U
  5015. #define RCC_APB1RSTR_TIM4RST 0x00000004U
  5016. #define RCC_APB1RSTR_TIM5RST 0x00000008U
  5017. #define RCC_APB1RSTR_TIM6RST 0x00000010U
  5018. #define RCC_APB1RSTR_TIM7RST 0x00000020U
  5019. #define RCC_APB1RSTR_TIM12RST 0x00000040U
  5020. #define RCC_APB1RSTR_TIM13RST 0x00000080U
  5021. #define RCC_APB1RSTR_TIM14RST 0x00000100U
  5022. #define RCC_APB1RSTR_WWDGRST 0x00000800U
  5023. #define RCC_APB1RSTR_SPI2RST 0x00004000U
  5024. #define RCC_APB1RSTR_SPI3RST 0x00008000U
  5025. #define RCC_APB1RSTR_USART2RST 0x00020000U
  5026. #define RCC_APB1RSTR_USART3RST 0x00040000U
  5027. #define RCC_APB1RSTR_UART4RST 0x00080000U
  5028. #define RCC_APB1RSTR_UART5RST 0x00100000U
  5029. #define RCC_APB1RSTR_I2C1RST 0x00200000U
  5030. #define RCC_APB1RSTR_I2C2RST 0x00400000U
  5031. #define RCC_APB1RSTR_I2C3RST 0x00800000U
  5032. #define RCC_APB1RSTR_CAN1RST 0x02000000U
  5033. #define RCC_APB1RSTR_CAN2RST 0x04000000U
  5034. #define RCC_APB1RSTR_PWRRST 0x10000000U
  5035. #define RCC_APB1RSTR_DACRST 0x20000000U
  5036. /******************** Bit definition for RCC_APB2RSTR register **************/
  5037. #define RCC_APB2RSTR_TIM1RST 0x00000001U
  5038. #define RCC_APB2RSTR_TIM8RST 0x00000002U
  5039. #define RCC_APB2RSTR_USART1RST 0x00000010U
  5040. #define RCC_APB2RSTR_USART6RST 0x00000020U
  5041. #define RCC_APB2RSTR_ADCRST 0x00000100U
  5042. #define RCC_APB2RSTR_SDIORST 0x00000800U
  5043. #define RCC_APB2RSTR_SPI1RST 0x00001000U
  5044. #define RCC_APB2RSTR_SYSCFGRST 0x00004000U
  5045. #define RCC_APB2RSTR_TIM9RST 0x00010000U
  5046. #define RCC_APB2RSTR_TIM10RST 0x00020000U
  5047. #define RCC_APB2RSTR_TIM11RST 0x00040000U
  5048. /* Old SPI1RST bit definition, maintained for legacy purpose */
  5049. #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST
  5050. /******************** Bit definition for RCC_AHB1ENR register ***************/
  5051. #define RCC_AHB1ENR_GPIOAEN 0x00000001U
  5052. #define RCC_AHB1ENR_GPIOBEN 0x00000002U
  5053. #define RCC_AHB1ENR_GPIOCEN 0x00000004U
  5054. #define RCC_AHB1ENR_GPIODEN 0x00000008U
  5055. #define RCC_AHB1ENR_GPIOEEN 0x00000010U
  5056. #define RCC_AHB1ENR_GPIOFEN 0x00000020U
  5057. #define RCC_AHB1ENR_GPIOGEN 0x00000040U
  5058. #define RCC_AHB1ENR_GPIOHEN 0x00000080U
  5059. #define RCC_AHB1ENR_GPIOIEN 0x00000100U
  5060. #define RCC_AHB1ENR_CRCEN 0x00001000U
  5061. #define RCC_AHB1ENR_BKPSRAMEN 0x00040000U
  5062. #define RCC_AHB1ENR_DMA1EN 0x00200000U
  5063. #define RCC_AHB1ENR_DMA2EN 0x00400000U
  5064. #define RCC_AHB1ENR_ETHMACEN 0x02000000U
  5065. #define RCC_AHB1ENR_ETHMACTXEN 0x04000000U
  5066. #define RCC_AHB1ENR_ETHMACRXEN 0x08000000U
  5067. #define RCC_AHB1ENR_ETHMACPTPEN 0x10000000U
  5068. #define RCC_AHB1ENR_OTGHSEN 0x20000000U
  5069. #define RCC_AHB1ENR_OTGHSULPIEN 0x40000000U
  5070. /******************** Bit definition for RCC_AHB2ENR register ***************/
  5071. #define RCC_AHB2ENR_DCMIEN 0x00000001U
  5072. #define RCC_AHB2ENR_CRYPEN 0x00000010U
  5073. #define RCC_AHB2ENR_HASHEN 0x00000020U
  5074. #define RCC_AHB2ENR_RNGEN 0x00000040U
  5075. #define RCC_AHB2ENR_OTGFSEN 0x00000080U
  5076. /******************** Bit definition for RCC_AHB3ENR register ***************/
  5077. #define RCC_AHB3ENR_FSMCEN 0x00000001U
  5078. /******************** Bit definition for RCC_APB1ENR register ***************/
  5079. #define RCC_APB1ENR_TIM2EN 0x00000001U
  5080. #define RCC_APB1ENR_TIM3EN 0x00000002U
  5081. #define RCC_APB1ENR_TIM4EN 0x00000004U
  5082. #define RCC_APB1ENR_TIM5EN 0x00000008U
  5083. #define RCC_APB1ENR_TIM6EN 0x00000010U
  5084. #define RCC_APB1ENR_TIM7EN 0x00000020U
  5085. #define RCC_APB1ENR_TIM12EN 0x00000040U
  5086. #define RCC_APB1ENR_TIM13EN 0x00000080U
  5087. #define RCC_APB1ENR_TIM14EN 0x00000100U
  5088. #define RCC_APB1ENR_WWDGEN 0x00000800U
  5089. #define RCC_APB1ENR_SPI2EN 0x00004000U
  5090. #define RCC_APB1ENR_SPI3EN 0x00008000U
  5091. #define RCC_APB1ENR_USART2EN 0x00020000U
  5092. #define RCC_APB1ENR_USART3EN 0x00040000U
  5093. #define RCC_APB1ENR_UART4EN 0x00080000U
  5094. #define RCC_APB1ENR_UART5EN 0x00100000U
  5095. #define RCC_APB1ENR_I2C1EN 0x00200000U
  5096. #define RCC_APB1ENR_I2C2EN 0x00400000U
  5097. #define RCC_APB1ENR_I2C3EN 0x00800000U
  5098. #define RCC_APB1ENR_CAN1EN 0x02000000U
  5099. #define RCC_APB1ENR_CAN2EN 0x04000000U
  5100. #define RCC_APB1ENR_PWREN 0x10000000U
  5101. #define RCC_APB1ENR_DACEN 0x20000000U
  5102. /******************** Bit definition for RCC_APB2ENR register ***************/
  5103. #define RCC_APB2ENR_TIM1EN 0x00000001U
  5104. #define RCC_APB2ENR_TIM8EN 0x00000002U
  5105. #define RCC_APB2ENR_USART1EN 0x00000010U
  5106. #define RCC_APB2ENR_USART6EN 0x00000020U
  5107. #define RCC_APB2ENR_ADC1EN 0x00000100U
  5108. #define RCC_APB2ENR_ADC2EN 0x00000200U
  5109. #define RCC_APB2ENR_ADC3EN 0x00000400U
  5110. #define RCC_APB2ENR_SDIOEN 0x00000800U
  5111. #define RCC_APB2ENR_SPI1EN 0x00001000U
  5112. #define RCC_APB2ENR_SYSCFGEN 0x00004000U
  5113. #define RCC_APB2ENR_TIM9EN 0x00010000U
  5114. #define RCC_APB2ENR_TIM10EN 0x00020000U
  5115. #define RCC_APB2ENR_TIM11EN 0x00040000U
  5116. /******************** Bit definition for RCC_AHB1LPENR register *************/
  5117. #define RCC_AHB1LPENR_GPIOALPEN 0x00000001U
  5118. #define RCC_AHB1LPENR_GPIOBLPEN 0x00000002U
  5119. #define RCC_AHB1LPENR_GPIOCLPEN 0x00000004U
  5120. #define RCC_AHB1LPENR_GPIODLPEN 0x00000008U
  5121. #define RCC_AHB1LPENR_GPIOELPEN 0x00000010U
  5122. #define RCC_AHB1LPENR_GPIOFLPEN 0x00000020U
  5123. #define RCC_AHB1LPENR_GPIOGLPEN 0x00000040U
  5124. #define RCC_AHB1LPENR_GPIOHLPEN 0x00000080U
  5125. #define RCC_AHB1LPENR_GPIOILPEN 0x00000100U
  5126. #define RCC_AHB1LPENR_CRCLPEN 0x00001000U
  5127. #define RCC_AHB1LPENR_FLITFLPEN 0x00008000U
  5128. #define RCC_AHB1LPENR_SRAM1LPEN 0x00010000U
  5129. #define RCC_AHB1LPENR_SRAM2LPEN 0x00020000U
  5130. #define RCC_AHB1LPENR_BKPSRAMLPEN 0x00040000U
  5131. #define RCC_AHB1LPENR_DMA1LPEN 0x00200000U
  5132. #define RCC_AHB1LPENR_DMA2LPEN 0x00400000U
  5133. #define RCC_AHB1LPENR_ETHMACLPEN 0x02000000U
  5134. #define RCC_AHB1LPENR_ETHMACTXLPEN 0x04000000U
  5135. #define RCC_AHB1LPENR_ETHMACRXLPEN 0x08000000U
  5136. #define RCC_AHB1LPENR_ETHMACPTPLPEN 0x10000000U
  5137. #define RCC_AHB1LPENR_OTGHSLPEN 0x20000000U
  5138. #define RCC_AHB1LPENR_OTGHSULPILPEN 0x40000000U
  5139. /******************** Bit definition for RCC_AHB2LPENR register *************/
  5140. #define RCC_AHB2LPENR_DCMILPEN 0x00000001U
  5141. #define RCC_AHB2LPENR_CRYPLPEN 0x00000010U
  5142. #define RCC_AHB2LPENR_HASHLPEN 0x00000020U
  5143. #define RCC_AHB2LPENR_RNGLPEN 0x00000040U
  5144. #define RCC_AHB2LPENR_OTGFSLPEN 0x00000080U
  5145. /******************** Bit definition for RCC_AHB3LPENR register *************/
  5146. #define RCC_AHB3LPENR_FSMCLPEN 0x00000001U
  5147. /******************** Bit definition for RCC_APB1LPENR register *************/
  5148. #define RCC_APB1LPENR_TIM2LPEN 0x00000001U
  5149. #define RCC_APB1LPENR_TIM3LPEN 0x00000002U
  5150. #define RCC_APB1LPENR_TIM4LPEN 0x00000004U
  5151. #define RCC_APB1LPENR_TIM5LPEN 0x00000008U
  5152. #define RCC_APB1LPENR_TIM6LPEN 0x00000010U
  5153. #define RCC_APB1LPENR_TIM7LPEN 0x00000020U
  5154. #define RCC_APB1LPENR_TIM12LPEN 0x00000040U
  5155. #define RCC_APB1LPENR_TIM13LPEN 0x00000080U
  5156. #define RCC_APB1LPENR_TIM14LPEN 0x00000100U
  5157. #define RCC_APB1LPENR_WWDGLPEN 0x00000800U
  5158. #define RCC_APB1LPENR_SPI2LPEN 0x00004000U
  5159. #define RCC_APB1LPENR_SPI3LPEN 0x00008000U
  5160. #define RCC_APB1LPENR_USART2LPEN 0x00020000U
  5161. #define RCC_APB1LPENR_USART3LPEN 0x00040000U
  5162. #define RCC_APB1LPENR_UART4LPEN 0x00080000U
  5163. #define RCC_APB1LPENR_UART5LPEN 0x00100000U
  5164. #define RCC_APB1LPENR_I2C1LPEN 0x00200000U
  5165. #define RCC_APB1LPENR_I2C2LPEN 0x00400000U
  5166. #define RCC_APB1LPENR_I2C3LPEN 0x00800000U
  5167. #define RCC_APB1LPENR_CAN1LPEN 0x02000000U
  5168. #define RCC_APB1LPENR_CAN2LPEN 0x04000000U
  5169. #define RCC_APB1LPENR_PWRLPEN 0x10000000U
  5170. #define RCC_APB1LPENR_DACLPEN 0x20000000U
  5171. /******************** Bit definition for RCC_APB2LPENR register *************/
  5172. #define RCC_APB2LPENR_TIM1LPEN 0x00000001U
  5173. #define RCC_APB2LPENR_TIM8LPEN 0x00000002U
  5174. #define RCC_APB2LPENR_USART1LPEN 0x00000010U
  5175. #define RCC_APB2LPENR_USART6LPEN 0x00000020U
  5176. #define RCC_APB2LPENR_ADC1LPEN 0x00000100U
  5177. #define RCC_APB2LPENR_ADC2LPEN 0x00000200U
  5178. #define RCC_APB2LPENR_ADC3LPEN 0x00000400U
  5179. #define RCC_APB2LPENR_SDIOLPEN 0x00000800U
  5180. #define RCC_APB2LPENR_SPI1LPEN 0x00001000U
  5181. #define RCC_APB2LPENR_SYSCFGLPEN 0x00004000U
  5182. #define RCC_APB2LPENR_TIM9LPEN 0x00010000U
  5183. #define RCC_APB2LPENR_TIM10LPEN 0x00020000U
  5184. #define RCC_APB2LPENR_TIM11LPEN 0x00040000U
  5185. /******************** Bit definition for RCC_BDCR register ******************/
  5186. #define RCC_BDCR_LSEON 0x00000001U
  5187. #define RCC_BDCR_LSERDY 0x00000002U
  5188. #define RCC_BDCR_LSEBYP 0x00000004U
  5189. #define RCC_BDCR_RTCSEL 0x00000300U
  5190. #define RCC_BDCR_RTCSEL_0 0x00000100U
  5191. #define RCC_BDCR_RTCSEL_1 0x00000200U
  5192. #define RCC_BDCR_RTCEN 0x00008000U
  5193. #define RCC_BDCR_BDRST 0x00010000U
  5194. /******************** Bit definition for RCC_CSR register *******************/
  5195. #define RCC_CSR_LSION 0x00000001U
  5196. #define RCC_CSR_LSIRDY 0x00000002U
  5197. #define RCC_CSR_RMVF 0x01000000U
  5198. #define RCC_CSR_BORRSTF 0x02000000U
  5199. #define RCC_CSR_PADRSTF 0x04000000U
  5200. #define RCC_CSR_PORRSTF 0x08000000U
  5201. #define RCC_CSR_SFTRSTF 0x10000000U
  5202. #define RCC_CSR_WDGRSTF 0x20000000U
  5203. #define RCC_CSR_WWDGRSTF 0x40000000U
  5204. #define RCC_CSR_LPWRRSTF 0x80000000U
  5205. /******************** Bit definition for RCC_SSCGR register *****************/
  5206. #define RCC_SSCGR_MODPER 0x00001FFFU
  5207. #define RCC_SSCGR_INCSTEP 0x0FFFE000U
  5208. #define RCC_SSCGR_SPREADSEL 0x40000000U
  5209. #define RCC_SSCGR_SSCGEN 0x80000000U
  5210. /******************** Bit definition for RCC_PLLI2SCFGR register ************/
  5211. #define RCC_PLLI2SCFGR_PLLI2SN 0x00007FC0U
  5212. #define RCC_PLLI2SCFGR_PLLI2SN_0 0x00000040U
  5213. #define RCC_PLLI2SCFGR_PLLI2SN_1 0x00000080U
  5214. #define RCC_PLLI2SCFGR_PLLI2SN_2 0x00000100U
  5215. #define RCC_PLLI2SCFGR_PLLI2SN_3 0x00000200U
  5216. #define RCC_PLLI2SCFGR_PLLI2SN_4 0x00000400U
  5217. #define RCC_PLLI2SCFGR_PLLI2SN_5 0x00000800U
  5218. #define RCC_PLLI2SCFGR_PLLI2SN_6 0x00001000U
  5219. #define RCC_PLLI2SCFGR_PLLI2SN_7 0x00002000U
  5220. #define RCC_PLLI2SCFGR_PLLI2SN_8 0x00004000U
  5221. #define RCC_PLLI2SCFGR_PLLI2SR 0x70000000U
  5222. #define RCC_PLLI2SCFGR_PLLI2SR_0 0x10000000U
  5223. #define RCC_PLLI2SCFGR_PLLI2SR_1 0x20000000U
  5224. #define RCC_PLLI2SCFGR_PLLI2SR_2 0x40000000U
  5225. /******************************************************************************/
  5226. /* */
  5227. /* RNG */
  5228. /* */
  5229. /******************************************************************************/
  5230. /******************** Bits definition for RNG_CR register *******************/
  5231. #define RNG_CR_RNGEN 0x00000004U
  5232. #define RNG_CR_IE 0x00000008U
  5233. /******************** Bits definition for RNG_SR register *******************/
  5234. #define RNG_SR_DRDY 0x00000001U
  5235. #define RNG_SR_CECS 0x00000002U
  5236. #define RNG_SR_SECS 0x00000004U
  5237. #define RNG_SR_CEIS 0x00000020U
  5238. #define RNG_SR_SEIS 0x00000040U
  5239. /******************************************************************************/
  5240. /* */
  5241. /* Real-Time Clock (RTC) */
  5242. /* */
  5243. /******************************************************************************/
  5244. /******************** Bits definition for RTC_TR register *******************/
  5245. #define RTC_TR_PM 0x00400000U
  5246. #define RTC_TR_HT 0x00300000U
  5247. #define RTC_TR_HT_0 0x00100000U
  5248. #define RTC_TR_HT_1 0x00200000U
  5249. #define RTC_TR_HU 0x000F0000U
  5250. #define RTC_TR_HU_0 0x00010000U
  5251. #define RTC_TR_HU_1 0x00020000U
  5252. #define RTC_TR_HU_2 0x00040000U
  5253. #define RTC_TR_HU_3 0x00080000U
  5254. #define RTC_TR_MNT 0x00007000U
  5255. #define RTC_TR_MNT_0 0x00001000U
  5256. #define RTC_TR_MNT_1 0x00002000U
  5257. #define RTC_TR_MNT_2 0x00004000U
  5258. #define RTC_TR_MNU 0x00000F00U
  5259. #define RTC_TR_MNU_0 0x00000100U
  5260. #define RTC_TR_MNU_1 0x00000200U
  5261. #define RTC_TR_MNU_2 0x00000400U
  5262. #define RTC_TR_MNU_3 0x00000800U
  5263. #define RTC_TR_ST 0x00000070U
  5264. #define RTC_TR_ST_0 0x00000010U
  5265. #define RTC_TR_ST_1 0x00000020U
  5266. #define RTC_TR_ST_2 0x00000040U
  5267. #define RTC_TR_SU 0x0000000FU
  5268. #define RTC_TR_SU_0 0x00000001U
  5269. #define RTC_TR_SU_1 0x00000002U
  5270. #define RTC_TR_SU_2 0x00000004U
  5271. #define RTC_TR_SU_3 0x00000008U
  5272. /******************** Bits definition for RTC_DR register *******************/
  5273. #define RTC_DR_YT 0x00F00000U
  5274. #define RTC_DR_YT_0 0x00100000U
  5275. #define RTC_DR_YT_1 0x00200000U
  5276. #define RTC_DR_YT_2 0x00400000U
  5277. #define RTC_DR_YT_3 0x00800000U
  5278. #define RTC_DR_YU 0x000F0000U
  5279. #define RTC_DR_YU_0 0x00010000U
  5280. #define RTC_DR_YU_1 0x00020000U
  5281. #define RTC_DR_YU_2 0x00040000U
  5282. #define RTC_DR_YU_3 0x00080000U
  5283. #define RTC_DR_WDU 0x0000E000U
  5284. #define RTC_DR_WDU_0 0x00002000U
  5285. #define RTC_DR_WDU_1 0x00004000U
  5286. #define RTC_DR_WDU_2 0x00008000U
  5287. #define RTC_DR_MT 0x00001000U
  5288. #define RTC_DR_MU 0x00000F00U
  5289. #define RTC_DR_MU_0 0x00000100U
  5290. #define RTC_DR_MU_1 0x00000200U
  5291. #define RTC_DR_MU_2 0x00000400U
  5292. #define RTC_DR_MU_3 0x00000800U
  5293. #define RTC_DR_DT 0x00000030U
  5294. #define RTC_DR_DT_0 0x00000010U
  5295. #define RTC_DR_DT_1 0x00000020U
  5296. #define RTC_DR_DU 0x0000000FU
  5297. #define RTC_DR_DU_0 0x00000001U
  5298. #define RTC_DR_DU_1 0x00000002U
  5299. #define RTC_DR_DU_2 0x00000004U
  5300. #define RTC_DR_DU_3 0x00000008U
  5301. /******************** Bits definition for RTC_CR register *******************/
  5302. #define RTC_CR_COE 0x00800000U
  5303. #define RTC_CR_OSEL 0x00600000U
  5304. #define RTC_CR_OSEL_0 0x00200000U
  5305. #define RTC_CR_OSEL_1 0x00400000U
  5306. #define RTC_CR_POL 0x00100000U
  5307. #define RTC_CR_BCK 0x00040000U
  5308. #define RTC_CR_SUB1H 0x00020000U
  5309. #define RTC_CR_ADD1H 0x00010000U
  5310. #define RTC_CR_TSIE 0x00008000U
  5311. #define RTC_CR_WUTIE 0x00004000U
  5312. #define RTC_CR_ALRBIE 0x00002000U
  5313. #define RTC_CR_ALRAIE 0x00001000U
  5314. #define RTC_CR_TSE 0x00000800U
  5315. #define RTC_CR_WUTE 0x00000400U
  5316. #define RTC_CR_ALRBE 0x00000200U
  5317. #define RTC_CR_ALRAE 0x00000100U
  5318. #define RTC_CR_DCE 0x00000080U
  5319. #define RTC_CR_FMT 0x00000040U
  5320. #define RTC_CR_REFCKON 0x00000010U
  5321. #define RTC_CR_TSEDGE 0x00000008U
  5322. #define RTC_CR_WUCKSEL 0x00000007U
  5323. #define RTC_CR_WUCKSEL_0 0x00000001U
  5324. #define RTC_CR_WUCKSEL_1 0x00000002U
  5325. #define RTC_CR_WUCKSEL_2 0x00000004U
  5326. /******************** Bits definition for RTC_ISR register ******************/
  5327. #define RTC_ISR_TAMP1F 0x00002000U
  5328. #define RTC_ISR_TSOVF 0x00001000U
  5329. #define RTC_ISR_TSF 0x00000800U
  5330. #define RTC_ISR_WUTF 0x00000400U
  5331. #define RTC_ISR_ALRBF 0x00000200U
  5332. #define RTC_ISR_ALRAF 0x00000100U
  5333. #define RTC_ISR_INIT 0x00000080U
  5334. #define RTC_ISR_INITF 0x00000040U
  5335. #define RTC_ISR_RSF 0x00000020U
  5336. #define RTC_ISR_INITS 0x00000010U
  5337. #define RTC_ISR_WUTWF 0x00000004U
  5338. #define RTC_ISR_ALRBWF 0x00000002U
  5339. #define RTC_ISR_ALRAWF 0x00000001U
  5340. /******************** Bits definition for RTC_PRER register *****************/
  5341. #define RTC_PRER_PREDIV_A 0x007F0000U
  5342. #define RTC_PRER_PREDIV_S 0x00001FFFU
  5343. /******************** Bits definition for RTC_WUTR register *****************/
  5344. #define RTC_WUTR_WUT 0x0000FFFFU
  5345. /******************** Bits definition for RTC_CALIBR register ***************/
  5346. #define RTC_CALIBR_DCS 0x00000080U
  5347. #define RTC_CALIBR_DC 0x0000001FU
  5348. /******************** Bits definition for RTC_ALRMAR register ***************/
  5349. #define RTC_ALRMAR_MSK4 0x80000000U
  5350. #define RTC_ALRMAR_WDSEL 0x40000000U
  5351. #define RTC_ALRMAR_DT 0x30000000U
  5352. #define RTC_ALRMAR_DT_0 0x10000000U
  5353. #define RTC_ALRMAR_DT_1 0x20000000U
  5354. #define RTC_ALRMAR_DU 0x0F000000U
  5355. #define RTC_ALRMAR_DU_0 0x01000000U
  5356. #define RTC_ALRMAR_DU_1 0x02000000U
  5357. #define RTC_ALRMAR_DU_2 0x04000000U
  5358. #define RTC_ALRMAR_DU_3 0x08000000U
  5359. #define RTC_ALRMAR_MSK3 0x00800000U
  5360. #define RTC_ALRMAR_PM 0x00400000U
  5361. #define RTC_ALRMAR_HT 0x00300000U
  5362. #define RTC_ALRMAR_HT_0 0x00100000U
  5363. #define RTC_ALRMAR_HT_1 0x00200000U
  5364. #define RTC_ALRMAR_HU 0x000F0000U
  5365. #define RTC_ALRMAR_HU_0 0x00010000U
  5366. #define RTC_ALRMAR_HU_1 0x00020000U
  5367. #define RTC_ALRMAR_HU_2 0x00040000U
  5368. #define RTC_ALRMAR_HU_3 0x00080000U
  5369. #define RTC_ALRMAR_MSK2 0x00008000U
  5370. #define RTC_ALRMAR_MNT 0x00007000U
  5371. #define RTC_ALRMAR_MNT_0 0x00001000U
  5372. #define RTC_ALRMAR_MNT_1 0x00002000U
  5373. #define RTC_ALRMAR_MNT_2 0x00004000U
  5374. #define RTC_ALRMAR_MNU 0x00000F00U
  5375. #define RTC_ALRMAR_MNU_0 0x00000100U
  5376. #define RTC_ALRMAR_MNU_1 0x00000200U
  5377. #define RTC_ALRMAR_MNU_2 0x00000400U
  5378. #define RTC_ALRMAR_MNU_3 0x00000800U
  5379. #define RTC_ALRMAR_MSK1 0x00000080U
  5380. #define RTC_ALRMAR_ST 0x00000070U
  5381. #define RTC_ALRMAR_ST_0 0x00000010U
  5382. #define RTC_ALRMAR_ST_1 0x00000020U
  5383. #define RTC_ALRMAR_ST_2 0x00000040U
  5384. #define RTC_ALRMAR_SU 0x0000000FU
  5385. #define RTC_ALRMAR_SU_0 0x00000001U
  5386. #define RTC_ALRMAR_SU_1 0x00000002U
  5387. #define RTC_ALRMAR_SU_2 0x00000004U
  5388. #define RTC_ALRMAR_SU_3 0x00000008U
  5389. /******************** Bits definition for RTC_ALRMBR register ***************/
  5390. #define RTC_ALRMBR_MSK4 0x80000000U
  5391. #define RTC_ALRMBR_WDSEL 0x40000000U
  5392. #define RTC_ALRMBR_DT 0x30000000U
  5393. #define RTC_ALRMBR_DT_0 0x10000000U
  5394. #define RTC_ALRMBR_DT_1 0x20000000U
  5395. #define RTC_ALRMBR_DU 0x0F000000U
  5396. #define RTC_ALRMBR_DU_0 0x01000000U
  5397. #define RTC_ALRMBR_DU_1 0x02000000U
  5398. #define RTC_ALRMBR_DU_2 0x04000000U
  5399. #define RTC_ALRMBR_DU_3 0x08000000U
  5400. #define RTC_ALRMBR_MSK3 0x00800000U
  5401. #define RTC_ALRMBR_PM 0x00400000U
  5402. #define RTC_ALRMBR_HT 0x00300000U
  5403. #define RTC_ALRMBR_HT_0 0x00100000U
  5404. #define RTC_ALRMBR_HT_1 0x00200000U
  5405. #define RTC_ALRMBR_HU 0x000F0000U
  5406. #define RTC_ALRMBR_HU_0 0x00010000U
  5407. #define RTC_ALRMBR_HU_1 0x00020000U
  5408. #define RTC_ALRMBR_HU_2 0x00040000U
  5409. #define RTC_ALRMBR_HU_3 0x00080000U
  5410. #define RTC_ALRMBR_MSK2 0x00008000U
  5411. #define RTC_ALRMBR_MNT 0x00007000U
  5412. #define RTC_ALRMBR_MNT_0 0x00001000U
  5413. #define RTC_ALRMBR_MNT_1 0x00002000U
  5414. #define RTC_ALRMBR_MNT_2 0x00004000U
  5415. #define RTC_ALRMBR_MNU 0x00000F00U
  5416. #define RTC_ALRMBR_MNU_0 0x00000100U
  5417. #define RTC_ALRMBR_MNU_1 0x00000200U
  5418. #define RTC_ALRMBR_MNU_2 0x00000400U
  5419. #define RTC_ALRMBR_MNU_3 0x00000800U
  5420. #define RTC_ALRMBR_MSK1 0x00000080U
  5421. #define RTC_ALRMBR_ST 0x00000070U
  5422. #define RTC_ALRMBR_ST_0 0x00000010U
  5423. #define RTC_ALRMBR_ST_1 0x00000020U
  5424. #define RTC_ALRMBR_ST_2 0x00000040U
  5425. #define RTC_ALRMBR_SU 0x0000000FU
  5426. #define RTC_ALRMBR_SU_0 0x00000001U
  5427. #define RTC_ALRMBR_SU_1 0x00000002U
  5428. #define RTC_ALRMBR_SU_2 0x00000004U
  5429. #define RTC_ALRMBR_SU_3 0x00000008U
  5430. /******************** Bits definition for RTC_WPR register ******************/
  5431. #define RTC_WPR_KEY 0x000000FFU
  5432. /******************** Bits definition for RTC_TSTR register *****************/
  5433. #define RTC_TSTR_PM 0x00400000U
  5434. #define RTC_TSTR_HT 0x00300000U
  5435. #define RTC_TSTR_HT_0 0x00100000U
  5436. #define RTC_TSTR_HT_1 0x00200000U
  5437. #define RTC_TSTR_HU 0x000F0000U
  5438. #define RTC_TSTR_HU_0 0x00010000U
  5439. #define RTC_TSTR_HU_1 0x00020000U
  5440. #define RTC_TSTR_HU_2 0x00040000U
  5441. #define RTC_TSTR_HU_3 0x00080000U
  5442. #define RTC_TSTR_MNT 0x00007000U
  5443. #define RTC_TSTR_MNT_0 0x00001000U
  5444. #define RTC_TSTR_MNT_1 0x00002000U
  5445. #define RTC_TSTR_MNT_2 0x00004000U
  5446. #define RTC_TSTR_MNU 0x00000F00U
  5447. #define RTC_TSTR_MNU_0 0x00000100U
  5448. #define RTC_TSTR_MNU_1 0x00000200U
  5449. #define RTC_TSTR_MNU_2 0x00000400U
  5450. #define RTC_TSTR_MNU_3 0x00000800U
  5451. #define RTC_TSTR_ST 0x00000070U
  5452. #define RTC_TSTR_ST_0 0x00000010U
  5453. #define RTC_TSTR_ST_1 0x00000020U
  5454. #define RTC_TSTR_ST_2 0x00000040U
  5455. #define RTC_TSTR_SU 0x0000000FU
  5456. #define RTC_TSTR_SU_0 0x00000001U
  5457. #define RTC_TSTR_SU_1 0x00000002U
  5458. #define RTC_TSTR_SU_2 0x00000004U
  5459. #define RTC_TSTR_SU_3 0x00000008U
  5460. /******************** Bits definition for RTC_TSDR register *****************/
  5461. #define RTC_TSDR_WDU 0x0000E000U
  5462. #define RTC_TSDR_WDU_0 0x00002000U
  5463. #define RTC_TSDR_WDU_1 0x00004000U
  5464. #define RTC_TSDR_WDU_2 0x00008000U
  5465. #define RTC_TSDR_MT 0x00001000U
  5466. #define RTC_TSDR_MU 0x00000F00U
  5467. #define RTC_TSDR_MU_0 0x00000100U
  5468. #define RTC_TSDR_MU_1 0x00000200U
  5469. #define RTC_TSDR_MU_2 0x00000400U
  5470. #define RTC_TSDR_MU_3 0x00000800U
  5471. #define RTC_TSDR_DT 0x00000030U
  5472. #define RTC_TSDR_DT_0 0x00000010U
  5473. #define RTC_TSDR_DT_1 0x00000020U
  5474. #define RTC_TSDR_DU 0x0000000FU
  5475. #define RTC_TSDR_DU_0 0x00000001U
  5476. #define RTC_TSDR_DU_1 0x00000002U
  5477. #define RTC_TSDR_DU_2 0x00000004U
  5478. #define RTC_TSDR_DU_3 0x00000008U
  5479. /******************** Bits definition for RTC_TAFCR register ****************/
  5480. #define RTC_TAFCR_ALARMOUTTYPE 0x00040000U
  5481. #define RTC_TAFCR_TSINSEL 0x00020000U
  5482. #define RTC_TAFCR_TAMPINSEL 0x00010000U
  5483. #define RTC_TAFCR_TAMPIE 0x00000004U
  5484. #define RTC_TAFCR_TAMP1TRG 0x00000002U
  5485. #define RTC_TAFCR_TAMP1E 0x00000001U
  5486. /******************** Bits definition for RTC_BKP0R register ****************/
  5487. #define RTC_BKP0R 0xFFFFFFFFU
  5488. /******************** Bits definition for RTC_BKP1R register ****************/
  5489. #define RTC_BKP1R 0xFFFFFFFFU
  5490. /******************** Bits definition for RTC_BKP2R register ****************/
  5491. #define RTC_BKP2R 0xFFFFFFFFU
  5492. /******************** Bits definition for RTC_BKP3R register ****************/
  5493. #define RTC_BKP3R 0xFFFFFFFFU
  5494. /******************** Bits definition for RTC_BKP4R register ****************/
  5495. #define RTC_BKP4R 0xFFFFFFFFU
  5496. /******************** Bits definition for RTC_BKP5R register ****************/
  5497. #define RTC_BKP5R 0xFFFFFFFFU
  5498. /******************** Bits definition for RTC_BKP6R register ****************/
  5499. #define RTC_BKP6R 0xFFFFFFFFU
  5500. /******************** Bits definition for RTC_BKP7R register ****************/
  5501. #define RTC_BKP7R 0xFFFFFFFFU
  5502. /******************** Bits definition for RTC_BKP8R register ****************/
  5503. #define RTC_BKP8R 0xFFFFFFFFU
  5504. /******************** Bits definition for RTC_BKP9R register ****************/
  5505. #define RTC_BKP9R 0xFFFFFFFFU
  5506. /******************** Bits definition for RTC_BKP10R register ***************/
  5507. #define RTC_BKP10R 0xFFFFFFFFU
  5508. /******************** Bits definition for RTC_BKP11R register ***************/
  5509. #define RTC_BKP11R 0xFFFFFFFFU
  5510. /******************** Bits definition for RTC_BKP12R register ***************/
  5511. #define RTC_BKP12R 0xFFFFFFFFU
  5512. /******************** Bits definition for RTC_BKP13R register ***************/
  5513. #define RTC_BKP13R 0xFFFFFFFFU
  5514. /******************** Bits definition for RTC_BKP14R register ***************/
  5515. #define RTC_BKP14R 0xFFFFFFFFU
  5516. /******************** Bits definition for RTC_BKP15R register ***************/
  5517. #define RTC_BKP15R 0xFFFFFFFFU
  5518. /******************** Bits definition for RTC_BKP16R register ***************/
  5519. #define RTC_BKP16R 0xFFFFFFFFU
  5520. /******************** Bits definition for RTC_BKP17R register ***************/
  5521. #define RTC_BKP17R 0xFFFFFFFFU
  5522. /******************** Bits definition for RTC_BKP18R register ***************/
  5523. #define RTC_BKP18R 0xFFFFFFFFU
  5524. /******************** Bits definition for RTC_BKP19R register ***************/
  5525. #define RTC_BKP19R 0xFFFFFFFFU
  5526. /******************************************************************************/
  5527. /* */
  5528. /* SD host Interface */
  5529. /* */
  5530. /******************************************************************************/
  5531. /****************** Bit definition for SDIO_POWER register ******************/
  5532. #define SDIO_POWER_PWRCTRL 0x00000003U /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  5533. #define SDIO_POWER_PWRCTRL_0 0x00000001U /*!<Bit 0 */
  5534. #define SDIO_POWER_PWRCTRL_1 0x00000002U /*!<Bit 1 */
  5535. /****************** Bit definition for SDIO_CLKCR register ******************/
  5536. #define SDIO_CLKCR_CLKDIV 0x000000FFU /*!<Clock divide factor */
  5537. #define SDIO_CLKCR_CLKEN 0x00000100U /*!<Clock enable bit */
  5538. #define SDIO_CLKCR_PWRSAV 0x00000200U /*!<Power saving configuration bit */
  5539. #define SDIO_CLKCR_BYPASS 0x00000400U /*!<Clock divider bypass enable bit */
  5540. #define SDIO_CLKCR_WIDBUS 0x00001800U /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  5541. #define SDIO_CLKCR_WIDBUS_0 0x00000800U /*!<Bit 0 */
  5542. #define SDIO_CLKCR_WIDBUS_1 0x00001000U /*!<Bit 1 */
  5543. #define SDIO_CLKCR_NEGEDGE 0x00002000U /*!<SDIO_CK dephasing selection bit */
  5544. #define SDIO_CLKCR_HWFC_EN 0x00004000U /*!<HW Flow Control enable */
  5545. /******************* Bit definition for SDIO_ARG register *******************/
  5546. #define SDIO_ARG_CMDARG 0xFFFFFFFFU /*!<Command argument */
  5547. /******************* Bit definition for SDIO_CMD register *******************/
  5548. #define SDIO_CMD_CMDINDEX 0x0000003FU /*!<Command Index */
  5549. #define SDIO_CMD_WAITRESP 0x000000C0U /*!<WAITRESP[1:0] bits (Wait for response bits) */
  5550. #define SDIO_CMD_WAITRESP_0 0x00000040U /*!< Bit 0 */
  5551. #define SDIO_CMD_WAITRESP_1 0x00000080U /*!< Bit 1 */
  5552. #define SDIO_CMD_WAITINT 0x00000100U /*!<CPSM Waits for Interrupt Request */
  5553. #define SDIO_CMD_WAITPEND 0x00000200U /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  5554. #define SDIO_CMD_CPSMEN 0x00000400U /*!<Command path state machine (CPSM) Enable bit */
  5555. #define SDIO_CMD_SDIOSUSPEND 0x00000800U /*!<SD I/O suspend command */
  5556. #define SDIO_CMD_ENCMDCOMPL 0x00001000U /*!<Enable CMD completion */
  5557. #define SDIO_CMD_NIEN 0x00002000U /*!<Not Interrupt Enable */
  5558. #define SDIO_CMD_CEATACMD 0x00004000U /*!<CE-ATA command */
  5559. /***************** Bit definition for SDIO_RESPCMD register *****************/
  5560. #define SDIO_RESPCMD_RESPCMD 0x0000003FU /*!<Response command index */
  5561. /****************** Bit definition for SDIO_RESP0 register ******************/
  5562. #define SDIO_RESP0_CARDSTATUS0 0xFFFFFFFFU /*!<Card Status */
  5563. /****************** Bit definition for SDIO_RESP1 register ******************/
  5564. #define SDIO_RESP1_CARDSTATUS1 0xFFFFFFFFU /*!<Card Status */
  5565. /****************** Bit definition for SDIO_RESP2 register ******************/
  5566. #define SDIO_RESP2_CARDSTATUS2 0xFFFFFFFFU /*!<Card Status */
  5567. /****************** Bit definition for SDIO_RESP3 register ******************/
  5568. #define SDIO_RESP3_CARDSTATUS3 0xFFFFFFFFU /*!<Card Status */
  5569. /****************** Bit definition for SDIO_RESP4 register ******************/
  5570. #define SDIO_RESP4_CARDSTATUS4 0xFFFFFFFFU /*!<Card Status */
  5571. /****************** Bit definition for SDIO_DTIMER register *****************/
  5572. #define SDIO_DTIMER_DATATIME 0xFFFFFFFFU /*!<Data timeout period. */
  5573. /****************** Bit definition for SDIO_DLEN register *******************/
  5574. #define SDIO_DLEN_DATALENGTH 0x01FFFFFFU /*!<Data length value */
  5575. /****************** Bit definition for SDIO_DCTRL register ******************/
  5576. #define SDIO_DCTRL_DTEN 0x00000001U /*!<Data transfer enabled bit */
  5577. #define SDIO_DCTRL_DTDIR 0x00000002U /*!<Data transfer direction selection */
  5578. #define SDIO_DCTRL_DTMODE 0x00000004U /*!<Data transfer mode selection */
  5579. #define SDIO_DCTRL_DMAEN 0x00000008U /*!<DMA enabled bit */
  5580. #define SDIO_DCTRL_DBLOCKSIZE 0x000000F0U /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  5581. #define SDIO_DCTRL_DBLOCKSIZE_0 0x00000010U /*!<Bit 0 */
  5582. #define SDIO_DCTRL_DBLOCKSIZE_1 0x00000020U /*!<Bit 1 */
  5583. #define SDIO_DCTRL_DBLOCKSIZE_2 0x00000040U /*!<Bit 2 */
  5584. #define SDIO_DCTRL_DBLOCKSIZE_3 0x00000080U /*!<Bit 3 */
  5585. #define SDIO_DCTRL_RWSTART 0x00000100U /*!<Read wait start */
  5586. #define SDIO_DCTRL_RWSTOP 0x00000200U /*!<Read wait stop */
  5587. #define SDIO_DCTRL_RWMOD 0x00000400U /*!<Read wait mode */
  5588. #define SDIO_DCTRL_SDIOEN 0x00000800U /*!<SD I/O enable functions */
  5589. /****************** Bit definition for SDIO_DCOUNT register *****************/
  5590. #define SDIO_DCOUNT_DATACOUNT 0x01FFFFFFU /*!<Data count value */
  5591. /****************** Bit definition for SDIO_STA register ********************/
  5592. #define SDIO_STA_CCRCFAIL 0x00000001U /*!<Command response received (CRC check failed) */
  5593. #define SDIO_STA_DCRCFAIL 0x00000002U /*!<Data block sent/received (CRC check failed) */
  5594. #define SDIO_STA_CTIMEOUT 0x00000004U /*!<Command response timeout */
  5595. #define SDIO_STA_DTIMEOUT 0x00000008U /*!<Data timeout */
  5596. #define SDIO_STA_TXUNDERR 0x00000010U /*!<Transmit FIFO underrun error */
  5597. #define SDIO_STA_RXOVERR 0x00000020U /*!<Received FIFO overrun error */
  5598. #define SDIO_STA_CMDREND 0x00000040U /*!<Command response received (CRC check passed) */
  5599. #define SDIO_STA_CMDSENT 0x00000080U /*!<Command sent (no response required) */
  5600. #define SDIO_STA_DATAEND 0x00000100U /*!<Data end (data counter, SDIDCOUNT, is zero) */
  5601. #define SDIO_STA_STBITERR 0x00000200U /*!<Start bit not detected on all data signals in wide bus mode */
  5602. #define SDIO_STA_DBCKEND 0x00000400U /*!<Data block sent/received (CRC check passed) */
  5603. #define SDIO_STA_CMDACT 0x00000800U /*!<Command transfer in progress */
  5604. #define SDIO_STA_TXACT 0x00001000U /*!<Data transmit in progress */
  5605. #define SDIO_STA_RXACT 0x00002000U /*!<Data receive in progress */
  5606. #define SDIO_STA_TXFIFOHE 0x00004000U /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  5607. #define SDIO_STA_RXFIFOHF 0x00008000U /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  5608. #define SDIO_STA_TXFIFOF 0x00010000U /*!<Transmit FIFO full */
  5609. #define SDIO_STA_RXFIFOF 0x00020000U /*!<Receive FIFO full */
  5610. #define SDIO_STA_TXFIFOE 0x00040000U /*!<Transmit FIFO empty */
  5611. #define SDIO_STA_RXFIFOE 0x00080000U /*!<Receive FIFO empty */
  5612. #define SDIO_STA_TXDAVL 0x00100000U /*!<Data available in transmit FIFO */
  5613. #define SDIO_STA_RXDAVL 0x00200000U /*!<Data available in receive FIFO */
  5614. #define SDIO_STA_SDIOIT 0x00400000U /*!<SDIO interrupt received */
  5615. #define SDIO_STA_CEATAEND 0x00800000U /*!<CE-ATA command completion signal received for CMD61 */
  5616. /******************* Bit definition for SDIO_ICR register *******************/
  5617. #define SDIO_ICR_CCRCFAILC 0x00000001U /*!<CCRCFAIL flag clear bit */
  5618. #define SDIO_ICR_DCRCFAILC 0x00000002U /*!<DCRCFAIL flag clear bit */
  5619. #define SDIO_ICR_CTIMEOUTC 0x00000004U /*!<CTIMEOUT flag clear bit */
  5620. #define SDIO_ICR_DTIMEOUTC 0x00000008U /*!<DTIMEOUT flag clear bit */
  5621. #define SDIO_ICR_TXUNDERRC 0x00000010U /*!<TXUNDERR flag clear bit */
  5622. #define SDIO_ICR_RXOVERRC 0x00000020U /*!<RXOVERR flag clear bit */
  5623. #define SDIO_ICR_CMDRENDC 0x00000040U /*!<CMDREND flag clear bit */
  5624. #define SDIO_ICR_CMDSENTC 0x00000080U /*!<CMDSENT flag clear bit */
  5625. #define SDIO_ICR_DATAENDC 0x00000100U /*!<DATAEND flag clear bit */
  5626. #define SDIO_ICR_STBITERRC 0x00000200U /*!<STBITERR flag clear bit */
  5627. #define SDIO_ICR_DBCKENDC 0x00000400U /*!<DBCKEND flag clear bit */
  5628. #define SDIO_ICR_SDIOITC 0x00400000U /*!<SDIOIT flag clear bit */
  5629. #define SDIO_ICR_CEATAENDC 0x00800000U /*!<CEATAEND flag clear bit */
  5630. /****************** Bit definition for SDIO_MASK register *******************/
  5631. #define SDIO_MASK_CCRCFAILIE 0x00000001U /*!<Command CRC Fail Interrupt Enable */
  5632. #define SDIO_MASK_DCRCFAILIE 0x00000002U /*!<Data CRC Fail Interrupt Enable */
  5633. #define SDIO_MASK_CTIMEOUTIE 0x00000004U /*!<Command TimeOut Interrupt Enable */
  5634. #define SDIO_MASK_DTIMEOUTIE 0x00000008U /*!<Data TimeOut Interrupt Enable */
  5635. #define SDIO_MASK_TXUNDERRIE 0x00000010U /*!<Tx FIFO UnderRun Error Interrupt Enable */
  5636. #define SDIO_MASK_RXOVERRIE 0x00000020U /*!<Rx FIFO OverRun Error Interrupt Enable */
  5637. #define SDIO_MASK_CMDRENDIE 0x00000040U /*!<Command Response Received Interrupt Enable */
  5638. #define SDIO_MASK_CMDSENTIE 0x00000080U /*!<Command Sent Interrupt Enable */
  5639. #define SDIO_MASK_DATAENDIE 0x00000100U /*!<Data End Interrupt Enable */
  5640. #define SDIO_MASK_STBITERRIE 0x00000200U /*!<Start Bit Error Interrupt Enable */
  5641. #define SDIO_MASK_DBCKENDIE 0x00000400U /*!<Data Block End Interrupt Enable */
  5642. #define SDIO_MASK_CMDACTIE 0x00000800U /*!<CCommand Acting Interrupt Enable */
  5643. #define SDIO_MASK_TXACTIE 0x00001000U /*!<Data Transmit Acting Interrupt Enable */
  5644. #define SDIO_MASK_RXACTIE 0x00002000U /*!<Data receive acting interrupt enabled */
  5645. #define SDIO_MASK_TXFIFOHEIE 0x00004000U /*!<Tx FIFO Half Empty interrupt Enable */
  5646. #define SDIO_MASK_RXFIFOHFIE 0x00008000U /*!<Rx FIFO Half Full interrupt Enable */
  5647. #define SDIO_MASK_TXFIFOFIE 0x00010000U /*!<Tx FIFO Full interrupt Enable */
  5648. #define SDIO_MASK_RXFIFOFIE 0x00020000U /*!<Rx FIFO Full interrupt Enable */
  5649. #define SDIO_MASK_TXFIFOEIE 0x00040000U /*!<Tx FIFO Empty interrupt Enable */
  5650. #define SDIO_MASK_RXFIFOEIE 0x00080000U /*!<Rx FIFO Empty interrupt Enable */
  5651. #define SDIO_MASK_TXDAVLIE 0x00100000U /*!<Data available in Tx FIFO interrupt Enable */
  5652. #define SDIO_MASK_RXDAVLIE 0x00200000U /*!<Data available in Rx FIFO interrupt Enable */
  5653. #define SDIO_MASK_SDIOITIE 0x00400000U /*!<SDIO Mode Interrupt Received interrupt Enable */
  5654. #define SDIO_MASK_CEATAENDIE 0x00800000U /*!<CE-ATA command completion signal received Interrupt Enable */
  5655. /***************** Bit definition for SDIO_FIFOCNT register *****************/
  5656. #define SDIO_FIFOCNT_FIFOCOUNT 0x00FFFFFFU /*!<Remaining number of words to be written to or read from the FIFO */
  5657. /****************** Bit definition for SDIO_FIFO register *******************/
  5658. #define SDIO_FIFO_FIFODATA 0xFFFFFFFFU /*!<Receive and transmit FIFO data */
  5659. /******************************************************************************/
  5660. /* */
  5661. /* Serial Peripheral Interface */
  5662. /* */
  5663. /******************************************************************************/
  5664. /******************* Bit definition for SPI_CR1 register ********************/
  5665. #define SPI_CR1_CPHA 0x00000001U /*!<Clock Phase */
  5666. #define SPI_CR1_CPOL 0x00000002U /*!<Clock Polarity */
  5667. #define SPI_CR1_MSTR 0x00000004U /*!<Master Selection */
  5668. #define SPI_CR1_BR 0x00000038U /*!<BR[2:0] bits (Baud Rate Control) */
  5669. #define SPI_CR1_BR_0 0x00000008U /*!<Bit 0 */
  5670. #define SPI_CR1_BR_1 0x00000010U /*!<Bit 1 */
  5671. #define SPI_CR1_BR_2 0x00000020U /*!<Bit 2 */
  5672. #define SPI_CR1_SPE 0x00000040U /*!<SPI Enable */
  5673. #define SPI_CR1_LSBFIRST 0x00000080U /*!<Frame Format */
  5674. #define SPI_CR1_SSI 0x00000100U /*!<Internal slave select */
  5675. #define SPI_CR1_SSM 0x00000200U /*!<Software slave management */
  5676. #define SPI_CR1_RXONLY 0x00000400U /*!<Receive only */
  5677. #define SPI_CR1_DFF 0x00000800U /*!<Data Frame Format */
  5678. #define SPI_CR1_CRCNEXT 0x00001000U /*!<Transmit CRC next */
  5679. #define SPI_CR1_CRCEN 0x00002000U /*!<Hardware CRC calculation enable */
  5680. #define SPI_CR1_BIDIOE 0x00004000U /*!<Output enable in bidirectional mode */
  5681. #define SPI_CR1_BIDIMODE 0x00008000U /*!<Bidirectional data mode enable */
  5682. /******************* Bit definition for SPI_CR2 register ********************/
  5683. #define SPI_CR2_RXDMAEN 0x00000001U /*!<Rx Buffer DMA Enable */
  5684. #define SPI_CR2_TXDMAEN 0x00000002U /*!<Tx Buffer DMA Enable */
  5685. #define SPI_CR2_SSOE 0x00000004U /*!<SS Output Enable */
  5686. #define SPI_CR2_FRF 0x00000010U /*!<Frame Format */
  5687. #define SPI_CR2_ERRIE 0x00000020U /*!<Error Interrupt Enable */
  5688. #define SPI_CR2_RXNEIE 0x00000040U /*!<RX buffer Not Empty Interrupt Enable */
  5689. #define SPI_CR2_TXEIE 0x00000080U /*!<Tx buffer Empty Interrupt Enable */
  5690. /******************** Bit definition for SPI_SR register ********************/
  5691. #define SPI_SR_RXNE 0x00000001U /*!<Receive buffer Not Empty */
  5692. #define SPI_SR_TXE 0x00000002U /*!<Transmit buffer Empty */
  5693. #define SPI_SR_CHSIDE 0x00000004U /*!<Channel side */
  5694. #define SPI_SR_UDR 0x00000008U /*!<Underrun flag */
  5695. #define SPI_SR_CRCERR 0x00000010U /*!<CRC Error flag */
  5696. #define SPI_SR_MODF 0x00000020U /*!<Mode fault */
  5697. #define SPI_SR_OVR 0x00000040U /*!<Overrun flag */
  5698. #define SPI_SR_BSY 0x00000080U /*!<Busy flag */
  5699. #define SPI_SR_FRE 0x00000100U /*!<Frame format error flag */
  5700. /******************** Bit definition for SPI_DR register ********************/
  5701. #define SPI_DR_DR 0x0000FFFFU /*!<Data Register */
  5702. /******************* Bit definition for SPI_CRCPR register ******************/
  5703. #define SPI_CRCPR_CRCPOLY 0x0000FFFFU /*!<CRC polynomial register */
  5704. /****************** Bit definition for SPI_RXCRCR register ******************/
  5705. #define SPI_RXCRCR_RXCRC 0x0000FFFFU /*!<Rx CRC Register */
  5706. /****************** Bit definition for SPI_TXCRCR register ******************/
  5707. #define SPI_TXCRCR_TXCRC 0x0000FFFFU /*!<Tx CRC Register */
  5708. /****************** Bit definition for SPI_I2SCFGR register *****************/
  5709. #define SPI_I2SCFGR_CHLEN 0x00000001U /*!<Channel length (number of bits per audio channel) */
  5710. #define SPI_I2SCFGR_DATLEN 0x00000006U /*!<DATLEN[1:0] bits (Data length to be transferred) */
  5711. #define SPI_I2SCFGR_DATLEN_0 0x00000002U /*!<Bit 0 */
  5712. #define SPI_I2SCFGR_DATLEN_1 0x00000004U /*!<Bit 1 */
  5713. #define SPI_I2SCFGR_CKPOL 0x00000008U /*!<steady state clock polarity */
  5714. #define SPI_I2SCFGR_I2SSTD 0x00000030U /*!<I2SSTD[1:0] bits (I2S standard selection) */
  5715. #define SPI_I2SCFGR_I2SSTD_0 0x00000010U /*!<Bit 0 */
  5716. #define SPI_I2SCFGR_I2SSTD_1 0x00000020U /*!<Bit 1 */
  5717. #define SPI_I2SCFGR_PCMSYNC 0x00000080U /*!<PCM frame synchronization */
  5718. #define SPI_I2SCFGR_I2SCFG 0x00000300U /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  5719. #define SPI_I2SCFGR_I2SCFG_0 0x00000100U /*!<Bit 0 */
  5720. #define SPI_I2SCFGR_I2SCFG_1 0x00000200U /*!<Bit 1 */
  5721. #define SPI_I2SCFGR_I2SE 0x00000400U /*!<I2S Enable */
  5722. #define SPI_I2SCFGR_I2SMOD 0x00000800U /*!<I2S mode selection */
  5723. /****************** Bit definition for SPI_I2SPR register *******************/
  5724. #define SPI_I2SPR_I2SDIV 0x000000FFU /*!<I2S Linear prescaler */
  5725. #define SPI_I2SPR_ODD 0x00000100U /*!<Odd factor for the prescaler */
  5726. #define SPI_I2SPR_MCKOE 0x00000200U /*!<Master Clock Output Enable */
  5727. /******************************************************************************/
  5728. /* */
  5729. /* SYSCFG */
  5730. /* */
  5731. /******************************************************************************/
  5732. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  5733. #define SYSCFG_MEMRMP_MEM_MODE 0x00000003U /*!<SYSCFG_Memory Remap Config */
  5734. #define SYSCFG_MEMRMP_MEM_MODE_0 0x00000001U
  5735. #define SYSCFG_MEMRMP_MEM_MODE_1 0x00000002U
  5736. /****************** Bit definition for SYSCFG_PMC register ******************/
  5737. #define SYSCFG_PMC_MII_RMII_SEL 0x00800000U /*!<Ethernet PHY interface selection */
  5738. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  5739. #define SYSCFG_EXTICR1_EXTI0 0x0000000FU /*!<EXTI 0 configuration */
  5740. #define SYSCFG_EXTICR1_EXTI1 0x000000F0U /*!<EXTI 1 configuration */
  5741. #define SYSCFG_EXTICR1_EXTI2 0x00000F00U /*!<EXTI 2 configuration */
  5742. #define SYSCFG_EXTICR1_EXTI3 0x0000F000U /*!<EXTI 3 configuration */
  5743. /**
  5744. * @brief EXTI0 configuration
  5745. */
  5746. #define SYSCFG_EXTICR1_EXTI0_PA 0x00000000U /*!<PA[0] pin */
  5747. #define SYSCFG_EXTICR1_EXTI0_PB 0x00000001U /*!<PB[0] pin */
  5748. #define SYSCFG_EXTICR1_EXTI0_PC 0x00000002U /*!<PC[0] pin */
  5749. #define SYSCFG_EXTICR1_EXTI0_PD 0x00000003U /*!<PD[0] pin */
  5750. #define SYSCFG_EXTICR1_EXTI0_PE 0x00000004U /*!<PE[0] pin */
  5751. #define SYSCFG_EXTICR1_EXTI0_PF 0x00000005U /*!<PF[0] pin */
  5752. #define SYSCFG_EXTICR1_EXTI0_PG 0x00000006U /*!<PG[0] pin */
  5753. #define SYSCFG_EXTICR1_EXTI0_PH 0x00000007U /*!<PH[0] pin */
  5754. #define SYSCFG_EXTICR1_EXTI0_PI 0x00000008U /*!<PI[0] pin */
  5755. /**
  5756. * @brief EXTI1 configuration
  5757. */
  5758. #define SYSCFG_EXTICR1_EXTI1_PA 0x00000000U /*!<PA[1] pin */
  5759. #define SYSCFG_EXTICR1_EXTI1_PB 0x00000010U /*!<PB[1] pin */
  5760. #define SYSCFG_EXTICR1_EXTI1_PC 0x00000020U /*!<PC[1] pin */
  5761. #define SYSCFG_EXTICR1_EXTI1_PD 0x00000030U /*!<PD[1] pin */
  5762. #define SYSCFG_EXTICR1_EXTI1_PE 0x00000040U /*!<PE[1] pin */
  5763. #define SYSCFG_EXTICR1_EXTI1_PF 0x00000050) /*!<PF[1] pin */
  5764. #define SYSCFG_EXTICR1_EXTI1_PG 0x00000060U /*!<PG[1] pin */
  5765. #define SYSCFG_EXTICR1_EXTI1_PH 0x00000070U /*!<PH[1] pin */
  5766. #define SYSCFG_EXTICR1_EXTI1_PI 0x00000080U /*!<PI[1] pin */
  5767. /**
  5768. * @brief EXTI2 configuration
  5769. */
  5770. #define SYSCFG_EXTICR1_EXTI2_PA 0x00000000U /*!<PA[2] pin */
  5771. #define SYSCFG_EXTICR1_EXTI2_PB 0x00000100U /*!<PB[2] pin */
  5772. #define SYSCFG_EXTICR1_EXTI2_PC 0x00000200U /*!<PC[2] pin */
  5773. #define SYSCFG_EXTICR1_EXTI2_PD 0x00000300U /*!<PD[2] pin */
  5774. #define SYSCFG_EXTICR1_EXTI2_PE 0x00000400U /*!<PE[2] pin */
  5775. #define SYSCFG_EXTICR1_EXTI2_PF 0x00000500) /*!<PF[2] pin */
  5776. #define SYSCFG_EXTICR1_EXTI2_PG 0x00000600) /*!<PG[2] pin */
  5777. #define SYSCFG_EXTICR1_EXTI2_PH 0x00000700U /*!<PH[2] pin */
  5778. #define SYSCFG_EXTICR1_EXTI2_PI 0x00000800U /*!<PI[2] pin */
  5779. /**
  5780. * @brief EXTI3 configuration
  5781. */
  5782. #define SYSCFG_EXTICR1_EXTI3_PA 0x00000000U /*!<PA[3] pin */
  5783. #define SYSCFG_EXTICR1_EXTI3_PB 0x00001000U /*!<PB[3] pin */
  5784. #define SYSCFG_EXTICR1_EXTI3_PC 0x00002000U /*!<PC[3] pin */
  5785. #define SYSCFG_EXTICR1_EXTI3_PD 0x00003000U /*!<PD[3] pin */
  5786. #define SYSCFG_EXTICR1_EXTI3_PE 0x00004000U /*!<PE[3] pin */
  5787. #define SYSCFG_EXTICR1_EXTI3_PF 0x00005000) /*!<PF[3] pin */
  5788. #define SYSCFG_EXTICR1_EXTI3_PG 0x00006000U /*!<PG[3] pin */
  5789. #define SYSCFG_EXTICR1_EXTI3_PH 0x00007000U /*!<PH[3] pin */
  5790. #define SYSCFG_EXTICR1_EXTI3_PI 0x00008000U /*!<PI[3] pin */
  5791. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  5792. #define SYSCFG_EXTICR2_EXTI4 0x0000000FU /*!<EXTI 4 configuration */
  5793. #define SYSCFG_EXTICR2_EXTI5 0x000000F0U /*!<EXTI 5 configuration */
  5794. #define SYSCFG_EXTICR2_EXTI6 0x00000F00U /*!<EXTI 6 configuration */
  5795. #define SYSCFG_EXTICR2_EXTI7 0x0000F000U /*!<EXTI 7 configuration */
  5796. /**
  5797. * @brief EXTI4 configuration
  5798. */
  5799. #define SYSCFG_EXTICR2_EXTI4_PA 0x00000000U /*!<PA[4] pin */
  5800. #define SYSCFG_EXTICR2_EXTI4_PB 0x00000001U /*!<PB[4] pin */
  5801. #define SYSCFG_EXTICR2_EXTI4_PC 0x00000002U /*!<PC[4] pin */
  5802. #define SYSCFG_EXTICR2_EXTI4_PD 0x00000003U /*!<PD[4] pin */
  5803. #define SYSCFG_EXTICR2_EXTI4_PE 0x00000004U /*!<PE[4] pin */
  5804. #define SYSCFG_EXTICR2_EXTI4_PF 0x00000005U /*!<PF[4] pin */
  5805. #define SYSCFG_EXTICR2_EXTI4_PG 0x00000006U /*!<PG[4] pin */
  5806. #define SYSCFG_EXTICR2_EXTI4_PH 0x00000007U /*!<PH[4] pin */
  5807. #define SYSCFG_EXTICR2_EXTI4_PI 0x00000008U /*!<PI[4] pin */
  5808. /**
  5809. * @brief EXTI5 configuration
  5810. */
  5811. #define SYSCFG_EXTICR2_EXTI5_PA 0x00000000U /*!<PA[5] pin */
  5812. #define SYSCFG_EXTICR2_EXTI5_PB 0x00000010U /*!<PB[5] pin */
  5813. #define SYSCFG_EXTICR2_EXTI5_PC 0x00000020U /*!<PC[5] pin */
  5814. #define SYSCFG_EXTICR2_EXTI5_PD 0x00000030U /*!<PD[5] pin */
  5815. #define SYSCFG_EXTICR2_EXTI5_PE 0x00000040U /*!<PE[5] pin */
  5816. #define SYSCFG_EXTICR2_EXTI5_PF 0x00000050) /*!<PF[5] pin */
  5817. #define SYSCFG_EXTICR2_EXTI5_PG 0x00000060U /*!<PG[5] pin */
  5818. #define SYSCFG_EXTICR2_EXTI5_PH 0x00000070U /*!<PH[5] pin */
  5819. #define SYSCFG_EXTICR2_EXTI5_PI 0x00000080U /*!<PI[5] pin */
  5820. /**
  5821. * @brief EXTI6 configuration
  5822. */
  5823. #define SYSCFG_EXTICR2_EXTI6_PA 0x00000000U /*!<PA[6] pin */
  5824. #define SYSCFG_EXTICR2_EXTI6_PB 0x00000100U /*!<PB[6] pin */
  5825. #define SYSCFG_EXTICR2_EXTI6_PC 0x00000200U /*!<PC[6] pin */
  5826. #define SYSCFG_EXTICR2_EXTI6_PD 0x00000300U /*!<PD[6] pin */
  5827. #define SYSCFG_EXTICR2_EXTI6_PE 0x00000400U /*!<PE[6] pin */
  5828. #define SYSCFG_EXTICR2_EXTI6_PF 0x00000500) /*!<PF[6] pin */
  5829. #define SYSCFG_EXTICR2_EXTI6_PG 0x00000600) /*!<PG[6] pin */
  5830. #define SYSCFG_EXTICR2_EXTI6_PH 0x00000700U /*!<PH[6] pin */
  5831. #define SYSCFG_EXTICR2_EXTI6_PI 0x00000800U /*!<PI[6] pin */
  5832. /**
  5833. * @brief EXTI7 configuration
  5834. */
  5835. #define SYSCFG_EXTICR2_EXTI7_PA 0x00000000U /*!<PA[7] pin */
  5836. #define SYSCFG_EXTICR2_EXTI7_PB 0x00001000U /*!<PB[7] pin */
  5837. #define SYSCFG_EXTICR2_EXTI7_PC 0x00002000U /*!<PC[7] pin */
  5838. #define SYSCFG_EXTICR2_EXTI7_PD 0x00003000U /*!<PD[7] pin */
  5839. #define SYSCFG_EXTICR2_EXTI7_PE 0x00004000U /*!<PE[7] pin */
  5840. #define SYSCFG_EXTICR2_EXTI7_PF 0x00005000) /*!<PF[7] pin */
  5841. #define SYSCFG_EXTICR2_EXTI7_PG 0x00006000U /*!<PG[7] pin */
  5842. #define SYSCFG_EXTICR2_EXTI7_PH 0x00007000U /*!<PH[7] pin */
  5843. #define SYSCFG_EXTICR2_EXTI7_PI 0x00008000U /*!<PI[7] pin */
  5844. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  5845. #define SYSCFG_EXTICR3_EXTI8 0x0000000FU /*!<EXTI 8 configuration */
  5846. #define SYSCFG_EXTICR3_EXTI9 0x000000F0U /*!<EXTI 9 configuration */
  5847. #define SYSCFG_EXTICR3_EXTI10 0x00000F00U /*!<EXTI 10 configuration */
  5848. #define SYSCFG_EXTICR3_EXTI11 0x0000F000U /*!<EXTI 11 configuration */
  5849. /**
  5850. * @brief EXTI8 configuration
  5851. */
  5852. #define SYSCFG_EXTICR3_EXTI8_PA 0x00000000U /*!<PA[8] pin */
  5853. #define SYSCFG_EXTICR3_EXTI8_PB 0x00000001U /*!<PB[8] pin */
  5854. #define SYSCFG_EXTICR3_EXTI8_PC 0x00000002U /*!<PC[8] pin */
  5855. #define SYSCFG_EXTICR3_EXTI8_PD 0x00000003U /*!<PD[8] pin */
  5856. #define SYSCFG_EXTICR3_EXTI8_PE 0x00000004U /*!<PE[8] pin */
  5857. #define SYSCFG_EXTICR3_EXTI8_PF 0x00000005U /*!<PF[8] pin */
  5858. #define SYSCFG_EXTICR3_EXTI8_PG 0x00000006U /*!<PG[8] pin */
  5859. #define SYSCFG_EXTICR3_EXTI8_PH 0x00000007U /*!<PH[8] pin */
  5860. #define SYSCFG_EXTICR3_EXTI8_PI 0x00000008U /*!<PI[8] pin */
  5861. /**
  5862. * @brief EXTI9 configuration
  5863. */
  5864. #define SYSCFG_EXTICR3_EXTI9_PA 0x00000000U /*!<PA[9] pin */
  5865. #define SYSCFG_EXTICR3_EXTI9_PB 0x00000010U /*!<PB[9] pin */
  5866. #define SYSCFG_EXTICR3_EXTI9_PC 0x00000020U /*!<PC[9] pin */
  5867. #define SYSCFG_EXTICR3_EXTI9_PD 0x00000030U /*!<PD[9] pin */
  5868. #define SYSCFG_EXTICR3_EXTI9_PE 0x00000040U /*!<PE[9] pin */
  5869. #define SYSCFG_EXTICR3_EXTI9_PF 0x00000050) /*!<PF[9] pin */
  5870. #define SYSCFG_EXTICR3_EXTI9_PG 0x00000060U /*!<PG[9] pin */
  5871. #define SYSCFG_EXTICR3_EXTI9_PH 0x00000070U /*!<PH[9] pin */
  5872. #define SYSCFG_EXTICR3_EXTI9_PI 0x00000080U /*!<PI[9] pin */
  5873. /**
  5874. * @brief EXTI10 configuration
  5875. */
  5876. #define SYSCFG_EXTICR3_EXTI10_PA 0x00000000U /*!<PA[10] pin */
  5877. #define SYSCFG_EXTICR3_EXTI10_PB 0x00000100U /*!<PB[10] pin */
  5878. #define SYSCFG_EXTICR3_EXTI10_PC 0x00000200U /*!<PC[10] pin */
  5879. #define SYSCFG_EXTICR3_EXTI10_PD 0x00000300U /*!<PD[10] pin */
  5880. #define SYSCFG_EXTICR3_EXTI10_PE 0x00000400U /*!<PE[10] pin */
  5881. #define SYSCFG_EXTICR3_EXTI10_PF 0x00000500) /*!<PF[10] pin */
  5882. #define SYSCFG_EXTICR3_EXTI10_PG 0x00000600) /*!<PG[10] pin */
  5883. #define SYSCFG_EXTICR3_EXTI10_PH 0x00000700U /*!<PH[10] pin */
  5884. #define SYSCFG_EXTICR3_EXTI10_PI 0x00000800U /*!<PI[10] pin */
  5885. /**
  5886. * @brief EXTI11 configuration
  5887. */
  5888. #define SYSCFG_EXTICR3_EXTI11_PA 0x00000000U /*!<PA[11] pin */
  5889. #define SYSCFG_EXTICR3_EXTI11_PB 0x00001000U /*!<PB[11] pin */
  5890. #define SYSCFG_EXTICR3_EXTI11_PC 0x00002000U /*!<PC[11] pin */
  5891. #define SYSCFG_EXTICR3_EXTI11_PD 0x00003000U /*!<PD[11] pin */
  5892. #define SYSCFG_EXTICR3_EXTI11_PE 0x00004000U /*!<PE[11] pin */
  5893. #define SYSCFG_EXTICR3_EXTI11_PF 0x00005000) /*!<PF[11] pin */
  5894. #define SYSCFG_EXTICR3_EXTI11_PG 0x00006000U /*!<PG[11] pin */
  5895. #define SYSCFG_EXTICR3_EXTI11_PH 0x00007000U /*!<PH[11] pin */
  5896. #define SYSCFG_EXTICR3_EXTI11_PI 0x00008000U /*!<PI[11] pin */
  5897. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  5898. #define SYSCFG_EXTICR4_EXTI12 0x0000000FU /*!<EXTI 12 configuration */
  5899. #define SYSCFG_EXTICR4_EXTI13 0x000000F0U /*!<EXTI 13 configuration */
  5900. #define SYSCFG_EXTICR4_EXTI14 0x00000F00U /*!<EXTI 14 configuration */
  5901. #define SYSCFG_EXTICR4_EXTI15 0x0000F000U /*!<EXTI 15 configuration */
  5902. /**
  5903. * @brief EXTI12 configuration
  5904. */
  5905. #define SYSCFG_EXTICR4_EXTI12_PA 0x00000000U /*!<PA[12] pin */
  5906. #define SYSCFG_EXTICR4_EXTI12_PB 0x00000001U /*!<PB[12] pin */
  5907. #define SYSCFG_EXTICR4_EXTI12_PC 0x00000002U /*!<PC[12] pin */
  5908. #define SYSCFG_EXTICR4_EXTI12_PD 0x00000003U /*!<PD[12] pin */
  5909. #define SYSCFG_EXTICR4_EXTI12_PE 0x00000004U /*!<PE[12] pin */
  5910. #define SYSCFG_EXTICR4_EXTI12_PF 0x00000005U /*!<PF[12] pin */
  5911. #define SYSCFG_EXTICR4_EXTI12_PG 0x00000006U /*!<PG[12] pin */
  5912. #define SYSCFG_EXTICR3_EXTI12_PH 0x00000007U /*!<PH[12] pin */
  5913. /**
  5914. * @brief EXTI13 configuration
  5915. */
  5916. #define SYSCFG_EXTICR4_EXTI13_PA 0x00000000U /*!<PA[13] pin */
  5917. #define SYSCFG_EXTICR4_EXTI13_PB 0x00000010U /*!<PB[13] pin */
  5918. #define SYSCFG_EXTICR4_EXTI13_PC 0x00000020U /*!<PC[13] pin */
  5919. #define SYSCFG_EXTICR4_EXTI13_PD 0x00000030U /*!<PD[13] pin */
  5920. #define SYSCFG_EXTICR4_EXTI13_PE 0x00000040U /*!<PE[13] pin */
  5921. #define SYSCFG_EXTICR4_EXTI13_PF 0x00000050) /*!<PF[13] pin */
  5922. #define SYSCFG_EXTICR4_EXTI13_PG 0x00000060U /*!<PG[13] pin */
  5923. #define SYSCFG_EXTICR3_EXTI13_PH 0x00000070U /*!<PH[13] pin */
  5924. /**
  5925. * @brief EXTI14 configuration
  5926. */
  5927. #define SYSCFG_EXTICR4_EXTI14_PA 0x00000000U /*!<PA[14] pin */
  5928. #define SYSCFG_EXTICR4_EXTI14_PB 0x00000100U /*!<PB[14] pin */
  5929. #define SYSCFG_EXTICR4_EXTI14_PC 0x00000200U /*!<PC[14] pin */
  5930. #define SYSCFG_EXTICR4_EXTI14_PD 0x00000300U /*!<PD[14] pin */
  5931. #define SYSCFG_EXTICR4_EXTI14_PE 0x00000400U /*!<PE[14] pin */
  5932. #define SYSCFG_EXTICR4_EXTI14_PF 0x00000500) /*!<PF[14] pin */
  5933. #define SYSCFG_EXTICR4_EXTI14_PG 0x00000600) /*!<PG[14] pin */
  5934. #define SYSCFG_EXTICR3_EXTI14_PH 0x00000700U /*!<PH[14] pin */
  5935. /**
  5936. * @brief EXTI15 configuration
  5937. */
  5938. #define SYSCFG_EXTICR4_EXTI15_PA 0x00000000U /*!<PA[15] pin */
  5939. #define SYSCFG_EXTICR4_EXTI15_PB 0x00001000U /*!<PB[15] pin */
  5940. #define SYSCFG_EXTICR4_EXTI15_PC 0x00002000U /*!<PC[15] pin */
  5941. #define SYSCFG_EXTICR4_EXTI15_PD 0x00003000U /*!<PD[15] pin */
  5942. #define SYSCFG_EXTICR4_EXTI15_PE 0x00004000U /*!<PE[15] pin */
  5943. #define SYSCFG_EXTICR4_EXTI15_PF 0x00005000) /*!<PF[15] pin */
  5944. #define SYSCFG_EXTICR4_EXTI15_PG 0x00006000U /*!<PG[15] pin */
  5945. #define SYSCFG_EXTICR3_EXTI15_PH 0x00007000U /*!<PH[15] pin */
  5946. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  5947. #define SYSCFG_CMPCR_CMP_PD 0x00000001U /*!<Compensation cell ready flag */
  5948. #define SYSCFG_CMPCR_READY 0x00000100U /*!<Compensation cell power-down */
  5949. /******************************************************************************/
  5950. /* */
  5951. /* TIM */
  5952. /* */
  5953. /******************************************************************************/
  5954. /******************* Bit definition for TIM_CR1 register ********************/
  5955. #define TIM_CR1_CEN 0x00000001U /*!<Counter enable */
  5956. #define TIM_CR1_UDIS 0x00000002U /*!<Update disable */
  5957. #define TIM_CR1_URS 0x00000004U /*!<Update request source */
  5958. #define TIM_CR1_OPM 0x00000008U /*!<One pulse mode */
  5959. #define TIM_CR1_DIR 0x00000010U /*!<Direction */
  5960. #define TIM_CR1_CMS 0x00000060U /*!<CMS[1:0] bits (Center-aligned mode selection) */
  5961. #define TIM_CR1_CMS_0 0x00000020U /*!<Bit 0 */
  5962. #define TIM_CR1_CMS_1 0x00000040U /*!<Bit 1 */
  5963. #define TIM_CR1_ARPE 0x00000080U /*!<Auto-reload preload enable */
  5964. #define TIM_CR1_CKD 0x00000300U /*!<CKD[1:0] bits (clock division) */
  5965. #define TIM_CR1_CKD_0 0x00000100U /*!<Bit 0 */
  5966. #define TIM_CR1_CKD_1 0x00000200U /*!<Bit 1 */
  5967. /******************* Bit definition for TIM_CR2 register ********************/
  5968. #define TIM_CR2_CCPC 0x00000001U /*!<Capture/Compare Preloaded Control */
  5969. #define TIM_CR2_CCUS 0x00000004U /*!<Capture/Compare Control Update Selection */
  5970. #define TIM_CR2_CCDS 0x00000008U /*!<Capture/Compare DMA Selection */
  5971. #define TIM_CR2_MMS 0x00000070U /*!<MMS[2:0] bits (Master Mode Selection) */
  5972. #define TIM_CR2_MMS_0 0x00000010U /*!<Bit 0 */
  5973. #define TIM_CR2_MMS_1 0x00000020U /*!<Bit 1 */
  5974. #define TIM_CR2_MMS_2 0x00000040U /*!<Bit 2 */
  5975. #define TIM_CR2_TI1S 0x00000080U /*!<TI1 Selection */
  5976. #define TIM_CR2_OIS1 0x00000100U /*!<Output Idle state 1 (OC1 output) */
  5977. #define TIM_CR2_OIS1N 0x00000200U /*!<Output Idle state 1 (OC1N output) */
  5978. #define TIM_CR2_OIS2 0x00000400U /*!<Output Idle state 2 (OC2 output) */
  5979. #define TIM_CR2_OIS2N 0x00000800U /*!<Output Idle state 2 (OC2N output) */
  5980. #define TIM_CR2_OIS3 0x00001000U /*!<Output Idle state 3 (OC3 output) */
  5981. #define TIM_CR2_OIS3N 0x00002000U /*!<Output Idle state 3 (OC3N output) */
  5982. #define TIM_CR2_OIS4 0x00004000U /*!<Output Idle state 4 (OC4 output) */
  5983. /******************* Bit definition for TIM_SMCR register *******************/
  5984. #define TIM_SMCR_SMS 0x00000007U /*!<SMS[2:0] bits (Slave mode selection) */
  5985. #define TIM_SMCR_SMS_0 0x00000001U /*!<Bit 0 */
  5986. #define TIM_SMCR_SMS_1 0x00000002U /*!<Bit 1 */
  5987. #define TIM_SMCR_SMS_2 0x00000004U /*!<Bit 2 */
  5988. #define TIM_SMCR_TS 0x00000070U /*!<TS[2:0] bits (Trigger selection) */
  5989. #define TIM_SMCR_TS_0 0x00000010U /*!<Bit 0 */
  5990. #define TIM_SMCR_TS_1 0x00000020U /*!<Bit 1 */
  5991. #define TIM_SMCR_TS_2 0x00000040U /*!<Bit 2 */
  5992. #define TIM_SMCR_MSM 0x00000080U /*!<Master/slave mode */
  5993. #define TIM_SMCR_ETF 0x00000F00U /*!<ETF[3:0] bits (External trigger filter) */
  5994. #define TIM_SMCR_ETF_0 0x00000100U /*!<Bit 0 */
  5995. #define TIM_SMCR_ETF_1 0x00000200U /*!<Bit 1 */
  5996. #define TIM_SMCR_ETF_2 0x00000400U /*!<Bit 2 */
  5997. #define TIM_SMCR_ETF_3 0x00000800U /*!<Bit 3 */
  5998. #define TIM_SMCR_ETPS 0x00003000U /*!<ETPS[1:0] bits (External trigger prescaler) */
  5999. #define TIM_SMCR_ETPS_0 0x00001000U /*!<Bit 0 */
  6000. #define TIM_SMCR_ETPS_1 0x00002000U /*!<Bit 1 */
  6001. #define TIM_SMCR_ECE 0x00004000U /*!<External clock enable */
  6002. #define TIM_SMCR_ETP 0x00008000U /*!<External trigger polarity */
  6003. /******************* Bit definition for TIM_DIER register *******************/
  6004. #define TIM_DIER_UIE 0x00000001U /*!<Update interrupt enable */
  6005. #define TIM_DIER_CC1IE 0x00000002U /*!<Capture/Compare 1 interrupt enable */
  6006. #define TIM_DIER_CC2IE 0x00000004U /*!<Capture/Compare 2 interrupt enable */
  6007. #define TIM_DIER_CC3IE 0x00000008U /*!<Capture/Compare 3 interrupt enable */
  6008. #define TIM_DIER_CC4IE 0x00000010U /*!<Capture/Compare 4 interrupt enable */
  6009. #define TIM_DIER_COMIE 0x00000020U /*!<COM interrupt enable */
  6010. #define TIM_DIER_TIE 0x00000040U /*!<Trigger interrupt enable */
  6011. #define TIM_DIER_BIE 0x00000080U /*!<Break interrupt enable */
  6012. #define TIM_DIER_UDE 0x00000100U /*!<Update DMA request enable */
  6013. #define TIM_DIER_CC1DE 0x00000200U /*!<Capture/Compare 1 DMA request enable */
  6014. #define TIM_DIER_CC2DE 0x00000400U /*!<Capture/Compare 2 DMA request enable */
  6015. #define TIM_DIER_CC3DE 0x00000800U /*!<Capture/Compare 3 DMA request enable */
  6016. #define TIM_DIER_CC4DE 0x00001000U /*!<Capture/Compare 4 DMA request enable */
  6017. #define TIM_DIER_COMDE 0x00002000U /*!<COM DMA request enable */
  6018. #define TIM_DIER_TDE 0x00004000U /*!<Trigger DMA request enable */
  6019. /******************** Bit definition for TIM_SR register ********************/
  6020. #define TIM_SR_UIF 0x00000001U /*!<Update interrupt Flag */
  6021. #define TIM_SR_CC1IF 0x00000002U /*!<Capture/Compare 1 interrupt Flag */
  6022. #define TIM_SR_CC2IF 0x00000004U /*!<Capture/Compare 2 interrupt Flag */
  6023. #define TIM_SR_CC3IF 0x00000008U /*!<Capture/Compare 3 interrupt Flag */
  6024. #define TIM_SR_CC4IF 0x00000010U /*!<Capture/Compare 4 interrupt Flag */
  6025. #define TIM_SR_COMIF 0x00000020U /*!<COM interrupt Flag */
  6026. #define TIM_SR_TIF 0x00000040U /*!<Trigger interrupt Flag */
  6027. #define TIM_SR_BIF 0x00000080U /*!<Break interrupt Flag */
  6028. #define TIM_SR_CC1OF 0x00000200U /*!<Capture/Compare 1 Overcapture Flag */
  6029. #define TIM_SR_CC2OF 0x00000400U /*!<Capture/Compare 2 Overcapture Flag */
  6030. #define TIM_SR_CC3OF 0x00000800U /*!<Capture/Compare 3 Overcapture Flag */
  6031. #define TIM_SR_CC4OF 0x00001000U /*!<Capture/Compare 4 Overcapture Flag */
  6032. /******************* Bit definition for TIM_EGR register ********************/
  6033. #define TIM_EGR_UG 0x00000001U /*!<Update Generation */
  6034. #define TIM_EGR_CC1G 0x00000002U /*!<Capture/Compare 1 Generation */
  6035. #define TIM_EGR_CC2G 0x00000004U /*!<Capture/Compare 2 Generation */
  6036. #define TIM_EGR_CC3G 0x00000008U /*!<Capture/Compare 3 Generation */
  6037. #define TIM_EGR_CC4G 0x00000010U /*!<Capture/Compare 4 Generation */
  6038. #define TIM_EGR_COMG 0x00000020U /*!<Capture/Compare Control Update Generation */
  6039. #define TIM_EGR_TG 0x00000040U /*!<Trigger Generation */
  6040. #define TIM_EGR_BG 0x00000080U /*!<Break Generation */
  6041. /****************** Bit definition for TIM_CCMR1 register *******************/
  6042. #define TIM_CCMR1_CC1S 0x00000003U /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  6043. #define TIM_CCMR1_CC1S_0 0x00000001U /*!<Bit 0 */
  6044. #define TIM_CCMR1_CC1S_1 0x00000002U /*!<Bit 1 */
  6045. #define TIM_CCMR1_OC1FE 0x00000004U /*!<Output Compare 1 Fast enable */
  6046. #define TIM_CCMR1_OC1PE 0x00000008U /*!<Output Compare 1 Preload enable */
  6047. #define TIM_CCMR1_OC1M 0x00000070U /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  6048. #define TIM_CCMR1_OC1M_0 0x00000010U /*!<Bit 0 */
  6049. #define TIM_CCMR1_OC1M_1 0x00000020U /*!<Bit 1 */
  6050. #define TIM_CCMR1_OC1M_2 0x00000040U /*!<Bit 2 */
  6051. #define TIM_CCMR1_OC1CE 0x00000080U /*!<Output Compare 1Clear Enable */
  6052. #define TIM_CCMR1_CC2S 0x00000300U /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  6053. #define TIM_CCMR1_CC2S_0 0x00000100U /*!<Bit 0 */
  6054. #define TIM_CCMR1_CC2S_1 0x00000200U /*!<Bit 1 */
  6055. #define TIM_CCMR1_OC2FE 0x00000400U /*!<Output Compare 2 Fast enable */
  6056. #define TIM_CCMR1_OC2PE 0x00000800U /*!<Output Compare 2 Preload enable */
  6057. #define TIM_CCMR1_OC2M 0x00007000U /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  6058. #define TIM_CCMR1_OC2M_0 0x00001000U /*!<Bit 0 */
  6059. #define TIM_CCMR1_OC2M_1 0x00002000U /*!<Bit 1 */
  6060. #define TIM_CCMR1_OC2M_2 0x00004000U /*!<Bit 2 */
  6061. #define TIM_CCMR1_OC2CE 0x00008000U /*!<Output Compare 2 Clear Enable */
  6062. /*----------------------------------------------------------------------------*/
  6063. #define TIM_CCMR1_IC1PSC 0x0000000CU /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  6064. #define TIM_CCMR1_IC1PSC_0 0x00000004U /*!<Bit 0 */
  6065. #define TIM_CCMR1_IC1PSC_1 0x00000008U /*!<Bit 1 */
  6066. #define TIM_CCMR1_IC1F 0x000000F0U /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  6067. #define TIM_CCMR1_IC1F_0 0x00000010U /*!<Bit 0 */
  6068. #define TIM_CCMR1_IC1F_1 0x00000020U /*!<Bit 1 */
  6069. #define TIM_CCMR1_IC1F_2 0x00000040U /*!<Bit 2 */
  6070. #define TIM_CCMR1_IC1F_3 0x00000080U /*!<Bit 3 */
  6071. #define TIM_CCMR1_IC2PSC 0x00000C00U /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  6072. #define TIM_CCMR1_IC2PSC_0 0x00000400U /*!<Bit 0 */
  6073. #define TIM_CCMR1_IC2PSC_1 0x00000800U /*!<Bit 1 */
  6074. #define TIM_CCMR1_IC2F 0x0000F000U /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  6075. #define TIM_CCMR1_IC2F_0 0x00001000U /*!<Bit 0 */
  6076. #define TIM_CCMR1_IC2F_1 0x00002000U /*!<Bit 1 */
  6077. #define TIM_CCMR1_IC2F_2 0x00004000U /*!<Bit 2 */
  6078. #define TIM_CCMR1_IC2F_3 0x00008000U /*!<Bit 3 */
  6079. /****************** Bit definition for TIM_CCMR2 register *******************/
  6080. #define TIM_CCMR2_CC3S 0x00000003U /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  6081. #define TIM_CCMR2_CC3S_0 0x00000001U /*!<Bit 0 */
  6082. #define TIM_CCMR2_CC3S_1 0x00000002U /*!<Bit 1 */
  6083. #define TIM_CCMR2_OC3FE 0x00000004U /*!<Output Compare 3 Fast enable */
  6084. #define TIM_CCMR2_OC3PE 0x00000008U /*!<Output Compare 3 Preload enable */
  6085. #define TIM_CCMR2_OC3M 0x00000070U /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  6086. #define TIM_CCMR2_OC3M_0 0x00000010U /*!<Bit 0 */
  6087. #define TIM_CCMR2_OC3M_1 0x00000020U /*!<Bit 1 */
  6088. #define TIM_CCMR2_OC3M_2 0x00000040U /*!<Bit 2 */
  6089. #define TIM_CCMR2_OC3CE 0x00000080U /*!<Output Compare 3 Clear Enable */
  6090. #define TIM_CCMR2_CC4S 0x00000300U /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  6091. #define TIM_CCMR2_CC4S_0 0x00000100U /*!<Bit 0 */
  6092. #define TIM_CCMR2_CC4S_1 0x00000200U /*!<Bit 1 */
  6093. #define TIM_CCMR2_OC4FE 0x00000400U /*!<Output Compare 4 Fast enable */
  6094. #define TIM_CCMR2_OC4PE 0x00000800U /*!<Output Compare 4 Preload enable */
  6095. #define TIM_CCMR2_OC4M 0x00007000U /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  6096. #define TIM_CCMR2_OC4M_0 0x00001000U /*!<Bit 0 */
  6097. #define TIM_CCMR2_OC4M_1 0x00002000U /*!<Bit 1 */
  6098. #define TIM_CCMR2_OC4M_2 0x00004000U /*!<Bit 2 */
  6099. #define TIM_CCMR2_OC4CE 0x00008000U /*!<Output Compare 4 Clear Enable */
  6100. /*----------------------------------------------------------------------------*/
  6101. #define TIM_CCMR2_IC3PSC 0x0000000CU /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  6102. #define TIM_CCMR2_IC3PSC_0 0x00000004U /*!<Bit 0 */
  6103. #define TIM_CCMR2_IC3PSC_1 0x00000008U /*!<Bit 1 */
  6104. #define TIM_CCMR2_IC3F 0x000000F0U /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  6105. #define TIM_CCMR2_IC3F_0 0x00000010U /*!<Bit 0 */
  6106. #define TIM_CCMR2_IC3F_1 0x00000020U /*!<Bit 1 */
  6107. #define TIM_CCMR2_IC3F_2 0x00000040U /*!<Bit 2 */
  6108. #define TIM_CCMR2_IC3F_3 0x00000080U /*!<Bit 3 */
  6109. #define TIM_CCMR2_IC4PSC 0x00000C00U /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  6110. #define TIM_CCMR2_IC4PSC_0 0x00000400U /*!<Bit 0 */
  6111. #define TIM_CCMR2_IC4PSC_1 0x00000800U /*!<Bit 1 */
  6112. #define TIM_CCMR2_IC4F 0x0000F000U /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  6113. #define TIM_CCMR2_IC4F_0 0x00001000U /*!<Bit 0 */
  6114. #define TIM_CCMR2_IC4F_1 0x00002000U /*!<Bit 1 */
  6115. #define TIM_CCMR2_IC4F_2 0x00004000U /*!<Bit 2 */
  6116. #define TIM_CCMR2_IC4F_3 0x00008000U /*!<Bit 3 */
  6117. /******************* Bit definition for TIM_CCER register *******************/
  6118. #define TIM_CCER_CC1E 0x00000001U /*!<Capture/Compare 1 output enable */
  6119. #define TIM_CCER_CC1P 0x00000002U /*!<Capture/Compare 1 output Polarity */
  6120. #define TIM_CCER_CC1NE 0x00000004U /*!<Capture/Compare 1 Complementary output enable */
  6121. #define TIM_CCER_CC1NP 0x00000008U /*!<Capture/Compare 1 Complementary output Polarity */
  6122. #define TIM_CCER_CC2E 0x00000010U /*!<Capture/Compare 2 output enable */
  6123. #define TIM_CCER_CC2P 0x00000020U /*!<Capture/Compare 2 output Polarity */
  6124. #define TIM_CCER_CC2NE 0x00000040U /*!<Capture/Compare 2 Complementary output enable */
  6125. #define TIM_CCER_CC2NP 0x00000080U /*!<Capture/Compare 2 Complementary output Polarity */
  6126. #define TIM_CCER_CC3E 0x00000100U /*!<Capture/Compare 3 output enable */
  6127. #define TIM_CCER_CC3P 0x00000200U /*!<Capture/Compare 3 output Polarity */
  6128. #define TIM_CCER_CC3NE 0x00000400U /*!<Capture/Compare 3 Complementary output enable */
  6129. #define TIM_CCER_CC3NP 0x00000800U /*!<Capture/Compare 3 Complementary output Polarity */
  6130. #define TIM_CCER_CC4E 0x00001000U /*!<Capture/Compare 4 output enable */
  6131. #define TIM_CCER_CC4P 0x00002000U /*!<Capture/Compare 4 output Polarity */
  6132. #define TIM_CCER_CC4NP 0x00008000U /*!<Capture/Compare 4 Complementary output Polarity */
  6133. /******************* Bit definition for TIM_CNT register ********************/
  6134. #define TIM_CNT_CNT 0x0000FFFFU /*!<Counter Value */
  6135. /******************* Bit definition for TIM_PSC register ********************/
  6136. #define TIM_PSC_PSC 0x0000FFFFU /*!<Prescaler Value */
  6137. /******************* Bit definition for TIM_ARR register ********************/
  6138. #define TIM_ARR_ARR 0x0000FFFFU /*!<actual auto-reload Value */
  6139. /******************* Bit definition for TIM_RCR register ********************/
  6140. #define TIM_RCR_REP 0x000000FF /*!<Repetition Counter Value */
  6141. /******************* Bit definition for TIM_CCR1 register *******************/
  6142. #define TIM_CCR1_CCR1 0x0000FFFFU /*!<Capture/Compare 1 Value */
  6143. /******************* Bit definition for TIM_CCR2 register *******************/
  6144. #define TIM_CCR2_CCR2 0x0000FFFFU /*!<Capture/Compare 2 Value */
  6145. /******************* Bit definition for TIM_CCR3 register *******************/
  6146. #define TIM_CCR3_CCR3 0x0000FFFFU /*!<Capture/Compare 3 Value */
  6147. /******************* Bit definition for TIM_CCR4 register *******************/
  6148. #define TIM_CCR4_CCR4 0x0000FFFFU /*!<Capture/Compare 4 Value */
  6149. /******************* Bit definition for TIM_BDTR register *******************/
  6150. #define TIM_BDTR_DTG 0x000000FFU /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  6151. #define TIM_BDTR_DTG_0 0x00000001U /*!<Bit 0 */
  6152. #define TIM_BDTR_DTG_1 0x00000002U /*!<Bit 1 */
  6153. #define TIM_BDTR_DTG_2 0x00000004U /*!<Bit 2 */
  6154. #define TIM_BDTR_DTG_3 0x00000008U /*!<Bit 3 */
  6155. #define TIM_BDTR_DTG_4 0x00000010U /*!<Bit 4 */
  6156. #define TIM_BDTR_DTG_5 0x00000020U /*!<Bit 5 */
  6157. #define TIM_BDTR_DTG_6 0x00000040U /*!<Bit 6 */
  6158. #define TIM_BDTR_DTG_7 0x00000080U /*!<Bit 7 */
  6159. #define TIM_BDTR_LOCK 0x00000300U /*!<LOCK[1:0] bits (Lock Configuration) */
  6160. #define TIM_BDTR_LOCK_0 0x00000100U /*!<Bit 0 */
  6161. #define TIM_BDTR_LOCK_1 0x00000200U /*!<Bit 1 */
  6162. #define TIM_BDTR_OSSI 0x00000400U /*!<Off-State Selection for Idle mode */
  6163. #define TIM_BDTR_OSSR 0x00000800U /*!<Off-State Selection for Run mode */
  6164. #define TIM_BDTR_BKE 0x00001000U /*!<Break enable */
  6165. #define TIM_BDTR_BKP 0x00002000U /*!<Break Polarity */
  6166. #define TIM_BDTR_AOE 0x00004000U /*!<Automatic Output enable */
  6167. #define TIM_BDTR_MOE 0x00008000U /*!<Main Output enable */
  6168. /******************* Bit definition for TIM_DCR register ********************/
  6169. #define TIM_DCR_DBA 0x0000001FU /*!<DBA[4:0] bits (DMA Base Address) */
  6170. #define TIM_DCR_DBA_0 0x00000001U /*!<Bit 0 */
  6171. #define TIM_DCR_DBA_1 0x00000002U /*!<Bit 1 */
  6172. #define TIM_DCR_DBA_2 0x00000004U /*!<Bit 2 */
  6173. #define TIM_DCR_DBA_3 0x00000008U /*!<Bit 3 */
  6174. #define TIM_DCR_DBA_4 0x00000010U /*!<Bit 4 */
  6175. #define TIM_DCR_DBL 0x00001F00U /*!<DBL[4:0] bits (DMA Burst Length) */
  6176. #define TIM_DCR_DBL_0 0x00000100U /*!<Bit 0 */
  6177. #define TIM_DCR_DBL_1 0x00000200U /*!<Bit 1 */
  6178. #define TIM_DCR_DBL_2 0x00000400U /*!<Bit 2 */
  6179. #define TIM_DCR_DBL_3 0x00000800U /*!<Bit 3 */
  6180. #define TIM_DCR_DBL_4 0x00001000U /*!<Bit 4 */
  6181. /******************* Bit definition for TIM_DMAR register *******************/
  6182. #define TIM_DMAR_DMAB 0x0000FFFFU /*!<DMA register for burst accesses */
  6183. /******************* Bit definition for TIM_OR register *********************/
  6184. #define TIM_OR_TI4_RMP 0x000000C0U /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  6185. #define TIM_OR_TI4_RMP_0 0x00000040U /*!<Bit 0 */
  6186. #define TIM_OR_TI4_RMP_1 0x00000080U /*!<Bit 1 */
  6187. #define TIM_OR_ITR1_RMP 0x00000C00U /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
  6188. #define TIM_OR_ITR1_RMP_0 0x00000400U /*!<Bit 0 */
  6189. #define TIM_OR_ITR1_RMP_1 0x00000800U /*!<Bit 1 */
  6190. /******************************************************************************/
  6191. /* */
  6192. /* Universal Synchronous Asynchronous Receiver Transmitter */
  6193. /* */
  6194. /******************************************************************************/
  6195. /******************* Bit definition for USART_SR register *******************/
  6196. #define USART_SR_PE 0x00000001U /*!<Parity Error */
  6197. #define USART_SR_FE 0x00000002U /*!<Framing Error */
  6198. #define USART_SR_NE 0x00000004U /*!<Noise Error Flag */
  6199. #define USART_SR_ORE 0x00000008U /*!<OverRun Error */
  6200. #define USART_SR_IDLE 0x00000010U /*!<IDLE line detected */
  6201. #define USART_SR_RXNE 0x00000020U /*!<Read Data Register Not Empty */
  6202. #define USART_SR_TC 0x00000040U /*!<Transmission Complete */
  6203. #define USART_SR_TXE 0x00000080U /*!<Transmit Data Register Empty */
  6204. #define USART_SR_LBD 0x00000100U /*!<LIN Break Detection Flag */
  6205. #define USART_SR_CTS 0x00000200U /*!<CTS Flag */
  6206. /******************* Bit definition for USART_DR register *******************/
  6207. #define USART_DR_DR 0x000001FFU /*!<Data value */
  6208. /****************** Bit definition for USART_BRR register *******************/
  6209. #define USART_BRR_DIV_Fraction 0x0000000FU /*!<Fraction of USARTDIV */
  6210. #define USART_BRR_DIV_Mantissa 0x0000FFF0U /*!<Mantissa of USARTDIV */
  6211. /****************** Bit definition for USART_CR1 register *******************/
  6212. #define USART_CR1_SBK 0x00000001U /*!<Send Break */
  6213. #define USART_CR1_RWU 0x00000002U /*!<Receiver wakeup */
  6214. #define USART_CR1_RE 0x00000004U /*!<Receiver Enable */
  6215. #define USART_CR1_TE 0x00000008U /*!<Transmitter Enable */
  6216. #define USART_CR1_IDLEIE 0x00000010U /*!<IDLE Interrupt Enable */
  6217. #define USART_CR1_RXNEIE 0x00000020U /*!<RXNE Interrupt Enable */
  6218. #define USART_CR1_TCIE 0x00000040U /*!<Transmission Complete Interrupt Enable */
  6219. #define USART_CR1_TXEIE 0x00000080U /*!<PE Interrupt Enable */
  6220. #define USART_CR1_PEIE 0x00000100U /*!<PE Interrupt Enable */
  6221. #define USART_CR1_PS 0x00000200U /*!<Parity Selection */
  6222. #define USART_CR1_PCE 0x00000400U /*!<Parity Control Enable */
  6223. #define USART_CR1_WAKE 0x00000800U /*!<Wakeup method */
  6224. #define USART_CR1_M 0x00001000U /*!<Word length */
  6225. #define USART_CR1_UE 0x00002000U /*!<USART Enable */
  6226. #define USART_CR1_OVER8 0x00008000U /*!<USART Oversampling by 8 enable */
  6227. /****************** Bit definition for USART_CR2 register *******************/
  6228. #define USART_CR2_ADD 0x0000000FU /*!<Address of the USART node */
  6229. #define USART_CR2_LBDL 0x00000020U /*!<LIN Break Detection Length */
  6230. #define USART_CR2_LBDIE 0x00000040U /*!<LIN Break Detection Interrupt Enable */
  6231. #define USART_CR2_LBCL 0x00000100U /*!<Last Bit Clock pulse */
  6232. #define USART_CR2_CPHA 0x00000200U /*!<Clock Phase */
  6233. #define USART_CR2_CPOL 0x00000400U /*!<Clock Polarity */
  6234. #define USART_CR2_CLKEN 0x00000800U /*!<Clock Enable */
  6235. #define USART_CR2_STOP 0x00003000U /*!<STOP[1:0] bits (STOP bits) */
  6236. #define USART_CR2_STOP_0 0x00001000U /*!<Bit 0 */
  6237. #define USART_CR2_STOP_1 0x00002000U /*!<Bit 1 */
  6238. #define USART_CR2_LINEN 0x00004000U /*!<LIN mode enable */
  6239. /****************** Bit definition for USART_CR3 register *******************/
  6240. #define USART_CR3_EIE 0x00000001U /*!<Error Interrupt Enable */
  6241. #define USART_CR3_IREN 0x00000002U /*!<IrDA mode Enable */
  6242. #define USART_CR3_IRLP 0x00000004U /*!<IrDA Low-Power */
  6243. #define USART_CR3_HDSEL 0x00000008U /*!<Half-Duplex Selection */
  6244. #define USART_CR3_NACK 0x00000010U /*!<Smartcard NACK enable */
  6245. #define USART_CR3_SCEN 0x00000020U /*!<Smartcard mode enable */
  6246. #define USART_CR3_DMAR 0x00000040U /*!<DMA Enable Receiver */
  6247. #define USART_CR3_DMAT 0x00000080U /*!<DMA Enable Transmitter */
  6248. #define USART_CR3_RTSE 0x00000100U /*!<RTS Enable */
  6249. #define USART_CR3_CTSE 0x00000200U /*!<CTS Enable */
  6250. #define USART_CR3_CTSIE 0x00000400U /*!<CTS Interrupt Enable */
  6251. #define USART_CR3_ONEBIT 0x00000800U /*!<USART One bit method enable */
  6252. /****************** Bit definition for USART_GTPR register ******************/
  6253. #define USART_GTPR_PSC 0x000000FFU /*!<PSC[7:0] bits (Prescaler value) */
  6254. #define USART_GTPR_PSC_0 0x00000001U /*!<Bit 0 */
  6255. #define USART_GTPR_PSC_1 0x00000002U /*!<Bit 1 */
  6256. #define USART_GTPR_PSC_2 0x00000004U /*!<Bit 2 */
  6257. #define USART_GTPR_PSC_3 0x00000008U /*!<Bit 3 */
  6258. #define USART_GTPR_PSC_4 0x00000010U /*!<Bit 4 */
  6259. #define USART_GTPR_PSC_5 0x00000020U /*!<Bit 5 */
  6260. #define USART_GTPR_PSC_6 0x00000040U /*!<Bit 6 */
  6261. #define USART_GTPR_PSC_7 0x00000080U /*!<Bit 7 */
  6262. #define USART_GTPR_GT 0x0000FF00U /*!<Guard time value */
  6263. /******************************************************************************/
  6264. /* */
  6265. /* Window WATCHDOG */
  6266. /* */
  6267. /******************************************************************************/
  6268. /******************* Bit definition for WWDG_CR register ********************/
  6269. #define WWDG_CR_T 0x0000007FU /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  6270. #define WWDG_CR_T_0 0x00000001U /*!<Bit 0 */
  6271. #define WWDG_CR_T_1 0x00000002U /*!<Bit 1 */
  6272. #define WWDG_CR_T_2 0x00000004U /*!<Bit 2 */
  6273. #define WWDG_CR_T_3 0x00000008U /*!<Bit 3 */
  6274. #define WWDG_CR_T_4 0x00000010U /*!<Bit 4 */
  6275. #define WWDG_CR_T_5 0x00000020U /*!<Bit 5 */
  6276. #define WWDG_CR_T_6 0x00000040U /*!<Bit 6 */
  6277. /* Legacy defines */
  6278. #define WWDG_CR_T0 WWDG_CR_T_0
  6279. #define WWDG_CR_T1 WWDG_CR_T_1
  6280. #define WWDG_CR_T2 WWDG_CR_T_2
  6281. #define WWDG_CR_T3 WWDG_CR_T_3
  6282. #define WWDG_CR_T4 WWDG_CR_T_4
  6283. #define WWDG_CR_T5 WWDG_CR_T_5
  6284. #define WWDG_CR_T6 WWDG_CR_T_6
  6285. #define WWDG_CR_WDGA 0x00000080U /*!<Activation bit */
  6286. /******************* Bit definition for WWDG_CFR register *******************/
  6287. #define WWDG_CFR_W 0x0000007FU /*!<W[6:0] bits (7-bit window value) */
  6288. #define WWDG_CFR_W_0 0x00000001U /*!<Bit 0 */
  6289. #define WWDG_CFR_W_1 0x00000002U /*!<Bit 1 */
  6290. #define WWDG_CFR_W_2 0x00000004U /*!<Bit 2 */
  6291. #define WWDG_CFR_W_3 0x00000008U /*!<Bit 3 */
  6292. #define WWDG_CFR_W_4 0x00000010U /*!<Bit 4 */
  6293. #define WWDG_CFR_W_5 0x00000020U /*!<Bit 5 */
  6294. #define WWDG_CFR_W_6 0x00000040U /*!<Bit 6 */
  6295. /* Legacy defines */
  6296. #define WWDG_CFR_W0 WWDG_CFR_W_0
  6297. #define WWDG_CFR_W1 WWDG_CFR_W_1
  6298. #define WWDG_CFR_W2 WWDG_CFR_W_2
  6299. #define WWDG_CFR_W3 WWDG_CFR_W_3
  6300. #define WWDG_CFR_W4 WWDG_CFR_W_4
  6301. #define WWDG_CFR_W5 WWDG_CFR_W_5
  6302. #define WWDG_CFR_W6 WWDG_CFR_W_6
  6303. #define WWDG_CFR_WDGTB 0x00000180U /*!<WDGTB[1:0] bits (Timer Base) */
  6304. #define WWDG_CFR_WDGTB_0 0x00000080U /*!<Bit 0 */
  6305. #define WWDG_CFR_WDGTB_1 0x00000100U /*!<Bit 1 */
  6306. /* Legacy defines */
  6307. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  6308. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  6309. #define WWDG_CFR_EWI 0x00000200U /*!<Early Wakeup Interrupt */
  6310. /******************* Bit definition for WWDG_SR register ********************/
  6311. #define WWDG_SR_EWIF 0x00000001U /*!<Early Wakeup Interrupt Flag */
  6312. /******************************************************************************/
  6313. /* */
  6314. /* DBG */
  6315. /* */
  6316. /******************************************************************************/
  6317. /******************** Bit definition for DBGMCU_IDCODE register *************/
  6318. #define DBGMCU_IDCODE_DEV_ID 0x00000FFFU
  6319. #define DBGMCU_IDCODE_REV_ID 0xFFFF0000U
  6320. /******************** Bit definition for DBGMCU_CR register *****************/
  6321. #define DBGMCU_CR_DBG_SLEEP 0x00000001U
  6322. #define DBGMCU_CR_DBG_STOP 0x00000002U
  6323. #define DBGMCU_CR_DBG_STANDBY 0x00000004U
  6324. #define DBGMCU_CR_TRACE_IOEN 0x00000020U
  6325. #define DBGMCU_CR_TRACE_MODE 0x000000C0U
  6326. #define DBGMCU_CR_TRACE_MODE_0 0x00000040U/*!<Bit 0 */
  6327. #define DBGMCU_CR_TRACE_MODE_1 0x00000080U/*!<Bit 1 */
  6328. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  6329. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP 0x00000001U
  6330. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP 0x00000002U
  6331. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP 0x00000004U
  6332. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP 0x00000008U
  6333. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP 0x00000010U
  6334. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP 0x00000020U
  6335. #define DBGMCU_APB1_FZ_DBG_TIM12_STOP 0x00000040U
  6336. #define DBGMCU_APB1_FZ_DBG_TIM13_STOP 0x00000080U
  6337. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP 0x00000100U
  6338. #define DBGMCU_APB1_FZ_DBG_RTC_STOP 0x00000400U
  6339. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP 0x00000800U
  6340. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP 0x00001000U
  6341. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT 0x00200000U
  6342. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT 0x00400000U
  6343. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT 0x00800000U
  6344. #define DBGMCU_APB1_FZ_DBG_CAN1_STOP 0x02000000U
  6345. #define DBGMCU_APB1_FZ_DBG_CAN2_STOP 0x04000000U
  6346. /* Old IWDGSTOP bit definition, maintained for legacy purpose */
  6347. #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP
  6348. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  6349. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP 0x00000001U
  6350. #define DBGMCU_APB2_FZ_DBG_TIM8_STOP 0x00000002U
  6351. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP 0x00010000U
  6352. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP 0x00020000U
  6353. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP 0x00040000U
  6354. /******************************************************************************/
  6355. /* */
  6356. /* Ethernet MAC Registers bits definitions */
  6357. /* */
  6358. /******************************************************************************/
  6359. /* Bit definition for Ethernet MAC Control Register register */
  6360. #define ETH_MACCR_WD 0x00800000U /* Watchdog disable */
  6361. #define ETH_MACCR_JD 0x00400000U /* Jabber disable */
  6362. #define ETH_MACCR_IFG 0x000E0000U /* Inter-frame gap */
  6363. #define ETH_MACCR_IFG_96Bit 0x00000000U /* Minimum IFG between frames during transmission is 96Bit */
  6364. #define ETH_MACCR_IFG_88Bit 0x00020000U /* Minimum IFG between frames during transmission is 88Bit */
  6365. #define ETH_MACCR_IFG_80Bit 0x00040000U /* Minimum IFG between frames during transmission is 80Bit */
  6366. #define ETH_MACCR_IFG_72Bit 0x00060000U /* Minimum IFG between frames during transmission is 72Bit */
  6367. #define ETH_MACCR_IFG_64Bit 0x00080000U /* Minimum IFG between frames during transmission is 64Bit */
  6368. #define ETH_MACCR_IFG_56Bit 0x000A0000U /* Minimum IFG between frames during transmission is 56Bit */
  6369. #define ETH_MACCR_IFG_48Bit 0x000C0000U /* Minimum IFG between frames during transmission is 48Bit */
  6370. #define ETH_MACCR_IFG_40Bit 0x000E0000U /* Minimum IFG between frames during transmission is 40Bit */
  6371. #define ETH_MACCR_CSD 0x00010000U /* Carrier sense disable (during transmission) */
  6372. #define ETH_MACCR_FES 0x00004000U /* Fast ethernet speed */
  6373. #define ETH_MACCR_ROD 0x00002000U /* Receive own disable */
  6374. #define ETH_MACCR_LM 0x00001000U /* loopback mode */
  6375. #define ETH_MACCR_DM 0x00000800U /* Duplex mode */
  6376. #define ETH_MACCR_IPCO 0x00000400U /* IP Checksum offload */
  6377. #define ETH_MACCR_RD 0x00000200U /* Retry disable */
  6378. #define ETH_MACCR_APCS 0x00000080U /* Automatic Pad/CRC stripping */
  6379. #define ETH_MACCR_BL 0x00000060U /* Back-off limit: random integer number (r) of slot time delays before rescheduling
  6380. a transmission attempt during retries after a collision: 0 =< r <2^k */
  6381. #define ETH_MACCR_BL_10 0x00000000U /* k = min (n, 10) */
  6382. #define ETH_MACCR_BL_8 0x00000020U /* k = min (n, 8) */
  6383. #define ETH_MACCR_BL_4 0x00000040U /* k = min (n, 4) */
  6384. #define ETH_MACCR_BL_1 0x00000060U /* k = min (n, 1) */
  6385. #define ETH_MACCR_DC 0x00000010U /* Defferal check */
  6386. #define ETH_MACCR_TE 0x00000008U /* Transmitter enable */
  6387. #define ETH_MACCR_RE 0x00000004U /* Receiver enable */
  6388. /* Bit definition for Ethernet MAC Frame Filter Register */
  6389. #define ETH_MACFFR_RA 0x80000000U /* Receive all */
  6390. #define ETH_MACFFR_HPF 0x00000400U /* Hash or perfect filter */
  6391. #define ETH_MACFFR_SAF 0x00000200U /* Source address filter enable */
  6392. #define ETH_MACFFR_SAIF 0x00000100U /* SA inverse filtering */
  6393. #define ETH_MACFFR_PCF 0x000000C0U /* Pass control frames: 3 cases */
  6394. #define ETH_MACFFR_PCF_BlockAll 0x00000040U /* MAC filters all control frames from reaching the application */
  6395. #define ETH_MACFFR_PCF_ForwardAll 0x00000080U /* MAC forwards all control frames to application even if they fail the Address Filter */
  6396. #define ETH_MACFFR_PCF_ForwardPassedAddrFilter 0x000000C0U /* MAC forwards control frames that pass the Address Filter. */
  6397. #define ETH_MACFFR_BFD 0x00000020U /* Broadcast frame disable */
  6398. #define ETH_MACFFR_PAM 0x00000010U /* Pass all mutlicast */
  6399. #define ETH_MACFFR_DAIF 0x00000008U /* DA Inverse filtering */
  6400. #define ETH_MACFFR_HM 0x00000004U /* Hash multicast */
  6401. #define ETH_MACFFR_HU 0x00000002U /* Hash unicast */
  6402. #define ETH_MACFFR_PM 0x00000001U /* Promiscuous mode */
  6403. /* Bit definition for Ethernet MAC Hash Table High Register */
  6404. #define ETH_MACHTHR_HTH 0xFFFFFFFFU /* Hash table high */
  6405. /* Bit definition for Ethernet MAC Hash Table Low Register */
  6406. #define ETH_MACHTLR_HTL 0xFFFFFFFFU /* Hash table low */
  6407. /* Bit definition for Ethernet MAC MII Address Register */
  6408. #define ETH_MACMIIAR_PA 0x0000F800U /* Physical layer address */
  6409. #define ETH_MACMIIAR_MR 0x000007C0U /* MII register in the selected PHY */
  6410. #define ETH_MACMIIAR_CR 0x0000001CU /* CR clock range: 6 cases */
  6411. #define ETH_MACMIIAR_CR_Div42 0x00000000U /* HCLK:60-100 MHz; MDC clock= HCLK/42 */
  6412. #define ETH_MACMIIAR_CR_Div62 0x00000004U /* HCLK:100-120 MHz; MDC clock= HCLK/62 */
  6413. #define ETH_MACMIIAR_CR_Div16 0x00000008U /* HCLK:20-35 MHz; MDC clock= HCLK/16 */
  6414. #define ETH_MACMIIAR_CR_Div26 0x0000000CU /* HCLK:35-60 MHz; MDC clock= HCLK/42 */
  6415. #define ETH_MACMIIAR_MW 0x00000002U /* MII write */
  6416. #define ETH_MACMIIAR_MB 0x00000001U /* MII busy */
  6417. /* Bit definition for Ethernet MAC MII Data Register */
  6418. #define ETH_MACMIIDR_MD 0x0000FFFFU /* MII data: read/write data from/to PHY */
  6419. /* Bit definition for Ethernet MAC Flow Control Register */
  6420. #define ETH_MACFCR_PT 0xFFFF0000U /* Pause time */
  6421. #define ETH_MACFCR_ZQPD 0x00000080U /* Zero-quanta pause disable */
  6422. #define ETH_MACFCR_PLT 0x00000030U /* Pause low threshold: 4 cases */
  6423. #define ETH_MACFCR_PLT_Minus4 0x00000000U /* Pause time minus 4 slot times */
  6424. #define ETH_MACFCR_PLT_Minus28 0x00000010U /* Pause time minus 28 slot times */
  6425. #define ETH_MACFCR_PLT_Minus144 0x00000020U /* Pause time minus 144 slot times */
  6426. #define ETH_MACFCR_PLT_Minus256 0x00000030U /* Pause time minus 256 slot times */
  6427. #define ETH_MACFCR_UPFD 0x00000008U /* Unicast pause frame detect */
  6428. #define ETH_MACFCR_RFCE 0x00000004U /* Receive flow control enable */
  6429. #define ETH_MACFCR_TFCE 0x00000002U /* Transmit flow control enable */
  6430. #define ETH_MACFCR_FCBBPA 0x00000001U /* Flow control busy/backpressure activate */
  6431. /* Bit definition for Ethernet MAC VLAN Tag Register */
  6432. #define ETH_MACVLANTR_VLANTC 0x00010000U /* 12-bit VLAN tag comparison */
  6433. #define ETH_MACVLANTR_VLANTI 0x0000FFFFU /* VLAN tag identifier (for receive frames) */
  6434. /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */
  6435. #define ETH_MACRWUFFR_D 0xFFFFFFFFU /* Wake-up frame filter register data */
  6436. /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers.
  6437. Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */
  6438. /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask
  6439. Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask
  6440. Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask
  6441. Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask
  6442. Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command -
  6443. RSVD - Filter1 Command - RSVD - Filter0 Command
  6444. Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset
  6445. Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16
  6446. Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */
  6447. /* Bit definition for Ethernet MAC PMT Control and Status Register */
  6448. #define ETH_MACPMTCSR_WFFRPR 0x80000000U /* Wake-Up Frame Filter Register Pointer Reset */
  6449. #define ETH_MACPMTCSR_GU 0x00000200U /* Global Unicast */
  6450. #define ETH_MACPMTCSR_WFR 0x00000040U /* Wake-Up Frame Received */
  6451. #define ETH_MACPMTCSR_MPR 0x00000020U /* Magic Packet Received */
  6452. #define ETH_MACPMTCSR_WFE 0x00000004U /* Wake-Up Frame Enable */
  6453. #define ETH_MACPMTCSR_MPE 0x00000002U /* Magic Packet Enable */
  6454. #define ETH_MACPMTCSR_PD 0x00000001U /* Power Down */
  6455. /* Bit definition for Ethernet MAC Status Register */
  6456. #define ETH_MACSR_TSTS 0x00000200U /* Time stamp trigger status */
  6457. #define ETH_MACSR_MMCTS 0x00000040U /* MMC transmit status */
  6458. #define ETH_MACSR_MMMCRS 0x00000020U /* MMC receive status */
  6459. #define ETH_MACSR_MMCS 0x00000010U /* MMC status */
  6460. #define ETH_MACSR_PMTS 0x00000008U /* PMT status */
  6461. /* Bit definition for Ethernet MAC Interrupt Mask Register */
  6462. #define ETH_MACIMR_TSTIM 0x00000200U /* Time stamp trigger interrupt mask */
  6463. #define ETH_MACIMR_PMTIM 0x00000008U /* PMT interrupt mask */
  6464. /* Bit definition for Ethernet MAC Address0 High Register */
  6465. #define ETH_MACA0HR_MACA0H 0x0000FFFFU /* MAC address0 high */
  6466. /* Bit definition for Ethernet MAC Address0 Low Register */
  6467. #define ETH_MACA0LR_MACA0L 0xFFFFFFFFU /* MAC address0 low */
  6468. /* Bit definition for Ethernet MAC Address1 High Register */
  6469. #define ETH_MACA1HR_AE 0x80000000U /* Address enable */
  6470. #define ETH_MACA1HR_SA 0x40000000U /* Source address */
  6471. #define ETH_MACA1HR_MBC 0x3F000000U /* Mask byte control: bits to mask for comparison of the MAC Address bytes */
  6472. #define ETH_MACA1HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  6473. #define ETH_MACA1HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  6474. #define ETH_MACA1HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  6475. #define ETH_MACA1HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  6476. #define ETH_MACA1HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  6477. #define ETH_MACA1HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [7:0] */
  6478. #define ETH_MACA1HR_MACA1H 0x0000FFFFU /* MAC address1 high */
  6479. /* Bit definition for Ethernet MAC Address1 Low Register */
  6480. #define ETH_MACA1LR_MACA1L 0xFFFFFFFFU /* MAC address1 low */
  6481. /* Bit definition for Ethernet MAC Address2 High Register */
  6482. #define ETH_MACA2HR_AE 0x80000000U /* Address enable */
  6483. #define ETH_MACA2HR_SA 0x40000000U /* Source address */
  6484. #define ETH_MACA2HR_MBC 0x3F000000U /* Mask byte control */
  6485. #define ETH_MACA2HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  6486. #define ETH_MACA2HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  6487. #define ETH_MACA2HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  6488. #define ETH_MACA2HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  6489. #define ETH_MACA2HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  6490. #define ETH_MACA2HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
  6491. #define ETH_MACA2HR_MACA2H 0x0000FFFFU /* MAC address1 high */
  6492. /* Bit definition for Ethernet MAC Address2 Low Register */
  6493. #define ETH_MACA2LR_MACA2L 0xFFFFFFFFU /* MAC address2 low */
  6494. /* Bit definition for Ethernet MAC Address3 High Register */
  6495. #define ETH_MACA3HR_AE 0x80000000U /* Address enable */
  6496. #define ETH_MACA3HR_SA 0x40000000U /* Source address */
  6497. #define ETH_MACA3HR_MBC 0x3F000000U /* Mask byte control */
  6498. #define ETH_MACA3HR_MBC_HBits15_8 0x20000000U /* Mask MAC Address high reg bits [15:8] */
  6499. #define ETH_MACA3HR_MBC_HBits7_0 0x10000000U /* Mask MAC Address high reg bits [7:0] */
  6500. #define ETH_MACA3HR_MBC_LBits31_24 0x08000000U /* Mask MAC Address low reg bits [31:24] */
  6501. #define ETH_MACA3HR_MBC_LBits23_16 0x04000000U /* Mask MAC Address low reg bits [23:16] */
  6502. #define ETH_MACA3HR_MBC_LBits15_8 0x02000000U /* Mask MAC Address low reg bits [15:8] */
  6503. #define ETH_MACA3HR_MBC_LBits7_0 0x01000000U /* Mask MAC Address low reg bits [70] */
  6504. #define ETH_MACA3HR_MACA3H 0x0000FFFFU /* MAC address3 high */
  6505. /* Bit definition for Ethernet MAC Address3 Low Register */
  6506. #define ETH_MACA3LR_MACA3L 0xFFFFFFFFU /* MAC address3 low */
  6507. /******************************************************************************/
  6508. /* Ethernet MMC Registers bits definition */
  6509. /******************************************************************************/
  6510. /* Bit definition for Ethernet MMC Control Register */
  6511. #define ETH_MMCCR_MCFHP 0x00000020U /* MMC counter Full-Half preset */
  6512. #define ETH_MMCCR_MCP 0x00000010U /* MMC counter preset */
  6513. #define ETH_MMCCR_MCF 0x00000008U /* MMC Counter Freeze */
  6514. #define ETH_MMCCR_ROR 0x00000004U /* Reset on Read */
  6515. #define ETH_MMCCR_CSR 0x00000002U /* Counter Stop Rollover */
  6516. #define ETH_MMCCR_CR 0x00000001U /* Counters Reset */
  6517. /* Bit definition for Ethernet MMC Receive Interrupt Register */
  6518. #define ETH_MMCRIR_RGUFS 0x00020000U /* Set when Rx good unicast frames counter reaches half the maximum value */
  6519. #define ETH_MMCRIR_RFAES 0x00000040U /* Set when Rx alignment error counter reaches half the maximum value */
  6520. #define ETH_MMCRIR_RFCES 0x00000020U /* Set when Rx crc error counter reaches half the maximum value */
  6521. /* Bit definition for Ethernet MMC Transmit Interrupt Register */
  6522. #define ETH_MMCTIR_TGFS 0x00200000U /* Set when Tx good frame count counter reaches half the maximum value */
  6523. #define ETH_MMCTIR_TGFMSCS 0x00008000U /* Set when Tx good multi col counter reaches half the maximum value */
  6524. #define ETH_MMCTIR_TGFSCS 0x00004000U /* Set when Tx good single col counter reaches half the maximum value */
  6525. /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */
  6526. #define ETH_MMCRIMR_RGUFM 0x00020000U /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */
  6527. #define ETH_MMCRIMR_RFAEM 0x00000040U /* Mask the interrupt when Rx alignment error counter reaches half the maximum value */
  6528. #define ETH_MMCRIMR_RFCEM 0x00000020U /* Mask the interrupt when Rx crc error counter reaches half the maximum value */
  6529. /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */
  6530. #define ETH_MMCTIMR_TGFM 0x00200000U /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */
  6531. #define ETH_MMCTIMR_TGFMSCM 0x00008000U /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */
  6532. #define ETH_MMCTIMR_TGFSCM 0x00004000U /* Mask the interrupt when Tx good single col counter reaches half the maximum value */
  6533. /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */
  6534. #define ETH_MMCTGFSCCR_TGFSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */
  6535. /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */
  6536. #define ETH_MMCTGFMSCCR_TGFMSCC 0xFFFFFFFFU /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */
  6537. /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */
  6538. #define ETH_MMCTGFCR_TGFC 0xFFFFFFFFU /* Number of good frames transmitted. */
  6539. /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */
  6540. #define ETH_MMCRFCECR_RFCEC 0xFFFFFFFFU /* Number of frames received with CRC error. */
  6541. /* Bit definition for Ethernet MMC Received Frames with Alignment Error Counter Register */
  6542. #define ETH_MMCRFAECR_RFAEC 0xFFFFFFFFU /* Number of frames received with alignment (dribble) error */
  6543. /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */
  6544. #define ETH_MMCRGUFCR_RGUFC 0xFFFFFFFFU /* Number of good unicast frames received. */
  6545. /******************************************************************************/
  6546. /* Ethernet PTP Registers bits definition */
  6547. /******************************************************************************/
  6548. /* Bit definition for Ethernet PTP Time Stamp Control Register */
  6549. #define ETH_PTPTSCR_TSCNT 0x00030000U /* Time stamp clock node type */
  6550. #define ETH_PTPTSSR_TSSMRME 0x00008000U /* Time stamp snapshot for message relevant to master enable */
  6551. #define ETH_PTPTSSR_TSSEME 0x00004000U /* Time stamp snapshot for event message enable */
  6552. #define ETH_PTPTSSR_TSSIPV4FE 0x00002000U /* Time stamp snapshot for IPv4 frames enable */
  6553. #define ETH_PTPTSSR_TSSIPV6FE 0x00001000U /* Time stamp snapshot for IPv6 frames enable */
  6554. #define ETH_PTPTSSR_TSSPTPOEFE 0x00000800U /* Time stamp snapshot for PTP over ethernet frames enable */
  6555. #define ETH_PTPTSSR_TSPTPPSV2E 0x00000400U /* Time stamp PTP packet snooping for version2 format enable */
  6556. #define ETH_PTPTSSR_TSSSR 0x00000200U /* Time stamp Sub-seconds rollover */
  6557. #define ETH_PTPTSSR_TSSARFE 0x00000100U /* Time stamp snapshot for all received frames enable */
  6558. #define ETH_PTPTSCR_TSARU 0x00000020U /* Addend register update */
  6559. #define ETH_PTPTSCR_TSITE 0x00000010U /* Time stamp interrupt trigger enable */
  6560. #define ETH_PTPTSCR_TSSTU 0x00000008U /* Time stamp update */
  6561. #define ETH_PTPTSCR_TSSTI 0x00000004U /* Time stamp initialize */
  6562. #define ETH_PTPTSCR_TSFCU 0x00000002U /* Time stamp fine or coarse update */
  6563. #define ETH_PTPTSCR_TSE 0x00000001U /* Time stamp enable */
  6564. /* Bit definition for Ethernet PTP Sub-Second Increment Register */
  6565. #define ETH_PTPSSIR_STSSI 0x000000FFU /* System time Sub-second increment value */
  6566. /* Bit definition for Ethernet PTP Time Stamp High Register */
  6567. #define ETH_PTPTSHR_STS 0xFFFFFFFFU /* System Time second */
  6568. /* Bit definition for Ethernet PTP Time Stamp Low Register */
  6569. #define ETH_PTPTSLR_STPNS 0x80000000U /* System Time Positive or negative time */
  6570. #define ETH_PTPTSLR_STSS 0x7FFFFFFFU /* System Time sub-seconds */
  6571. /* Bit definition for Ethernet PTP Time Stamp High Update Register */
  6572. #define ETH_PTPTSHUR_TSUS 0xFFFFFFFFU /* Time stamp update seconds */
  6573. /* Bit definition for Ethernet PTP Time Stamp Low Update Register */
  6574. #define ETH_PTPTSLUR_TSUPNS 0x80000000U /* Time stamp update Positive or negative time */
  6575. #define ETH_PTPTSLUR_TSUSS 0x7FFFFFFFU /* Time stamp update sub-seconds */
  6576. /* Bit definition for Ethernet PTP Time Stamp Addend Register */
  6577. #define ETH_PTPTSAR_TSA 0xFFFFFFFFU /* Time stamp addend */
  6578. /* Bit definition for Ethernet PTP Target Time High Register */
  6579. #define ETH_PTPTTHR_TTSH 0xFFFFFFFFU /* Target time stamp high */
  6580. /* Bit definition for Ethernet PTP Target Time Low Register */
  6581. #define ETH_PTPTTLR_TTSL 0xFFFFFFFFU /* Target time stamp low */
  6582. /* Bit definition for Ethernet PTP Time Stamp Status Register */
  6583. #define ETH_PTPTSSR_TSTTR 0x00000020U /* Time stamp target time reached */
  6584. #define ETH_PTPTSSR_TSSO 0x00000010U /* Time stamp seconds overflow */
  6585. /******************************************************************************/
  6586. /* Ethernet DMA Registers bits definition */
  6587. /******************************************************************************/
  6588. /* Bit definition for Ethernet DMA Bus Mode Register */
  6589. #define ETH_DMABMR_AAB 0x02000000U /* Address-Aligned beats */
  6590. #define ETH_DMABMR_FPM 0x01000000U /* 4xPBL mode */
  6591. #define ETH_DMABMR_USP 0x00800000U /* Use separate PBL */
  6592. #define ETH_DMABMR_RDP 0x007E0000U /* RxDMA PBL */
  6593. #define ETH_DMABMR_RDP_1Beat 0x00020000U /* maximum number of beats to be transferred in one RxDMA transaction is 1 */
  6594. #define ETH_DMABMR_RDP_2Beat 0x00040000U /* maximum number of beats to be transferred in one RxDMA transaction is 2 */
  6595. #define ETH_DMABMR_RDP_4Beat 0x00080000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  6596. #define ETH_DMABMR_RDP_8Beat 0x00100000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  6597. #define ETH_DMABMR_RDP_16Beat 0x00200000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  6598. #define ETH_DMABMR_RDP_32Beat 0x00400000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  6599. #define ETH_DMABMR_RDP_4xPBL_4Beat 0x01020000U /* maximum number of beats to be transferred in one RxDMA transaction is 4 */
  6600. #define ETH_DMABMR_RDP_4xPBL_8Beat 0x01040000U /* maximum number of beats to be transferred in one RxDMA transaction is 8 */
  6601. #define ETH_DMABMR_RDP_4xPBL_16Beat 0x01080000U /* maximum number of beats to be transferred in one RxDMA transaction is 16 */
  6602. #define ETH_DMABMR_RDP_4xPBL_32Beat 0x01100000U /* maximum number of beats to be transferred in one RxDMA transaction is 32 */
  6603. #define ETH_DMABMR_RDP_4xPBL_64Beat 0x01200000U /* maximum number of beats to be transferred in one RxDMA transaction is 64 */
  6604. #define ETH_DMABMR_RDP_4xPBL_128Beat 0x01400000U /* maximum number of beats to be transferred in one RxDMA transaction is 128 */
  6605. #define ETH_DMABMR_FB 0x00010000U /* Fixed Burst */
  6606. #define ETH_DMABMR_RTPR 0x0000C000U /* Rx Tx priority ratio */
  6607. #define ETH_DMABMR_RTPR_1_1 0x00000000U /* Rx Tx priority ratio */
  6608. #define ETH_DMABMR_RTPR_2_1 0x00004000U /* Rx Tx priority ratio */
  6609. #define ETH_DMABMR_RTPR_3_1 0x00008000U /* Rx Tx priority ratio */
  6610. #define ETH_DMABMR_RTPR_4_1 0x0000C000U /* Rx Tx priority ratio */
  6611. #define ETH_DMABMR_PBL 0x00003F00U /* Programmable burst length */
  6612. #define ETH_DMABMR_PBL_1Beat 0x00000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */
  6613. #define ETH_DMABMR_PBL_2Beat 0x00000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */
  6614. #define ETH_DMABMR_PBL_4Beat 0x00000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  6615. #define ETH_DMABMR_PBL_8Beat 0x00000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  6616. #define ETH_DMABMR_PBL_16Beat 0x00001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  6617. #define ETH_DMABMR_PBL_32Beat 0x00002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  6618. #define ETH_DMABMR_PBL_4xPBL_4Beat 0x01000100U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */
  6619. #define ETH_DMABMR_PBL_4xPBL_8Beat 0x01000200U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */
  6620. #define ETH_DMABMR_PBL_4xPBL_16Beat 0x01000400U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */
  6621. #define ETH_DMABMR_PBL_4xPBL_32Beat 0x01000800U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */
  6622. #define ETH_DMABMR_PBL_4xPBL_64Beat 0x01001000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */
  6623. #define ETH_DMABMR_PBL_4xPBL_128Beat 0x01002000U /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */
  6624. #define ETH_DMABMR_EDE 0x00000080U /* Enhanced Descriptor Enable */
  6625. #define ETH_DMABMR_DSL 0x0000007CU /* Descriptor Skip Length */
  6626. #define ETH_DMABMR_DA 0x00000002U /* DMA arbitration scheme */
  6627. #define ETH_DMABMR_SR 0x00000001U /* Software reset */
  6628. /* Bit definition for Ethernet DMA Transmit Poll Demand Register */
  6629. #define ETH_DMATPDR_TPD 0xFFFFFFFFU /* Transmit poll demand */
  6630. /* Bit definition for Ethernet DMA Receive Poll Demand Register */
  6631. #define ETH_DMARPDR_RPD 0xFFFFFFFFU /* Receive poll demand */
  6632. /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */
  6633. #define ETH_DMARDLAR_SRL 0xFFFFFFFFU /* Start of receive list */
  6634. /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */
  6635. #define ETH_DMATDLAR_STL 0xFFFFFFFFU /* Start of transmit list */
  6636. /* Bit definition for Ethernet DMA Status Register */
  6637. #define ETH_DMASR_TSTS 0x20000000U /* Time-stamp trigger status */
  6638. #define ETH_DMASR_PMTS 0x10000000U /* PMT status */
  6639. #define ETH_DMASR_MMCS 0x08000000U /* MMC status */
  6640. #define ETH_DMASR_EBS 0x03800000U /* Error bits status */
  6641. /* combination with EBS[2:0] for GetFlagStatus function */
  6642. #define ETH_DMASR_EBS_DescAccess 0x02000000U /* Error bits 0-data buffer, 1-desc. access */
  6643. #define ETH_DMASR_EBS_ReadTransf 0x01000000U /* Error bits 0-write trnsf, 1-read transfr */
  6644. #define ETH_DMASR_EBS_DataTransfTx 0x00800000U /* Error bits 0-Rx DMA, 1-Tx DMA */
  6645. #define ETH_DMASR_TPS 0x00700000U /* Transmit process state */
  6646. #define ETH_DMASR_TPS_Stopped 0x00000000U /* Stopped - Reset or Stop Tx Command issued */
  6647. #define ETH_DMASR_TPS_Fetching 0x00100000U /* Running - fetching the Tx descriptor */
  6648. #define ETH_DMASR_TPS_Waiting 0x00200000U /* Running - waiting for status */
  6649. #define ETH_DMASR_TPS_Reading 0x00300000U /* Running - reading the data from host memory */
  6650. #define ETH_DMASR_TPS_Suspended 0x00600000U /* Suspended - Tx Descriptor unavailable */
  6651. #define ETH_DMASR_TPS_Closing 0x00700000U /* Running - closing Rx descriptor */
  6652. #define ETH_DMASR_RPS 0x000E0000U /* Receive process state */
  6653. #define ETH_DMASR_RPS_Stopped 0x00000000U /* Stopped - Reset or Stop Rx Command issued */
  6654. #define ETH_DMASR_RPS_Fetching 0x00020000U /* Running - fetching the Rx descriptor */
  6655. #define ETH_DMASR_RPS_Waiting 0x00060000U /* Running - waiting for packet */
  6656. #define ETH_DMASR_RPS_Suspended 0x00080000U /* Suspended - Rx Descriptor unavailable */
  6657. #define ETH_DMASR_RPS_Closing 0x000A0000U /* Running - closing descriptor */
  6658. #define ETH_DMASR_RPS_Queuing 0x000E0000U /* Running - queuing the receive frame into host memory */
  6659. #define ETH_DMASR_NIS 0x00010000U /* Normal interrupt summary */
  6660. #define ETH_DMASR_AIS 0x00008000U /* Abnormal interrupt summary */
  6661. #define ETH_DMASR_ERS 0x00004000U /* Early receive status */
  6662. #define ETH_DMASR_FBES 0x00002000U /* Fatal bus error status */
  6663. #define ETH_DMASR_ETS 0x00000400U /* Early transmit status */
  6664. #define ETH_DMASR_RWTS 0x00000200U /* Receive watchdog timeout status */
  6665. #define ETH_DMASR_RPSS 0x00000100U /* Receive process stopped status */
  6666. #define ETH_DMASR_RBUS 0x00000080U /* Receive buffer unavailable status */
  6667. #define ETH_DMASR_RS 0x00000040U /* Receive status */
  6668. #define ETH_DMASR_TUS 0x00000020U /* Transmit underflow status */
  6669. #define ETH_DMASR_ROS 0x00000010U /* Receive overflow status */
  6670. #define ETH_DMASR_TJTS 0x00000008U /* Transmit jabber timeout status */
  6671. #define ETH_DMASR_TBUS 0x00000004U /* Transmit buffer unavailable status */
  6672. #define ETH_DMASR_TPSS 0x00000002U /* Transmit process stopped status */
  6673. #define ETH_DMASR_TS 0x00000001U /* Transmit status */
  6674. /* Bit definition for Ethernet DMA Operation Mode Register */
  6675. #define ETH_DMAOMR_DTCEFD 0x04000000U /* Disable Dropping of TCP/IP checksum error frames */
  6676. #define ETH_DMAOMR_RSF 0x02000000U /* Receive store and forward */
  6677. #define ETH_DMAOMR_DFRF 0x01000000U /* Disable flushing of received frames */
  6678. #define ETH_DMAOMR_TSF 0x00200000U /* Transmit store and forward */
  6679. #define ETH_DMAOMR_FTF 0x00100000U /* Flush transmit FIFO */
  6680. #define ETH_DMAOMR_TTC 0x0001C000U /* Transmit threshold control */
  6681. #define ETH_DMAOMR_TTC_64Bytes 0x00000000U /* threshold level of the MTL Transmit FIFO is 64 Bytes */
  6682. #define ETH_DMAOMR_TTC_128Bytes 0x00004000U /* threshold level of the MTL Transmit FIFO is 128 Bytes */
  6683. #define ETH_DMAOMR_TTC_192Bytes 0x00008000U /* threshold level of the MTL Transmit FIFO is 192 Bytes */
  6684. #define ETH_DMAOMR_TTC_256Bytes 0x0000C000U /* threshold level of the MTL Transmit FIFO is 256 Bytes */
  6685. #define ETH_DMAOMR_TTC_40Bytes 0x00010000U /* threshold level of the MTL Transmit FIFO is 40 Bytes */
  6686. #define ETH_DMAOMR_TTC_32Bytes 0x00014000U /* threshold level of the MTL Transmit FIFO is 32 Bytes */
  6687. #define ETH_DMAOMR_TTC_24Bytes 0x00018000U /* threshold level of the MTL Transmit FIFO is 24 Bytes */
  6688. #define ETH_DMAOMR_TTC_16Bytes 0x0001C000U /* threshold level of the MTL Transmit FIFO is 16 Bytes */
  6689. #define ETH_DMAOMR_ST 0x00002000U /* Start/stop transmission command */
  6690. #define ETH_DMAOMR_FEF 0x00000080U /* Forward error frames */
  6691. #define ETH_DMAOMR_FUGF 0x00000040U /* Forward undersized good frames */
  6692. #define ETH_DMAOMR_RTC 0x00000018U /* receive threshold control */
  6693. #define ETH_DMAOMR_RTC_64Bytes 0x00000000U /* threshold level of the MTL Receive FIFO is 64 Bytes */
  6694. #define ETH_DMAOMR_RTC_32Bytes 0x00000008U /* threshold level of the MTL Receive FIFO is 32 Bytes */
  6695. #define ETH_DMAOMR_RTC_96Bytes 0x00000010U /* threshold level of the MTL Receive FIFO is 96 Bytes */
  6696. #define ETH_DMAOMR_RTC_128Bytes 0x00000018U /* threshold level of the MTL Receive FIFO is 128 Bytes */
  6697. #define ETH_DMAOMR_OSF 0x00000004U /* operate on second frame */
  6698. #define ETH_DMAOMR_SR 0x00000002U /* Start/stop receive */
  6699. /* Bit definition for Ethernet DMA Interrupt Enable Register */
  6700. #define ETH_DMAIER_NISE 0x00010000U /* Normal interrupt summary enable */
  6701. #define ETH_DMAIER_AISE 0x00008000U /* Abnormal interrupt summary enable */
  6702. #define ETH_DMAIER_ERIE 0x00004000U /* Early receive interrupt enable */
  6703. #define ETH_DMAIER_FBEIE 0x00002000U /* Fatal bus error interrupt enable */
  6704. #define ETH_DMAIER_ETIE 0x00000400U /* Early transmit interrupt enable */
  6705. #define ETH_DMAIER_RWTIE 0x00000200U /* Receive watchdog timeout interrupt enable */
  6706. #define ETH_DMAIER_RPSIE 0x00000100U /* Receive process stopped interrupt enable */
  6707. #define ETH_DMAIER_RBUIE 0x00000080U /* Receive buffer unavailable interrupt enable */
  6708. #define ETH_DMAIER_RIE 0x00000040U /* Receive interrupt enable */
  6709. #define ETH_DMAIER_TUIE 0x00000020U /* Transmit Underflow interrupt enable */
  6710. #define ETH_DMAIER_ROIE 0x00000010U /* Receive Overflow interrupt enable */
  6711. #define ETH_DMAIER_TJTIE 0x00000008U /* Transmit jabber timeout interrupt enable */
  6712. #define ETH_DMAIER_TBUIE 0x00000004U /* Transmit buffer unavailable interrupt enable */
  6713. #define ETH_DMAIER_TPSIE 0x00000002U /* Transmit process stopped interrupt enable */
  6714. #define ETH_DMAIER_TIE 0x00000001U /* Transmit interrupt enable */
  6715. /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */
  6716. #define ETH_DMAMFBOCR_OFOC 0x10000000U /* Overflow bit for FIFO overflow counter */
  6717. #define ETH_DMAMFBOCR_MFA 0x0FFE0000U /* Number of frames missed by the application */
  6718. #define ETH_DMAMFBOCR_OMFC 0x00010000U /* Overflow bit for missed frame counter */
  6719. #define ETH_DMAMFBOCR_MFC 0x0000FFFFU /* Number of frames missed by the controller */
  6720. /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */
  6721. #define ETH_DMACHTDR_HTDAP 0xFFFFFFFFU /* Host transmit descriptor address pointer */
  6722. /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */
  6723. #define ETH_DMACHRDR_HRDAP 0xFFFFFFFFU /* Host receive descriptor address pointer */
  6724. /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */
  6725. #define ETH_DMACHTBAR_HTBAP 0xFFFFFFFFU /* Host transmit buffer address pointer */
  6726. /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */
  6727. #define ETH_DMACHRBAR_HRBAP 0xFFFFFFFFU /* Host receive buffer address pointer */
  6728. /******************************************************************************/
  6729. /* */
  6730. /* USB_OTG */
  6731. /* */
  6732. /******************************************************************************/
  6733. /******************** Bit definition forUSB_OTG_GOTGCTL register ********************/
  6734. #define USB_OTG_GOTGCTL_SRQSCS 0x00000001U /*!< Session request success */
  6735. #define USB_OTG_GOTGCTL_SRQ 0x00000002U /*!< Session request */
  6736. #define USB_OTG_GOTGCTL_HNGSCS 0x00000100U /*!< Host negotiation success */
  6737. #define USB_OTG_GOTGCTL_HNPRQ 0x00000200U /*!< HNP request */
  6738. #define USB_OTG_GOTGCTL_HSHNPEN 0x00000400U /*!< Host set HNP enable */
  6739. #define USB_OTG_GOTGCTL_DHNPEN 0x00000800U /*!< Device HNP enabled */
  6740. #define USB_OTG_GOTGCTL_CIDSTS 0x00010000U /*!< Connector ID status */
  6741. #define USB_OTG_GOTGCTL_DBCT 0x00020000U /*!< Long/short debounce time */
  6742. #define USB_OTG_GOTGCTL_ASVLD 0x00040000U /*!< A-session valid */
  6743. #define USB_OTG_GOTGCTL_BSVLD 0x00080000U /*!< B-session valid */
  6744. /******************** Bit definition forUSB_OTG_HCFG register ********************/
  6745. #define USB_OTG_HCFG_FSLSPCS 0x00000003U /*!< FS/LS PHY clock select */
  6746. #define USB_OTG_HCFG_FSLSPCS_0 0x00000001U /*!<Bit 0 */
  6747. #define USB_OTG_HCFG_FSLSPCS_1 0x00000002U /*!<Bit 1 */
  6748. #define USB_OTG_HCFG_FSLSS 0x00000004U /*!< FS- and LS-only support */
  6749. /******************** Bit definition forUSB_OTG_DCFG register ********************/
  6750. #define USB_OTG_DCFG_DSPD 0x00000003U /*!< Device speed */
  6751. #define USB_OTG_DCFG_DSPD_0 0x00000001U /*!<Bit 0 */
  6752. #define USB_OTG_DCFG_DSPD_1 0x00000002U /*!<Bit 1 */
  6753. #define USB_OTG_DCFG_NZLSOHSK 0x00000004U /*!< Nonzero-length status OUT handshake */
  6754. #define USB_OTG_DCFG_DAD 0x000007F0U /*!< Device address */
  6755. #define USB_OTG_DCFG_DAD_0 0x00000010U /*!<Bit 0 */
  6756. #define USB_OTG_DCFG_DAD_1 0x00000020U /*!<Bit 1 */
  6757. #define USB_OTG_DCFG_DAD_2 0x00000040U /*!<Bit 2 */
  6758. #define USB_OTG_DCFG_DAD_3 0x00000080U /*!<Bit 3 */
  6759. #define USB_OTG_DCFG_DAD_4 0x00000100U /*!<Bit 4 */
  6760. #define USB_OTG_DCFG_DAD_5 0x00000200U /*!<Bit 5 */
  6761. #define USB_OTG_DCFG_DAD_6 0x00000400U /*!<Bit 6 */
  6762. #define USB_OTG_DCFG_PFIVL 0x00001800U /*!< Periodic (micro)frame interval */
  6763. #define USB_OTG_DCFG_PFIVL_0 0x00000800U /*!<Bit 0 */
  6764. #define USB_OTG_DCFG_PFIVL_1 0x00001000U /*!<Bit 1 */
  6765. #define USB_OTG_DCFG_PERSCHIVL 0x03000000U /*!< Periodic scheduling interval */
  6766. #define USB_OTG_DCFG_PERSCHIVL_0 0x01000000U /*!<Bit 0 */
  6767. #define USB_OTG_DCFG_PERSCHIVL_1 0x02000000U /*!<Bit 1 */
  6768. /******************** Bit definition forUSB_OTG_PCGCR register ********************/
  6769. #define USB_OTG_PCGCR_STPPCLK 0x00000001U /*!< Stop PHY clock */
  6770. #define USB_OTG_PCGCR_GATEHCLK 0x00000002U /*!< Gate HCLK */
  6771. #define USB_OTG_PCGCR_PHYSUSP 0x00000010U /*!< PHY suspended */
  6772. /******************** Bit definition forUSB_OTG_GOTGINT register ********************/
  6773. #define USB_OTG_GOTGINT_SEDET 0x00000004U /*!< Session end detected */
  6774. #define USB_OTG_GOTGINT_SRSSCHG 0x00000100U /*!< Session request success status change */
  6775. #define USB_OTG_GOTGINT_HNSSCHG 0x00000200U /*!< Host negotiation success status change */
  6776. #define USB_OTG_GOTGINT_HNGDET 0x00020000U /*!< Host negotiation detected */
  6777. #define USB_OTG_GOTGINT_ADTOCHG 0x00040000U /*!< A-device timeout change */
  6778. #define USB_OTG_GOTGINT_DBCDNE 0x00080000U /*!< Debounce done */
  6779. /******************** Bit definition forUSB_OTG_DCTL register ********************/
  6780. #define USB_OTG_DCTL_RWUSIG 0x00000001U /*!< Remote wakeup signaling */
  6781. #define USB_OTG_DCTL_SDIS 0x00000002U /*!< Soft disconnect */
  6782. #define USB_OTG_DCTL_GINSTS 0x00000004U /*!< Global IN NAK status */
  6783. #define USB_OTG_DCTL_GONSTS 0x00000008U /*!< Global OUT NAK status */
  6784. #define USB_OTG_DCTL_TCTL 0x00000070U /*!< Test control */
  6785. #define USB_OTG_DCTL_TCTL_0 0x00000010U /*!<Bit 0 */
  6786. #define USB_OTG_DCTL_TCTL_1 0x00000020U /*!<Bit 1 */
  6787. #define USB_OTG_DCTL_TCTL_2 0x00000040U /*!<Bit 2 */
  6788. #define USB_OTG_DCTL_SGINAK 0x00000080U /*!< Set global IN NAK */
  6789. #define USB_OTG_DCTL_CGINAK 0x00000100U /*!< Clear global IN NAK */
  6790. #define USB_OTG_DCTL_SGONAK 0x00000200U /*!< Set global OUT NAK */
  6791. #define USB_OTG_DCTL_CGONAK 0x00000400U /*!< Clear global OUT NAK */
  6792. #define USB_OTG_DCTL_POPRGDNE 0x00000800U /*!< Power-on programming done */
  6793. /******************** Bit definition forUSB_OTG_HFIR register ********************/
  6794. #define USB_OTG_HFIR_FRIVL 0x0000FFFFU /*!< Frame interval */
  6795. /******************** Bit definition forUSB_OTG_HFNUM register ********************/
  6796. #define USB_OTG_HFNUM_FRNUM 0x0000FFFFU /*!< Frame number */
  6797. #define USB_OTG_HFNUM_FTREM 0xFFFF0000U /*!< Frame time remaining */
  6798. /******************** Bit definition forUSB_OTG_DSTS register ********************/
  6799. #define USB_OTG_DSTS_SUSPSTS 0x00000001U /*!< Suspend status */
  6800. #define USB_OTG_DSTS_ENUMSPD 0x00000006U /*!< Enumerated speed */
  6801. #define USB_OTG_DSTS_ENUMSPD_0 0x00000002U /*!<Bit 0 */
  6802. #define USB_OTG_DSTS_ENUMSPD_1 0x00000004U /*!<Bit 1 */
  6803. #define USB_OTG_DSTS_EERR 0x00000008U /*!< Erratic error */
  6804. #define USB_OTG_DSTS_FNSOF 0x003FFF00U /*!< Frame number of the received SOF */
  6805. /******************** Bit definition forUSB_OTG_GAHBCFG register ********************/
  6806. #define USB_OTG_GAHBCFG_GINT 0x00000001U /*!< Global interrupt mask */
  6807. #define USB_OTG_GAHBCFG_HBSTLEN 0x0000001EU /*!< Burst length/type */
  6808. #define USB_OTG_GAHBCFG_HBSTLEN_0 0x00000002U /*!<Bit 0 */
  6809. #define USB_OTG_GAHBCFG_HBSTLEN_1 0x00000004U /*!<Bit 1 */
  6810. #define USB_OTG_GAHBCFG_HBSTLEN_2 0x00000008U /*!<Bit 2 */
  6811. #define USB_OTG_GAHBCFG_HBSTLEN_3 0x00000010U /*!<Bit 3 */
  6812. #define USB_OTG_GAHBCFG_DMAEN 0x00000020U /*!< DMA enable */
  6813. #define USB_OTG_GAHBCFG_TXFELVL 0x00000080U /*!< TxFIFO empty level */
  6814. #define USB_OTG_GAHBCFG_PTXFELVL 0x00000100U /*!< Periodic TxFIFO empty level */
  6815. /******************** Bit definition forUSB_OTG_GUSBCFG register ********************/
  6816. #define USB_OTG_GUSBCFG_TOCAL 0x00000007U /*!< FS timeout calibration */
  6817. #define USB_OTG_GUSBCFG_TOCAL_0 0x00000001U /*!<Bit 0 */
  6818. #define USB_OTG_GUSBCFG_TOCAL_1 0x00000002U /*!<Bit 1 */
  6819. #define USB_OTG_GUSBCFG_TOCAL_2 0x00000004U /*!<Bit 2 */
  6820. #define USB_OTG_GUSBCFG_PHYSEL 0x00000040U /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  6821. #define USB_OTG_GUSBCFG_SRPCAP 0x00000100U /*!< SRP-capable */
  6822. #define USB_OTG_GUSBCFG_HNPCAP 0x00000200U /*!< HNP-capable */
  6823. #define USB_OTG_GUSBCFG_TRDT 0x00003C00U /*!< USB turnaround time */
  6824. #define USB_OTG_GUSBCFG_TRDT_0 0x00000400U /*!<Bit 0 */
  6825. #define USB_OTG_GUSBCFG_TRDT_1 0x00000800U /*!<Bit 1 */
  6826. #define USB_OTG_GUSBCFG_TRDT_2 0x00001000U /*!<Bit 2 */
  6827. #define USB_OTG_GUSBCFG_TRDT_3 0x00002000U /*!<Bit 3 */
  6828. #define USB_OTG_GUSBCFG_PHYLPCS 0x00008000U /*!< PHY Low-power clock select */
  6829. #define USB_OTG_GUSBCFG_ULPIFSLS 0x00020000U /*!< ULPI FS/LS select */
  6830. #define USB_OTG_GUSBCFG_ULPIAR 0x00040000U /*!< ULPI Auto-resume */
  6831. #define USB_OTG_GUSBCFG_ULPICSM 0x00080000U /*!< ULPI Clock SuspendM */
  6832. #define USB_OTG_GUSBCFG_ULPIEVBUSD 0x00100000U /*!< ULPI External VBUS Drive */
  6833. #define USB_OTG_GUSBCFG_ULPIEVBUSI 0x00200000U /*!< ULPI external VBUS indicator */
  6834. #define USB_OTG_GUSBCFG_TSDPS 0x00400000U /*!< TermSel DLine pulsing selection */
  6835. #define USB_OTG_GUSBCFG_PCCI 0x00800000U /*!< Indicator complement */
  6836. #define USB_OTG_GUSBCFG_PTCI 0x01000000U /*!< Indicator pass through */
  6837. #define USB_OTG_GUSBCFG_ULPIIPD 0x02000000U /*!< ULPI interface protect disable */
  6838. #define USB_OTG_GUSBCFG_FHMOD 0x20000000U /*!< Forced host mode */
  6839. #define USB_OTG_GUSBCFG_FDMOD 0x40000000U /*!< Forced peripheral mode */
  6840. #define USB_OTG_GUSBCFG_CTXPKT 0x80000000U /*!< Corrupt Tx packet */
  6841. /******************** Bit definition forUSB_OTG_GRSTCTL register ********************/
  6842. #define USB_OTG_GRSTCTL_CSRST 0x00000001U /*!< Core soft reset */
  6843. #define USB_OTG_GRSTCTL_HSRST 0x00000002U /*!< HCLK soft reset */
  6844. #define USB_OTG_GRSTCTL_FCRST 0x00000004U /*!< Host frame counter reset */
  6845. #define USB_OTG_GRSTCTL_RXFFLSH 0x00000010U /*!< RxFIFO flush */
  6846. #define USB_OTG_GRSTCTL_TXFFLSH 0x00000020U /*!< TxFIFO flush */
  6847. #define USB_OTG_GRSTCTL_TXFNUM 0x000007C0U /*!< TxFIFO number */
  6848. #define USB_OTG_GRSTCTL_TXFNUM_0 0x00000040U /*!<Bit 0 */
  6849. #define USB_OTG_GRSTCTL_TXFNUM_1 0x00000080U /*!<Bit 1 */
  6850. #define USB_OTG_GRSTCTL_TXFNUM_2 0x00000100U /*!<Bit 2 */
  6851. #define USB_OTG_GRSTCTL_TXFNUM_3 0x00000200U /*!<Bit 3 */
  6852. #define USB_OTG_GRSTCTL_TXFNUM_4 0x00000400U /*!<Bit 4 */
  6853. #define USB_OTG_GRSTCTL_DMAREQ 0x40000000U /*!< DMA request signal */
  6854. #define USB_OTG_GRSTCTL_AHBIDL 0x80000000U /*!< AHB master idle */
  6855. /******************** Bit definition forUSB_OTG_DIEPMSK register ********************/
  6856. #define USB_OTG_DIEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  6857. #define USB_OTG_DIEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  6858. #define USB_OTG_DIEPMSK_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  6859. #define USB_OTG_DIEPMSK_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  6860. #define USB_OTG_DIEPMSK_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  6861. #define USB_OTG_DIEPMSK_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  6862. #define USB_OTG_DIEPMSK_TXFURM 0x00000100U /*!< FIFO underrun mask */
  6863. #define USB_OTG_DIEPMSK_BIM 0x00000200U /*!< BNA interrupt mask */
  6864. /******************** Bit definition forUSB_OTG_HPTXSTS register ********************/
  6865. #define USB_OTG_HPTXSTS_PTXFSAVL 0x0000FFFFU /*!< Periodic transmit data FIFO space available */
  6866. #define USB_OTG_HPTXSTS_PTXQSAV 0x00FF0000U /*!< Periodic transmit request queue space available */
  6867. #define USB_OTG_HPTXSTS_PTXQSAV_0 0x00010000U /*!<Bit 0 */
  6868. #define USB_OTG_HPTXSTS_PTXQSAV_1 0x00020000U /*!<Bit 1 */
  6869. #define USB_OTG_HPTXSTS_PTXQSAV_2 0x00040000U /*!<Bit 2 */
  6870. #define USB_OTG_HPTXSTS_PTXQSAV_3 0x00080000U /*!<Bit 3 */
  6871. #define USB_OTG_HPTXSTS_PTXQSAV_4 0x00100000U /*!<Bit 4 */
  6872. #define USB_OTG_HPTXSTS_PTXQSAV_5 0x00200000U /*!<Bit 5 */
  6873. #define USB_OTG_HPTXSTS_PTXQSAV_6 0x00400000U /*!<Bit 6 */
  6874. #define USB_OTG_HPTXSTS_PTXQSAV_7 0x00800000U /*!<Bit 7 */
  6875. #define USB_OTG_HPTXSTS_PTXQTOP 0xFF000000U /*!< Top of the periodic transmit request queue */
  6876. #define USB_OTG_HPTXSTS_PTXQTOP_0 0x01000000U /*!<Bit 0 */
  6877. #define USB_OTG_HPTXSTS_PTXQTOP_1 0x02000000U /*!<Bit 1 */
  6878. #define USB_OTG_HPTXSTS_PTXQTOP_2 0x04000000U /*!<Bit 2 */
  6879. #define USB_OTG_HPTXSTS_PTXQTOP_3 0x08000000U /*!<Bit 3 */
  6880. #define USB_OTG_HPTXSTS_PTXQTOP_4 0x10000000U /*!<Bit 4 */
  6881. #define USB_OTG_HPTXSTS_PTXQTOP_5 0x20000000U /*!<Bit 5 */
  6882. #define USB_OTG_HPTXSTS_PTXQTOP_6 0x40000000U /*!<Bit 6 */
  6883. #define USB_OTG_HPTXSTS_PTXQTOP_7 0x80000000U /*!<Bit 7 */
  6884. /******************** Bit definition forUSB_OTG_HAINT register ********************/
  6885. #define USB_OTG_HAINT_HAINT 0x0000FFFFU /*!< Channel interrupts */
  6886. /******************** Bit definition forUSB_OTG_DOEPMSK register ********************/
  6887. #define USB_OTG_DOEPMSK_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  6888. #define USB_OTG_DOEPMSK_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  6889. #define USB_OTG_DOEPMSK_STUPM 0x00000008U /*!< SETUP phase done mask */
  6890. #define USB_OTG_DOEPMSK_OTEPDM 0x00000010U /*!< OUT token received when endpoint disabled mask */
  6891. #define USB_OTG_DOEPMSK_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received mask */
  6892. #define USB_OTG_DOEPMSK_OPEM 0x00000100U /*!< OUT packet error mask */
  6893. #define USB_OTG_DOEPMSK_BOIM 0x00000200U /*!< BNA interrupt mask */
  6894. /******************** Bit definition forUSB_OTG_GINTSTS register ********************/
  6895. #define USB_OTG_GINTSTS_CMOD 0x00000001U /*!< Current mode of operation */
  6896. #define USB_OTG_GINTSTS_MMIS 0x00000002U /*!< Mode mismatch interrupt */
  6897. #define USB_OTG_GINTSTS_OTGINT 0x00000004U /*!< OTG interrupt */
  6898. #define USB_OTG_GINTSTS_SOF 0x00000008U /*!< Start of frame */
  6899. #define USB_OTG_GINTSTS_RXFLVL 0x00000010U /*!< RxFIFO nonempty */
  6900. #define USB_OTG_GINTSTS_NPTXFE 0x00000020U /*!< Nonperiodic TxFIFO empty */
  6901. #define USB_OTG_GINTSTS_GINAKEFF 0x00000040U /*!< Global IN nonperiodic NAK effective */
  6902. #define USB_OTG_GINTSTS_BOUTNAKEFF 0x00000080U /*!< Global OUT NAK effective */
  6903. #define USB_OTG_GINTSTS_ESUSP 0x00000400U /*!< Early suspend */
  6904. #define USB_OTG_GINTSTS_USBSUSP 0x00000800U /*!< USB suspend */
  6905. #define USB_OTG_GINTSTS_USBRST 0x00001000U /*!< USB reset */
  6906. #define USB_OTG_GINTSTS_ENUMDNE 0x00002000U /*!< Enumeration done */
  6907. #define USB_OTG_GINTSTS_ISOODRP 0x00004000U /*!< Isochronous OUT packet dropped interrupt */
  6908. #define USB_OTG_GINTSTS_EOPF 0x00008000U /*!< End of periodic frame interrupt */
  6909. #define USB_OTG_GINTSTS_IEPINT 0x00040000U /*!< IN endpoint interrupt */
  6910. #define USB_OTG_GINTSTS_OEPINT 0x00080000U /*!< OUT endpoint interrupt */
  6911. #define USB_OTG_GINTSTS_IISOIXFR 0x00100000U /*!< Incomplete isochronous IN transfer */
  6912. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT 0x00200000U /*!< Incomplete periodic transfer */
  6913. #define USB_OTG_GINTSTS_DATAFSUSP 0x00400000U /*!< Data fetch suspended */
  6914. #define USB_OTG_GINTSTS_HPRTINT 0x01000000U /*!< Host port interrupt */
  6915. #define USB_OTG_GINTSTS_HCINT 0x02000000U /*!< Host channels interrupt */
  6916. #define USB_OTG_GINTSTS_PTXFE 0x04000000U /*!< Periodic TxFIFO empty */
  6917. #define USB_OTG_GINTSTS_CIDSCHG 0x10000000U /*!< Connector ID status change */
  6918. #define USB_OTG_GINTSTS_DISCINT 0x20000000U /*!< Disconnect detected interrupt */
  6919. #define USB_OTG_GINTSTS_SRQINT 0x40000000U /*!< Session request/new session detected interrupt */
  6920. #define USB_OTG_GINTSTS_WKUINT 0x80000000U /*!< Resume/remote wakeup detected interrupt */
  6921. /******************** Bit definition forUSB_OTG_GINTMSK register ********************/
  6922. #define USB_OTG_GINTMSK_MMISM 0x00000002U /*!< Mode mismatch interrupt mask */
  6923. #define USB_OTG_GINTMSK_OTGINT 0x00000004U /*!< OTG interrupt mask */
  6924. #define USB_OTG_GINTMSK_SOFM 0x00000008U /*!< Start of frame mask */
  6925. #define USB_OTG_GINTMSK_RXFLVLM 0x00000010U /*!< Receive FIFO nonempty mask */
  6926. #define USB_OTG_GINTMSK_NPTXFEM 0x00000020U /*!< Nonperiodic TxFIFO empty mask */
  6927. #define USB_OTG_GINTMSK_GINAKEFFM 0x00000040U /*!< Global nonperiodic IN NAK effective mask */
  6928. #define USB_OTG_GINTMSK_GONAKEFFM 0x00000080U /*!< Global OUT NAK effective mask */
  6929. #define USB_OTG_GINTMSK_ESUSPM 0x00000400U /*!< Early suspend mask */
  6930. #define USB_OTG_GINTMSK_USBSUSPM 0x00000800U /*!< USB suspend mask */
  6931. #define USB_OTG_GINTMSK_USBRST 0x00001000U /*!< USB reset mask */
  6932. #define USB_OTG_GINTMSK_ENUMDNEM 0x00002000U /*!< Enumeration done mask */
  6933. #define USB_OTG_GINTMSK_ISOODRPM 0x00004000U /*!< Isochronous OUT packet dropped interrupt mask */
  6934. #define USB_OTG_GINTMSK_EOPFM 0x00008000U /*!< End of periodic frame interrupt mask */
  6935. #define USB_OTG_GINTMSK_EPMISM 0x00020000U /*!< Endpoint mismatch interrupt mask */
  6936. #define USB_OTG_GINTMSK_IEPINT 0x00040000U /*!< IN endpoints interrupt mask */
  6937. #define USB_OTG_GINTMSK_OEPINT 0x00080000U /*!< OUT endpoints interrupt mask */
  6938. #define USB_OTG_GINTMSK_IISOIXFRM 0x00100000U /*!< Incomplete isochronous IN transfer mask */
  6939. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM 0x00200000U /*!< Incomplete periodic transfer mask */
  6940. #define USB_OTG_GINTMSK_FSUSPM 0x00400000U /*!< Data fetch suspended mask */
  6941. #define USB_OTG_GINTMSK_PRTIM 0x01000000U /*!< Host port interrupt mask */
  6942. #define USB_OTG_GINTMSK_HCIM 0x02000000U /*!< Host channels interrupt mask */
  6943. #define USB_OTG_GINTMSK_PTXFEM 0x04000000U /*!< Periodic TxFIFO empty mask */
  6944. #define USB_OTG_GINTMSK_CIDSCHGM 0x10000000U /*!< Connector ID status change mask */
  6945. #define USB_OTG_GINTMSK_DISCINT 0x20000000U /*!< Disconnect detected interrupt mask */
  6946. #define USB_OTG_GINTMSK_SRQIM 0x40000000U /*!< Session request/new session detected interrupt mask */
  6947. #define USB_OTG_GINTMSK_WUIM 0x80000000U /*!< Resume/remote wakeup detected interrupt mask */
  6948. /******************** Bit definition forUSB_OTG_DAINT register ********************/
  6949. #define USB_OTG_DAINT_IEPINT 0x0000FFFFU /*!< IN endpoint interrupt bits */
  6950. #define USB_OTG_DAINT_OEPINT 0xFFFF0000U /*!< OUT endpoint interrupt bits */
  6951. /******************** Bit definition forUSB_OTG_HAINTMSK register ********************/
  6952. #define USB_OTG_HAINTMSK_HAINTM 0x0000FFFFU /*!< Channel interrupt mask */
  6953. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  6954. #define USB_OTG_GRXSTSP_EPNUM 0x0000000FU /*!< IN EP interrupt mask bits */
  6955. #define USB_OTG_GRXSTSP_BCNT 0x00007FF0U /*!< OUT EP interrupt mask bits */
  6956. #define USB_OTG_GRXSTSP_DPID 0x00018000U /*!< OUT EP interrupt mask bits */
  6957. #define USB_OTG_GRXSTSP_PKTSTS 0x001E0000U /*!< OUT EP interrupt mask bits */
  6958. /******************** Bit definition forUSB_OTG_DAINTMSK register ********************/
  6959. #define USB_OTG_DAINTMSK_IEPM 0x0000FFFFU /*!< IN EP interrupt mask bits */
  6960. #define USB_OTG_DAINTMSK_OEPM 0xFFFF0000U /*!< OUT EP interrupt mask bits */
  6961. /******************** Bit definition for OTG register ********************/
  6962. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  6963. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  6964. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  6965. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  6966. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  6967. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  6968. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  6969. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  6970. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  6971. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  6972. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  6973. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  6974. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  6975. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  6976. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  6977. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  6978. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  6979. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  6980. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  6981. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  6982. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  6983. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  6984. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  6985. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  6986. /******************** Bit definition for OTG register ********************/
  6987. #define USB_OTG_CHNUM 0x0000000FU /*!< Channel number */
  6988. #define USB_OTG_CHNUM_0 0x00000001U /*!<Bit 0 */
  6989. #define USB_OTG_CHNUM_1 0x00000002U /*!<Bit 1 */
  6990. #define USB_OTG_CHNUM_2 0x00000004U /*!<Bit 2 */
  6991. #define USB_OTG_CHNUM_3 0x00000008U /*!<Bit 3 */
  6992. #define USB_OTG_BCNT 0x00007FF0U /*!< Byte count */
  6993. #define USB_OTG_DPID 0x00018000U /*!< Data PID */
  6994. #define USB_OTG_DPID_0 0x00008000U /*!<Bit 0 */
  6995. #define USB_OTG_DPID_1 0x00010000U /*!<Bit 1 */
  6996. #define USB_OTG_PKTSTS 0x001E0000U /*!< Packet status */
  6997. #define USB_OTG_PKTSTS_0 0x00020000U /*!<Bit 0 */
  6998. #define USB_OTG_PKTSTS_1 0x00040000U /*!<Bit 1 */
  6999. #define USB_OTG_PKTSTS_2 0x00080000U /*!<Bit 2 */
  7000. #define USB_OTG_PKTSTS_3 0x00100000U /*!<Bit 3 */
  7001. #define USB_OTG_EPNUM 0x0000000FU /*!< Endpoint number */
  7002. #define USB_OTG_EPNUM_0 0x00000001U /*!<Bit 0 */
  7003. #define USB_OTG_EPNUM_1 0x00000002U /*!<Bit 1 */
  7004. #define USB_OTG_EPNUM_2 0x00000004U /*!<Bit 2 */
  7005. #define USB_OTG_EPNUM_3 0x00000008U /*!<Bit 3 */
  7006. #define USB_OTG_FRMNUM 0x01E00000U /*!< Frame number */
  7007. #define USB_OTG_FRMNUM_0 0x00200000U /*!<Bit 0 */
  7008. #define USB_OTG_FRMNUM_1 0x00400000U /*!<Bit 1 */
  7009. #define USB_OTG_FRMNUM_2 0x00800000U /*!<Bit 2 */
  7010. #define USB_OTG_FRMNUM_3 0x01000000U /*!<Bit 3 */
  7011. /******************** Bit definition forUSB_OTG_GRXFSIZ register ********************/
  7012. #define USB_OTG_GRXFSIZ_RXFD 0x0000FFFFU /*!< RxFIFO depth */
  7013. /******************** Bit definition forUSB_OTG_DVBUSDIS register ********************/
  7014. #define USB_OTG_DVBUSDIS_VBUSDT 0x0000FFFFU /*!< Device VBUS discharge time */
  7015. /******************** Bit definition for OTG register ********************/
  7016. #define USB_OTG_NPTXFSA 0x0000FFFFU /*!< Nonperiodic transmit RAM start address */
  7017. #define USB_OTG_NPTXFD 0xFFFF0000U /*!< Nonperiodic TxFIFO depth */
  7018. #define USB_OTG_TX0FSA 0x0000FFFFU /*!< Endpoint 0 transmit RAM start address */
  7019. #define USB_OTG_TX0FD 0xFFFF0000U /*!< Endpoint 0 TxFIFO depth */
  7020. /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
  7021. #define USB_OTG_DVBUSPULSE_DVBUSP 0x00000FFFU /*!< Device VBUS pulsing time */
  7022. /******************** Bit definition forUSB_OTG_GNPTXSTS register ********************/
  7023. #define USB_OTG_GNPTXSTS_NPTXFSAV 0x0000FFFFU /*!< Nonperiodic TxFIFO space available */
  7024. #define USB_OTG_GNPTXSTS_NPTQXSAV 0x00FF0000U /*!< Nonperiodic transmit request queue space available */
  7025. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 0x00010000U /*!<Bit 0 */
  7026. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 0x00020000U /*!<Bit 1 */
  7027. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 0x00040000U /*!<Bit 2 */
  7028. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 0x00080000U /*!<Bit 3 */
  7029. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 0x00100000U /*!<Bit 4 */
  7030. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 0x00200000U /*!<Bit 5 */
  7031. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 0x00400000U /*!<Bit 6 */
  7032. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 0x00800000U /*!<Bit 7 */
  7033. #define USB_OTG_GNPTXSTS_NPTXQTOP 0x7F000000U /*!< Top of the nonperiodic transmit request queue */
  7034. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 0x01000000U /*!<Bit 0 */
  7035. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 0x02000000U /*!<Bit 1 */
  7036. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 0x04000000U /*!<Bit 2 */
  7037. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 0x08000000U /*!<Bit 3 */
  7038. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 0x10000000U /*!<Bit 4 */
  7039. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 0x20000000U /*!<Bit 5 */
  7040. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 0x40000000U /*!<Bit 6 */
  7041. /******************** Bit definition forUSB_OTG_DTHRCTL register ********************/
  7042. #define USB_OTG_DTHRCTL_NONISOTHREN 0x00000001U /*!< Nonisochronous IN endpoints threshold enable */
  7043. #define USB_OTG_DTHRCTL_ISOTHREN 0x00000002U /*!< ISO IN endpoint threshold enable */
  7044. #define USB_OTG_DTHRCTL_TXTHRLEN 0x000007FCU /*!< Transmit threshold length */
  7045. #define USB_OTG_DTHRCTL_TXTHRLEN_0 0x00000004U /*!<Bit 0 */
  7046. #define USB_OTG_DTHRCTL_TXTHRLEN_1 0x00000008U /*!<Bit 1 */
  7047. #define USB_OTG_DTHRCTL_TXTHRLEN_2 0x00000010U /*!<Bit 2 */
  7048. #define USB_OTG_DTHRCTL_TXTHRLEN_3 0x00000020U /*!<Bit 3 */
  7049. #define USB_OTG_DTHRCTL_TXTHRLEN_4 0x00000040U /*!<Bit 4 */
  7050. #define USB_OTG_DTHRCTL_TXTHRLEN_5 0x00000080U /*!<Bit 5 */
  7051. #define USB_OTG_DTHRCTL_TXTHRLEN_6 0x00000100U /*!<Bit 6 */
  7052. #define USB_OTG_DTHRCTL_TXTHRLEN_7 0x00000200U /*!<Bit 7 */
  7053. #define USB_OTG_DTHRCTL_TXTHRLEN_8 0x00000400U /*!<Bit 8 */
  7054. #define USB_OTG_DTHRCTL_RXTHREN 0x00010000U /*!< Receive threshold enable */
  7055. #define USB_OTG_DTHRCTL_RXTHRLEN 0x03FE0000U /*!< Receive threshold length */
  7056. #define USB_OTG_DTHRCTL_RXTHRLEN_0 0x00020000U /*!<Bit 0 */
  7057. #define USB_OTG_DTHRCTL_RXTHRLEN_1 0x00040000U /*!<Bit 1 */
  7058. #define USB_OTG_DTHRCTL_RXTHRLEN_2 0x00080000U /*!<Bit 2 */
  7059. #define USB_OTG_DTHRCTL_RXTHRLEN_3 0x00100000U /*!<Bit 3 */
  7060. #define USB_OTG_DTHRCTL_RXTHRLEN_4 0x00200000U /*!<Bit 4 */
  7061. #define USB_OTG_DTHRCTL_RXTHRLEN_5 0x00400000U /*!<Bit 5 */
  7062. #define USB_OTG_DTHRCTL_RXTHRLEN_6 0x00800000U /*!<Bit 6 */
  7063. #define USB_OTG_DTHRCTL_RXTHRLEN_7 0x01000000U /*!<Bit 7 */
  7064. #define USB_OTG_DTHRCTL_RXTHRLEN_8 0x02000000U /*!<Bit 8 */
  7065. #define USB_OTG_DTHRCTL_ARPEN 0x08000000U /*!< Arbiter parking enable */
  7066. /******************** Bit definition forUSB_OTG_DIEPEMPMSK register ********************/
  7067. #define USB_OTG_DIEPEMPMSK_INEPTXFEM 0x0000FFFFU /*!< IN EP Tx FIFO empty interrupt mask bits */
  7068. /******************** Bit definition forUSB_OTG_DEACHINT register ********************/
  7069. #define USB_OTG_DEACHINT_IEP1INT 0x00000002U /*!< IN endpoint 1interrupt bit */
  7070. #define USB_OTG_DEACHINT_OEP1INT 0x00020000U /*!< OUT endpoint 1 interrupt bit */
  7071. /******************** Bit definition forUSB_OTG_GCCFG register ********************/
  7072. #define USB_OTG_GCCFG_PWRDWN 0x00010000U /*!< Power down */
  7073. #define USB_OTG_GCCFG_I2CPADEN 0x00020000U /*!< Enable I2C bus connection for the external I2C PHY interface */
  7074. #define USB_OTG_GCCFG_VBUSASEN 0x00040000U /*!< Enable the VBUS sensing device */
  7075. #define USB_OTG_GCCFG_VBUSBSEN 0x00080000U /*!< Enable the VBUS sensing device */
  7076. #define USB_OTG_GCCFG_SOFOUTEN 0x00100000U /*!< SOF output enable */
  7077. #define USB_OTG_GCCFG_NOVBUSSENS 0x00200000U /*!< VBUS sensing disable option */
  7078. /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
  7079. #define USB_OTG_DEACHINTMSK_IEP1INTM 0x00000002U /*!< IN Endpoint 1 interrupt mask bit */
  7080. #define USB_OTG_DEACHINTMSK_OEP1INTM 0x00020000U /*!< OUT Endpoint 1 interrupt mask bit */
  7081. /******************** Bit definition forUSB_OTG_CID register ********************/
  7082. #define USB_OTG_CID_PRODUCT_ID 0xFFFFFFFFU /*!< Product ID field */
  7083. /******************** Bit definition forUSB_OTG_DIEPEACHMSK1 register ********************/
  7084. #define USB_OTG_DIEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  7085. #define USB_OTG_DIEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  7086. #define USB_OTG_DIEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask (nonisochronous endpoints) */
  7087. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  7088. #define USB_OTG_DIEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  7089. #define USB_OTG_DIEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  7090. #define USB_OTG_DIEPEACHMSK1_TXFURM 0x00000100U /*!< FIFO underrun mask */
  7091. #define USB_OTG_DIEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  7092. #define USB_OTG_DIEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  7093. /******************** Bit definition forUSB_OTG_HPRT register ********************/
  7094. #define USB_OTG_HPRT_PCSTS 0x00000001U /*!< Port connect status */
  7095. #define USB_OTG_HPRT_PCDET 0x00000002U /*!< Port connect detected */
  7096. #define USB_OTG_HPRT_PENA 0x00000004U /*!< Port enable */
  7097. #define USB_OTG_HPRT_PENCHNG 0x00000008U /*!< Port enable/disable change */
  7098. #define USB_OTG_HPRT_POCA 0x00000010U /*!< Port overcurrent active */
  7099. #define USB_OTG_HPRT_POCCHNG 0x00000020U /*!< Port overcurrent change */
  7100. #define USB_OTG_HPRT_PRES 0x00000040U /*!< Port resume */
  7101. #define USB_OTG_HPRT_PSUSP 0x00000080U /*!< Port suspend */
  7102. #define USB_OTG_HPRT_PRST 0x00000100U /*!< Port reset */
  7103. #define USB_OTG_HPRT_PLSTS 0x00000C00U /*!< Port line status */
  7104. #define USB_OTG_HPRT_PLSTS_0 0x00000400U /*!<Bit 0 */
  7105. #define USB_OTG_HPRT_PLSTS_1 0x00000800U /*!<Bit 1 */
  7106. #define USB_OTG_HPRT_PPWR 0x00001000U /*!< Port power */
  7107. #define USB_OTG_HPRT_PTCTL 0x0001E000U /*!< Port test control */
  7108. #define USB_OTG_HPRT_PTCTL_0 0x00002000U /*!<Bit 0 */
  7109. #define USB_OTG_HPRT_PTCTL_1 0x00004000U /*!<Bit 1 */
  7110. #define USB_OTG_HPRT_PTCTL_2 0x00008000U /*!<Bit 2 */
  7111. #define USB_OTG_HPRT_PTCTL_3 0x00010000U /*!<Bit 3 */
  7112. #define USB_OTG_HPRT_PSPD 0x00060000U /*!< Port speed */
  7113. #define USB_OTG_HPRT_PSPD_0 0x00020000U /*!<Bit 0 */
  7114. #define USB_OTG_HPRT_PSPD_1 0x00040000U /*!<Bit 1 */
  7115. /******************** Bit definition forUSB_OTG_DOEPEACHMSK1 register ********************/
  7116. #define USB_OTG_DOEPEACHMSK1_XFRCM 0x00000001U /*!< Transfer completed interrupt mask */
  7117. #define USB_OTG_DOEPEACHMSK1_EPDM 0x00000002U /*!< Endpoint disabled interrupt mask */
  7118. #define USB_OTG_DOEPEACHMSK1_TOM 0x00000008U /*!< Timeout condition mask */
  7119. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK 0x00000010U /*!< IN token received when TxFIFO empty mask */
  7120. #define USB_OTG_DOEPEACHMSK1_INEPNMM 0x00000020U /*!< IN token received with EP mismatch mask */
  7121. #define USB_OTG_DOEPEACHMSK1_INEPNEM 0x00000040U /*!< IN endpoint NAK effective mask */
  7122. #define USB_OTG_DOEPEACHMSK1_TXFURM 0x00000100U /*!< OUT packet error mask */
  7123. #define USB_OTG_DOEPEACHMSK1_BIM 0x00000200U /*!< BNA interrupt mask */
  7124. #define USB_OTG_DOEPEACHMSK1_BERRM 0x00001000U /*!< Bubble error interrupt mask */
  7125. #define USB_OTG_DOEPEACHMSK1_NAKM 0x00002000U /*!< NAK interrupt mask */
  7126. #define USB_OTG_DOEPEACHMSK1_NYETM 0x00004000U /*!< NYET interrupt mask */
  7127. /******************** Bit definition forUSB_OTG_HPTXFSIZ register ********************/
  7128. #define USB_OTG_HPTXFSIZ_PTXSA 0x0000FFFFU /*!< Host periodic TxFIFO start address */
  7129. #define USB_OTG_HPTXFSIZ_PTXFD 0xFFFF0000U /*!< Host periodic TxFIFO depth */
  7130. /******************** Bit definition forUSB_OTG_DIEPCTL register ********************/
  7131. #define USB_OTG_DIEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */
  7132. #define USB_OTG_DIEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  7133. #define USB_OTG_DIEPCTL_EONUM_DPID 0x00010000U /*!< Even/odd frame */
  7134. #define USB_OTG_DIEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  7135. #define USB_OTG_DIEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  7136. #define USB_OTG_DIEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  7137. #define USB_OTG_DIEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  7138. #define USB_OTG_DIEPCTL_STALL 0x00200000U /*!< STALL handshake */
  7139. #define USB_OTG_DIEPCTL_TXFNUM 0x03C00000U /*!< TxFIFO number */
  7140. #define USB_OTG_DIEPCTL_TXFNUM_0 0x00400000U /*!<Bit 0 */
  7141. #define USB_OTG_DIEPCTL_TXFNUM_1 0x00800000U /*!<Bit 1 */
  7142. #define USB_OTG_DIEPCTL_TXFNUM_2 0x01000000U /*!<Bit 2 */
  7143. #define USB_OTG_DIEPCTL_TXFNUM_3 0x02000000U /*!<Bit 3 */
  7144. #define USB_OTG_DIEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  7145. #define USB_OTG_DIEPCTL_SNAK 0x08000000U /*!< Set NAK */
  7146. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  7147. #define USB_OTG_DIEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  7148. #define USB_OTG_DIEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  7149. #define USB_OTG_DIEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  7150. /******************** Bit definition forUSB_OTG_HCCHAR register ********************/
  7151. #define USB_OTG_HCCHAR_MPSIZ 0x000007FFU /*!< Maximum packet size */
  7152. #define USB_OTG_HCCHAR_EPNUM 0x00007800U /*!< Endpoint number */
  7153. #define USB_OTG_HCCHAR_EPNUM_0 0x00000800U /*!<Bit 0 */
  7154. #define USB_OTG_HCCHAR_EPNUM_1 0x00001000U /*!<Bit 1 */
  7155. #define USB_OTG_HCCHAR_EPNUM_2 0x00002000U /*!<Bit 2 */
  7156. #define USB_OTG_HCCHAR_EPNUM_3 0x00004000U /*!<Bit 3 */
  7157. #define USB_OTG_HCCHAR_EPDIR 0x00008000U /*!< Endpoint direction */
  7158. #define USB_OTG_HCCHAR_LSDEV 0x00020000U /*!< Low-speed device */
  7159. #define USB_OTG_HCCHAR_EPTYP 0x000C0000U /*!< Endpoint type */
  7160. #define USB_OTG_HCCHAR_EPTYP_0 0x00040000U /*!<Bit 0 */
  7161. #define USB_OTG_HCCHAR_EPTYP_1 0x00080000U /*!<Bit 1 */
  7162. #define USB_OTG_HCCHAR_MC 0x00300000U /*!< Multi Count (MC) / Error Count (EC) */
  7163. #define USB_OTG_HCCHAR_MC_0 0x00100000U /*!<Bit 0 */
  7164. #define USB_OTG_HCCHAR_MC_1 0x00200000U /*!<Bit 1 */
  7165. #define USB_OTG_HCCHAR_DAD 0x1FC00000U /*!< Device address */
  7166. #define USB_OTG_HCCHAR_DAD_0 0x00400000U /*!<Bit 0 */
  7167. #define USB_OTG_HCCHAR_DAD_1 0x00800000U /*!<Bit 1 */
  7168. #define USB_OTG_HCCHAR_DAD_2 0x01000000U /*!<Bit 2 */
  7169. #define USB_OTG_HCCHAR_DAD_3 0x02000000U /*!<Bit 3 */
  7170. #define USB_OTG_HCCHAR_DAD_4 0x04000000U /*!<Bit 4 */
  7171. #define USB_OTG_HCCHAR_DAD_5 0x08000000U /*!<Bit 5 */
  7172. #define USB_OTG_HCCHAR_DAD_6 0x10000000U /*!<Bit 6 */
  7173. #define USB_OTG_HCCHAR_ODDFRM 0x20000000U /*!< Odd frame */
  7174. #define USB_OTG_HCCHAR_CHDIS 0x40000000U /*!< Channel disable */
  7175. #define USB_OTG_HCCHAR_CHENA 0x80000000U /*!< Channel enable */
  7176. /******************** Bit definition forUSB_OTG_HCSPLT register ********************/
  7177. #define USB_OTG_HCSPLT_PRTADDR 0x0000007FU /*!< Port address */
  7178. #define USB_OTG_HCSPLT_PRTADDR_0 0x00000001U /*!<Bit 0 */
  7179. #define USB_OTG_HCSPLT_PRTADDR_1 0x00000002U /*!<Bit 1 */
  7180. #define USB_OTG_HCSPLT_PRTADDR_2 0x00000004U /*!<Bit 2 */
  7181. #define USB_OTG_HCSPLT_PRTADDR_3 0x00000008U /*!<Bit 3 */
  7182. #define USB_OTG_HCSPLT_PRTADDR_4 0x00000010U /*!<Bit 4 */
  7183. #define USB_OTG_HCSPLT_PRTADDR_5 0x00000020U /*!<Bit 5 */
  7184. #define USB_OTG_HCSPLT_PRTADDR_6 0x00000040U /*!<Bit 6 */
  7185. #define USB_OTG_HCSPLT_HUBADDR 0x00003F80U /*!< Hub address */
  7186. #define USB_OTG_HCSPLT_HUBADDR_0 0x00000080U /*!<Bit 0 */
  7187. #define USB_OTG_HCSPLT_HUBADDR_1 0x00000100U /*!<Bit 1 */
  7188. #define USB_OTG_HCSPLT_HUBADDR_2 0x00000200U /*!<Bit 2 */
  7189. #define USB_OTG_HCSPLT_HUBADDR_3 0x00000400U /*!<Bit 3 */
  7190. #define USB_OTG_HCSPLT_HUBADDR_4 0x00000800U /*!<Bit 4 */
  7191. #define USB_OTG_HCSPLT_HUBADDR_5 0x00001000U /*!<Bit 5 */
  7192. #define USB_OTG_HCSPLT_HUBADDR_6 0x00002000U /*!<Bit 6 */
  7193. #define USB_OTG_HCSPLT_XACTPOS 0x0000C000U /*!< XACTPOS */
  7194. #define USB_OTG_HCSPLT_XACTPOS_0 0x00004000U /*!<Bit 0 */
  7195. #define USB_OTG_HCSPLT_XACTPOS_1 0x00008000U /*!<Bit 1 */
  7196. #define USB_OTG_HCSPLT_COMPLSPLT 0x00010000U /*!< Do complete split */
  7197. #define USB_OTG_HCSPLT_SPLITEN 0x80000000U /*!< Split enable */
  7198. /******************** Bit definition forUSB_OTG_HCINT register ********************/
  7199. #define USB_OTG_HCINT_XFRC 0x00000001U /*!< Transfer completed */
  7200. #define USB_OTG_HCINT_CHH 0x00000002U /*!< Channel halted */
  7201. #define USB_OTG_HCINT_AHBERR 0x00000004U /*!< AHB error */
  7202. #define USB_OTG_HCINT_STALL 0x00000008U /*!< STALL response received interrupt */
  7203. #define USB_OTG_HCINT_NAK 0x00000010U /*!< NAK response received interrupt */
  7204. #define USB_OTG_HCINT_ACK 0x00000020U /*!< ACK response received/transmitted interrupt */
  7205. #define USB_OTG_HCINT_NYET 0x00000040U /*!< Response received interrupt */
  7206. #define USB_OTG_HCINT_TXERR 0x00000080U /*!< Transaction error */
  7207. #define USB_OTG_HCINT_BBERR 0x00000100U /*!< Babble error */
  7208. #define USB_OTG_HCINT_FRMOR 0x00000200U /*!< Frame overrun */
  7209. #define USB_OTG_HCINT_DTERR 0x00000400U /*!< Data toggle error */
  7210. /******************** Bit definition forUSB_OTG_DIEPINT register ********************/
  7211. #define USB_OTG_DIEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  7212. #define USB_OTG_DIEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  7213. #define USB_OTG_DIEPINT_TOC 0x00000008U /*!< Timeout condition */
  7214. #define USB_OTG_DIEPINT_ITTXFE 0x00000010U /*!< IN token received when TxFIFO is empty */
  7215. #define USB_OTG_DIEPINT_INEPNE 0x00000040U /*!< IN endpoint NAK effective */
  7216. #define USB_OTG_DIEPINT_TXFE 0x00000080U /*!< Transmit FIFO empty */
  7217. #define USB_OTG_DIEPINT_TXFIFOUDRN 0x00000100U /*!< Transmit Fifo Underrun */
  7218. #define USB_OTG_DIEPINT_BNA 0x00000200U /*!< Buffer not available interrupt */
  7219. #define USB_OTG_DIEPINT_PKTDRPSTS 0x00000800U /*!< Packet dropped status */
  7220. #define USB_OTG_DIEPINT_BERR 0x00001000U /*!< Babble error interrupt */
  7221. #define USB_OTG_DIEPINT_NAK 0x00002000U /*!< NAK interrupt */
  7222. /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
  7223. #define USB_OTG_HCINTMSK_XFRCM 0x00000001U /*!< Transfer completed mask */
  7224. #define USB_OTG_HCINTMSK_CHHM 0x00000002U /*!< Channel halted mask */
  7225. #define USB_OTG_HCINTMSK_AHBERR 0x00000004U /*!< AHB error */
  7226. #define USB_OTG_HCINTMSK_STALLM 0x00000008U /*!< STALL response received interrupt mask */
  7227. #define USB_OTG_HCINTMSK_NAKM 0x00000010U /*!< NAK response received interrupt mask */
  7228. #define USB_OTG_HCINTMSK_ACKM 0x00000020U /*!< ACK response received/transmitted interrupt mask */
  7229. #define USB_OTG_HCINTMSK_NYET 0x00000040U /*!< response received interrupt mask */
  7230. #define USB_OTG_HCINTMSK_TXERRM 0x00000080U /*!< Transaction error mask */
  7231. #define USB_OTG_HCINTMSK_BBERRM 0x00000100U /*!< Babble error mask */
  7232. #define USB_OTG_HCINTMSK_FRMORM 0x00000200U /*!< Frame overrun mask */
  7233. #define USB_OTG_HCINTMSK_DTERRM 0x00000400U /*!< Data toggle error mask */
  7234. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  7235. #define USB_OTG_DIEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  7236. #define USB_OTG_DIEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  7237. #define USB_OTG_DIEPTSIZ_MULCNT 0x60000000U /*!< Packet count */
  7238. /******************** Bit definition forUSB_OTG_HCTSIZ register ********************/
  7239. #define USB_OTG_HCTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  7240. #define USB_OTG_HCTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  7241. #define USB_OTG_HCTSIZ_DOPING 0x80000000U /*!< Do PING */
  7242. #define USB_OTG_HCTSIZ_DPID 0x60000000U /*!< Data PID */
  7243. #define USB_OTG_HCTSIZ_DPID_0 0x20000000U /*!<Bit 0 */
  7244. #define USB_OTG_HCTSIZ_DPID_1 0x40000000U /*!<Bit 1 */
  7245. /******************** Bit definition forUSB_OTG_DIEPDMA register ********************/
  7246. #define USB_OTG_DIEPDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  7247. /******************** Bit definition forUSB_OTG_HCDMA register ********************/
  7248. #define USB_OTG_HCDMA_DMAADDR 0xFFFFFFFFU /*!< DMA address */
  7249. /******************** Bit definition forUSB_OTG_DTXFSTS register ********************/
  7250. #define USB_OTG_DTXFSTS_INEPTFSAV 0x0000FFFFU /*!< IN endpoint TxFIFO space avail */
  7251. /******************** Bit definition forUSB_OTG_DIEPTXF register ********************/
  7252. #define USB_OTG_DIEPTXF_INEPTXSA 0x0000FFFFU /*!< IN endpoint FIFOx transmit RAM start address */
  7253. #define USB_OTG_DIEPTXF_INEPTXFD 0xFFFF0000U /*!< IN endpoint TxFIFO depth */
  7254. /******************** Bit definition forUSB_OTG_DOEPCTL register ********************/
  7255. #define USB_OTG_DOEPCTL_MPSIZ 0x000007FFU /*!< Maximum packet size */ /*!<Bit 1 */
  7256. #define USB_OTG_DOEPCTL_USBAEP 0x00008000U /*!< USB active endpoint */
  7257. #define USB_OTG_DOEPCTL_NAKSTS 0x00020000U /*!< NAK status */
  7258. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM 0x10000000U /*!< Set DATA0 PID */
  7259. #define USB_OTG_DOEPCTL_SODDFRM 0x20000000U /*!< Set odd frame */
  7260. #define USB_OTG_DOEPCTL_EPTYP 0x000C0000U /*!< Endpoint type */
  7261. #define USB_OTG_DOEPCTL_EPTYP_0 0x00040000U /*!<Bit 0 */
  7262. #define USB_OTG_DOEPCTL_EPTYP_1 0x00080000U /*!<Bit 1 */
  7263. #define USB_OTG_DOEPCTL_SNPM 0x00100000U /*!< Snoop mode */
  7264. #define USB_OTG_DOEPCTL_STALL 0x00200000U /*!< STALL handshake */
  7265. #define USB_OTG_DOEPCTL_CNAK 0x04000000U /*!< Clear NAK */
  7266. #define USB_OTG_DOEPCTL_SNAK 0x08000000U /*!< Set NAK */
  7267. #define USB_OTG_DOEPCTL_EPDIS 0x40000000U /*!< Endpoint disable */
  7268. #define USB_OTG_DOEPCTL_EPENA 0x80000000U /*!< Endpoint enable */
  7269. /******************** Bit definition forUSB_OTG_DOEPINT register ********************/
  7270. #define USB_OTG_DOEPINT_XFRC 0x00000001U /*!< Transfer completed interrupt */
  7271. #define USB_OTG_DOEPINT_EPDISD 0x00000002U /*!< Endpoint disabled interrupt */
  7272. #define USB_OTG_DOEPINT_STUP 0x00000008U /*!< SETUP phase done */
  7273. #define USB_OTG_DOEPINT_OTEPDIS 0x00000010U /*!< OUT token received when endpoint disabled */
  7274. #define USB_OTG_DOEPINT_B2BSTUP 0x00000040U /*!< Back-to-back SETUP packets received */
  7275. #define USB_OTG_DOEPINT_NYET 0x00004000U /*!< NYET interrupt */
  7276. /******************** Bit definition forUSB_OTG_DOEPTSIZ register ********************/
  7277. #define USB_OTG_DOEPTSIZ_XFRSIZ 0x0007FFFFU /*!< Transfer size */
  7278. #define USB_OTG_DOEPTSIZ_PKTCNT 0x1FF80000U /*!< Packet count */
  7279. #define USB_OTG_DOEPTSIZ_STUPCNT 0x60000000U /*!< SETUP packet count */
  7280. #define USB_OTG_DOEPTSIZ_STUPCNT_0 0x20000000U /*!<Bit 0 */
  7281. #define USB_OTG_DOEPTSIZ_STUPCNT_1 0x40000000U /*!<Bit 1 */
  7282. /******************** Bit definition for PCGCCTL register ********************/
  7283. #define USB_OTG_PCGCCTL_STOPCLK 0x00000001U /*!< SETUP packet count */
  7284. #define USB_OTG_PCGCCTL_GATECLK 0x00000002U /*!<Bit 0 */
  7285. #define USB_OTG_PCGCCTL_PHYSUSP 0x00000010U /*!<Bit 1 */
  7286. /**
  7287. * @}
  7288. */
  7289. /**
  7290. * @}
  7291. */
  7292. /** @addtogroup Exported_macros
  7293. * @{
  7294. */
  7295. /******************************* ADC Instances ********************************/
  7296. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
  7297. ((INSTANCE) == ADC2) || \
  7298. ((INSTANCE) == ADC3))
  7299. /******************************* CAN Instances ********************************/
  7300. #define IS_CAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CAN1) || \
  7301. ((INSTANCE) == CAN2))
  7302. /******************************* CRC Instances ********************************/
  7303. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  7304. /******************************* DAC Instances ********************************/
  7305. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
  7306. /******************************* DCMI Instances *******************************/
  7307. #define IS_DCMI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DCMI)
  7308. /******************************** DMA Instances *******************************/
  7309. #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  7310. ((INSTANCE) == DMA1_Stream1) || \
  7311. ((INSTANCE) == DMA1_Stream2) || \
  7312. ((INSTANCE) == DMA1_Stream3) || \
  7313. ((INSTANCE) == DMA1_Stream4) || \
  7314. ((INSTANCE) == DMA1_Stream5) || \
  7315. ((INSTANCE) == DMA1_Stream6) || \
  7316. ((INSTANCE) == DMA1_Stream7) || \
  7317. ((INSTANCE) == DMA2_Stream0) || \
  7318. ((INSTANCE) == DMA2_Stream1) || \
  7319. ((INSTANCE) == DMA2_Stream2) || \
  7320. ((INSTANCE) == DMA2_Stream3) || \
  7321. ((INSTANCE) == DMA2_Stream4) || \
  7322. ((INSTANCE) == DMA2_Stream5) || \
  7323. ((INSTANCE) == DMA2_Stream6) || \
  7324. ((INSTANCE) == DMA2_Stream7))
  7325. /******************************* GPIO Instances *******************************/
  7326. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  7327. ((INSTANCE) == GPIOB) || \
  7328. ((INSTANCE) == GPIOC) || \
  7329. ((INSTANCE) == GPIOD) || \
  7330. ((INSTANCE) == GPIOE) || \
  7331. ((INSTANCE) == GPIOF) || \
  7332. ((INSTANCE) == GPIOG) || \
  7333. ((INSTANCE) == GPIOH) || \
  7334. ((INSTANCE) == GPIOI))
  7335. /******************************** I2C Instances *******************************/
  7336. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  7337. ((INSTANCE) == I2C2) || \
  7338. ((INSTANCE) == I2C3))
  7339. /******************************* SMBUS Instances ******************************/
  7340. #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE
  7341. /******************************** I2S Instances *******************************/
  7342. #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \
  7343. ((INSTANCE) == SPI3))
  7344. /******************************* RNG Instances ********************************/
  7345. #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
  7346. /****************************** RTC Instances *********************************/
  7347. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  7348. /******************************** SPI Instances *******************************/
  7349. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  7350. ((INSTANCE) == SPI2) || \
  7351. ((INSTANCE) == SPI3))
  7352. /****************** TIM Instances : All supported instances *******************/
  7353. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7354. ((INSTANCE) == TIM2) || \
  7355. ((INSTANCE) == TIM3) || \
  7356. ((INSTANCE) == TIM4) || \
  7357. ((INSTANCE) == TIM5) || \
  7358. ((INSTANCE) == TIM6) || \
  7359. ((INSTANCE) == TIM7) || \
  7360. ((INSTANCE) == TIM8) || \
  7361. ((INSTANCE) == TIM9) || \
  7362. ((INSTANCE) == TIM10) || \
  7363. ((INSTANCE) == TIM11) || \
  7364. ((INSTANCE) == TIM12) || \
  7365. ((INSTANCE) == TIM13) || \
  7366. ((INSTANCE) == TIM14))
  7367. /************* TIM Instances : at least 1 capture/compare channel *************/
  7368. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7369. ((INSTANCE) == TIM2) || \
  7370. ((INSTANCE) == TIM3) || \
  7371. ((INSTANCE) == TIM4) || \
  7372. ((INSTANCE) == TIM5) || \
  7373. ((INSTANCE) == TIM8) || \
  7374. ((INSTANCE) == TIM9) || \
  7375. ((INSTANCE) == TIM10) || \
  7376. ((INSTANCE) == TIM11) || \
  7377. ((INSTANCE) == TIM12) || \
  7378. ((INSTANCE) == TIM13) || \
  7379. ((INSTANCE) == TIM14))
  7380. /************ TIM Instances : at least 2 capture/compare channels *************/
  7381. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7382. ((INSTANCE) == TIM2) || \
  7383. ((INSTANCE) == TIM3) || \
  7384. ((INSTANCE) == TIM4) || \
  7385. ((INSTANCE) == TIM5) || \
  7386. ((INSTANCE) == TIM8) || \
  7387. ((INSTANCE) == TIM9) || \
  7388. ((INSTANCE) == TIM12))
  7389. /************ TIM Instances : at least 3 capture/compare channels *************/
  7390. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7391. ((INSTANCE) == TIM2) || \
  7392. ((INSTANCE) == TIM3) || \
  7393. ((INSTANCE) == TIM4) || \
  7394. ((INSTANCE) == TIM5) || \
  7395. ((INSTANCE) == TIM8))
  7396. /************ TIM Instances : at least 4 capture/compare channels *************/
  7397. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7398. ((INSTANCE) == TIM2) || \
  7399. ((INSTANCE) == TIM3) || \
  7400. ((INSTANCE) == TIM4) || \
  7401. ((INSTANCE) == TIM5) || \
  7402. ((INSTANCE) == TIM8))
  7403. /******************** TIM Instances : Advanced-control timers *****************/
  7404. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7405. ((INSTANCE) == TIM8))
  7406. /******************* TIM Instances : Timer input XOR function *****************/
  7407. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7408. ((INSTANCE) == TIM2) || \
  7409. ((INSTANCE) == TIM3) || \
  7410. ((INSTANCE) == TIM4) || \
  7411. ((INSTANCE) == TIM5) || \
  7412. ((INSTANCE) == TIM8))
  7413. /****************** TIM Instances : DMA requests generation (UDE) *************/
  7414. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7415. ((INSTANCE) == TIM2) || \
  7416. ((INSTANCE) == TIM3) || \
  7417. ((INSTANCE) == TIM4) || \
  7418. ((INSTANCE) == TIM5) || \
  7419. ((INSTANCE) == TIM6) || \
  7420. ((INSTANCE) == TIM7) || \
  7421. ((INSTANCE) == TIM8))
  7422. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  7423. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7424. ((INSTANCE) == TIM2) || \
  7425. ((INSTANCE) == TIM3) || \
  7426. ((INSTANCE) == TIM4) || \
  7427. ((INSTANCE) == TIM5) || \
  7428. ((INSTANCE) == TIM8))
  7429. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  7430. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7431. ((INSTANCE) == TIM2) || \
  7432. ((INSTANCE) == TIM3) || \
  7433. ((INSTANCE) == TIM4) || \
  7434. ((INSTANCE) == TIM5) || \
  7435. ((INSTANCE) == TIM8))
  7436. /******************** TIM Instances : DMA burst feature ***********************/
  7437. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7438. ((INSTANCE) == TIM2) || \
  7439. ((INSTANCE) == TIM3) || \
  7440. ((INSTANCE) == TIM4) || \
  7441. ((INSTANCE) == TIM5) || \
  7442. ((INSTANCE) == TIM8))
  7443. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  7444. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7445. ((INSTANCE) == TIM2) || \
  7446. ((INSTANCE) == TIM3) || \
  7447. ((INSTANCE) == TIM4) || \
  7448. ((INSTANCE) == TIM5) || \
  7449. ((INSTANCE) == TIM6) || \
  7450. ((INSTANCE) == TIM7) || \
  7451. ((INSTANCE) == TIM8) || \
  7452. ((INSTANCE) == TIM9) || \
  7453. ((INSTANCE) == TIM12))
  7454. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  7455. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7456. ((INSTANCE) == TIM2) || \
  7457. ((INSTANCE) == TIM3) || \
  7458. ((INSTANCE) == TIM4) || \
  7459. ((INSTANCE) == TIM5) || \
  7460. ((INSTANCE) == TIM8) || \
  7461. ((INSTANCE) == TIM9) || \
  7462. ((INSTANCE) == TIM12))
  7463. /********************** TIM Instances : 32 bit Counter ************************/
  7464. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \
  7465. ((INSTANCE) == TIM5))
  7466. /***************** TIM Instances : external trigger input available ***********/
  7467. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7468. ((INSTANCE) == TIM2) || \
  7469. ((INSTANCE) == TIM3) || \
  7470. ((INSTANCE) == TIM4) || \
  7471. ((INSTANCE) == TIM5) || \
  7472. ((INSTANCE) == TIM8))
  7473. /****************** TIM Instances : remapping capability **********************/
  7474. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7475. ((INSTANCE) == TIM5) || \
  7476. ((INSTANCE) == TIM11))
  7477. /******************* TIM Instances : output(s) available **********************/
  7478. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  7479. ((((INSTANCE) == TIM1) && \
  7480. (((CHANNEL) == TIM_CHANNEL_1) || \
  7481. ((CHANNEL) == TIM_CHANNEL_2) || \
  7482. ((CHANNEL) == TIM_CHANNEL_3) || \
  7483. ((CHANNEL) == TIM_CHANNEL_4))) \
  7484. || \
  7485. (((INSTANCE) == TIM2) && \
  7486. (((CHANNEL) == TIM_CHANNEL_1) || \
  7487. ((CHANNEL) == TIM_CHANNEL_2) || \
  7488. ((CHANNEL) == TIM_CHANNEL_3) || \
  7489. ((CHANNEL) == TIM_CHANNEL_4))) \
  7490. || \
  7491. (((INSTANCE) == TIM3) && \
  7492. (((CHANNEL) == TIM_CHANNEL_1) || \
  7493. ((CHANNEL) == TIM_CHANNEL_2) || \
  7494. ((CHANNEL) == TIM_CHANNEL_3) || \
  7495. ((CHANNEL) == TIM_CHANNEL_4))) \
  7496. || \
  7497. (((INSTANCE) == TIM4) && \
  7498. (((CHANNEL) == TIM_CHANNEL_1) || \
  7499. ((CHANNEL) == TIM_CHANNEL_2) || \
  7500. ((CHANNEL) == TIM_CHANNEL_3) || \
  7501. ((CHANNEL) == TIM_CHANNEL_4))) \
  7502. || \
  7503. (((INSTANCE) == TIM5) && \
  7504. (((CHANNEL) == TIM_CHANNEL_1) || \
  7505. ((CHANNEL) == TIM_CHANNEL_2) || \
  7506. ((CHANNEL) == TIM_CHANNEL_3) || \
  7507. ((CHANNEL) == TIM_CHANNEL_4))) \
  7508. || \
  7509. (((INSTANCE) == TIM8) && \
  7510. (((CHANNEL) == TIM_CHANNEL_1) || \
  7511. ((CHANNEL) == TIM_CHANNEL_2) || \
  7512. ((CHANNEL) == TIM_CHANNEL_3) || \
  7513. ((CHANNEL) == TIM_CHANNEL_4))) \
  7514. || \
  7515. (((INSTANCE) == TIM9) && \
  7516. (((CHANNEL) == TIM_CHANNEL_1) || \
  7517. ((CHANNEL) == TIM_CHANNEL_2))) \
  7518. || \
  7519. (((INSTANCE) == TIM10) && \
  7520. (((CHANNEL) == TIM_CHANNEL_1))) \
  7521. || \
  7522. (((INSTANCE) == TIM11) && \
  7523. (((CHANNEL) == TIM_CHANNEL_1))) \
  7524. || \
  7525. (((INSTANCE) == TIM12) && \
  7526. (((CHANNEL) == TIM_CHANNEL_1) || \
  7527. ((CHANNEL) == TIM_CHANNEL_2))) \
  7528. || \
  7529. (((INSTANCE) == TIM13) && \
  7530. (((CHANNEL) == TIM_CHANNEL_1))) \
  7531. || \
  7532. (((INSTANCE) == TIM14) && \
  7533. (((CHANNEL) == TIM_CHANNEL_1))))
  7534. /************ TIM Instances : complementary output(s) available ***************/
  7535. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  7536. ((((INSTANCE) == TIM1) && \
  7537. (((CHANNEL) == TIM_CHANNEL_1) || \
  7538. ((CHANNEL) == TIM_CHANNEL_2) || \
  7539. ((CHANNEL) == TIM_CHANNEL_3))) \
  7540. || \
  7541. (((INSTANCE) == TIM8) && \
  7542. (((CHANNEL) == TIM_CHANNEL_1) || \
  7543. ((CHANNEL) == TIM_CHANNEL_2) || \
  7544. ((CHANNEL) == TIM_CHANNEL_3))))
  7545. /******************** USART Instances : Synchronous mode **********************/
  7546. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7547. ((INSTANCE) == USART2) || \
  7548. ((INSTANCE) == USART3) || \
  7549. ((INSTANCE) == USART6))
  7550. /******************** UART Instances : Asynchronous mode **********************/
  7551. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7552. ((INSTANCE) == USART2) || \
  7553. ((INSTANCE) == USART3) || \
  7554. ((INSTANCE) == UART4) || \
  7555. ((INSTANCE) == UART5) || \
  7556. ((INSTANCE) == USART6))
  7557. /****************** UART Instances : Hardware Flow control ********************/
  7558. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7559. ((INSTANCE) == USART2) || \
  7560. ((INSTANCE) == USART3) || \
  7561. ((INSTANCE) == USART6))
  7562. /********************* UART Instances : Smart card mode ***********************/
  7563. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7564. ((INSTANCE) == USART2) || \
  7565. ((INSTANCE) == USART3) || \
  7566. ((INSTANCE) == USART6))
  7567. /*********************** UART Instances : IRDA mode ***************************/
  7568. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7569. ((INSTANCE) == USART2) || \
  7570. ((INSTANCE) == USART3) || \
  7571. ((INSTANCE) == UART4) || \
  7572. ((INSTANCE) == UART5) || \
  7573. ((INSTANCE) == USART6))
  7574. /*********************** PCD Instances ****************************************/
  7575. #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS) || \
  7576. ((INSTANCE) == USB_OTG_HS))
  7577. /*********************** HCD Instances ****************************************/
  7578. #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS) || \
  7579. ((INSTANCE) == USB_OTG_HS))
  7580. /****************************** IWDG Instances ********************************/
  7581. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  7582. /****************************** WWDG Instances ********************************/
  7583. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  7584. /****************************** SDIO Instances ********************************/
  7585. #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO)
  7586. /****************************** USB Exported Constants ************************/
  7587. #define USB_OTG_FS_HOST_MAX_CHANNEL_NBR 8U
  7588. #define USB_OTG_FS_MAX_IN_ENDPOINTS 4U /* Including EP0 */
  7589. #define USB_OTG_FS_MAX_OUT_ENDPOINTS 4U /* Including EP0 */
  7590. #define USB_OTG_FS_TOTAL_FIFO_SIZE 1280U /* in Bytes */
  7591. #define USB_OTG_HS_HOST_MAX_CHANNEL_NBR 12U
  7592. #define USB_OTG_HS_MAX_IN_ENDPOINTS 6U /* Including EP0 */
  7593. #define USB_OTG_HS_MAX_OUT_ENDPOINTS 6U /* Including EP0 */
  7594. #define USB_OTG_HS_TOTAL_FIFO_SIZE 4096U /* in Bytes */
  7595. /**
  7596. * @}
  7597. */
  7598. /**
  7599. * @}
  7600. */
  7601. /**
  7602. * @}
  7603. */
  7604. #ifdef __cplusplus
  7605. }
  7606. #endif /* __cplusplus */
  7607. #endif /* __STM32F217xx_H */
  7608. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/