stm32f1xx_hal_dma.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_hal_dma.h
  4. * @author MCD Application Team
  5. * @version V1.0.4
  6. * @date 29-April-2016
  7. * @brief Header file of DMA HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F1xx_HAL_DMA_H
  39. #define __STM32F1xx_HAL_DMA_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f1xx_hal_def.h"
  45. /** @addtogroup STM32F1xx_HAL_Driver
  46. * @{
  47. */
  48. /** @addtogroup DMA
  49. * @{
  50. */
  51. /* Exported types ------------------------------------------------------------*/
  52. /** @defgroup DMA_Exported_Types DMA Exported Types
  53. * @{
  54. */
  55. /**
  56. * @brief DMA Configuration Structure definition
  57. */
  58. typedef struct
  59. {
  60. uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
  61. from memory to memory or from peripheral to memory.
  62. This parameter can be a value of @ref DMA_Data_transfer_direction */
  63. uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
  64. This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
  65. uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
  66. This parameter can be a value of @ref DMA_Memory_incremented_mode */
  67. uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
  68. This parameter can be a value of @ref DMA_Peripheral_data_size */
  69. uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
  70. This parameter can be a value of @ref DMA_Memory_data_size */
  71. uint32_t Mode; /*!< Specifies the operation mode of the DMAy Channelx.
  72. This parameter can be a value of @ref DMA_mode
  73. @note The circular buffer mode cannot be used if the memory-to-memory
  74. data transfer is configured on the selected Channel */
  75. uint32_t Priority; /*!< Specifies the software priority for the DMAy Channelx.
  76. This parameter can be a value of @ref DMA_Priority_level */
  77. } DMA_InitTypeDef;
  78. /**
  79. * @brief DMA Configuration enumeration values definition
  80. */
  81. typedef enum
  82. {
  83. DMA_MODE = 0, /*!< Control related DMA mode Parameter in DMA_InitTypeDef */
  84. DMA_PRIORITY = 1, /*!< Control related priority level Parameter in DMA_InitTypeDef */
  85. } DMA_ControlTypeDef;
  86. /**
  87. * @brief HAL DMA State structures definition
  88. */
  89. typedef enum
  90. {
  91. HAL_DMA_STATE_RESET = 0x00, /*!< DMA not yet initialized or disabled */
  92. HAL_DMA_STATE_READY = 0x01, /*!< DMA initialized and ready for use */
  93. HAL_DMA_STATE_READY_HALF = 0x11, /*!< DMA Half process success */
  94. HAL_DMA_STATE_BUSY = 0x02, /*!< DMA process is ongoing */
  95. HAL_DMA_STATE_TIMEOUT = 0x03, /*!< DMA timeout state */
  96. HAL_DMA_STATE_ERROR = 0x04, /*!< DMA error state */
  97. }HAL_DMA_StateTypeDef;
  98. /**
  99. * @brief HAL DMA Error Code structure definition
  100. */
  101. typedef enum
  102. {
  103. HAL_DMA_FULL_TRANSFER = 0x00, /*!< Full transfer */
  104. HAL_DMA_HALF_TRANSFER = 0x01, /*!< Half Transfer */
  105. }HAL_DMA_LevelCompleteTypeDef;
  106. /**
  107. * @brief DMA handle Structure definition
  108. */
  109. typedef struct __DMA_HandleTypeDef
  110. {
  111. DMA_Channel_TypeDef *Instance; /*!< Register base address */
  112. DMA_InitTypeDef Init; /*!< DMA communication parameters */
  113. HAL_LockTypeDef Lock; /*!< DMA locking object */
  114. HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
  115. void *Parent; /*!< Parent object state */
  116. void (* XferCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
  117. void (* XferHalfCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
  118. void (* XferErrorCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
  119. __IO uint32_t ErrorCode; /*!< DMA Error code */
  120. } DMA_HandleTypeDef;
  121. /**
  122. * @}
  123. */
  124. /* Exported constants --------------------------------------------------------*/
  125. /** @defgroup DMA_Exported_Constants DMA Exported Constants
  126. * @{
  127. */
  128. /** @defgroup DMA_Error_Code DMA Error Code
  129. * @{
  130. */
  131. #define HAL_DMA_ERROR_NONE ((uint32_t)0x00) /*!< No error */
  132. #define HAL_DMA_ERROR_TE ((uint32_t)0x01) /*!< Transfer error */
  133. #define HAL_DMA_ERROR_TIMEOUT ((uint32_t)0x20) /*!< Timeout error */
  134. /**
  135. * @}
  136. */
  137. /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
  138. * @{
  139. */
  140. #define DMA_PERIPH_TO_MEMORY ((uint32_t)0x00000000) /*!< Peripheral to memory direction */
  141. #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_CCR_DIR) /*!< Memory to peripheral direction */
  142. #define DMA_MEMORY_TO_MEMORY ((uint32_t)DMA_CCR_MEM2MEM) /*!< Memory to memory direction */
  143. /**
  144. * @}
  145. */
  146. /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
  147. * @{
  148. */
  149. #define DMA_PINC_ENABLE ((uint32_t)DMA_CCR_PINC) /*!< Peripheral increment mode Enable */
  150. #define DMA_PINC_DISABLE ((uint32_t)0x00000000) /*!< Peripheral increment mode Disable */
  151. /**
  152. * @}
  153. */
  154. /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
  155. * @{
  156. */
  157. #define DMA_MINC_ENABLE ((uint32_t)DMA_CCR_MINC) /*!< Memory increment mode Enable */
  158. #define DMA_MINC_DISABLE ((uint32_t)0x00000000) /*!< Memory increment mode Disable */
  159. /**
  160. * @}
  161. */
  162. /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
  163. * @{
  164. */
  165. #define DMA_PDATAALIGN_BYTE ((uint32_t)0x00000000) /*!< Peripheral data alignment: Byte */
  166. #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_PSIZE_0) /*!< Peripheral data alignment: HalfWord */
  167. #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_CCR_PSIZE_1) /*!< Peripheral data alignment: Word */
  168. /**
  169. * @}
  170. */
  171. /** @defgroup DMA_Memory_data_size DMA Memory data size
  172. * @{
  173. */
  174. #define DMA_MDATAALIGN_BYTE ((uint32_t)0x00000000) /*!< Memory data alignment: Byte */
  175. #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_CCR_MSIZE_0) /*!< Memory data alignment: HalfWord */
  176. #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_CCR_MSIZE_1) /*!< Memory data alignment: Word */
  177. /**
  178. * @}
  179. */
  180. /** @defgroup DMA_mode DMA mode
  181. * @{
  182. */
  183. #define DMA_NORMAL ((uint32_t)0x00000000) /*!< Normal mode */
  184. #define DMA_CIRCULAR ((uint32_t)DMA_CCR_CIRC) /*!< Circular mode */
  185. /**
  186. * @}
  187. */
  188. /** @defgroup DMA_Priority_level DMA Priority level
  189. * @{
  190. */
  191. #define DMA_PRIORITY_LOW ((uint32_t)0x00000000) /*!< Priority level : Low */
  192. #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_CCR_PL_0) /*!< Priority level : Medium */
  193. #define DMA_PRIORITY_HIGH ((uint32_t)DMA_CCR_PL_1) /*!< Priority level : High */
  194. #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_CCR_PL) /*!< Priority level : Very_High */
  195. /**
  196. * @}
  197. */
  198. /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
  199. * @{
  200. */
  201. #define DMA_IT_TC ((uint32_t)DMA_CCR_TCIE)
  202. #define DMA_IT_HT ((uint32_t)DMA_CCR_HTIE)
  203. #define DMA_IT_TE ((uint32_t)DMA_CCR_TEIE)
  204. /**
  205. * @}
  206. */
  207. /** @defgroup DMA_flag_definitions DMA flag definitions
  208. * @{
  209. */
  210. #define DMA_FLAG_GL1 ((uint32_t)0x00000001)
  211. #define DMA_FLAG_TC1 ((uint32_t)0x00000002)
  212. #define DMA_FLAG_HT1 ((uint32_t)0x00000004)
  213. #define DMA_FLAG_TE1 ((uint32_t)0x00000008)
  214. #define DMA_FLAG_GL2 ((uint32_t)0x00000010)
  215. #define DMA_FLAG_TC2 ((uint32_t)0x00000020)
  216. #define DMA_FLAG_HT2 ((uint32_t)0x00000040)
  217. #define DMA_FLAG_TE2 ((uint32_t)0x00000080)
  218. #define DMA_FLAG_GL3 ((uint32_t)0x00000100)
  219. #define DMA_FLAG_TC3 ((uint32_t)0x00000200)
  220. #define DMA_FLAG_HT3 ((uint32_t)0x00000400)
  221. #define DMA_FLAG_TE3 ((uint32_t)0x00000800)
  222. #define DMA_FLAG_GL4 ((uint32_t)0x00001000)
  223. #define DMA_FLAG_TC4 ((uint32_t)0x00002000)
  224. #define DMA_FLAG_HT4 ((uint32_t)0x00004000)
  225. #define DMA_FLAG_TE4 ((uint32_t)0x00008000)
  226. #define DMA_FLAG_GL5 ((uint32_t)0x00010000)
  227. #define DMA_FLAG_TC5 ((uint32_t)0x00020000)
  228. #define DMA_FLAG_HT5 ((uint32_t)0x00040000)
  229. #define DMA_FLAG_TE5 ((uint32_t)0x00080000)
  230. #define DMA_FLAG_GL6 ((uint32_t)0x00100000)
  231. #define DMA_FLAG_TC6 ((uint32_t)0x00200000)
  232. #define DMA_FLAG_HT6 ((uint32_t)0x00400000)
  233. #define DMA_FLAG_TE6 ((uint32_t)0x00800000)
  234. #define DMA_FLAG_GL7 ((uint32_t)0x01000000)
  235. #define DMA_FLAG_TC7 ((uint32_t)0x02000000)
  236. #define DMA_FLAG_HT7 ((uint32_t)0x04000000)
  237. #define DMA_FLAG_TE7 ((uint32_t)0x08000000)
  238. /**
  239. * @}
  240. */
  241. /**
  242. * @}
  243. */
  244. /* Exported macro ------------------------------------------------------------*/
  245. /** @defgroup DMA_Exported_Macros DMA Exported Macros
  246. * @{
  247. */
  248. /** @brief Reset DMA handle state
  249. * @param __HANDLE__: DMA handle.
  250. * @retval None
  251. */
  252. #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
  253. /**
  254. * @brief Enable the specified DMA Channel.
  255. * @param __HANDLE__: DMA handle
  256. * @retval None.
  257. */
  258. #define __HAL_DMA_ENABLE(__HANDLE__) (SET_BIT((__HANDLE__)->Instance->CCR, DMA_CCR_EN))
  259. /**
  260. * @brief Disable the specified DMA Channel.
  261. * @param __HANDLE__: DMA handle
  262. * @retval None.
  263. */
  264. #define __HAL_DMA_DISABLE(__HANDLE__) (CLEAR_BIT((__HANDLE__)->Instance->CCR, DMA_CCR_EN))
  265. /* Interrupt & Flag management */
  266. /**
  267. * @brief Enables the specified DMA Channel interrupts.
  268. * @param __HANDLE__: DMA handle
  269. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  270. * This parameter can be any combination of the following values:
  271. * @arg DMA_IT_TC: Transfer complete interrupt mask
  272. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  273. * @arg DMA_IT_TE: Transfer error interrupt mask
  274. * @retval None
  275. */
  276. #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) (SET_BIT((__HANDLE__)->Instance->CCR, (__INTERRUPT__)))
  277. /**
  278. * @brief Disables the specified DMA Channel interrupts.
  279. * @param __HANDLE__: DMA handle
  280. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  281. * This parameter can be any combination of the following values:
  282. * @arg DMA_IT_TC: Transfer complete interrupt mask
  283. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  284. * @arg DMA_IT_TE: Transfer error interrupt mask
  285. * @retval None
  286. */
  287. #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) (CLEAR_BIT((__HANDLE__)->Instance->CCR , (__INTERRUPT__)))
  288. /**
  289. * @brief Checks whether the specified DMA Channel interrupt is enabled or disabled.
  290. * @param __HANDLE__: DMA handle
  291. * @param __INTERRUPT__: specifies the DMA interrupt source to check.
  292. * This parameter can be one of the following values:
  293. * @arg DMA_IT_TC: Transfer complete interrupt mask
  294. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  295. * @arg DMA_IT_TE: Transfer error interrupt mask
  296. * @retval The state of DMA_IT (SET or RESET).
  297. */
  298. #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CCR & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
  299. /**
  300. * @brief Returns the number of remaining data units in the current DMAy Channelx transfer.
  301. * @param __HANDLE__: DMA handle
  302. *
  303. * @retval The number of remaining data units in the current DMA Channel transfer.
  304. */
  305. #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNDTR)
  306. /**
  307. * @}
  308. */
  309. /* Include DMA HAL Extension module */
  310. #include "stm32f1xx_hal_dma_ex.h"
  311. /* Exported functions --------------------------------------------------------*/
  312. /** @addtogroup DMA_Exported_Functions DMA Exported Functions
  313. * @{
  314. */
  315. /** @addtogroup DMA_Exported_Functions_Group1 Initialization and de-initialization functions
  316. * @{
  317. */
  318. /* Initialization and de-initialization functions *****************************/
  319. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
  320. HAL_StatusTypeDef HAL_DMA_DeInit (DMA_HandleTypeDef *hdma);
  321. /**
  322. * @}
  323. */
  324. /** @addtogroup DMA_Exported_Functions_Group2 Input and Output operation functions
  325. * @{
  326. */
  327. /* IO operation functions *****************************************************/
  328. HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  329. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  330. HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
  331. HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, uint32_t CompleteLevel, uint32_t Timeout);
  332. void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
  333. /**
  334. * @}
  335. */
  336. /** @addtogroup DMA_Exported_Functions_Group3 Peripheral State functions
  337. * @{
  338. */
  339. /* Peripheral State and Error functions ***************************************/
  340. HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
  341. uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
  342. /**
  343. * @}
  344. */
  345. /**
  346. * @}
  347. */
  348. /* Private Constants -------------------------------------------------------------*/
  349. /** @defgroup DMA_Private_Constants DMA Private Constants
  350. * @brief DMA private defines and constants
  351. * @{
  352. */
  353. /**
  354. * @}
  355. */
  356. /* Private macros ------------------------------------------------------------*/
  357. /** @defgroup DMA_Private_Macros DMA Private Macros
  358. * @brief DMA private macros
  359. * @{
  360. */
  361. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1) && ((SIZE) < 0x10000))
  362. #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
  363. ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
  364. ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
  365. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
  366. ((STATE) == DMA_PINC_DISABLE))
  367. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
  368. ((STATE) == DMA_MINC_DISABLE))
  369. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
  370. ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
  371. ((SIZE) == DMA_PDATAALIGN_WORD))
  372. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
  373. ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
  374. ((SIZE) == DMA_MDATAALIGN_WORD ))
  375. #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
  376. ((MODE) == DMA_CIRCULAR))
  377. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
  378. ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
  379. ((PRIORITY) == DMA_PRIORITY_HIGH) || \
  380. ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
  381. /**
  382. * @}
  383. */
  384. /* Private functions ---------------------------------------------------------*/
  385. /** @defgroup DMA_Private_Functions DMA Private Functions
  386. * @brief DMA private functions
  387. * @{
  388. */
  389. /**
  390. * @}
  391. */
  392. /**
  393. * @}
  394. */
  395. /**
  396. * @}
  397. */
  398. #ifdef __cplusplus
  399. }
  400. #endif
  401. #endif /* __STM32F1xx_HAL_DMA_H */
  402. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/