stm32f071xb.h 582 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331
  1. /**
  2. ******************************************************************************
  3. * @file stm32f071xb.h
  4. * @author MCD Application Team
  5. * @version V2.3.1
  6. * @date 04-November-2016
  7. * @brief CMSIS Cortex-M0 Device Peripheral Access Layer Header File.
  8. * This file contains all the peripheral register's definitions, bits
  9. * definitions and memory mapping for STM32F0xx devices.
  10. *
  11. * This file contains:
  12. * - Data structures and the address mapping for all peripherals
  13. * - Peripheral's registers declarations and bits definition
  14. * - Macros to access peripheral’s registers hardware
  15. *
  16. ******************************************************************************
  17. * @attention
  18. *
  19. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  20. *
  21. * Redistribution and use in source and binary forms, with or without modification,
  22. * are permitted provided that the following conditions are met:
  23. * 1. Redistributions of source code must retain the above copyright notice,
  24. * this list of conditions and the following disclaimer.
  25. * 2. Redistributions in binary form must reproduce the above copyright notice,
  26. * this list of conditions and the following disclaimer in the documentation
  27. * and/or other materials provided with the distribution.
  28. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  29. * may be used to endorse or promote products derived from this software
  30. * without specific prior written permission.
  31. *
  32. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  33. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  34. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  35. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  36. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  37. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  38. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  39. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  40. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  41. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  42. *
  43. ******************************************************************************
  44. */
  45. /** @addtogroup CMSIS
  46. * @{
  47. */
  48. /** @addtogroup stm32f071xb
  49. * @{
  50. */
  51. #ifndef __STM32F071xB_H
  52. #define __STM32F071xB_H
  53. #ifdef __cplusplus
  54. extern "C" {
  55. #endif /* __cplusplus */
  56. /** @addtogroup Configuration_section_for_CMSIS
  57. * @{
  58. */
  59. /**
  60. * @brief Configuration of the Cortex-M0 Processor and Core Peripherals
  61. */
  62. #define __CM0_REV 0 /*!< Core Revision r0p0 */
  63. #define __MPU_PRESENT 0 /*!< STM32F0xx do not provide MPU */
  64. #define __NVIC_PRIO_BITS 2 /*!< STM32F0xx uses 2 Bits for the Priority Levels */
  65. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  66. /**
  67. * @}
  68. */
  69. /** @addtogroup Peripheral_interrupt_number_definition
  70. * @{
  71. */
  72. /**
  73. * @brief STM32F0xx Interrupt Number Definition, according to the selected device
  74. * in @ref Library_configuration_section
  75. */
  76. /*!< Interrupt Number Definition */
  77. typedef enum
  78. {
  79. /****** Cortex-M0 Processor Exceptions Numbers **************************************************************/
  80. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  81. HardFault_IRQn = -13, /*!< 3 Cortex-M0 Hard Fault Interrupt */
  82. SVC_IRQn = -5, /*!< 11 Cortex-M0 SV Call Interrupt */
  83. PendSV_IRQn = -2, /*!< 14 Cortex-M0 Pend SV Interrupt */
  84. SysTick_IRQn = -1, /*!< 15 Cortex-M0 System Tick Interrupt */
  85. /****** STM32F0 specific Interrupt Numbers ******************************************************************/
  86. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  87. PVD_VDDIO2_IRQn = 1, /*!< PVD & VDDIO2 Interrupt through EXTI Lines 16 and 31 */
  88. RTC_IRQn = 2, /*!< RTC Interrupt through EXTI Lines 17, 19 and 20 */
  89. FLASH_IRQn = 3, /*!< FLASH global Interrupt */
  90. RCC_CRS_IRQn = 4, /*!< RCC & CRS global Interrupt */
  91. EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupt */
  92. EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupt */
  93. EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupt */
  94. TSC_IRQn = 8, /*!< Touch Sensing Controller Interrupts */
  95. DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
  96. DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupt */
  97. DMA1_Channel4_5_6_7_IRQn = 11, /*!< DMA1 Channel 4 to Channel 7 Interrupt */
  98. ADC1_COMP_IRQn = 12, /*!< ADC1 and COMP interrupts (ADC interrupt combined with EXTI Lines 21 and 22 */
  99. TIM1_BRK_UP_TRG_COM_IRQn = 13, /*!< TIM1 Break, Update, Trigger and Commutation Interrupt */
  100. TIM1_CC_IRQn = 14, /*!< TIM1 Capture Compare Interrupt */
  101. TIM2_IRQn = 15, /*!< TIM2 global Interrupt */
  102. TIM3_IRQn = 16, /*!< TIM3 global Interrupt */
  103. TIM6_DAC_IRQn = 17, /*!< TIM6 global and DAC channel underrun error Interrupt */
  104. TIM7_IRQn = 18, /*!< TIM7 global Interrupt */
  105. TIM14_IRQn = 19, /*!< TIM14 global Interrupt */
  106. TIM15_IRQn = 20, /*!< TIM15 global Interrupt */
  107. TIM16_IRQn = 21, /*!< TIM16 global Interrupt */
  108. TIM17_IRQn = 22, /*!< TIM17 global Interrupt */
  109. I2C1_IRQn = 23, /*!< I2C1 Event Interrupt & EXTI Line23 Interrupt (I2C1 wakeup) */
  110. I2C2_IRQn = 24, /*!< I2C2 Event Interrupt */
  111. SPI1_IRQn = 25, /*!< SPI1 global Interrupt */
  112. SPI2_IRQn = 26, /*!< SPI2 global Interrupt */
  113. USART1_IRQn = 27, /*!< USART1 global Interrupt & EXTI Line25 Interrupt (USART1 wakeup) */
  114. USART2_IRQn = 28, /*!< USART2 global Interrupt & EXTI Line26 Interrupt (USART2 wakeup) */
  115. USART3_4_IRQn = 29, /*!< USART3 and USART4 global Interrupt */
  116. CEC_CAN_IRQn = 30 /*!< CEC and CAN global Interrupts & EXTI Line27 Interrupt */
  117. } IRQn_Type;
  118. /**
  119. * @}
  120. */
  121. #include "core_cm0.h" /* Cortex-M0 processor and core peripherals */
  122. #include "system_stm32f0xx.h" /* STM32F0xx System Header */
  123. #include <stdint.h>
  124. /** @addtogroup Peripheral_registers_structures
  125. * @{
  126. */
  127. /**
  128. * @brief Analog to Digital Converter
  129. */
  130. typedef struct
  131. {
  132. __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
  133. __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
  134. __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
  135. __IO uint32_t CFGR1; /*!< ADC configuration register 1, Address offset: 0x0C */
  136. __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
  137. __IO uint32_t SMPR; /*!< ADC sampling time register, Address offset: 0x14 */
  138. uint32_t RESERVED1; /*!< Reserved, 0x18 */
  139. uint32_t RESERVED2; /*!< Reserved, 0x1C */
  140. __IO uint32_t TR; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
  141. uint32_t RESERVED3; /*!< Reserved, 0x24 */
  142. __IO uint32_t CHSELR; /*!< ADC group regular sequencer register, Address offset: 0x28 */
  143. uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */
  144. __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
  145. } ADC_TypeDef;
  146. typedef struct
  147. {
  148. __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
  149. } ADC_Common_TypeDef;
  150. /**
  151. * @brief HDMI-CEC
  152. */
  153. typedef struct
  154. {
  155. __IO uint32_t CR; /*!< CEC control register, Address offset:0x00 */
  156. __IO uint32_t CFGR; /*!< CEC configuration register, Address offset:0x04 */
  157. __IO uint32_t TXDR; /*!< CEC Tx data register , Address offset:0x08 */
  158. __IO uint32_t RXDR; /*!< CEC Rx Data Register, Address offset:0x0C */
  159. __IO uint32_t ISR; /*!< CEC Interrupt and Status Register, Address offset:0x10 */
  160. __IO uint32_t IER; /*!< CEC interrupt enable register, Address offset:0x14 */
  161. }CEC_TypeDef;
  162. /**
  163. * @brief Comparator
  164. */
  165. typedef struct
  166. {
  167. __IO uint16_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
  168. } COMP_TypeDef;
  169. typedef struct
  170. {
  171. __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
  172. } COMP_Common_TypeDef;
  173. /* Legacy defines */
  174. typedef struct
  175. {
  176. __IO uint32_t CSR; /*!< Kept for legacy purpose. Use structure 'COMP_Common_TypeDef'. */
  177. }COMP1_2_TypeDef;
  178. /**
  179. * @brief CRC calculation unit
  180. */
  181. typedef struct
  182. {
  183. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  184. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  185. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  186. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  187. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  188. uint32_t RESERVED2; /*!< Reserved, 0x0C */
  189. __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
  190. __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
  191. } CRC_TypeDef;
  192. /**
  193. * @brief Clock Recovery System
  194. */
  195. typedef struct
  196. {
  197. __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
  198. __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
  199. __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
  200. __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
  201. }CRS_TypeDef;
  202. /**
  203. * @brief Digital to Analog Converter
  204. */
  205. typedef struct
  206. {
  207. __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
  208. __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
  209. __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
  210. __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
  211. __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
  212. __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
  213. __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
  214. __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
  215. __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
  216. __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
  217. __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
  218. __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
  219. __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
  220. __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
  221. } DAC_TypeDef;
  222. /**
  223. * @brief Debug MCU
  224. */
  225. typedef struct
  226. {
  227. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  228. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  229. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  230. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  231. }DBGMCU_TypeDef;
  232. /**
  233. * @brief DMA Controller
  234. */
  235. typedef struct
  236. {
  237. __IO uint32_t CCR; /*!< DMA channel x configuration register */
  238. __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
  239. __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
  240. __IO uint32_t CMAR; /*!< DMA channel x memory address register */
  241. } DMA_Channel_TypeDef;
  242. typedef struct
  243. {
  244. __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
  245. __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
  246. } DMA_TypeDef;
  247. /**
  248. * @brief External Interrupt/Event Controller
  249. */
  250. typedef struct
  251. {
  252. __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */
  253. __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */
  254. __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */
  255. __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */
  256. __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */
  257. __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */
  258. } EXTI_TypeDef;
  259. /**
  260. * @brief FLASH Registers
  261. */
  262. typedef struct
  263. {
  264. __IO uint32_t ACR; /*!<FLASH access control register, Address offset: 0x00 */
  265. __IO uint32_t KEYR; /*!<FLASH key register, Address offset: 0x04 */
  266. __IO uint32_t OPTKEYR; /*!<FLASH OPT key register, Address offset: 0x08 */
  267. __IO uint32_t SR; /*!<FLASH status register, Address offset: 0x0C */
  268. __IO uint32_t CR; /*!<FLASH control register, Address offset: 0x10 */
  269. __IO uint32_t AR; /*!<FLASH address register, Address offset: 0x14 */
  270. __IO uint32_t RESERVED; /*!< Reserved, 0x18 */
  271. __IO uint32_t OBR; /*!<FLASH option bytes register, Address offset: 0x1C */
  272. __IO uint32_t WRPR; /*!<FLASH option bytes register, Address offset: 0x20 */
  273. } FLASH_TypeDef;
  274. /**
  275. * @brief Option Bytes Registers
  276. */
  277. typedef struct
  278. {
  279. __IO uint16_t RDP; /*!< FLASH option byte Read protection, Address offset: 0x00 */
  280. __IO uint16_t USER; /*!< FLASH option byte user options, Address offset: 0x02 */
  281. __IO uint16_t DATA0; /*!< User data byte 0 (stored in FLASH_OBR[23:16]), Address offset: 0x04 */
  282. __IO uint16_t DATA1; /*!< User data byte 1 (stored in FLASH_OBR[31:24]), Address offset: 0x06 */
  283. __IO uint16_t WRP0; /*!< FLASH option byte write protection 0, Address offset: 0x08 */
  284. __IO uint16_t WRP1; /*!< FLASH option byte write protection 1, Address offset: 0x0A */
  285. __IO uint16_t WRP2; /*!< FLASH option byte write protection 2, Address offset: 0x0C */
  286. __IO uint16_t WRP3; /*!< FLASH option byte write protection 3, Address offset: 0x0E */
  287. } OB_TypeDef;
  288. /**
  289. * @brief General Purpose I/O
  290. */
  291. typedef struct
  292. {
  293. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  294. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  295. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  296. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  297. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  298. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  299. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x1A */
  300. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  301. __IO uint32_t AFR[2]; /*!< GPIO alternate function low register, Address offset: 0x20-0x24 */
  302. __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */
  303. } GPIO_TypeDef;
  304. /**
  305. * @brief SysTem Configuration
  306. */
  307. typedef struct
  308. {
  309. __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
  310. uint32_t RESERVED; /*!< Reserved, 0x04 */
  311. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */
  312. __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x18 */
  313. } SYSCFG_TypeDef;
  314. /**
  315. * @brief Inter-integrated Circuit Interface
  316. */
  317. typedef struct
  318. {
  319. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  320. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  321. __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
  322. __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
  323. __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
  324. __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
  325. __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
  326. __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
  327. __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
  328. __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
  329. __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
  330. } I2C_TypeDef;
  331. /**
  332. * @brief Independent WATCHDOG
  333. */
  334. typedef struct
  335. {
  336. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  337. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  338. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  339. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  340. __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
  341. } IWDG_TypeDef;
  342. /**
  343. * @brief Power Control
  344. */
  345. typedef struct
  346. {
  347. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  348. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  349. } PWR_TypeDef;
  350. /**
  351. * @brief Reset and Clock Control
  352. */
  353. typedef struct
  354. {
  355. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  356. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x04 */
  357. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x08 */
  358. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x0C */
  359. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x10 */
  360. __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock register, Address offset: 0x14 */
  361. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x18 */
  362. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x1C */
  363. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x20 */
  364. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x24 */
  365. __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x28 */
  366. __IO uint32_t CFGR2; /*!< RCC clock configuration register 2, Address offset: 0x2C */
  367. __IO uint32_t CFGR3; /*!< RCC clock configuration register 3, Address offset: 0x30 */
  368. __IO uint32_t CR2; /*!< RCC clock control register 2, Address offset: 0x34 */
  369. } RCC_TypeDef;
  370. /**
  371. * @brief Real-Time Clock
  372. */
  373. typedef struct
  374. {
  375. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  376. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  377. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  378. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  379. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  380. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  381. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x18 */
  382. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  383. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x20 */
  384. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  385. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  386. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  387. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  388. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  389. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  390. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  391. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  392. __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
  393. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x48 */
  394. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x4C */
  395. __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
  396. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  397. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  398. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  399. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  400. } RTC_TypeDef;
  401. /**
  402. * @brief Serial Peripheral Interface
  403. */
  404. typedef struct
  405. {
  406. __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */
  407. __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
  408. __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
  409. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  410. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  411. __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */
  412. __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */
  413. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  414. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  415. } SPI_TypeDef;
  416. /**
  417. * @brief TIM
  418. */
  419. typedef struct
  420. {
  421. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  422. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  423. __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
  424. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  425. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  426. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  427. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  428. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  429. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  430. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  431. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  432. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  433. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  434. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  435. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  436. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  437. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  438. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  439. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  440. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
  441. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  442. } TIM_TypeDef;
  443. /**
  444. * @brief Touch Sensing Controller (TSC)
  445. */
  446. typedef struct
  447. {
  448. __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
  449. __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
  450. __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
  451. __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
  452. __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
  453. uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
  454. __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
  455. uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
  456. __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
  457. uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
  458. __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
  459. uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
  460. __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
  461. __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
  462. }TSC_TypeDef;
  463. /**
  464. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  465. */
  466. typedef struct
  467. {
  468. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
  469. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
  470. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
  471. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
  472. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
  473. __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
  474. __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
  475. __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
  476. __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
  477. __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
  478. uint16_t RESERVED1; /*!< Reserved, 0x26 */
  479. __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
  480. uint16_t RESERVED2; /*!< Reserved, 0x2A */
  481. } USART_TypeDef;
  482. /**
  483. * @brief Window WATCHDOG
  484. */
  485. typedef struct
  486. {
  487. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  488. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  489. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  490. } WWDG_TypeDef;
  491. /**
  492. * @}
  493. */
  494. /** @addtogroup Peripheral_memory_map
  495. * @{
  496. */
  497. #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH base address in the alias region */
  498. #define FLASH_BANK1_END ((uint32_t)0x0801FFFFU) /*!< FLASH END address of bank1 */
  499. #define SRAM_BASE ((uint32_t)0x20000000U) /*!< SRAM base address in the alias region */
  500. #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address in the alias region */
  501. /*!< Peripheral memory map */
  502. #define APBPERIPH_BASE PERIPH_BASE
  503. #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000)
  504. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000)
  505. /*!< APB peripherals */
  506. #define TIM2_BASE (APBPERIPH_BASE + 0x00000000)
  507. #define TIM3_BASE (APBPERIPH_BASE + 0x00000400)
  508. #define TIM6_BASE (APBPERIPH_BASE + 0x00001000)
  509. #define TIM7_BASE (APBPERIPH_BASE + 0x00001400)
  510. #define TIM14_BASE (APBPERIPH_BASE + 0x00002000)
  511. #define RTC_BASE (APBPERIPH_BASE + 0x00002800)
  512. #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00)
  513. #define IWDG_BASE (APBPERIPH_BASE + 0x00003000)
  514. #define SPI2_BASE (APBPERIPH_BASE + 0x00003800)
  515. #define USART2_BASE (APBPERIPH_BASE + 0x00004400)
  516. #define USART3_BASE (APBPERIPH_BASE + 0x00004800)
  517. #define USART4_BASE (APBPERIPH_BASE + 0x00004C00)
  518. #define I2C1_BASE (APBPERIPH_BASE + 0x00005400)
  519. #define I2C2_BASE (APBPERIPH_BASE + 0x00005800)
  520. #define CRS_BASE (APBPERIPH_BASE + 0x00006C00)
  521. #define PWR_BASE (APBPERIPH_BASE + 0x00007000)
  522. #define DAC_BASE (APBPERIPH_BASE + 0x00007400)
  523. #define CEC_BASE (APBPERIPH_BASE + 0x00007800)
  524. #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000)
  525. #define COMP_BASE (APBPERIPH_BASE + 0x0001001C)
  526. #define EXTI_BASE (APBPERIPH_BASE + 0x00010400)
  527. #define ADC1_BASE (APBPERIPH_BASE + 0x00012400)
  528. #define ADC_BASE (APBPERIPH_BASE + 0x00012708)
  529. #define TIM1_BASE (APBPERIPH_BASE + 0x00012C00)
  530. #define SPI1_BASE (APBPERIPH_BASE + 0x00013000)
  531. #define USART1_BASE (APBPERIPH_BASE + 0x00013800)
  532. #define TIM15_BASE (APBPERIPH_BASE + 0x00014000)
  533. #define TIM16_BASE (APBPERIPH_BASE + 0x00014400)
  534. #define TIM17_BASE (APBPERIPH_BASE + 0x00014800)
  535. #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800)
  536. /*!< AHB peripherals */
  537. #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000)
  538. #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008)
  539. #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001C)
  540. #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030)
  541. #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044)
  542. #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058)
  543. #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006C)
  544. #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080)
  545. #define RCC_BASE (AHBPERIPH_BASE + 0x00001000)
  546. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000) /*!< FLASH registers base address */
  547. #define OB_BASE ((uint32_t)0x1FFFF800U) /*!< FLASH Option Bytes base address */
  548. #define FLASHSIZE_BASE ((uint32_t)0x1FFFF7CCU) /*!< FLASH Size register base address */
  549. #define UID_BASE ((uint32_t)0x1FFFF7ACU) /*!< Unique device ID register base address */
  550. #define CRC_BASE (AHBPERIPH_BASE + 0x00003000)
  551. #define TSC_BASE (AHBPERIPH_BASE + 0x00004000)
  552. /*!< AHB2 peripherals */
  553. #define GPIOA_BASE (AHB2PERIPH_BASE + 0x00000000)
  554. #define GPIOB_BASE (AHB2PERIPH_BASE + 0x00000400)
  555. #define GPIOC_BASE (AHB2PERIPH_BASE + 0x00000800)
  556. #define GPIOD_BASE (AHB2PERIPH_BASE + 0x00000C00)
  557. #define GPIOE_BASE (AHB2PERIPH_BASE + 0x00001000)
  558. #define GPIOF_BASE (AHB2PERIPH_BASE + 0x00001400)
  559. /**
  560. * @}
  561. */
  562. /** @addtogroup Peripheral_declaration
  563. * @{
  564. */
  565. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  566. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  567. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  568. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  569. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  570. #define RTC ((RTC_TypeDef *) RTC_BASE)
  571. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  572. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  573. #define USART2 ((USART_TypeDef *) USART2_BASE)
  574. #define USART3 ((USART_TypeDef *) USART3_BASE)
  575. #define USART4 ((USART_TypeDef *) USART4_BASE)
  576. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  577. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  578. #define CRS ((CRS_TypeDef *) CRS_BASE)
  579. #define PWR ((PWR_TypeDef *) PWR_BASE)
  580. #define DAC1 ((DAC_TypeDef *) DAC_BASE)
  581. #define DAC ((DAC_TypeDef *) DAC_BASE) /* Kept for legacy purpose */
  582. #define CEC ((CEC_TypeDef *) CEC_BASE)
  583. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  584. #define COMP1 ((COMP_TypeDef *) COMP_BASE)
  585. #define COMP2 ((COMP_TypeDef *) (COMP_BASE + 0x00000002))
  586. #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP_BASE)
  587. #define COMP ((COMP1_2_TypeDef *) COMP_BASE) /* Kept for legacy purpose */
  588. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  589. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  590. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
  591. #define ADC ((ADC_Common_TypeDef *) ADC_BASE) /* Kept for legacy purpose */
  592. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  593. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  594. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  595. #define USART1 ((USART_TypeDef *) USART1_BASE)
  596. #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
  597. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  598. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  599. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  600. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  601. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  602. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  603. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  604. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  605. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  606. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  607. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  608. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  609. #define OB ((OB_TypeDef *) OB_BASE)
  610. #define RCC ((RCC_TypeDef *) RCC_BASE)
  611. #define CRC ((CRC_TypeDef *) CRC_BASE)
  612. #define TSC ((TSC_TypeDef *) TSC_BASE)
  613. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  614. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  615. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  616. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  617. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  618. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  619. /**
  620. * @}
  621. */
  622. /** @addtogroup Exported_constants
  623. * @{
  624. */
  625. /** @addtogroup Peripheral_Registers_Bits_Definition
  626. * @{
  627. */
  628. /******************************************************************************/
  629. /* Peripheral Registers Bits Definition */
  630. /******************************************************************************/
  631. /******************************************************************************/
  632. /* */
  633. /* Analog to Digital Converter (ADC) */
  634. /* */
  635. /******************************************************************************/
  636. /*
  637. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  638. */
  639. #define ADC_CHANNEL_VBAT_SUPPORT /*!< ADC feature available only on specific devices: ADC internal channel Vbat */
  640. /******************** Bits definition for ADC_ISR register ******************/
  641. #define ADC_ISR_ADRDY_Pos (0U)
  642. #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
  643. #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
  644. #define ADC_ISR_EOSMP_Pos (1U)
  645. #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
  646. #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
  647. #define ADC_ISR_EOC_Pos (2U)
  648. #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
  649. #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
  650. #define ADC_ISR_EOS_Pos (3U)
  651. #define ADC_ISR_EOS_Msk (0x1U << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
  652. #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  653. #define ADC_ISR_OVR_Pos (4U)
  654. #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
  655. #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
  656. #define ADC_ISR_AWD1_Pos (7U)
  657. #define ADC_ISR_AWD1_Msk (0x1U << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
  658. #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
  659. /* Legacy defines */
  660. #define ADC_ISR_AWD (ADC_ISR_AWD1)
  661. #define ADC_ISR_EOSEQ (ADC_ISR_EOS)
  662. /******************** Bits definition for ADC_IER register ******************/
  663. #define ADC_IER_ADRDYIE_Pos (0U)
  664. #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
  665. #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
  666. #define ADC_IER_EOSMPIE_Pos (1U)
  667. #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
  668. #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
  669. #define ADC_IER_EOCIE_Pos (2U)
  670. #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
  671. #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
  672. #define ADC_IER_EOSIE_Pos (3U)
  673. #define ADC_IER_EOSIE_Msk (0x1U << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
  674. #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  675. #define ADC_IER_OVRIE_Pos (4U)
  676. #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
  677. #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
  678. #define ADC_IER_AWD1IE_Pos (7U)
  679. #define ADC_IER_AWD1IE_Msk (0x1U << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
  680. #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
  681. /* Legacy defines */
  682. #define ADC_IER_AWDIE (ADC_IER_AWD1IE)
  683. #define ADC_IER_EOSEQIE (ADC_IER_EOSIE)
  684. /******************** Bits definition for ADC_CR register *******************/
  685. #define ADC_CR_ADEN_Pos (0U)
  686. #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
  687. #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
  688. #define ADC_CR_ADDIS_Pos (1U)
  689. #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
  690. #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
  691. #define ADC_CR_ADSTART_Pos (2U)
  692. #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
  693. #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
  694. #define ADC_CR_ADSTP_Pos (4U)
  695. #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
  696. #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
  697. #define ADC_CR_ADCAL_Pos (31U)
  698. #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
  699. #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
  700. /******************* Bits definition for ADC_CFGR1 register *****************/
  701. #define ADC_CFGR1_DMAEN_Pos (0U)
  702. #define ADC_CFGR1_DMAEN_Msk (0x1U << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */
  703. #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< ADC DMA transfer enable */
  704. #define ADC_CFGR1_DMACFG_Pos (1U)
  705. #define ADC_CFGR1_DMACFG_Msk (0x1U << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */
  706. #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< ADC DMA transfer configuration */
  707. #define ADC_CFGR1_SCANDIR_Pos (2U)
  708. #define ADC_CFGR1_SCANDIR_Msk (0x1U << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
  709. #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< ADC group regular sequencer scan direction */
  710. #define ADC_CFGR1_RES_Pos (3U)
  711. #define ADC_CFGR1_RES_Msk (0x3U << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */
  712. #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< ADC data resolution */
  713. #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */
  714. #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */
  715. #define ADC_CFGR1_ALIGN_Pos (5U)
  716. #define ADC_CFGR1_ALIGN_Msk (0x1U << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
  717. #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< ADC data alignement */
  718. #define ADC_CFGR1_EXTSEL_Pos (6U)
  719. #define ADC_CFGR1_EXTSEL_Msk (0x7U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
  720. #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< ADC group regular external trigger source */
  721. #define ADC_CFGR1_EXTSEL_0 (0x1U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
  722. #define ADC_CFGR1_EXTSEL_1 (0x2U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
  723. #define ADC_CFGR1_EXTSEL_2 (0x4U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
  724. #define ADC_CFGR1_EXTEN_Pos (10U)
  725. #define ADC_CFGR1_EXTEN_Msk (0x3U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
  726. #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< ADC group regular external trigger polarity */
  727. #define ADC_CFGR1_EXTEN_0 (0x1U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
  728. #define ADC_CFGR1_EXTEN_1 (0x2U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
  729. #define ADC_CFGR1_OVRMOD_Pos (12U)
  730. #define ADC_CFGR1_OVRMOD_Msk (0x1U << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
  731. #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< ADC group regular overrun configuration */
  732. #define ADC_CFGR1_CONT_Pos (13U)
  733. #define ADC_CFGR1_CONT_Msk (0x1U << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
  734. #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< ADC group regular continuous conversion mode */
  735. #define ADC_CFGR1_WAIT_Pos (14U)
  736. #define ADC_CFGR1_WAIT_Msk (0x1U << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
  737. #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC low power auto wait */
  738. #define ADC_CFGR1_AUTOFF_Pos (15U)
  739. #define ADC_CFGR1_AUTOFF_Msk (0x1U << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */
  740. #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC low power auto power off */
  741. #define ADC_CFGR1_DISCEN_Pos (16U)
  742. #define ADC_CFGR1_DISCEN_Msk (0x1U << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
  743. #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  744. #define ADC_CFGR1_AWD1SGL_Pos (22U)
  745. #define ADC_CFGR1_AWD1SGL_Msk (0x1U << ADC_CFGR1_AWD1SGL_Pos) /*!< 0x00400000 */
  746. #define ADC_CFGR1_AWD1SGL ADC_CFGR1_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  747. #define ADC_CFGR1_AWD1EN_Pos (23U)
  748. #define ADC_CFGR1_AWD1EN_Msk (0x1U << ADC_CFGR1_AWD1EN_Pos) /*!< 0x00800000 */
  749. #define ADC_CFGR1_AWD1EN ADC_CFGR1_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  750. #define ADC_CFGR1_AWD1CH_Pos (26U)
  751. #define ADC_CFGR1_AWD1CH_Msk (0x1FU << ADC_CFGR1_AWD1CH_Pos) /*!< 0x7C000000 */
  752. #define ADC_CFGR1_AWD1CH ADC_CFGR1_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  753. #define ADC_CFGR1_AWD1CH_0 (0x01U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x04000000 */
  754. #define ADC_CFGR1_AWD1CH_1 (0x02U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x08000000 */
  755. #define ADC_CFGR1_AWD1CH_2 (0x04U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x10000000 */
  756. #define ADC_CFGR1_AWD1CH_3 (0x08U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x20000000 */
  757. #define ADC_CFGR1_AWD1CH_4 (0x10U << ADC_CFGR1_AWD1CH_Pos) /*!< 0x40000000 */
  758. /* Legacy defines */
  759. #define ADC_CFGR1_AUTDLY (ADC_CFGR1_WAIT)
  760. #define ADC_CFGR1_AWDSGL (ADC_CFGR1_AWD1SGL)
  761. #define ADC_CFGR1_AWDEN (ADC_CFGR1_AWD1EN)
  762. #define ADC_CFGR1_AWDCH (ADC_CFGR1_AWD1CH)
  763. #define ADC_CFGR1_AWDCH_0 (ADC_CFGR1_AWD1CH_0)
  764. #define ADC_CFGR1_AWDCH_1 (ADC_CFGR1_AWD1CH_1)
  765. #define ADC_CFGR1_AWDCH_2 (ADC_CFGR1_AWD1CH_2)
  766. #define ADC_CFGR1_AWDCH_3 (ADC_CFGR1_AWD1CH_3)
  767. #define ADC_CFGR1_AWDCH_4 (ADC_CFGR1_AWD1CH_4)
  768. /******************* Bits definition for ADC_CFGR2 register *****************/
  769. #define ADC_CFGR2_CKMODE_Pos (30U)
  770. #define ADC_CFGR2_CKMODE_Msk (0x3U << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
  771. #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< ADC clock source and prescaler (prescaler only for clock source synchronous) */
  772. #define ADC_CFGR2_CKMODE_1 (0x2U << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
  773. #define ADC_CFGR2_CKMODE_0 (0x1U << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
  774. /* Legacy defines */
  775. #define ADC_CFGR2_JITOFFDIV4 (ADC_CFGR2_CKMODE_1) /*!< ADC clocked by PCLK div4 */
  776. #define ADC_CFGR2_JITOFFDIV2 (ADC_CFGR2_CKMODE_0) /*!< ADC clocked by PCLK div2 */
  777. /****************** Bit definition for ADC_SMPR register ********************/
  778. #define ADC_SMPR_SMP_Pos (0U)
  779. #define ADC_SMPR_SMP_Msk (0x7U << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */
  780. #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< ADC group of channels sampling time 2 */
  781. #define ADC_SMPR_SMP_0 (0x1U << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */
  782. #define ADC_SMPR_SMP_1 (0x2U << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */
  783. #define ADC_SMPR_SMP_2 (0x4U << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */
  784. /* Legacy defines */
  785. #define ADC_SMPR1_SMPR (ADC_SMPR_SMP) /*!< SMP[2:0] bits (Sampling time selection) */
  786. #define ADC_SMPR1_SMPR_0 (ADC_SMPR_SMP_0) /*!< bit 0 */
  787. #define ADC_SMPR1_SMPR_1 (ADC_SMPR_SMP_1) /*!< bit 1 */
  788. #define ADC_SMPR1_SMPR_2 (ADC_SMPR_SMP_2) /*!< bit 2 */
  789. /******************* Bit definition for ADC_TR register ********************/
  790. #define ADC_TR1_LT1_Pos (0U)
  791. #define ADC_TR1_LT1_Msk (0xFFFU << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */
  792. #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
  793. #define ADC_TR1_LT1_0 (0x001U << ADC_TR1_LT1_Pos) /*!< 0x00000001 */
  794. #define ADC_TR1_LT1_1 (0x002U << ADC_TR1_LT1_Pos) /*!< 0x00000002 */
  795. #define ADC_TR1_LT1_2 (0x004U << ADC_TR1_LT1_Pos) /*!< 0x00000004 */
  796. #define ADC_TR1_LT1_3 (0x008U << ADC_TR1_LT1_Pos) /*!< 0x00000008 */
  797. #define ADC_TR1_LT1_4 (0x010U << ADC_TR1_LT1_Pos) /*!< 0x00000010 */
  798. #define ADC_TR1_LT1_5 (0x020U << ADC_TR1_LT1_Pos) /*!< 0x00000020 */
  799. #define ADC_TR1_LT1_6 (0x040U << ADC_TR1_LT1_Pos) /*!< 0x00000040 */
  800. #define ADC_TR1_LT1_7 (0x080U << ADC_TR1_LT1_Pos) /*!< 0x00000080 */
  801. #define ADC_TR1_LT1_8 (0x100U << ADC_TR1_LT1_Pos) /*!< 0x00000100 */
  802. #define ADC_TR1_LT1_9 (0x200U << ADC_TR1_LT1_Pos) /*!< 0x00000200 */
  803. #define ADC_TR1_LT1_10 (0x400U << ADC_TR1_LT1_Pos) /*!< 0x00000400 */
  804. #define ADC_TR1_LT1_11 (0x800U << ADC_TR1_LT1_Pos) /*!< 0x00000800 */
  805. #define ADC_TR1_HT1_Pos (16U)
  806. #define ADC_TR1_HT1_Msk (0xFFFU << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */
  807. #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */
  808. #define ADC_TR1_HT1_0 (0x001U << ADC_TR1_HT1_Pos) /*!< 0x00010000 */
  809. #define ADC_TR1_HT1_1 (0x002U << ADC_TR1_HT1_Pos) /*!< 0x00020000 */
  810. #define ADC_TR1_HT1_2 (0x004U << ADC_TR1_HT1_Pos) /*!< 0x00040000 */
  811. #define ADC_TR1_HT1_3 (0x008U << ADC_TR1_HT1_Pos) /*!< 0x00080000 */
  812. #define ADC_TR1_HT1_4 (0x010U << ADC_TR1_HT1_Pos) /*!< 0x00100000 */
  813. #define ADC_TR1_HT1_5 (0x020U << ADC_TR1_HT1_Pos) /*!< 0x00200000 */
  814. #define ADC_TR1_HT1_6 (0x040U << ADC_TR1_HT1_Pos) /*!< 0x00400000 */
  815. #define ADC_TR1_HT1_7 (0x080U << ADC_TR1_HT1_Pos) /*!< 0x00800000 */
  816. #define ADC_TR1_HT1_8 (0x100U << ADC_TR1_HT1_Pos) /*!< 0x01000000 */
  817. #define ADC_TR1_HT1_9 (0x200U << ADC_TR1_HT1_Pos) /*!< 0x02000000 */
  818. #define ADC_TR1_HT1_10 (0x400U << ADC_TR1_HT1_Pos) /*!< 0x04000000 */
  819. #define ADC_TR1_HT1_11 (0x800U << ADC_TR1_HT1_Pos) /*!< 0x08000000 */
  820. /* Legacy defines */
  821. #define ADC_TR_HT (ADC_TR1_HT1)
  822. #define ADC_TR_LT (ADC_TR1_LT1)
  823. #define ADC_HTR_HT (ADC_TR1_HT1)
  824. #define ADC_LTR_LT (ADC_TR1_LT1)
  825. /****************** Bit definition for ADC_CHSELR register ******************/
  826. #define ADC_CHSELR_CHSEL_Pos (0U)
  827. #define ADC_CHSELR_CHSEL_Msk (0x7FFFFU << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */
  828. #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels, available when ADC_CFGR1_CHSELRMOD is reset */
  829. #define ADC_CHSELR_CHSEL18_Pos (18U)
  830. #define ADC_CHSELR_CHSEL18_Msk (0x1U << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */
  831. #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< ADC group regular sequencer channel 18, available when ADC_CFGR1_CHSELRMOD is reset */
  832. #define ADC_CHSELR_CHSEL17_Pos (17U)
  833. #define ADC_CHSELR_CHSEL17_Msk (0x1U << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */
  834. #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< ADC group regular sequencer channel 17, available when ADC_CFGR1_CHSELRMOD is reset */
  835. #define ADC_CHSELR_CHSEL16_Pos (16U)
  836. #define ADC_CHSELR_CHSEL16_Msk (0x1U << ADC_CHSELR_CHSEL16_Pos) /*!< 0x00010000 */
  837. #define ADC_CHSELR_CHSEL16 ADC_CHSELR_CHSEL16_Msk /*!< ADC group regular sequencer channel 16, available when ADC_CFGR1_CHSELRMOD is reset */
  838. #define ADC_CHSELR_CHSEL15_Pos (15U)
  839. #define ADC_CHSELR_CHSEL15_Msk (0x1U << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */
  840. #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< ADC group regular sequencer channel 15, available when ADC_CFGR1_CHSELRMOD is reset */
  841. #define ADC_CHSELR_CHSEL14_Pos (14U)
  842. #define ADC_CHSELR_CHSEL14_Msk (0x1U << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */
  843. #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< ADC group regular sequencer channel 14, available when ADC_CFGR1_CHSELRMOD is reset */
  844. #define ADC_CHSELR_CHSEL13_Pos (13U)
  845. #define ADC_CHSELR_CHSEL13_Msk (0x1U << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */
  846. #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< ADC group regular sequencer channel 13, available when ADC_CFGR1_CHSELRMOD is reset */
  847. #define ADC_CHSELR_CHSEL12_Pos (12U)
  848. #define ADC_CHSELR_CHSEL12_Msk (0x1U << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */
  849. #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< ADC group regular sequencer channel 12, available when ADC_CFGR1_CHSELRMOD is reset */
  850. #define ADC_CHSELR_CHSEL11_Pos (11U)
  851. #define ADC_CHSELR_CHSEL11_Msk (0x1U << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */
  852. #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< ADC group regular sequencer channel 11, available when ADC_CFGR1_CHSELRMOD is reset */
  853. #define ADC_CHSELR_CHSEL10_Pos (10U)
  854. #define ADC_CHSELR_CHSEL10_Msk (0x1U << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
  855. #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< ADC group regular sequencer channel 10, available when ADC_CFGR1_CHSELRMOD is reset */
  856. #define ADC_CHSELR_CHSEL9_Pos (9U)
  857. #define ADC_CHSELR_CHSEL9_Msk (0x1U << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
  858. #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< ADC group regular sequencer channel 9, available when ADC_CFGR1_CHSELRMOD is reset */
  859. #define ADC_CHSELR_CHSEL8_Pos (8U)
  860. #define ADC_CHSELR_CHSEL8_Msk (0x1U << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
  861. #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< ADC group regular sequencer channel 8, available when ADC_CFGR1_CHSELRMOD is reset */
  862. #define ADC_CHSELR_CHSEL7_Pos (7U)
  863. #define ADC_CHSELR_CHSEL7_Msk (0x1U << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
  864. #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< ADC group regular sequencer channel 7, available when ADC_CFGR1_CHSELRMOD is reset */
  865. #define ADC_CHSELR_CHSEL6_Pos (6U)
  866. #define ADC_CHSELR_CHSEL6_Msk (0x1U << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
  867. #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< ADC group regular sequencer channel 6, available when ADC_CFGR1_CHSELRMOD is reset */
  868. #define ADC_CHSELR_CHSEL5_Pos (5U)
  869. #define ADC_CHSELR_CHSEL5_Msk (0x1U << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
  870. #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< ADC group regular sequencer channel 5, available when ADC_CFGR1_CHSELRMOD is reset */
  871. #define ADC_CHSELR_CHSEL4_Pos (4U)
  872. #define ADC_CHSELR_CHSEL4_Msk (0x1U << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
  873. #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< ADC group regular sequencer channel 4, available when ADC_CFGR1_CHSELRMOD is reset */
  874. #define ADC_CHSELR_CHSEL3_Pos (3U)
  875. #define ADC_CHSELR_CHSEL3_Msk (0x1U << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
  876. #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< ADC group regular sequencer channel 3, available when ADC_CFGR1_CHSELRMOD is reset */
  877. #define ADC_CHSELR_CHSEL2_Pos (2U)
  878. #define ADC_CHSELR_CHSEL2_Msk (0x1U << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
  879. #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< ADC group regular sequencer channel 2, available when ADC_CFGR1_CHSELRMOD is reset */
  880. #define ADC_CHSELR_CHSEL1_Pos (1U)
  881. #define ADC_CHSELR_CHSEL1_Msk (0x1U << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
  882. #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< ADC group regular sequencer channel 1, available when ADC_CFGR1_CHSELRMOD is reset */
  883. #define ADC_CHSELR_CHSEL0_Pos (0U)
  884. #define ADC_CHSELR_CHSEL0_Msk (0x1U << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
  885. #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< ADC group regular sequencer channel 0, available when ADC_CFGR1_CHSELRMOD is reset */
  886. /******************** Bit definition for ADC_DR register ********************/
  887. #define ADC_DR_DATA_Pos (0U)
  888. #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  889. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
  890. #define ADC_DR_DATA_0 (0x0001U << ADC_DR_DATA_Pos) /*!< 0x00000001 */
  891. #define ADC_DR_DATA_1 (0x0002U << ADC_DR_DATA_Pos) /*!< 0x00000002 */
  892. #define ADC_DR_DATA_2 (0x0004U << ADC_DR_DATA_Pos) /*!< 0x00000004 */
  893. #define ADC_DR_DATA_3 (0x0008U << ADC_DR_DATA_Pos) /*!< 0x00000008 */
  894. #define ADC_DR_DATA_4 (0x0010U << ADC_DR_DATA_Pos) /*!< 0x00000010 */
  895. #define ADC_DR_DATA_5 (0x0020U << ADC_DR_DATA_Pos) /*!< 0x00000020 */
  896. #define ADC_DR_DATA_6 (0x0040U << ADC_DR_DATA_Pos) /*!< 0x00000040 */
  897. #define ADC_DR_DATA_7 (0x0080U << ADC_DR_DATA_Pos) /*!< 0x00000080 */
  898. #define ADC_DR_DATA_8 (0x0100U << ADC_DR_DATA_Pos) /*!< 0x00000100 */
  899. #define ADC_DR_DATA_9 (0x0200U << ADC_DR_DATA_Pos) /*!< 0x00000200 */
  900. #define ADC_DR_DATA_10 (0x0400U << ADC_DR_DATA_Pos) /*!< 0x00000400 */
  901. #define ADC_DR_DATA_11 (0x0800U << ADC_DR_DATA_Pos) /*!< 0x00000800 */
  902. #define ADC_DR_DATA_12 (0x1000U << ADC_DR_DATA_Pos) /*!< 0x00001000 */
  903. #define ADC_DR_DATA_13 (0x2000U << ADC_DR_DATA_Pos) /*!< 0x00002000 */
  904. #define ADC_DR_DATA_14 (0x4000U << ADC_DR_DATA_Pos) /*!< 0x00004000 */
  905. #define ADC_DR_DATA_15 (0x8000U << ADC_DR_DATA_Pos) /*!< 0x00008000 */
  906. /************************* ADC Common registers *****************************/
  907. /******************* Bit definition for ADC_CCR register ********************/
  908. #define ADC_CCR_VREFEN_Pos (22U)
  909. #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
  910. #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
  911. #define ADC_CCR_TSEN_Pos (23U)
  912. #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
  913. #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
  914. #define ADC_CCR_VBATEN_Pos (24U)
  915. #define ADC_CCR_VBATEN_Msk (0x1U << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
  916. #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */
  917. /******************************************************************************/
  918. /* */
  919. /* HDMI-CEC (CEC) */
  920. /* */
  921. /******************************************************************************/
  922. /******************* Bit definition for CEC_CR register *********************/
  923. #define CEC_CR_CECEN_Pos (0U)
  924. #define CEC_CR_CECEN_Msk (0x1U << CEC_CR_CECEN_Pos) /*!< 0x00000001 */
  925. #define CEC_CR_CECEN CEC_CR_CECEN_Msk /*!< CEC Enable */
  926. #define CEC_CR_TXSOM_Pos (1U)
  927. #define CEC_CR_TXSOM_Msk (0x1U << CEC_CR_TXSOM_Pos) /*!< 0x00000002 */
  928. #define CEC_CR_TXSOM CEC_CR_TXSOM_Msk /*!< CEC Tx Start Of Message */
  929. #define CEC_CR_TXEOM_Pos (2U)
  930. #define CEC_CR_TXEOM_Msk (0x1U << CEC_CR_TXEOM_Pos) /*!< 0x00000004 */
  931. #define CEC_CR_TXEOM CEC_CR_TXEOM_Msk /*!< CEC Tx End Of Message */
  932. /******************* Bit definition for CEC_CFGR register *******************/
  933. #define CEC_CFGR_SFT_Pos (0U)
  934. #define CEC_CFGR_SFT_Msk (0x7U << CEC_CFGR_SFT_Pos) /*!< 0x00000007 */
  935. #define CEC_CFGR_SFT CEC_CFGR_SFT_Msk /*!< CEC Signal Free Time */
  936. #define CEC_CFGR_RXTOL_Pos (3U)
  937. #define CEC_CFGR_RXTOL_Msk (0x1U << CEC_CFGR_RXTOL_Pos) /*!< 0x00000008 */
  938. #define CEC_CFGR_RXTOL CEC_CFGR_RXTOL_Msk /*!< CEC Tolerance */
  939. #define CEC_CFGR_BRESTP_Pos (4U)
  940. #define CEC_CFGR_BRESTP_Msk (0x1U << CEC_CFGR_BRESTP_Pos) /*!< 0x00000010 */
  941. #define CEC_CFGR_BRESTP CEC_CFGR_BRESTP_Msk /*!< CEC Rx Stop */
  942. #define CEC_CFGR_BREGEN_Pos (5U)
  943. #define CEC_CFGR_BREGEN_Msk (0x1U << CEC_CFGR_BREGEN_Pos) /*!< 0x00000020 */
  944. #define CEC_CFGR_BREGEN CEC_CFGR_BREGEN_Msk /*!< CEC Bit Rising Error generation */
  945. #define CEC_CFGR_LBPEGEN_Pos (6U)
  946. #define CEC_CFGR_LBPEGEN_Msk (0x1U << CEC_CFGR_LBPEGEN_Pos) /*!< 0x00000040 */
  947. #define CEC_CFGR_LBPEGEN CEC_CFGR_LBPEGEN_Msk /*!< CEC Long Bit Period Error gener. */
  948. #define CEC_CFGR_BRDNOGEN_Pos (7U)
  949. #define CEC_CFGR_BRDNOGEN_Msk (0x1U << CEC_CFGR_BRDNOGEN_Pos) /*!< 0x00000080 */
  950. #define CEC_CFGR_BRDNOGEN CEC_CFGR_BRDNOGEN_Msk /*!< CEC Broadcast No Error generation */
  951. #define CEC_CFGR_SFTOPT_Pos (8U)
  952. #define CEC_CFGR_SFTOPT_Msk (0x1U << CEC_CFGR_SFTOPT_Pos) /*!< 0x00000100 */
  953. #define CEC_CFGR_SFTOPT CEC_CFGR_SFTOPT_Msk /*!< CEC Signal Free Time optional */
  954. #define CEC_CFGR_OAR_Pos (16U)
  955. #define CEC_CFGR_OAR_Msk (0x7FFFU << CEC_CFGR_OAR_Pos) /*!< 0x7FFF0000 */
  956. #define CEC_CFGR_OAR CEC_CFGR_OAR_Msk /*!< CEC Own Address */
  957. #define CEC_CFGR_LSTN_Pos (31U)
  958. #define CEC_CFGR_LSTN_Msk (0x1U << CEC_CFGR_LSTN_Pos) /*!< 0x80000000 */
  959. #define CEC_CFGR_LSTN CEC_CFGR_LSTN_Msk /*!< CEC Listen mode */
  960. /******************* Bit definition for CEC_TXDR register *******************/
  961. #define CEC_TXDR_TXD_Pos (0U)
  962. #define CEC_TXDR_TXD_Msk (0xFFU << CEC_TXDR_TXD_Pos) /*!< 0x000000FF */
  963. #define CEC_TXDR_TXD CEC_TXDR_TXD_Msk /*!< CEC Tx Data */
  964. /******************* Bit definition for CEC_RXDR register *******************/
  965. #define CEC_TXDR_RXD_Pos (0U)
  966. #define CEC_TXDR_RXD_Msk (0xFFU << CEC_TXDR_RXD_Pos) /*!< 0x000000FF */
  967. #define CEC_TXDR_RXD CEC_TXDR_RXD_Msk /*!< CEC Rx Data */
  968. /******************* Bit definition for CEC_ISR register ********************/
  969. #define CEC_ISR_RXBR_Pos (0U)
  970. #define CEC_ISR_RXBR_Msk (0x1U << CEC_ISR_RXBR_Pos) /*!< 0x00000001 */
  971. #define CEC_ISR_RXBR CEC_ISR_RXBR_Msk /*!< CEC Rx-Byte Received */
  972. #define CEC_ISR_RXEND_Pos (1U)
  973. #define CEC_ISR_RXEND_Msk (0x1U << CEC_ISR_RXEND_Pos) /*!< 0x00000002 */
  974. #define CEC_ISR_RXEND CEC_ISR_RXEND_Msk /*!< CEC End Of Reception */
  975. #define CEC_ISR_RXOVR_Pos (2U)
  976. #define CEC_ISR_RXOVR_Msk (0x1U << CEC_ISR_RXOVR_Pos) /*!< 0x00000004 */
  977. #define CEC_ISR_RXOVR CEC_ISR_RXOVR_Msk /*!< CEC Rx-Overrun */
  978. #define CEC_ISR_BRE_Pos (3U)
  979. #define CEC_ISR_BRE_Msk (0x1U << CEC_ISR_BRE_Pos) /*!< 0x00000008 */
  980. #define CEC_ISR_BRE CEC_ISR_BRE_Msk /*!< CEC Rx Bit Rising Error */
  981. #define CEC_ISR_SBPE_Pos (4U)
  982. #define CEC_ISR_SBPE_Msk (0x1U << CEC_ISR_SBPE_Pos) /*!< 0x00000010 */
  983. #define CEC_ISR_SBPE CEC_ISR_SBPE_Msk /*!< CEC Rx Short Bit period Error */
  984. #define CEC_ISR_LBPE_Pos (5U)
  985. #define CEC_ISR_LBPE_Msk (0x1U << CEC_ISR_LBPE_Pos) /*!< 0x00000020 */
  986. #define CEC_ISR_LBPE CEC_ISR_LBPE_Msk /*!< CEC Rx Long Bit period Error */
  987. #define CEC_ISR_RXACKE_Pos (6U)
  988. #define CEC_ISR_RXACKE_Msk (0x1U << CEC_ISR_RXACKE_Pos) /*!< 0x00000040 */
  989. #define CEC_ISR_RXACKE CEC_ISR_RXACKE_Msk /*!< CEC Rx Missing Acknowledge */
  990. #define CEC_ISR_ARBLST_Pos (7U)
  991. #define CEC_ISR_ARBLST_Msk (0x1U << CEC_ISR_ARBLST_Pos) /*!< 0x00000080 */
  992. #define CEC_ISR_ARBLST CEC_ISR_ARBLST_Msk /*!< CEC Arbitration Lost */
  993. #define CEC_ISR_TXBR_Pos (8U)
  994. #define CEC_ISR_TXBR_Msk (0x1U << CEC_ISR_TXBR_Pos) /*!< 0x00000100 */
  995. #define CEC_ISR_TXBR CEC_ISR_TXBR_Msk /*!< CEC Tx Byte Request */
  996. #define CEC_ISR_TXEND_Pos (9U)
  997. #define CEC_ISR_TXEND_Msk (0x1U << CEC_ISR_TXEND_Pos) /*!< 0x00000200 */
  998. #define CEC_ISR_TXEND CEC_ISR_TXEND_Msk /*!< CEC End of Transmission */
  999. #define CEC_ISR_TXUDR_Pos (10U)
  1000. #define CEC_ISR_TXUDR_Msk (0x1U << CEC_ISR_TXUDR_Pos) /*!< 0x00000400 */
  1001. #define CEC_ISR_TXUDR CEC_ISR_TXUDR_Msk /*!< CEC Tx-Buffer Underrun */
  1002. #define CEC_ISR_TXERR_Pos (11U)
  1003. #define CEC_ISR_TXERR_Msk (0x1U << CEC_ISR_TXERR_Pos) /*!< 0x00000800 */
  1004. #define CEC_ISR_TXERR CEC_ISR_TXERR_Msk /*!< CEC Tx-Error */
  1005. #define CEC_ISR_TXACKE_Pos (12U)
  1006. #define CEC_ISR_TXACKE_Msk (0x1U << CEC_ISR_TXACKE_Pos) /*!< 0x00001000 */
  1007. #define CEC_ISR_TXACKE CEC_ISR_TXACKE_Msk /*!< CEC Tx Missing Acknowledge */
  1008. /******************* Bit definition for CEC_IER register ********************/
  1009. #define CEC_IER_RXBRIE_Pos (0U)
  1010. #define CEC_IER_RXBRIE_Msk (0x1U << CEC_IER_RXBRIE_Pos) /*!< 0x00000001 */
  1011. #define CEC_IER_RXBRIE CEC_IER_RXBRIE_Msk /*!< CEC Rx-Byte Received IT Enable */
  1012. #define CEC_IER_RXENDIE_Pos (1U)
  1013. #define CEC_IER_RXENDIE_Msk (0x1U << CEC_IER_RXENDIE_Pos) /*!< 0x00000002 */
  1014. #define CEC_IER_RXENDIE CEC_IER_RXENDIE_Msk /*!< CEC End Of Reception IT Enable */
  1015. #define CEC_IER_RXOVRIE_Pos (2U)
  1016. #define CEC_IER_RXOVRIE_Msk (0x1U << CEC_IER_RXOVRIE_Pos) /*!< 0x00000004 */
  1017. #define CEC_IER_RXOVRIE CEC_IER_RXOVRIE_Msk /*!< CEC Rx-Overrun IT Enable */
  1018. #define CEC_IER_BREIE_Pos (3U)
  1019. #define CEC_IER_BREIE_Msk (0x1U << CEC_IER_BREIE_Pos) /*!< 0x00000008 */
  1020. #define CEC_IER_BREIE CEC_IER_BREIE_Msk /*!< CEC Rx Bit Rising Error IT Enable */
  1021. #define CEC_IER_SBPEIE_Pos (4U)
  1022. #define CEC_IER_SBPEIE_Msk (0x1U << CEC_IER_SBPEIE_Pos) /*!< 0x00000010 */
  1023. #define CEC_IER_SBPEIE CEC_IER_SBPEIE_Msk /*!< CEC Rx Short Bit period Error IT Enable*/
  1024. #define CEC_IER_LBPEIE_Pos (5U)
  1025. #define CEC_IER_LBPEIE_Msk (0x1U << CEC_IER_LBPEIE_Pos) /*!< 0x00000020 */
  1026. #define CEC_IER_LBPEIE CEC_IER_LBPEIE_Msk /*!< CEC Rx Long Bit period Error IT Enable */
  1027. #define CEC_IER_RXACKEIE_Pos (6U)
  1028. #define CEC_IER_RXACKEIE_Msk (0x1U << CEC_IER_RXACKEIE_Pos) /*!< 0x00000040 */
  1029. #define CEC_IER_RXACKEIE CEC_IER_RXACKEIE_Msk /*!< CEC Rx Missing Acknowledge IT Enable */
  1030. #define CEC_IER_ARBLSTIE_Pos (7U)
  1031. #define CEC_IER_ARBLSTIE_Msk (0x1U << CEC_IER_ARBLSTIE_Pos) /*!< 0x00000080 */
  1032. #define CEC_IER_ARBLSTIE CEC_IER_ARBLSTIE_Msk /*!< CEC Arbitration Lost IT Enable */
  1033. #define CEC_IER_TXBRIE_Pos (8U)
  1034. #define CEC_IER_TXBRIE_Msk (0x1U << CEC_IER_TXBRIE_Pos) /*!< 0x00000100 */
  1035. #define CEC_IER_TXBRIE CEC_IER_TXBRIE_Msk /*!< CEC Tx Byte Request IT Enable */
  1036. #define CEC_IER_TXENDIE_Pos (9U)
  1037. #define CEC_IER_TXENDIE_Msk (0x1U << CEC_IER_TXENDIE_Pos) /*!< 0x00000200 */
  1038. #define CEC_IER_TXENDIE CEC_IER_TXENDIE_Msk /*!< CEC End of Transmission IT Enable */
  1039. #define CEC_IER_TXUDRIE_Pos (10U)
  1040. #define CEC_IER_TXUDRIE_Msk (0x1U << CEC_IER_TXUDRIE_Pos) /*!< 0x00000400 */
  1041. #define CEC_IER_TXUDRIE CEC_IER_TXUDRIE_Msk /*!< CEC Tx-Buffer Underrun IT Enable */
  1042. #define CEC_IER_TXERRIE_Pos (11U)
  1043. #define CEC_IER_TXERRIE_Msk (0x1U << CEC_IER_TXERRIE_Pos) /*!< 0x00000800 */
  1044. #define CEC_IER_TXERRIE CEC_IER_TXERRIE_Msk /*!< CEC Tx-Error IT Enable */
  1045. #define CEC_IER_TXACKEIE_Pos (12U)
  1046. #define CEC_IER_TXACKEIE_Msk (0x1U << CEC_IER_TXACKEIE_Pos) /*!< 0x00001000 */
  1047. #define CEC_IER_TXACKEIE CEC_IER_TXACKEIE_Msk /*!< CEC Tx Missing Acknowledge IT Enable */
  1048. /******************************************************************************/
  1049. /* */
  1050. /* Analog Comparators (COMP) */
  1051. /* */
  1052. /******************************************************************************/
  1053. /*********************** Bit definition for COMP_CSR register ***************/
  1054. /* COMP1 bits definition */
  1055. #define COMP_CSR_COMP1EN_Pos (0U)
  1056. #define COMP_CSR_COMP1EN_Msk (0x1U << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */
  1057. #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */
  1058. #define COMP_CSR_COMP1SW1_Pos (1U)
  1059. #define COMP_CSR_COMP1SW1_Msk (0x1U << COMP_CSR_COMP1SW1_Pos) /*!< 0x00000002 */
  1060. #define COMP_CSR_COMP1SW1 COMP_CSR_COMP1SW1_Msk /*!< COMP1 SW1 switch control */
  1061. #define COMP_CSR_COMP1MODE_Pos (2U)
  1062. #define COMP_CSR_COMP1MODE_Msk (0x3U << COMP_CSR_COMP1MODE_Pos) /*!< 0x0000000C */
  1063. #define COMP_CSR_COMP1MODE COMP_CSR_COMP1MODE_Msk /*!< COMP1 power mode */
  1064. #define COMP_CSR_COMP1MODE_0 (0x1U << COMP_CSR_COMP1MODE_Pos) /*!< 0x00000004 */
  1065. #define COMP_CSR_COMP1MODE_1 (0x2U << COMP_CSR_COMP1MODE_Pos) /*!< 0x00000008 */
  1066. #define COMP_CSR_COMP1INSEL_Pos (4U)
  1067. #define COMP_CSR_COMP1INSEL_Msk (0x7U << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000070 */
  1068. #define COMP_CSR_COMP1INSEL COMP_CSR_COMP1INSEL_Msk /*!< COMP1 inverting input select */
  1069. #define COMP_CSR_COMP1INSEL_0 (0x1U << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000010 */
  1070. #define COMP_CSR_COMP1INSEL_1 (0x2U << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000020 */
  1071. #define COMP_CSR_COMP1INSEL_2 (0x4U << COMP_CSR_COMP1INSEL_Pos) /*!< 0x00000040 */
  1072. #define COMP_CSR_COMP1OUTSEL_Pos (8U)
  1073. #define COMP_CSR_COMP1OUTSEL_Msk (0x7U << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000700 */
  1074. #define COMP_CSR_COMP1OUTSEL COMP_CSR_COMP1OUTSEL_Msk /*!< COMP1 output select */
  1075. #define COMP_CSR_COMP1OUTSEL_0 (0x1U << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000100 */
  1076. #define COMP_CSR_COMP1OUTSEL_1 (0x2U << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000200 */
  1077. #define COMP_CSR_COMP1OUTSEL_2 (0x4U << COMP_CSR_COMP1OUTSEL_Pos) /*!< 0x00000400 */
  1078. #define COMP_CSR_COMP1POL_Pos (11U)
  1079. #define COMP_CSR_COMP1POL_Msk (0x1U << COMP_CSR_COMP1POL_Pos) /*!< 0x00000800 */
  1080. #define COMP_CSR_COMP1POL COMP_CSR_COMP1POL_Msk /*!< COMP1 output polarity */
  1081. #define COMP_CSR_COMP1HYST_Pos (12U)
  1082. #define COMP_CSR_COMP1HYST_Msk (0x3U << COMP_CSR_COMP1HYST_Pos) /*!< 0x00003000 */
  1083. #define COMP_CSR_COMP1HYST COMP_CSR_COMP1HYST_Msk /*!< COMP1 hysteresis */
  1084. #define COMP_CSR_COMP1HYST_0 (0x1U << COMP_CSR_COMP1HYST_Pos) /*!< 0x00001000 */
  1085. #define COMP_CSR_COMP1HYST_1 (0x2U << COMP_CSR_COMP1HYST_Pos) /*!< 0x00002000 */
  1086. #define COMP_CSR_COMP1OUT_Pos (14U)
  1087. #define COMP_CSR_COMP1OUT_Msk (0x1U << COMP_CSR_COMP1OUT_Pos) /*!< 0x00004000 */
  1088. #define COMP_CSR_COMP1OUT COMP_CSR_COMP1OUT_Msk /*!< COMP1 output level */
  1089. #define COMP_CSR_COMP1LOCK_Pos (15U)
  1090. #define COMP_CSR_COMP1LOCK_Msk (0x1U << COMP_CSR_COMP1LOCK_Pos) /*!< 0x00008000 */
  1091. #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */
  1092. /* COMP2 bits definition */
  1093. #define COMP_CSR_COMP2EN_Pos (16U)
  1094. #define COMP_CSR_COMP2EN_Msk (0x1U << COMP_CSR_COMP2EN_Pos) /*!< 0x00010000 */
  1095. #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */
  1096. #define COMP_CSR_COMP2MODE_Pos (18U)
  1097. #define COMP_CSR_COMP2MODE_Msk (0x3U << COMP_CSR_COMP2MODE_Pos) /*!< 0x000C0000 */
  1098. #define COMP_CSR_COMP2MODE COMP_CSR_COMP2MODE_Msk /*!< COMP2 power mode */
  1099. #define COMP_CSR_COMP2MODE_0 (0x1U << COMP_CSR_COMP2MODE_Pos) /*!< 0x00040000 */
  1100. #define COMP_CSR_COMP2MODE_1 (0x2U << COMP_CSR_COMP2MODE_Pos) /*!< 0x00080000 */
  1101. #define COMP_CSR_COMP2INSEL_Pos (20U)
  1102. #define COMP_CSR_COMP2INSEL_Msk (0x7U << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00700000 */
  1103. #define COMP_CSR_COMP2INSEL COMP_CSR_COMP2INSEL_Msk /*!< COMP2 inverting input select */
  1104. #define COMP_CSR_COMP2INSEL_0 (0x1U << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00100000 */
  1105. #define COMP_CSR_COMP2INSEL_1 (0x2U << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00200000 */
  1106. #define COMP_CSR_COMP2INSEL_2 (0x4U << COMP_CSR_COMP2INSEL_Pos) /*!< 0x00400000 */
  1107. #define COMP_CSR_WNDWEN_Pos (23U)
  1108. #define COMP_CSR_WNDWEN_Msk (0x1U << COMP_CSR_WNDWEN_Pos) /*!< 0x00800000 */
  1109. #define COMP_CSR_WNDWEN COMP_CSR_WNDWEN_Msk /*!< COMPx window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
  1110. #define COMP_CSR_COMP2OUTSEL_Pos (24U)
  1111. #define COMP_CSR_COMP2OUTSEL_Msk (0x7U << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x07000000 */
  1112. #define COMP_CSR_COMP2OUTSEL COMP_CSR_COMP2OUTSEL_Msk /*!< COMP2 output select */
  1113. #define COMP_CSR_COMP2OUTSEL_0 (0x1U << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x01000000 */
  1114. #define COMP_CSR_COMP2OUTSEL_1 (0x2U << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x02000000 */
  1115. #define COMP_CSR_COMP2OUTSEL_2 (0x4U << COMP_CSR_COMP2OUTSEL_Pos) /*!< 0x04000000 */
  1116. #define COMP_CSR_COMP2POL_Pos (27U)
  1117. #define COMP_CSR_COMP2POL_Msk (0x1U << COMP_CSR_COMP2POL_Pos) /*!< 0x08000000 */
  1118. #define COMP_CSR_COMP2POL COMP_CSR_COMP2POL_Msk /*!< COMP2 output polarity */
  1119. #define COMP_CSR_COMP2HYST_Pos (28U)
  1120. #define COMP_CSR_COMP2HYST_Msk (0x3U << COMP_CSR_COMP2HYST_Pos) /*!< 0x30000000 */
  1121. #define COMP_CSR_COMP2HYST COMP_CSR_COMP2HYST_Msk /*!< COMP2 hysteresis */
  1122. #define COMP_CSR_COMP2HYST_0 (0x1U << COMP_CSR_COMP2HYST_Pos) /*!< 0x10000000 */
  1123. #define COMP_CSR_COMP2HYST_1 (0x2U << COMP_CSR_COMP2HYST_Pos) /*!< 0x20000000 */
  1124. #define COMP_CSR_COMP2OUT_Pos (30U)
  1125. #define COMP_CSR_COMP2OUT_Msk (0x1U << COMP_CSR_COMP2OUT_Pos) /*!< 0x40000000 */
  1126. #define COMP_CSR_COMP2OUT COMP_CSR_COMP2OUT_Msk /*!< COMP2 output level */
  1127. #define COMP_CSR_COMP2LOCK_Pos (31U)
  1128. #define COMP_CSR_COMP2LOCK_Msk (0x1U << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */
  1129. #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */
  1130. /* COMPx bits definition */
  1131. #define COMP_CSR_COMPxEN_Pos (0U)
  1132. #define COMP_CSR_COMPxEN_Msk (0x1U << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */
  1133. #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */
  1134. #define COMP_CSR_COMPxMODE_Pos (2U)
  1135. #define COMP_CSR_COMPxMODE_Msk (0x3U << COMP_CSR_COMPxMODE_Pos) /*!< 0x0000000C */
  1136. #define COMP_CSR_COMPxMODE COMP_CSR_COMPxMODE_Msk /*!< COMPx power mode */
  1137. #define COMP_CSR_COMPxMODE_0 (0x1U << COMP_CSR_COMPxMODE_Pos) /*!< 0x00000004 */
  1138. #define COMP_CSR_COMPxMODE_1 (0x2U << COMP_CSR_COMPxMODE_Pos) /*!< 0x00000008 */
  1139. #define COMP_CSR_COMPxINSEL_Pos (4U)
  1140. #define COMP_CSR_COMPxINSEL_Msk (0x7U << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000070 */
  1141. #define COMP_CSR_COMPxINSEL COMP_CSR_COMPxINSEL_Msk /*!< COMPx inverting input select */
  1142. #define COMP_CSR_COMPxINSEL_0 (0x1U << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000010 */
  1143. #define COMP_CSR_COMPxINSEL_1 (0x2U << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000020 */
  1144. #define COMP_CSR_COMPxINSEL_2 (0x4U << COMP_CSR_COMPxINSEL_Pos) /*!< 0x00000040 */
  1145. #define COMP_CSR_COMPxOUTSEL_Pos (8U)
  1146. #define COMP_CSR_COMPxOUTSEL_Msk (0x7U << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000700 */
  1147. #define COMP_CSR_COMPxOUTSEL COMP_CSR_COMPxOUTSEL_Msk /*!< COMPx output select */
  1148. #define COMP_CSR_COMPxOUTSEL_0 (0x1U << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000100 */
  1149. #define COMP_CSR_COMPxOUTSEL_1 (0x2U << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000200 */
  1150. #define COMP_CSR_COMPxOUTSEL_2 (0x4U << COMP_CSR_COMPxOUTSEL_Pos) /*!< 0x00000400 */
  1151. #define COMP_CSR_COMPxPOL_Pos (11U)
  1152. #define COMP_CSR_COMPxPOL_Msk (0x1U << COMP_CSR_COMPxPOL_Pos) /*!< 0x00000800 */
  1153. #define COMP_CSR_COMPxPOL COMP_CSR_COMPxPOL_Msk /*!< COMPx output polarity */
  1154. #define COMP_CSR_COMPxHYST_Pos (12U)
  1155. #define COMP_CSR_COMPxHYST_Msk (0x3U << COMP_CSR_COMPxHYST_Pos) /*!< 0x00003000 */
  1156. #define COMP_CSR_COMPxHYST COMP_CSR_COMPxHYST_Msk /*!< COMPx hysteresis */
  1157. #define COMP_CSR_COMPxHYST_0 (0x1U << COMP_CSR_COMPxHYST_Pos) /*!< 0x00001000 */
  1158. #define COMP_CSR_COMPxHYST_1 (0x2U << COMP_CSR_COMPxHYST_Pos) /*!< 0x00002000 */
  1159. #define COMP_CSR_COMPxOUT_Pos (14U)
  1160. #define COMP_CSR_COMPxOUT_Msk (0x1U << COMP_CSR_COMPxOUT_Pos) /*!< 0x00004000 */
  1161. #define COMP_CSR_COMPxOUT COMP_CSR_COMPxOUT_Msk /*!< COMPx output level */
  1162. #define COMP_CSR_COMPxLOCK_Pos (15U)
  1163. #define COMP_CSR_COMPxLOCK_Msk (0x1U << COMP_CSR_COMPxLOCK_Pos) /*!< 0x00008000 */
  1164. #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */
  1165. /******************************************************************************/
  1166. /* */
  1167. /* CRC calculation unit (CRC) */
  1168. /* */
  1169. /******************************************************************************/
  1170. /*
  1171. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  1172. */
  1173. /* Support of Programmable Polynomial size and value feature */
  1174. #define CRC_PROG_POLYNOMIAL_SUPPORT
  1175. /******************* Bit definition for CRC_DR register *********************/
  1176. #define CRC_DR_DR_Pos (0U)
  1177. #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1178. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1179. /******************* Bit definition for CRC_IDR register ********************/
  1180. #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */
  1181. /******************** Bit definition for CRC_CR register ********************/
  1182. #define CRC_CR_RESET_Pos (0U)
  1183. #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1184. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
  1185. #define CRC_CR_POLYSIZE_Pos (3U)
  1186. #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
  1187. #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
  1188. #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
  1189. #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
  1190. #define CRC_CR_REV_IN_Pos (5U)
  1191. #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
  1192. #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
  1193. #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
  1194. #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
  1195. #define CRC_CR_REV_OUT_Pos (7U)
  1196. #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
  1197. #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
  1198. /******************* Bit definition for CRC_INIT register *******************/
  1199. #define CRC_INIT_INIT_Pos (0U)
  1200. #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
  1201. #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
  1202. /******************* Bit definition for CRC_POL register ********************/
  1203. #define CRC_POL_POL_Pos (0U)
  1204. #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
  1205. #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
  1206. /******************************************************************************/
  1207. /* */
  1208. /* CRS Clock Recovery System */
  1209. /******************************************************************************/
  1210. /******************* Bit definition for CRS_CR register *********************/
  1211. #define CRS_CR_SYNCOKIE_Pos (0U)
  1212. #define CRS_CR_SYNCOKIE_Msk (0x1U << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
  1213. #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /* SYNC event OK interrupt enable */
  1214. #define CRS_CR_SYNCWARNIE_Pos (1U)
  1215. #define CRS_CR_SYNCWARNIE_Msk (0x1U << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
  1216. #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /* SYNC warning interrupt enable */
  1217. #define CRS_CR_ERRIE_Pos (2U)
  1218. #define CRS_CR_ERRIE_Msk (0x1U << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
  1219. #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /* SYNC error interrupt enable */
  1220. #define CRS_CR_ESYNCIE_Pos (3U)
  1221. #define CRS_CR_ESYNCIE_Msk (0x1U << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
  1222. #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /* Expected SYNC(ESYNCF) interrupt Enable*/
  1223. #define CRS_CR_CEN_Pos (5U)
  1224. #define CRS_CR_CEN_Msk (0x1U << CRS_CR_CEN_Pos) /*!< 0x00000020 */
  1225. #define CRS_CR_CEN CRS_CR_CEN_Msk /* Frequency error counter enable */
  1226. #define CRS_CR_AUTOTRIMEN_Pos (6U)
  1227. #define CRS_CR_AUTOTRIMEN_Msk (0x1U << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
  1228. #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /* Automatic trimming enable */
  1229. #define CRS_CR_SWSYNC_Pos (7U)
  1230. #define CRS_CR_SWSYNC_Msk (0x1U << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
  1231. #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /* A Software SYNC event is generated */
  1232. #define CRS_CR_TRIM_Pos (8U)
  1233. #define CRS_CR_TRIM_Msk (0x3FU << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */
  1234. #define CRS_CR_TRIM CRS_CR_TRIM_Msk /* HSI48 oscillator smooth trimming */
  1235. /******************* Bit definition for CRS_CFGR register *********************/
  1236. #define CRS_CFGR_RELOAD_Pos (0U)
  1237. #define CRS_CFGR_RELOAD_Msk (0xFFFFU << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
  1238. #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /* Counter reload value */
  1239. #define CRS_CFGR_FELIM_Pos (16U)
  1240. #define CRS_CFGR_FELIM_Msk (0xFFU << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
  1241. #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /* Frequency error limit */
  1242. #define CRS_CFGR_SYNCDIV_Pos (24U)
  1243. #define CRS_CFGR_SYNCDIV_Msk (0x7U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
  1244. #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /* SYNC divider */
  1245. #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
  1246. #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
  1247. #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
  1248. #define CRS_CFGR_SYNCSRC_Pos (28U)
  1249. #define CRS_CFGR_SYNCSRC_Msk (0x3U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
  1250. #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /* SYNC signal source selection */
  1251. #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
  1252. #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
  1253. #define CRS_CFGR_SYNCPOL_Pos (31U)
  1254. #define CRS_CFGR_SYNCPOL_Msk (0x1U << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
  1255. #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /* SYNC polarity selection */
  1256. /******************* Bit definition for CRS_ISR register *********************/
  1257. #define CRS_ISR_SYNCOKF_Pos (0U)
  1258. #define CRS_ISR_SYNCOKF_Msk (0x1U << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
  1259. #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /* SYNC event OK flag */
  1260. #define CRS_ISR_SYNCWARNF_Pos (1U)
  1261. #define CRS_ISR_SYNCWARNF_Msk (0x1U << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
  1262. #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /* SYNC warning */
  1263. #define CRS_ISR_ERRF_Pos (2U)
  1264. #define CRS_ISR_ERRF_Msk (0x1U << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
  1265. #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /* SYNC error flag */
  1266. #define CRS_ISR_ESYNCF_Pos (3U)
  1267. #define CRS_ISR_ESYNCF_Msk (0x1U << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
  1268. #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /* Expected SYNC flag */
  1269. #define CRS_ISR_SYNCERR_Pos (8U)
  1270. #define CRS_ISR_SYNCERR_Msk (0x1U << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
  1271. #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /* SYNC error */
  1272. #define CRS_ISR_SYNCMISS_Pos (9U)
  1273. #define CRS_ISR_SYNCMISS_Msk (0x1U << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
  1274. #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /* SYNC missed */
  1275. #define CRS_ISR_TRIMOVF_Pos (10U)
  1276. #define CRS_ISR_TRIMOVF_Msk (0x1U << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
  1277. #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /* Trimming overflow or underflow */
  1278. #define CRS_ISR_FEDIR_Pos (15U)
  1279. #define CRS_ISR_FEDIR_Msk (0x1U << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
  1280. #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /* Frequency error direction */
  1281. #define CRS_ISR_FECAP_Pos (16U)
  1282. #define CRS_ISR_FECAP_Msk (0xFFFFU << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
  1283. #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /* Frequency error capture */
  1284. /******************* Bit definition for CRS_ICR register *********************/
  1285. #define CRS_ICR_SYNCOKC_Pos (0U)
  1286. #define CRS_ICR_SYNCOKC_Msk (0x1U << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
  1287. #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /* SYNC event OK clear flag */
  1288. #define CRS_ICR_SYNCWARNC_Pos (1U)
  1289. #define CRS_ICR_SYNCWARNC_Msk (0x1U << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
  1290. #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /* SYNC warning clear flag */
  1291. #define CRS_ICR_ERRC_Pos (2U)
  1292. #define CRS_ICR_ERRC_Msk (0x1U << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
  1293. #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /* Error clear flag */
  1294. #define CRS_ICR_ESYNCC_Pos (3U)
  1295. #define CRS_ICR_ESYNCC_Msk (0x1U << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
  1296. #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /* Expected SYNC clear flag */
  1297. /******************************************************************************/
  1298. /* */
  1299. /* Digital to Analog Converter (DAC) */
  1300. /* */
  1301. /******************************************************************************/
  1302. /*
  1303. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  1304. */
  1305. #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: availability of DAC channel 2 */
  1306. /******************** Bit definition for DAC_CR register ********************/
  1307. #define DAC_CR_EN1_Pos (0U)
  1308. #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  1309. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */
  1310. #define DAC_CR_BOFF1_Pos (1U)
  1311. #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
  1312. #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */
  1313. #define DAC_CR_TEN1_Pos (2U)
  1314. #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
  1315. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */
  1316. #define DAC_CR_TSEL1_Pos (3U)
  1317. #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
  1318. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
  1319. #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  1320. #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  1321. #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  1322. #define DAC_CR_WAVE1_Pos (6U)
  1323. #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  1324. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  1325. #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  1326. #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  1327. #define DAC_CR_MAMP1_Pos (8U)
  1328. #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  1329. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  1330. #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  1331. #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  1332. #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  1333. #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  1334. #define DAC_CR_DMAEN1_Pos (12U)
  1335. #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  1336. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */
  1337. #define DAC_CR_DMAUDRIE1_Pos (13U)
  1338. #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  1339. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA Underrun Interrupt enable */
  1340. #define DAC_CR_EN2_Pos (16U)
  1341. #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  1342. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */
  1343. #define DAC_CR_BOFF2_Pos (17U)
  1344. #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */
  1345. #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */
  1346. #define DAC_CR_TEN2_Pos (18U)
  1347. #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
  1348. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */
  1349. #define DAC_CR_TSEL2_Pos (19U)
  1350. #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
  1351. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */
  1352. #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  1353. #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  1354. #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  1355. #define DAC_CR_WAVE2_Pos (22U)
  1356. #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  1357. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  1358. #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  1359. #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  1360. #define DAC_CR_MAMP2_Pos (24U)
  1361. #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  1362. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  1363. #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  1364. #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  1365. #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  1366. #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  1367. #define DAC_CR_DMAEN2_Pos (28U)
  1368. #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  1369. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */
  1370. #define DAC_CR_DMAUDRIE2_Pos (29U)
  1371. #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  1372. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!< DAC channel2 DMA Underrun Interrupt enable */
  1373. /***************** Bit definition for DAC_SWTRIGR register ******************/
  1374. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  1375. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  1376. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */
  1377. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  1378. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  1379. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */
  1380. /***************** Bit definition for DAC_DHR12R1 register ******************/
  1381. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  1382. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  1383. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
  1384. /***************** Bit definition for DAC_DHR12L1 register ******************/
  1385. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  1386. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1387. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
  1388. /****************** Bit definition for DAC_DHR8R1 register ******************/
  1389. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  1390. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  1391. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
  1392. /***************** Bit definition for DAC_DHR12R2 register ******************/
  1393. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  1394. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  1395. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
  1396. /***************** Bit definition for DAC_DHR12L2 register ******************/
  1397. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  1398. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  1399. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
  1400. /****************** Bit definition for DAC_DHR8R2 register ******************/
  1401. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  1402. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  1403. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
  1404. /***************** Bit definition for DAC_DHR12RD register ******************/
  1405. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  1406. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  1407. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
  1408. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  1409. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  1410. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
  1411. /***************** Bit definition for DAC_DHR12LD register ******************/
  1412. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  1413. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  1414. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
  1415. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  1416. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  1417. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
  1418. /****************** Bit definition for DAC_DHR8RD register ******************/
  1419. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  1420. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  1421. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
  1422. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  1423. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  1424. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
  1425. /******************* Bit definition for DAC_DOR1 register *******************/
  1426. #define DAC_DOR1_DACC1DOR_Pos (0U)
  1427. #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  1428. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */
  1429. /******************* Bit definition for DAC_DOR2 register *******************/
  1430. #define DAC_DOR2_DACC2DOR_Pos (0U)
  1431. #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  1432. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */
  1433. /******************** Bit definition for DAC_SR register ********************/
  1434. #define DAC_SR_DMAUDR1_Pos (13U)
  1435. #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  1436. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */
  1437. #define DAC_SR_DMAUDR2_Pos (29U)
  1438. #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  1439. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */
  1440. /******************************************************************************/
  1441. /* */
  1442. /* Debug MCU (DBGMCU) */
  1443. /* */
  1444. /******************************************************************************/
  1445. /**************** Bit definition for DBGMCU_IDCODE register *****************/
  1446. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  1447. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  1448. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
  1449. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  1450. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  1451. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
  1452. #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
  1453. #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
  1454. #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
  1455. #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
  1456. #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
  1457. #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
  1458. #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
  1459. #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
  1460. #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
  1461. #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
  1462. #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
  1463. #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
  1464. #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
  1465. #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
  1466. #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
  1467. #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
  1468. /****************** Bit definition for DBGMCU_CR register *******************/
  1469. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  1470. #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  1471. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
  1472. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  1473. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  1474. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
  1475. /****************** Bit definition for DBGMCU_APB1_FZ register **************/
  1476. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
  1477. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  1478. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
  1479. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U)
  1480. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
  1481. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */
  1482. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
  1483. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
  1484. #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */
  1485. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U)
  1486. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
  1487. #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */
  1488. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos (8U)
  1489. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM14_STOP_Pos) /*!< 0x00000100 */
  1490. #define DBGMCU_APB1_FZ_DBG_TIM14_STOP DBGMCU_APB1_FZ_DBG_TIM14_STOP_Msk /*!< TIM14 counter stopped when core is halted */
  1491. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
  1492. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  1493. #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */
  1494. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
  1495. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  1496. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
  1497. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
  1498. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  1499. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
  1500. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U)
  1501. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */
  1502. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
  1503. /****************** Bit definition for DBGMCU_APB2_FZ register **************/
  1504. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (11U)
  1505. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
  1506. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */
  1507. #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos (16U)
  1508. #define DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */
  1509. #define DBGMCU_APB2_FZ_DBG_TIM15_STOP DBGMCU_APB2_FZ_DBG_TIM15_STOP_Msk /*!< TIM15 counter stopped when core is halted */
  1510. #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos (17U)
  1511. #define DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
  1512. #define DBGMCU_APB2_FZ_DBG_TIM16_STOP DBGMCU_APB2_FZ_DBG_TIM16_STOP_Msk /*!< TIM16 counter stopped when core is halted */
  1513. #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos (18U)
  1514. #define DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */
  1515. #define DBGMCU_APB2_FZ_DBG_TIM17_STOP DBGMCU_APB2_FZ_DBG_TIM17_STOP_Msk /*!< TIM17 counter stopped when core is halted */
  1516. /******************************************************************************/
  1517. /* */
  1518. /* DMA Controller (DMA) */
  1519. /* */
  1520. /******************************************************************************/
  1521. /******************* Bit definition for DMA_ISR register ********************/
  1522. #define DMA_ISR_GIF1_Pos (0U)
  1523. #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  1524. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  1525. #define DMA_ISR_TCIF1_Pos (1U)
  1526. #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  1527. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  1528. #define DMA_ISR_HTIF1_Pos (2U)
  1529. #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  1530. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  1531. #define DMA_ISR_TEIF1_Pos (3U)
  1532. #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  1533. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  1534. #define DMA_ISR_GIF2_Pos (4U)
  1535. #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  1536. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  1537. #define DMA_ISR_TCIF2_Pos (5U)
  1538. #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  1539. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  1540. #define DMA_ISR_HTIF2_Pos (6U)
  1541. #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  1542. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  1543. #define DMA_ISR_TEIF2_Pos (7U)
  1544. #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  1545. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  1546. #define DMA_ISR_GIF3_Pos (8U)
  1547. #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  1548. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  1549. #define DMA_ISR_TCIF3_Pos (9U)
  1550. #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  1551. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  1552. #define DMA_ISR_HTIF3_Pos (10U)
  1553. #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  1554. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  1555. #define DMA_ISR_TEIF3_Pos (11U)
  1556. #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  1557. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  1558. #define DMA_ISR_GIF4_Pos (12U)
  1559. #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  1560. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  1561. #define DMA_ISR_TCIF4_Pos (13U)
  1562. #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  1563. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  1564. #define DMA_ISR_HTIF4_Pos (14U)
  1565. #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  1566. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  1567. #define DMA_ISR_TEIF4_Pos (15U)
  1568. #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  1569. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  1570. #define DMA_ISR_GIF5_Pos (16U)
  1571. #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  1572. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  1573. #define DMA_ISR_TCIF5_Pos (17U)
  1574. #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  1575. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  1576. #define DMA_ISR_HTIF5_Pos (18U)
  1577. #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  1578. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  1579. #define DMA_ISR_TEIF5_Pos (19U)
  1580. #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  1581. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  1582. #define DMA_ISR_GIF6_Pos (20U)
  1583. #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  1584. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  1585. #define DMA_ISR_TCIF6_Pos (21U)
  1586. #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  1587. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  1588. #define DMA_ISR_HTIF6_Pos (22U)
  1589. #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  1590. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  1591. #define DMA_ISR_TEIF6_Pos (23U)
  1592. #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  1593. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  1594. #define DMA_ISR_GIF7_Pos (24U)
  1595. #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  1596. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  1597. #define DMA_ISR_TCIF7_Pos (25U)
  1598. #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  1599. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  1600. #define DMA_ISR_HTIF7_Pos (26U)
  1601. #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  1602. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  1603. #define DMA_ISR_TEIF7_Pos (27U)
  1604. #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  1605. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  1606. /******************* Bit definition for DMA_IFCR register *******************/
  1607. #define DMA_IFCR_CGIF1_Pos (0U)
  1608. #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  1609. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  1610. #define DMA_IFCR_CTCIF1_Pos (1U)
  1611. #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  1612. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  1613. #define DMA_IFCR_CHTIF1_Pos (2U)
  1614. #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  1615. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  1616. #define DMA_IFCR_CTEIF1_Pos (3U)
  1617. #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  1618. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  1619. #define DMA_IFCR_CGIF2_Pos (4U)
  1620. #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  1621. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  1622. #define DMA_IFCR_CTCIF2_Pos (5U)
  1623. #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  1624. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  1625. #define DMA_IFCR_CHTIF2_Pos (6U)
  1626. #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  1627. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  1628. #define DMA_IFCR_CTEIF2_Pos (7U)
  1629. #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  1630. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  1631. #define DMA_IFCR_CGIF3_Pos (8U)
  1632. #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  1633. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  1634. #define DMA_IFCR_CTCIF3_Pos (9U)
  1635. #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  1636. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  1637. #define DMA_IFCR_CHTIF3_Pos (10U)
  1638. #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  1639. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  1640. #define DMA_IFCR_CTEIF3_Pos (11U)
  1641. #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  1642. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  1643. #define DMA_IFCR_CGIF4_Pos (12U)
  1644. #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  1645. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  1646. #define DMA_IFCR_CTCIF4_Pos (13U)
  1647. #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  1648. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  1649. #define DMA_IFCR_CHTIF4_Pos (14U)
  1650. #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  1651. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  1652. #define DMA_IFCR_CTEIF4_Pos (15U)
  1653. #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  1654. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  1655. #define DMA_IFCR_CGIF5_Pos (16U)
  1656. #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  1657. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  1658. #define DMA_IFCR_CTCIF5_Pos (17U)
  1659. #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  1660. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  1661. #define DMA_IFCR_CHTIF5_Pos (18U)
  1662. #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  1663. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  1664. #define DMA_IFCR_CTEIF5_Pos (19U)
  1665. #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  1666. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  1667. #define DMA_IFCR_CGIF6_Pos (20U)
  1668. #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  1669. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  1670. #define DMA_IFCR_CTCIF6_Pos (21U)
  1671. #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  1672. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  1673. #define DMA_IFCR_CHTIF6_Pos (22U)
  1674. #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  1675. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  1676. #define DMA_IFCR_CTEIF6_Pos (23U)
  1677. #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  1678. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  1679. #define DMA_IFCR_CGIF7_Pos (24U)
  1680. #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  1681. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  1682. #define DMA_IFCR_CTCIF7_Pos (25U)
  1683. #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  1684. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  1685. #define DMA_IFCR_CHTIF7_Pos (26U)
  1686. #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  1687. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  1688. #define DMA_IFCR_CTEIF7_Pos (27U)
  1689. #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  1690. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  1691. /******************* Bit definition for DMA_CCR register ********************/
  1692. #define DMA_CCR_EN_Pos (0U)
  1693. #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  1694. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  1695. #define DMA_CCR_TCIE_Pos (1U)
  1696. #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  1697. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  1698. #define DMA_CCR_HTIE_Pos (2U)
  1699. #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  1700. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  1701. #define DMA_CCR_TEIE_Pos (3U)
  1702. #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  1703. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  1704. #define DMA_CCR_DIR_Pos (4U)
  1705. #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  1706. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  1707. #define DMA_CCR_CIRC_Pos (5U)
  1708. #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  1709. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  1710. #define DMA_CCR_PINC_Pos (6U)
  1711. #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  1712. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  1713. #define DMA_CCR_MINC_Pos (7U)
  1714. #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  1715. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  1716. #define DMA_CCR_PSIZE_Pos (8U)
  1717. #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  1718. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  1719. #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  1720. #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  1721. #define DMA_CCR_MSIZE_Pos (10U)
  1722. #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  1723. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  1724. #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  1725. #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  1726. #define DMA_CCR_PL_Pos (12U)
  1727. #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  1728. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
  1729. #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  1730. #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  1731. #define DMA_CCR_MEM2MEM_Pos (14U)
  1732. #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  1733. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  1734. /****************** Bit definition for DMA_CNDTR register *******************/
  1735. #define DMA_CNDTR_NDT_Pos (0U)
  1736. #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  1737. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  1738. /****************** Bit definition for DMA_CPAR register ********************/
  1739. #define DMA_CPAR_PA_Pos (0U)
  1740. #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  1741. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  1742. /****************** Bit definition for DMA_CMAR register ********************/
  1743. #define DMA_CMAR_MA_Pos (0U)
  1744. #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  1745. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  1746. /******************************************************************************/
  1747. /* */
  1748. /* External Interrupt/Event Controller (EXTI) */
  1749. /* */
  1750. /******************************************************************************/
  1751. /******************* Bit definition for EXTI_IMR register *******************/
  1752. #define EXTI_IMR_MR0_Pos (0U)
  1753. #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
  1754. #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
  1755. #define EXTI_IMR_MR1_Pos (1U)
  1756. #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
  1757. #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
  1758. #define EXTI_IMR_MR2_Pos (2U)
  1759. #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
  1760. #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
  1761. #define EXTI_IMR_MR3_Pos (3U)
  1762. #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
  1763. #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
  1764. #define EXTI_IMR_MR4_Pos (4U)
  1765. #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
  1766. #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
  1767. #define EXTI_IMR_MR5_Pos (5U)
  1768. #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
  1769. #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
  1770. #define EXTI_IMR_MR6_Pos (6U)
  1771. #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
  1772. #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
  1773. #define EXTI_IMR_MR7_Pos (7U)
  1774. #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
  1775. #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
  1776. #define EXTI_IMR_MR8_Pos (8U)
  1777. #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
  1778. #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
  1779. #define EXTI_IMR_MR9_Pos (9U)
  1780. #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
  1781. #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
  1782. #define EXTI_IMR_MR10_Pos (10U)
  1783. #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
  1784. #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
  1785. #define EXTI_IMR_MR11_Pos (11U)
  1786. #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
  1787. #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
  1788. #define EXTI_IMR_MR12_Pos (12U)
  1789. #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
  1790. #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
  1791. #define EXTI_IMR_MR13_Pos (13U)
  1792. #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
  1793. #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
  1794. #define EXTI_IMR_MR14_Pos (14U)
  1795. #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
  1796. #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
  1797. #define EXTI_IMR_MR15_Pos (15U)
  1798. #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
  1799. #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
  1800. #define EXTI_IMR_MR16_Pos (16U)
  1801. #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
  1802. #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
  1803. #define EXTI_IMR_MR17_Pos (17U)
  1804. #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
  1805. #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
  1806. #define EXTI_IMR_MR18_Pos (18U)
  1807. #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
  1808. #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
  1809. #define EXTI_IMR_MR19_Pos (19U)
  1810. #define EXTI_IMR_MR19_Msk (0x1U << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */
  1811. #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */
  1812. #define EXTI_IMR_MR20_Pos (20U)
  1813. #define EXTI_IMR_MR20_Msk (0x1U << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */
  1814. #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */
  1815. #define EXTI_IMR_MR21_Pos (21U)
  1816. #define EXTI_IMR_MR21_Msk (0x1U << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */
  1817. #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */
  1818. #define EXTI_IMR_MR22_Pos (22U)
  1819. #define EXTI_IMR_MR22_Msk (0x1U << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */
  1820. #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */
  1821. #define EXTI_IMR_MR23_Pos (23U)
  1822. #define EXTI_IMR_MR23_Msk (0x1U << EXTI_IMR_MR23_Pos) /*!< 0x00800000 */
  1823. #define EXTI_IMR_MR23 EXTI_IMR_MR23_Msk /*!< Interrupt Mask on line 23 */
  1824. #define EXTI_IMR_MR25_Pos (25U)
  1825. #define EXTI_IMR_MR25_Msk (0x1U << EXTI_IMR_MR25_Pos) /*!< 0x02000000 */
  1826. #define EXTI_IMR_MR25 EXTI_IMR_MR25_Msk /*!< Interrupt Mask on line 25 */
  1827. #define EXTI_IMR_MR26_Pos (26U)
  1828. #define EXTI_IMR_MR26_Msk (0x1U << EXTI_IMR_MR26_Pos) /*!< 0x04000000 */
  1829. #define EXTI_IMR_MR26 EXTI_IMR_MR26_Msk /*!< Interrupt Mask on line 26 */
  1830. #define EXTI_IMR_MR27_Pos (27U)
  1831. #define EXTI_IMR_MR27_Msk (0x1U << EXTI_IMR_MR27_Pos) /*!< 0x08000000 */
  1832. #define EXTI_IMR_MR27 EXTI_IMR_MR27_Msk /*!< Interrupt Mask on line 27 */
  1833. #define EXTI_IMR_MR31_Pos (31U)
  1834. #define EXTI_IMR_MR31_Msk (0x1U << EXTI_IMR_MR31_Pos) /*!< 0x80000000 */
  1835. #define EXTI_IMR_MR31 EXTI_IMR_MR31_Msk /*!< Interrupt Mask on line 31 */
  1836. /* References Defines */
  1837. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  1838. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  1839. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  1840. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  1841. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  1842. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  1843. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  1844. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  1845. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  1846. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  1847. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  1848. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  1849. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  1850. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  1851. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  1852. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  1853. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  1854. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  1855. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  1856. #define EXTI_IMR_IM19 EXTI_IMR_MR19
  1857. #define EXTI_IMR_IM20 EXTI_IMR_MR20
  1858. #define EXTI_IMR_IM21 EXTI_IMR_MR21
  1859. #define EXTI_IMR_IM22 EXTI_IMR_MR22
  1860. #define EXTI_IMR_IM23 EXTI_IMR_MR23
  1861. #define EXTI_IMR_IM25 EXTI_IMR_MR25
  1862. #define EXTI_IMR_IM26 EXTI_IMR_MR26
  1863. #define EXTI_IMR_IM27 EXTI_IMR_MR27
  1864. #define EXTI_IMR_IM31 EXTI_IMR_MR31
  1865. #define EXTI_IMR_IM_Pos (0U)
  1866. #define EXTI_IMR_IM_Msk (0x8EFFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x8EFFFFFF */
  1867. #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
  1868. /****************** Bit definition for EXTI_EMR register ********************/
  1869. #define EXTI_EMR_MR0_Pos (0U)
  1870. #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
  1871. #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
  1872. #define EXTI_EMR_MR1_Pos (1U)
  1873. #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
  1874. #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
  1875. #define EXTI_EMR_MR2_Pos (2U)
  1876. #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
  1877. #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
  1878. #define EXTI_EMR_MR3_Pos (3U)
  1879. #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
  1880. #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
  1881. #define EXTI_EMR_MR4_Pos (4U)
  1882. #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
  1883. #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
  1884. #define EXTI_EMR_MR5_Pos (5U)
  1885. #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
  1886. #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
  1887. #define EXTI_EMR_MR6_Pos (6U)
  1888. #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
  1889. #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
  1890. #define EXTI_EMR_MR7_Pos (7U)
  1891. #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
  1892. #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
  1893. #define EXTI_EMR_MR8_Pos (8U)
  1894. #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
  1895. #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
  1896. #define EXTI_EMR_MR9_Pos (9U)
  1897. #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
  1898. #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
  1899. #define EXTI_EMR_MR10_Pos (10U)
  1900. #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
  1901. #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
  1902. #define EXTI_EMR_MR11_Pos (11U)
  1903. #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
  1904. #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
  1905. #define EXTI_EMR_MR12_Pos (12U)
  1906. #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
  1907. #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
  1908. #define EXTI_EMR_MR13_Pos (13U)
  1909. #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
  1910. #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
  1911. #define EXTI_EMR_MR14_Pos (14U)
  1912. #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
  1913. #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
  1914. #define EXTI_EMR_MR15_Pos (15U)
  1915. #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
  1916. #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
  1917. #define EXTI_EMR_MR16_Pos (16U)
  1918. #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
  1919. #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
  1920. #define EXTI_EMR_MR17_Pos (17U)
  1921. #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
  1922. #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
  1923. #define EXTI_EMR_MR18_Pos (18U)
  1924. #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
  1925. #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
  1926. #define EXTI_EMR_MR19_Pos (19U)
  1927. #define EXTI_EMR_MR19_Msk (0x1U << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */
  1928. #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */
  1929. #define EXTI_EMR_MR20_Pos (20U)
  1930. #define EXTI_EMR_MR20_Msk (0x1U << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */
  1931. #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */
  1932. #define EXTI_EMR_MR21_Pos (21U)
  1933. #define EXTI_EMR_MR21_Msk (0x1U << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */
  1934. #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */
  1935. #define EXTI_EMR_MR22_Pos (22U)
  1936. #define EXTI_EMR_MR22_Msk (0x1U << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */
  1937. #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */
  1938. #define EXTI_EMR_MR23_Pos (23U)
  1939. #define EXTI_EMR_MR23_Msk (0x1U << EXTI_EMR_MR23_Pos) /*!< 0x00800000 */
  1940. #define EXTI_EMR_MR23 EXTI_EMR_MR23_Msk /*!< Event Mask on line 23 */
  1941. #define EXTI_EMR_MR25_Pos (25U)
  1942. #define EXTI_EMR_MR25_Msk (0x1U << EXTI_EMR_MR25_Pos) /*!< 0x02000000 */
  1943. #define EXTI_EMR_MR25 EXTI_EMR_MR25_Msk /*!< Event Mask on line 25 */
  1944. #define EXTI_EMR_MR26_Pos (26U)
  1945. #define EXTI_EMR_MR26_Msk (0x1U << EXTI_EMR_MR26_Pos) /*!< 0x04000000 */
  1946. #define EXTI_EMR_MR26 EXTI_EMR_MR26_Msk /*!< Event Mask on line 26 */
  1947. #define EXTI_EMR_MR27_Pos (27U)
  1948. #define EXTI_EMR_MR27_Msk (0x1U << EXTI_EMR_MR27_Pos) /*!< 0x08000000 */
  1949. #define EXTI_EMR_MR27 EXTI_EMR_MR27_Msk /*!< Event Mask on line 27 */
  1950. #define EXTI_EMR_MR31_Pos (31U)
  1951. #define EXTI_EMR_MR31_Msk (0x1U << EXTI_EMR_MR31_Pos) /*!< 0x80000000 */
  1952. #define EXTI_EMR_MR31 EXTI_EMR_MR31_Msk /*!< Event Mask on line 31 */
  1953. /* References Defines */
  1954. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  1955. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  1956. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  1957. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  1958. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  1959. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  1960. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  1961. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  1962. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  1963. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  1964. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  1965. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  1966. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  1967. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  1968. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  1969. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  1970. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  1971. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  1972. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  1973. #define EXTI_EMR_EM19 EXTI_EMR_MR19
  1974. #define EXTI_EMR_EM20 EXTI_EMR_MR20
  1975. #define EXTI_EMR_EM21 EXTI_EMR_MR21
  1976. #define EXTI_EMR_EM22 EXTI_EMR_MR22
  1977. #define EXTI_EMR_EM23 EXTI_EMR_MR23
  1978. #define EXTI_EMR_EM25 EXTI_EMR_MR25
  1979. #define EXTI_EMR_EM26 EXTI_EMR_MR26
  1980. #define EXTI_EMR_EM27 EXTI_EMR_MR27
  1981. #define EXTI_EMR_EM31 EXTI_EMR_MR31
  1982. /******************* Bit definition for EXTI_RTSR register ******************/
  1983. #define EXTI_RTSR_TR0_Pos (0U)
  1984. #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
  1985. #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  1986. #define EXTI_RTSR_TR1_Pos (1U)
  1987. #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
  1988. #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  1989. #define EXTI_RTSR_TR2_Pos (2U)
  1990. #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
  1991. #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  1992. #define EXTI_RTSR_TR3_Pos (3U)
  1993. #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
  1994. #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  1995. #define EXTI_RTSR_TR4_Pos (4U)
  1996. #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
  1997. #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  1998. #define EXTI_RTSR_TR5_Pos (5U)
  1999. #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
  2000. #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  2001. #define EXTI_RTSR_TR6_Pos (6U)
  2002. #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
  2003. #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  2004. #define EXTI_RTSR_TR7_Pos (7U)
  2005. #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
  2006. #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  2007. #define EXTI_RTSR_TR8_Pos (8U)
  2008. #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
  2009. #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  2010. #define EXTI_RTSR_TR9_Pos (9U)
  2011. #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
  2012. #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  2013. #define EXTI_RTSR_TR10_Pos (10U)
  2014. #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
  2015. #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  2016. #define EXTI_RTSR_TR11_Pos (11U)
  2017. #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
  2018. #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  2019. #define EXTI_RTSR_TR12_Pos (12U)
  2020. #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
  2021. #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  2022. #define EXTI_RTSR_TR13_Pos (13U)
  2023. #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
  2024. #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  2025. #define EXTI_RTSR_TR14_Pos (14U)
  2026. #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
  2027. #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  2028. #define EXTI_RTSR_TR15_Pos (15U)
  2029. #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
  2030. #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  2031. #define EXTI_RTSR_TR16_Pos (16U)
  2032. #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
  2033. #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  2034. #define EXTI_RTSR_TR17_Pos (17U)
  2035. #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
  2036. #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  2037. #define EXTI_RTSR_TR19_Pos (19U)
  2038. #define EXTI_RTSR_TR19_Msk (0x1U << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */
  2039. #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */
  2040. #define EXTI_RTSR_TR20_Pos (20U)
  2041. #define EXTI_RTSR_TR20_Msk (0x1U << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */
  2042. #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */
  2043. #define EXTI_RTSR_TR21_Pos (21U)
  2044. #define EXTI_RTSR_TR21_Msk (0x1U << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */
  2045. #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */
  2046. #define EXTI_RTSR_TR22_Pos (22U)
  2047. #define EXTI_RTSR_TR22_Msk (0x1U << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */
  2048. #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */
  2049. #define EXTI_RTSR_TR31_Pos (31U)
  2050. #define EXTI_RTSR_TR31_Msk (0x1U << EXTI_RTSR_TR31_Pos) /*!< 0x80000000 */
  2051. #define EXTI_RTSR_TR31 EXTI_RTSR_TR31_Msk /*!< Rising trigger event configuration bit of line 31 */
  2052. /* References Defines */
  2053. #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
  2054. #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
  2055. #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
  2056. #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
  2057. #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
  2058. #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
  2059. #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
  2060. #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
  2061. #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
  2062. #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
  2063. #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
  2064. #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
  2065. #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
  2066. #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
  2067. #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
  2068. #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
  2069. #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
  2070. #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
  2071. #define EXTI_RTSR_RT19 EXTI_RTSR_TR19
  2072. #define EXTI_RTSR_RT20 EXTI_RTSR_TR20
  2073. #define EXTI_RTSR_RT21 EXTI_RTSR_TR21
  2074. #define EXTI_RTSR_RT22 EXTI_RTSR_TR22
  2075. #define EXTI_RTSR_RT31 EXTI_RTSR_TR31
  2076. /******************* Bit definition for EXTI_FTSR register *******************/
  2077. #define EXTI_FTSR_TR0_Pos (0U)
  2078. #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
  2079. #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  2080. #define EXTI_FTSR_TR1_Pos (1U)
  2081. #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
  2082. #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  2083. #define EXTI_FTSR_TR2_Pos (2U)
  2084. #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
  2085. #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  2086. #define EXTI_FTSR_TR3_Pos (3U)
  2087. #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
  2088. #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  2089. #define EXTI_FTSR_TR4_Pos (4U)
  2090. #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
  2091. #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  2092. #define EXTI_FTSR_TR5_Pos (5U)
  2093. #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
  2094. #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  2095. #define EXTI_FTSR_TR6_Pos (6U)
  2096. #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
  2097. #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  2098. #define EXTI_FTSR_TR7_Pos (7U)
  2099. #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
  2100. #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  2101. #define EXTI_FTSR_TR8_Pos (8U)
  2102. #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
  2103. #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  2104. #define EXTI_FTSR_TR9_Pos (9U)
  2105. #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
  2106. #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  2107. #define EXTI_FTSR_TR10_Pos (10U)
  2108. #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
  2109. #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  2110. #define EXTI_FTSR_TR11_Pos (11U)
  2111. #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
  2112. #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  2113. #define EXTI_FTSR_TR12_Pos (12U)
  2114. #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
  2115. #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  2116. #define EXTI_FTSR_TR13_Pos (13U)
  2117. #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
  2118. #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  2119. #define EXTI_FTSR_TR14_Pos (14U)
  2120. #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
  2121. #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  2122. #define EXTI_FTSR_TR15_Pos (15U)
  2123. #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
  2124. #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  2125. #define EXTI_FTSR_TR16_Pos (16U)
  2126. #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
  2127. #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  2128. #define EXTI_FTSR_TR17_Pos (17U)
  2129. #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
  2130. #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  2131. #define EXTI_FTSR_TR19_Pos (19U)
  2132. #define EXTI_FTSR_TR19_Msk (0x1U << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */
  2133. #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */
  2134. #define EXTI_FTSR_TR20_Pos (20U)
  2135. #define EXTI_FTSR_TR20_Msk (0x1U << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */
  2136. #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */
  2137. #define EXTI_FTSR_TR21_Pos (21U)
  2138. #define EXTI_FTSR_TR21_Msk (0x1U << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */
  2139. #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */
  2140. #define EXTI_FTSR_TR22_Pos (22U)
  2141. #define EXTI_FTSR_TR22_Msk (0x1U << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */
  2142. #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */
  2143. #define EXTI_FTSR_TR31_Pos (31U)
  2144. #define EXTI_FTSR_TR31_Msk (0x1U << EXTI_FTSR_TR31_Pos) /*!< 0x80000000 */
  2145. #define EXTI_FTSR_TR31 EXTI_FTSR_TR31_Msk /*!< Falling trigger event configuration bit of line 31 */
  2146. /* References Defines */
  2147. #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
  2148. #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
  2149. #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
  2150. #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
  2151. #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
  2152. #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
  2153. #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
  2154. #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
  2155. #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
  2156. #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
  2157. #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
  2158. #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
  2159. #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
  2160. #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
  2161. #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
  2162. #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
  2163. #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
  2164. #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
  2165. #define EXTI_FTSR_FT19 EXTI_FTSR_TR19
  2166. #define EXTI_FTSR_FT20 EXTI_FTSR_TR20
  2167. #define EXTI_FTSR_FT21 EXTI_FTSR_TR21
  2168. #define EXTI_FTSR_FT22 EXTI_FTSR_TR22
  2169. #define EXTI_FTSR_FT31 EXTI_FTSR_TR31
  2170. /******************* Bit definition for EXTI_SWIER register *******************/
  2171. #define EXTI_SWIER_SWIER0_Pos (0U)
  2172. #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
  2173. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
  2174. #define EXTI_SWIER_SWIER1_Pos (1U)
  2175. #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
  2176. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
  2177. #define EXTI_SWIER_SWIER2_Pos (2U)
  2178. #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
  2179. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
  2180. #define EXTI_SWIER_SWIER3_Pos (3U)
  2181. #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
  2182. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
  2183. #define EXTI_SWIER_SWIER4_Pos (4U)
  2184. #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
  2185. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
  2186. #define EXTI_SWIER_SWIER5_Pos (5U)
  2187. #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
  2188. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
  2189. #define EXTI_SWIER_SWIER6_Pos (6U)
  2190. #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
  2191. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
  2192. #define EXTI_SWIER_SWIER7_Pos (7U)
  2193. #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
  2194. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
  2195. #define EXTI_SWIER_SWIER8_Pos (8U)
  2196. #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
  2197. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
  2198. #define EXTI_SWIER_SWIER9_Pos (9U)
  2199. #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
  2200. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
  2201. #define EXTI_SWIER_SWIER10_Pos (10U)
  2202. #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
  2203. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
  2204. #define EXTI_SWIER_SWIER11_Pos (11U)
  2205. #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
  2206. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
  2207. #define EXTI_SWIER_SWIER12_Pos (12U)
  2208. #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
  2209. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
  2210. #define EXTI_SWIER_SWIER13_Pos (13U)
  2211. #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
  2212. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
  2213. #define EXTI_SWIER_SWIER14_Pos (14U)
  2214. #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
  2215. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
  2216. #define EXTI_SWIER_SWIER15_Pos (15U)
  2217. #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
  2218. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
  2219. #define EXTI_SWIER_SWIER16_Pos (16U)
  2220. #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
  2221. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
  2222. #define EXTI_SWIER_SWIER17_Pos (17U)
  2223. #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
  2224. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
  2225. #define EXTI_SWIER_SWIER19_Pos (19U)
  2226. #define EXTI_SWIER_SWIER19_Msk (0x1U << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */
  2227. #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */
  2228. #define EXTI_SWIER_SWIER20_Pos (20U)
  2229. #define EXTI_SWIER_SWIER20_Msk (0x1U << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */
  2230. #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */
  2231. #define EXTI_SWIER_SWIER21_Pos (21U)
  2232. #define EXTI_SWIER_SWIER21_Msk (0x1U << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */
  2233. #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */
  2234. #define EXTI_SWIER_SWIER22_Pos (22U)
  2235. #define EXTI_SWIER_SWIER22_Msk (0x1U << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */
  2236. #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */
  2237. #define EXTI_SWIER_SWIER31_Pos (31U)
  2238. #define EXTI_SWIER_SWIER31_Msk (0x1U << EXTI_SWIER_SWIER31_Pos) /*!< 0x80000000 */
  2239. #define EXTI_SWIER_SWIER31 EXTI_SWIER_SWIER31_Msk /*!< Software Interrupt on line 31 */
  2240. /* References Defines */
  2241. #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
  2242. #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
  2243. #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
  2244. #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
  2245. #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
  2246. #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
  2247. #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
  2248. #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
  2249. #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
  2250. #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
  2251. #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
  2252. #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
  2253. #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
  2254. #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
  2255. #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
  2256. #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
  2257. #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
  2258. #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
  2259. #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19
  2260. #define EXTI_SWIER_SWI20 EXTI_SWIER_SWIER20
  2261. #define EXTI_SWIER_SWI21 EXTI_SWIER_SWIER21
  2262. #define EXTI_SWIER_SWI22 EXTI_SWIER_SWIER22
  2263. #define EXTI_SWIER_SWI31 EXTI_SWIER_SWIER31
  2264. /****************** Bit definition for EXTI_PR register *********************/
  2265. #define EXTI_PR_PR0_Pos (0U)
  2266. #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  2267. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit 0 */
  2268. #define EXTI_PR_PR1_Pos (1U)
  2269. #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  2270. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit 1 */
  2271. #define EXTI_PR_PR2_Pos (2U)
  2272. #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  2273. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit 2 */
  2274. #define EXTI_PR_PR3_Pos (3U)
  2275. #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  2276. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit 3 */
  2277. #define EXTI_PR_PR4_Pos (4U)
  2278. #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
  2279. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit 4 */
  2280. #define EXTI_PR_PR5_Pos (5U)
  2281. #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
  2282. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit 5 */
  2283. #define EXTI_PR_PR6_Pos (6U)
  2284. #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  2285. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit 6 */
  2286. #define EXTI_PR_PR7_Pos (7U)
  2287. #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  2288. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit 7 */
  2289. #define EXTI_PR_PR8_Pos (8U)
  2290. #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
  2291. #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit 8 */
  2292. #define EXTI_PR_PR9_Pos (9U)
  2293. #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
  2294. #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit 9 */
  2295. #define EXTI_PR_PR10_Pos (10U)
  2296. #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
  2297. #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit 10 */
  2298. #define EXTI_PR_PR11_Pos (11U)
  2299. #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
  2300. #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit 11 */
  2301. #define EXTI_PR_PR12_Pos (12U)
  2302. #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
  2303. #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit 12 */
  2304. #define EXTI_PR_PR13_Pos (13U)
  2305. #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
  2306. #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit 13 */
  2307. #define EXTI_PR_PR14_Pos (14U)
  2308. #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
  2309. #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit 14 */
  2310. #define EXTI_PR_PR15_Pos (15U)
  2311. #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
  2312. #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit 15 */
  2313. #define EXTI_PR_PR16_Pos (16U)
  2314. #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
  2315. #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit 16 */
  2316. #define EXTI_PR_PR17_Pos (17U)
  2317. #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  2318. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit 17 */
  2319. #define EXTI_PR_PR19_Pos (19U)
  2320. #define EXTI_PR_PR19_Msk (0x1U << EXTI_PR_PR19_Pos) /*!< 0x00080000 */
  2321. #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit 19 */
  2322. #define EXTI_PR_PR20_Pos (20U)
  2323. #define EXTI_PR_PR20_Msk (0x1U << EXTI_PR_PR20_Pos) /*!< 0x00100000 */
  2324. #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit 20 */
  2325. #define EXTI_PR_PR21_Pos (21U)
  2326. #define EXTI_PR_PR21_Msk (0x1U << EXTI_PR_PR21_Pos) /*!< 0x00200000 */
  2327. #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit 21 */
  2328. #define EXTI_PR_PR22_Pos (22U)
  2329. #define EXTI_PR_PR22_Msk (0x1U << EXTI_PR_PR22_Pos) /*!< 0x00400000 */
  2330. #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit 22 */
  2331. #define EXTI_PR_PR31_Pos (31U)
  2332. #define EXTI_PR_PR31_Msk (0x1U << EXTI_PR_PR31_Pos) /*!< 0x80000000 */
  2333. #define EXTI_PR_PR31 EXTI_PR_PR31_Msk /*!< Pending bit 31 */
  2334. /* References Defines */
  2335. #define EXTI_PR_PIF0 EXTI_PR_PR0
  2336. #define EXTI_PR_PIF1 EXTI_PR_PR1
  2337. #define EXTI_PR_PIF2 EXTI_PR_PR2
  2338. #define EXTI_PR_PIF3 EXTI_PR_PR3
  2339. #define EXTI_PR_PIF4 EXTI_PR_PR4
  2340. #define EXTI_PR_PIF5 EXTI_PR_PR5
  2341. #define EXTI_PR_PIF6 EXTI_PR_PR6
  2342. #define EXTI_PR_PIF7 EXTI_PR_PR7
  2343. #define EXTI_PR_PIF8 EXTI_PR_PR8
  2344. #define EXTI_PR_PIF9 EXTI_PR_PR9
  2345. #define EXTI_PR_PIF10 EXTI_PR_PR10
  2346. #define EXTI_PR_PIF11 EXTI_PR_PR11
  2347. #define EXTI_PR_PIF12 EXTI_PR_PR12
  2348. #define EXTI_PR_PIF13 EXTI_PR_PR13
  2349. #define EXTI_PR_PIF14 EXTI_PR_PR14
  2350. #define EXTI_PR_PIF15 EXTI_PR_PR15
  2351. #define EXTI_PR_PIF16 EXTI_PR_PR16
  2352. #define EXTI_PR_PIF17 EXTI_PR_PR17
  2353. #define EXTI_PR_PIF19 EXTI_PR_PR19
  2354. #define EXTI_PR_PIF20 EXTI_PR_PR20
  2355. #define EXTI_PR_PIF21 EXTI_PR_PR21
  2356. #define EXTI_PR_PIF22 EXTI_PR_PR22
  2357. #define EXTI_PR_PIF31 EXTI_PR_PR31
  2358. /******************************************************************************/
  2359. /* */
  2360. /* FLASH and Option Bytes Registers */
  2361. /* */
  2362. /******************************************************************************/
  2363. /******************* Bit definition for FLASH_ACR register ******************/
  2364. #define FLASH_ACR_LATENCY_Pos (0U)
  2365. #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
  2366. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */
  2367. #define FLASH_ACR_PRFTBE_Pos (4U)
  2368. #define FLASH_ACR_PRFTBE_Msk (0x1U << FLASH_ACR_PRFTBE_Pos) /*!< 0x00000010 */
  2369. #define FLASH_ACR_PRFTBE FLASH_ACR_PRFTBE_Msk /*!< Prefetch Buffer Enable */
  2370. #define FLASH_ACR_PRFTBS_Pos (5U)
  2371. #define FLASH_ACR_PRFTBS_Msk (0x1U << FLASH_ACR_PRFTBS_Pos) /*!< 0x00000020 */
  2372. #define FLASH_ACR_PRFTBS FLASH_ACR_PRFTBS_Msk /*!< Prefetch Buffer Status */
  2373. /****************** Bit definition for FLASH_KEYR register ******************/
  2374. #define FLASH_KEYR_FKEYR_Pos (0U)
  2375. #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFU << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */
  2376. #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */
  2377. /***************** Bit definition for FLASH_OPTKEYR register ****************/
  2378. #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
  2379. #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
  2380. #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */
  2381. /****************** FLASH Keys **********************************************/
  2382. #define FLASH_KEY1_Pos (0U)
  2383. #define FLASH_KEY1_Msk (0x45670123U << FLASH_KEY1_Pos) /*!< 0x45670123 */
  2384. #define FLASH_KEY1 FLASH_KEY1_Msk /*!< Flash program erase key1 */
  2385. #define FLASH_KEY2_Pos (0U)
  2386. #define FLASH_KEY2_Msk (0xCDEF89ABU << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */
  2387. #define FLASH_KEY2 FLASH_KEY2_Msk /*!< Flash program erase key2: used with FLASH_PEKEY1
  2388. to unlock the write access to the FPEC. */
  2389. #define FLASH_OPTKEY1_Pos (0U)
  2390. #define FLASH_OPTKEY1_Msk (0x45670123U << FLASH_OPTKEY1_Pos) /*!< 0x45670123 */
  2391. #define FLASH_OPTKEY1 FLASH_OPTKEY1_Msk /*!< Flash option key1 */
  2392. #define FLASH_OPTKEY2_Pos (0U)
  2393. #define FLASH_OPTKEY2_Msk (0xCDEF89ABU << FLASH_OPTKEY2_Pos) /*!< 0xCDEF89AB */
  2394. #define FLASH_OPTKEY2 FLASH_OPTKEY2_Msk /*!< Flash option key2: used with FLASH_OPTKEY1 to
  2395. unlock the write access to the option byte block */
  2396. /****************** Bit definition for FLASH_SR register *******************/
  2397. #define FLASH_SR_BSY_Pos (0U)
  2398. #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
  2399. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
  2400. #define FLASH_SR_PGERR_Pos (2U)
  2401. #define FLASH_SR_PGERR_Msk (0x1U << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */
  2402. #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */
  2403. #define FLASH_SR_WRPRTERR_Pos (4U)
  2404. #define FLASH_SR_WRPRTERR_Msk (0x1U << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */
  2405. #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */
  2406. #define FLASH_SR_EOP_Pos (5U)
  2407. #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000020 */
  2408. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */
  2409. #define FLASH_SR_WRPERR FLASH_SR_WRPRTERR /*!< Legacy of Write Protection Error */
  2410. /******************* Bit definition for FLASH_CR register *******************/
  2411. #define FLASH_CR_PG_Pos (0U)
  2412. #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  2413. #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */
  2414. #define FLASH_CR_PER_Pos (1U)
  2415. #define FLASH_CR_PER_Msk (0x1U << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  2416. #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */
  2417. #define FLASH_CR_MER_Pos (2U)
  2418. #define FLASH_CR_MER_Msk (0x1U << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  2419. #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */
  2420. #define FLASH_CR_OPTPG_Pos (4U)
  2421. #define FLASH_CR_OPTPG_Msk (0x1U << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */
  2422. #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */
  2423. #define FLASH_CR_OPTER_Pos (5U)
  2424. #define FLASH_CR_OPTER_Msk (0x1U << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */
  2425. #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */
  2426. #define FLASH_CR_STRT_Pos (6U)
  2427. #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00000040 */
  2428. #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */
  2429. #define FLASH_CR_LOCK_Pos (7U)
  2430. #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */
  2431. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */
  2432. #define FLASH_CR_OPTWRE_Pos (9U)
  2433. #define FLASH_CR_OPTWRE_Msk (0x1U << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */
  2434. #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */
  2435. #define FLASH_CR_ERRIE_Pos (10U)
  2436. #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */
  2437. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  2438. #define FLASH_CR_EOPIE_Pos (12U)
  2439. #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */
  2440. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */
  2441. #define FLASH_CR_OBL_LAUNCH_Pos (13U)
  2442. #define FLASH_CR_OBL_LAUNCH_Msk (0x1U << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x00002000 */
  2443. #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk /*!< Option Bytes Loader Launch */
  2444. /******************* Bit definition for FLASH_AR register *******************/
  2445. #define FLASH_AR_FAR_Pos (0U)
  2446. #define FLASH_AR_FAR_Msk (0xFFFFFFFFU << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */
  2447. #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */
  2448. /****************** Bit definition for FLASH_OBR register *******************/
  2449. #define FLASH_OBR_OPTERR_Pos (0U)
  2450. #define FLASH_OBR_OPTERR_Msk (0x1U << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */
  2451. #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */
  2452. #define FLASH_OBR_RDPRT1_Pos (1U)
  2453. #define FLASH_OBR_RDPRT1_Msk (0x1U << FLASH_OBR_RDPRT1_Pos) /*!< 0x00000002 */
  2454. #define FLASH_OBR_RDPRT1 FLASH_OBR_RDPRT1_Msk /*!< Read protection Level 1 */
  2455. #define FLASH_OBR_RDPRT2_Pos (2U)
  2456. #define FLASH_OBR_RDPRT2_Msk (0x1U << FLASH_OBR_RDPRT2_Pos) /*!< 0x00000004 */
  2457. #define FLASH_OBR_RDPRT2 FLASH_OBR_RDPRT2_Msk /*!< Read protection Level 2 */
  2458. #define FLASH_OBR_USER_Pos (8U)
  2459. #define FLASH_OBR_USER_Msk (0x77U << FLASH_OBR_USER_Pos) /*!< 0x00007700 */
  2460. #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */
  2461. #define FLASH_OBR_IWDG_SW_Pos (8U)
  2462. #define FLASH_OBR_IWDG_SW_Msk (0x1U << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000100 */
  2463. #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */
  2464. #define FLASH_OBR_nRST_STOP_Pos (9U)
  2465. #define FLASH_OBR_nRST_STOP_Msk (0x1U << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000200 */
  2466. #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */
  2467. #define FLASH_OBR_nRST_STDBY_Pos (10U)
  2468. #define FLASH_OBR_nRST_STDBY_Msk (0x1U << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000400 */
  2469. #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */
  2470. #define FLASH_OBR_nBOOT1_Pos (12U)
  2471. #define FLASH_OBR_nBOOT1_Msk (0x1U << FLASH_OBR_nBOOT1_Pos) /*!< 0x00001000 */
  2472. #define FLASH_OBR_nBOOT1 FLASH_OBR_nBOOT1_Msk /*!< nBOOT1 */
  2473. #define FLASH_OBR_VDDA_MONITOR_Pos (13U)
  2474. #define FLASH_OBR_VDDA_MONITOR_Msk (0x1U << FLASH_OBR_VDDA_MONITOR_Pos) /*!< 0x00002000 */
  2475. #define FLASH_OBR_VDDA_MONITOR FLASH_OBR_VDDA_MONITOR_Msk /*!< VDDA power supply supervisor */
  2476. #define FLASH_OBR_RAM_PARITY_CHECK_Pos (14U)
  2477. #define FLASH_OBR_RAM_PARITY_CHECK_Msk (0x1U << FLASH_OBR_RAM_PARITY_CHECK_Pos) /*!< 0x00004000 */
  2478. #define FLASH_OBR_RAM_PARITY_CHECK FLASH_OBR_RAM_PARITY_CHECK_Msk /*!< RAM parity check */
  2479. #define FLASH_OBR_DATA0_Pos (16U)
  2480. #define FLASH_OBR_DATA0_Msk (0xFFU << FLASH_OBR_DATA0_Pos) /*!< 0x00FF0000 */
  2481. #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */
  2482. #define FLASH_OBR_DATA1_Pos (24U)
  2483. #define FLASH_OBR_DATA1_Msk (0xFFU << FLASH_OBR_DATA1_Pos) /*!< 0xFF000000 */
  2484. #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */
  2485. /* Old BOOT1 bit definition, maintained for legacy purpose */
  2486. #define FLASH_OBR_BOOT1 FLASH_OBR_nBOOT1
  2487. /* Old OBR_VDDA bit definition, maintained for legacy purpose */
  2488. #define FLASH_OBR_VDDA_ANALOG FLASH_OBR_VDDA_MONITOR
  2489. /****************** Bit definition for FLASH_WRPR register ******************/
  2490. #define FLASH_WRPR_WRP_Pos (0U)
  2491. #define FLASH_WRPR_WRP_Msk (0xFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */
  2492. #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */
  2493. /*----------------------------------------------------------------------------*/
  2494. /****************** Bit definition for OB_RDP register **********************/
  2495. #define OB_RDP_RDP_Pos (0U)
  2496. #define OB_RDP_RDP_Msk (0xFFU << OB_RDP_RDP_Pos) /*!< 0x000000FF */
  2497. #define OB_RDP_RDP OB_RDP_RDP_Msk /*!< Read protection option byte */
  2498. #define OB_RDP_nRDP_Pos (8U)
  2499. #define OB_RDP_nRDP_Msk (0xFFU << OB_RDP_nRDP_Pos) /*!< 0x0000FF00 */
  2500. #define OB_RDP_nRDP OB_RDP_nRDP_Msk /*!< Read protection complemented option byte */
  2501. /****************** Bit definition for OB_USER register *********************/
  2502. #define OB_USER_USER_Pos (16U)
  2503. #define OB_USER_USER_Msk (0xFFU << OB_USER_USER_Pos) /*!< 0x00FF0000 */
  2504. #define OB_USER_USER OB_USER_USER_Msk /*!< User option byte */
  2505. #define OB_USER_nUSER_Pos (24U)
  2506. #define OB_USER_nUSER_Msk (0xFFU << OB_USER_nUSER_Pos) /*!< 0xFF000000 */
  2507. #define OB_USER_nUSER OB_USER_nUSER_Msk /*!< User complemented option byte */
  2508. /****************** Bit definition for OB_WRP0 register *********************/
  2509. #define OB_WRP0_WRP0_Pos (0U)
  2510. #define OB_WRP0_WRP0_Msk (0xFFU << OB_WRP0_WRP0_Pos) /*!< 0x000000FF */
  2511. #define OB_WRP0_WRP0 OB_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */
  2512. #define OB_WRP0_nWRP0_Pos (8U)
  2513. #define OB_WRP0_nWRP0_Msk (0xFFU << OB_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */
  2514. #define OB_WRP0_nWRP0 OB_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */
  2515. /****************** Bit definition for OB_WRP1 register *********************/
  2516. #define OB_WRP1_WRP1_Pos (16U)
  2517. #define OB_WRP1_WRP1_Msk (0xFFU << OB_WRP1_WRP1_Pos) /*!< 0x00FF0000 */
  2518. #define OB_WRP1_WRP1 OB_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */
  2519. #define OB_WRP1_nWRP1_Pos (24U)
  2520. #define OB_WRP1_nWRP1_Msk (0xFFU << OB_WRP1_nWRP1_Pos) /*!< 0xFF000000 */
  2521. #define OB_WRP1_nWRP1 OB_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */
  2522. /****************** Bit definition for OB_WRP2 register *********************/
  2523. #define OB_WRP2_WRP2_Pos (0U)
  2524. #define OB_WRP2_WRP2_Msk (0xFFU << OB_WRP2_WRP2_Pos) /*!< 0x000000FF */
  2525. #define OB_WRP2_WRP2 OB_WRP2_WRP2_Msk /*!< Flash memory write protection option bytes */
  2526. #define OB_WRP2_nWRP2_Pos (8U)
  2527. #define OB_WRP2_nWRP2_Msk (0xFFU << OB_WRP2_nWRP2_Pos) /*!< 0x0000FF00 */
  2528. #define OB_WRP2_nWRP2 OB_WRP2_nWRP2_Msk /*!< Flash memory write protection complemented option bytes */
  2529. /****************** Bit definition for OB_WRP3 register *********************/
  2530. #define OB_WRP3_WRP3_Pos (16U)
  2531. #define OB_WRP3_WRP3_Msk (0xFFU << OB_WRP3_WRP3_Pos) /*!< 0x00FF0000 */
  2532. #define OB_WRP3_WRP3 OB_WRP3_WRP3_Msk /*!< Flash memory write protection option bytes */
  2533. #define OB_WRP3_nWRP3_Pos (24U)
  2534. #define OB_WRP3_nWRP3_Msk (0xFFU << OB_WRP3_nWRP3_Pos) /*!< 0xFF000000 */
  2535. #define OB_WRP3_nWRP3 OB_WRP3_nWRP3_Msk /*!< Flash memory write protection complemented option bytes */
  2536. /******************************************************************************/
  2537. /* */
  2538. /* General Purpose IOs (GPIO) */
  2539. /* */
  2540. /******************************************************************************/
  2541. /******************* Bit definition for GPIO_MODER register *****************/
  2542. #define GPIO_MODER_MODER0_Pos (0U)
  2543. #define GPIO_MODER_MODER0_Msk (0x3U << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */
  2544. #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk
  2545. #define GPIO_MODER_MODER0_0 (0x1U << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */
  2546. #define GPIO_MODER_MODER0_1 (0x2U << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */
  2547. #define GPIO_MODER_MODER1_Pos (2U)
  2548. #define GPIO_MODER_MODER1_Msk (0x3U << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */
  2549. #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk
  2550. #define GPIO_MODER_MODER1_0 (0x1U << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */
  2551. #define GPIO_MODER_MODER1_1 (0x2U << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */
  2552. #define GPIO_MODER_MODER2_Pos (4U)
  2553. #define GPIO_MODER_MODER2_Msk (0x3U << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */
  2554. #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk
  2555. #define GPIO_MODER_MODER2_0 (0x1U << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */
  2556. #define GPIO_MODER_MODER2_1 (0x2U << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */
  2557. #define GPIO_MODER_MODER3_Pos (6U)
  2558. #define GPIO_MODER_MODER3_Msk (0x3U << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */
  2559. #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk
  2560. #define GPIO_MODER_MODER3_0 (0x1U << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */
  2561. #define GPIO_MODER_MODER3_1 (0x2U << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */
  2562. #define GPIO_MODER_MODER4_Pos (8U)
  2563. #define GPIO_MODER_MODER4_Msk (0x3U << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */
  2564. #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk
  2565. #define GPIO_MODER_MODER4_0 (0x1U << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */
  2566. #define GPIO_MODER_MODER4_1 (0x2U << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */
  2567. #define GPIO_MODER_MODER5_Pos (10U)
  2568. #define GPIO_MODER_MODER5_Msk (0x3U << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */
  2569. #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk
  2570. #define GPIO_MODER_MODER5_0 (0x1U << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */
  2571. #define GPIO_MODER_MODER5_1 (0x2U << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */
  2572. #define GPIO_MODER_MODER6_Pos (12U)
  2573. #define GPIO_MODER_MODER6_Msk (0x3U << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */
  2574. #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk
  2575. #define GPIO_MODER_MODER6_0 (0x1U << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */
  2576. #define GPIO_MODER_MODER6_1 (0x2U << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */
  2577. #define GPIO_MODER_MODER7_Pos (14U)
  2578. #define GPIO_MODER_MODER7_Msk (0x3U << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */
  2579. #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk
  2580. #define GPIO_MODER_MODER7_0 (0x1U << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */
  2581. #define GPIO_MODER_MODER7_1 (0x2U << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */
  2582. #define GPIO_MODER_MODER8_Pos (16U)
  2583. #define GPIO_MODER_MODER8_Msk (0x3U << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */
  2584. #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk
  2585. #define GPIO_MODER_MODER8_0 (0x1U << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */
  2586. #define GPIO_MODER_MODER8_1 (0x2U << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */
  2587. #define GPIO_MODER_MODER9_Pos (18U)
  2588. #define GPIO_MODER_MODER9_Msk (0x3U << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */
  2589. #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk
  2590. #define GPIO_MODER_MODER9_0 (0x1U << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */
  2591. #define GPIO_MODER_MODER9_1 (0x2U << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */
  2592. #define GPIO_MODER_MODER10_Pos (20U)
  2593. #define GPIO_MODER_MODER10_Msk (0x3U << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */
  2594. #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk
  2595. #define GPIO_MODER_MODER10_0 (0x1U << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */
  2596. #define GPIO_MODER_MODER10_1 (0x2U << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */
  2597. #define GPIO_MODER_MODER11_Pos (22U)
  2598. #define GPIO_MODER_MODER11_Msk (0x3U << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */
  2599. #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk
  2600. #define GPIO_MODER_MODER11_0 (0x1U << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */
  2601. #define GPIO_MODER_MODER11_1 (0x2U << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */
  2602. #define GPIO_MODER_MODER12_Pos (24U)
  2603. #define GPIO_MODER_MODER12_Msk (0x3U << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */
  2604. #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk
  2605. #define GPIO_MODER_MODER12_0 (0x1U << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */
  2606. #define GPIO_MODER_MODER12_1 (0x2U << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */
  2607. #define GPIO_MODER_MODER13_Pos (26U)
  2608. #define GPIO_MODER_MODER13_Msk (0x3U << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */
  2609. #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk
  2610. #define GPIO_MODER_MODER13_0 (0x1U << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */
  2611. #define GPIO_MODER_MODER13_1 (0x2U << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */
  2612. #define GPIO_MODER_MODER14_Pos (28U)
  2613. #define GPIO_MODER_MODER14_Msk (0x3U << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */
  2614. #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk
  2615. #define GPIO_MODER_MODER14_0 (0x1U << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */
  2616. #define GPIO_MODER_MODER14_1 (0x2U << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */
  2617. #define GPIO_MODER_MODER15_Pos (30U)
  2618. #define GPIO_MODER_MODER15_Msk (0x3U << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */
  2619. #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk
  2620. #define GPIO_MODER_MODER15_0 (0x1U << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */
  2621. #define GPIO_MODER_MODER15_1 (0x2U << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */
  2622. /****************** Bit definition for GPIO_OTYPER register *****************/
  2623. #define GPIO_OTYPER_OT_0 (0x00000001U)
  2624. #define GPIO_OTYPER_OT_1 (0x00000002U)
  2625. #define GPIO_OTYPER_OT_2 (0x00000004U)
  2626. #define GPIO_OTYPER_OT_3 (0x00000008U)
  2627. #define GPIO_OTYPER_OT_4 (0x00000010U)
  2628. #define GPIO_OTYPER_OT_5 (0x00000020U)
  2629. #define GPIO_OTYPER_OT_6 (0x00000040U)
  2630. #define GPIO_OTYPER_OT_7 (0x00000080U)
  2631. #define GPIO_OTYPER_OT_8 (0x00000100U)
  2632. #define GPIO_OTYPER_OT_9 (0x00000200U)
  2633. #define GPIO_OTYPER_OT_10 (0x00000400U)
  2634. #define GPIO_OTYPER_OT_11 (0x00000800U)
  2635. #define GPIO_OTYPER_OT_12 (0x00001000U)
  2636. #define GPIO_OTYPER_OT_13 (0x00002000U)
  2637. #define GPIO_OTYPER_OT_14 (0x00004000U)
  2638. #define GPIO_OTYPER_OT_15 (0x00008000U)
  2639. /**************** Bit definition for GPIO_OSPEEDR register ******************/
  2640. #define GPIO_OSPEEDR_OSPEEDR0_Pos (0U)
  2641. #define GPIO_OSPEEDR_OSPEEDR0_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000003 */
  2642. #define GPIO_OSPEEDR_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0_Msk
  2643. #define GPIO_OSPEEDR_OSPEEDR0_0 (0x1U << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000001 */
  2644. #define GPIO_OSPEEDR_OSPEEDR0_1 (0x2U << GPIO_OSPEEDR_OSPEEDR0_Pos) /*!< 0x00000002 */
  2645. #define GPIO_OSPEEDR_OSPEEDR1_Pos (2U)
  2646. #define GPIO_OSPEEDR_OSPEEDR1_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x0000000C */
  2647. #define GPIO_OSPEEDR_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1_Msk
  2648. #define GPIO_OSPEEDR_OSPEEDR1_0 (0x1U << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000004 */
  2649. #define GPIO_OSPEEDR_OSPEEDR1_1 (0x2U << GPIO_OSPEEDR_OSPEEDR1_Pos) /*!< 0x00000008 */
  2650. #define GPIO_OSPEEDR_OSPEEDR2_Pos (4U)
  2651. #define GPIO_OSPEEDR_OSPEEDR2_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000030 */
  2652. #define GPIO_OSPEEDR_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2_Msk
  2653. #define GPIO_OSPEEDR_OSPEEDR2_0 (0x1U << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000010 */
  2654. #define GPIO_OSPEEDR_OSPEEDR2_1 (0x2U << GPIO_OSPEEDR_OSPEEDR2_Pos) /*!< 0x00000020 */
  2655. #define GPIO_OSPEEDR_OSPEEDR3_Pos (6U)
  2656. #define GPIO_OSPEEDR_OSPEEDR3_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x000000C0 */
  2657. #define GPIO_OSPEEDR_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3_Msk
  2658. #define GPIO_OSPEEDR_OSPEEDR3_0 (0x1U << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000040 */
  2659. #define GPIO_OSPEEDR_OSPEEDR3_1 (0x2U << GPIO_OSPEEDR_OSPEEDR3_Pos) /*!< 0x00000080 */
  2660. #define GPIO_OSPEEDR_OSPEEDR4_Pos (8U)
  2661. #define GPIO_OSPEEDR_OSPEEDR4_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000300 */
  2662. #define GPIO_OSPEEDR_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4_Msk
  2663. #define GPIO_OSPEEDR_OSPEEDR4_0 (0x1U << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000100 */
  2664. #define GPIO_OSPEEDR_OSPEEDR4_1 (0x2U << GPIO_OSPEEDR_OSPEEDR4_Pos) /*!< 0x00000200 */
  2665. #define GPIO_OSPEEDR_OSPEEDR5_Pos (10U)
  2666. #define GPIO_OSPEEDR_OSPEEDR5_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000C00 */
  2667. #define GPIO_OSPEEDR_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5_Msk
  2668. #define GPIO_OSPEEDR_OSPEEDR5_0 (0x1U << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000400 */
  2669. #define GPIO_OSPEEDR_OSPEEDR5_1 (0x2U << GPIO_OSPEEDR_OSPEEDR5_Pos) /*!< 0x00000800 */
  2670. #define GPIO_OSPEEDR_OSPEEDR6_Pos (12U)
  2671. #define GPIO_OSPEEDR_OSPEEDR6_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00003000 */
  2672. #define GPIO_OSPEEDR_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6_Msk
  2673. #define GPIO_OSPEEDR_OSPEEDR6_0 (0x1U << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00001000 */
  2674. #define GPIO_OSPEEDR_OSPEEDR6_1 (0x2U << GPIO_OSPEEDR_OSPEEDR6_Pos) /*!< 0x00002000 */
  2675. #define GPIO_OSPEEDR_OSPEEDR7_Pos (14U)
  2676. #define GPIO_OSPEEDR_OSPEEDR7_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x0000C000 */
  2677. #define GPIO_OSPEEDR_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7_Msk
  2678. #define GPIO_OSPEEDR_OSPEEDR7_0 (0x1U << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00004000 */
  2679. #define GPIO_OSPEEDR_OSPEEDR7_1 (0x2U << GPIO_OSPEEDR_OSPEEDR7_Pos) /*!< 0x00008000 */
  2680. #define GPIO_OSPEEDR_OSPEEDR8_Pos (16U)
  2681. #define GPIO_OSPEEDR_OSPEEDR8_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00030000 */
  2682. #define GPIO_OSPEEDR_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8_Msk
  2683. #define GPIO_OSPEEDR_OSPEEDR8_0 (0x1U << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00010000 */
  2684. #define GPIO_OSPEEDR_OSPEEDR8_1 (0x2U << GPIO_OSPEEDR_OSPEEDR8_Pos) /*!< 0x00020000 */
  2685. #define GPIO_OSPEEDR_OSPEEDR9_Pos (18U)
  2686. #define GPIO_OSPEEDR_OSPEEDR9_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x000C0000 */
  2687. #define GPIO_OSPEEDR_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9_Msk
  2688. #define GPIO_OSPEEDR_OSPEEDR9_0 (0x1U << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00040000 */
  2689. #define GPIO_OSPEEDR_OSPEEDR9_1 (0x2U << GPIO_OSPEEDR_OSPEEDR9_Pos) /*!< 0x00080000 */
  2690. #define GPIO_OSPEEDR_OSPEEDR10_Pos (20U)
  2691. #define GPIO_OSPEEDR_OSPEEDR10_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00300000 */
  2692. #define GPIO_OSPEEDR_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10_Msk
  2693. #define GPIO_OSPEEDR_OSPEEDR10_0 (0x1U << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00100000 */
  2694. #define GPIO_OSPEEDR_OSPEEDR10_1 (0x2U << GPIO_OSPEEDR_OSPEEDR10_Pos) /*!< 0x00200000 */
  2695. #define GPIO_OSPEEDR_OSPEEDR11_Pos (22U)
  2696. #define GPIO_OSPEEDR_OSPEEDR11_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00C00000 */
  2697. #define GPIO_OSPEEDR_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11_Msk
  2698. #define GPIO_OSPEEDR_OSPEEDR11_0 (0x1U << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00400000 */
  2699. #define GPIO_OSPEEDR_OSPEEDR11_1 (0x2U << GPIO_OSPEEDR_OSPEEDR11_Pos) /*!< 0x00800000 */
  2700. #define GPIO_OSPEEDR_OSPEEDR12_Pos (24U)
  2701. #define GPIO_OSPEEDR_OSPEEDR12_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x03000000 */
  2702. #define GPIO_OSPEEDR_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12_Msk
  2703. #define GPIO_OSPEEDR_OSPEEDR12_0 (0x1U << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x01000000 */
  2704. #define GPIO_OSPEEDR_OSPEEDR12_1 (0x2U << GPIO_OSPEEDR_OSPEEDR12_Pos) /*!< 0x02000000 */
  2705. #define GPIO_OSPEEDR_OSPEEDR13_Pos (26U)
  2706. #define GPIO_OSPEEDR_OSPEEDR13_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x0C000000 */
  2707. #define GPIO_OSPEEDR_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13_Msk
  2708. #define GPIO_OSPEEDR_OSPEEDR13_0 (0x1U << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x04000000 */
  2709. #define GPIO_OSPEEDR_OSPEEDR13_1 (0x2U << GPIO_OSPEEDR_OSPEEDR13_Pos) /*!< 0x08000000 */
  2710. #define GPIO_OSPEEDR_OSPEEDR14_Pos (28U)
  2711. #define GPIO_OSPEEDR_OSPEEDR14_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x30000000 */
  2712. #define GPIO_OSPEEDR_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14_Msk
  2713. #define GPIO_OSPEEDR_OSPEEDR14_0 (0x1U << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x10000000 */
  2714. #define GPIO_OSPEEDR_OSPEEDR14_1 (0x2U << GPIO_OSPEEDR_OSPEEDR14_Pos) /*!< 0x20000000 */
  2715. #define GPIO_OSPEEDR_OSPEEDR15_Pos (30U)
  2716. #define GPIO_OSPEEDR_OSPEEDR15_Msk (0x3U << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0xC0000000 */
  2717. #define GPIO_OSPEEDR_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15_Msk
  2718. #define GPIO_OSPEEDR_OSPEEDR15_0 (0x1U << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x40000000 */
  2719. #define GPIO_OSPEEDR_OSPEEDR15_1 (0x2U << GPIO_OSPEEDR_OSPEEDR15_Pos) /*!< 0x80000000 */
  2720. /* Old Bit definition for GPIO_OSPEEDR register maintained for legacy purpose */
  2721. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEEDR0
  2722. #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEEDR0_0
  2723. #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEEDR0_1
  2724. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEEDR1
  2725. #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEEDR1_0
  2726. #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEEDR1_1
  2727. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEEDR2
  2728. #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEEDR2_0
  2729. #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEEDR2_1
  2730. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEEDR3
  2731. #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEEDR3_0
  2732. #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEEDR3_1
  2733. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEEDR4
  2734. #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEEDR4_0
  2735. #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEEDR4_1
  2736. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEEDR5
  2737. #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEEDR5_0
  2738. #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEEDR5_1
  2739. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEEDR6
  2740. #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEEDR6_0
  2741. #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEEDR6_1
  2742. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEEDR7
  2743. #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEEDR7_0
  2744. #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEEDR7_1
  2745. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEEDR8
  2746. #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEEDR8_0
  2747. #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEEDR8_1
  2748. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEEDR9
  2749. #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEEDR9_0
  2750. #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEEDR9_1
  2751. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEEDR10
  2752. #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEEDR10_0
  2753. #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEEDR10_1
  2754. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEEDR11
  2755. #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEEDR11_0
  2756. #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEEDR11_1
  2757. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEEDR12
  2758. #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEEDR12_0
  2759. #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEEDR12_1
  2760. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEEDR13
  2761. #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEEDR13_0
  2762. #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEEDR13_1
  2763. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEEDR14
  2764. #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEEDR14_0
  2765. #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEEDR14_1
  2766. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEEDR15
  2767. #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEEDR15_0
  2768. #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEEDR15_1
  2769. /******************* Bit definition for GPIO_PUPDR register ******************/
  2770. #define GPIO_PUPDR_PUPDR0_Pos (0U)
  2771. #define GPIO_PUPDR_PUPDR0_Msk (0x3U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000003 */
  2772. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPDR0_Msk
  2773. #define GPIO_PUPDR_PUPDR0_0 (0x1U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000001 */
  2774. #define GPIO_PUPDR_PUPDR0_1 (0x2U << GPIO_PUPDR_PUPDR0_Pos) /*!< 0x00000002 */
  2775. #define GPIO_PUPDR_PUPDR1_Pos (2U)
  2776. #define GPIO_PUPDR_PUPDR1_Msk (0x3U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x0000000C */
  2777. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPDR1_Msk
  2778. #define GPIO_PUPDR_PUPDR1_0 (0x1U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000004 */
  2779. #define GPIO_PUPDR_PUPDR1_1 (0x2U << GPIO_PUPDR_PUPDR1_Pos) /*!< 0x00000008 */
  2780. #define GPIO_PUPDR_PUPDR2_Pos (4U)
  2781. #define GPIO_PUPDR_PUPDR2_Msk (0x3U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000030 */
  2782. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPDR2_Msk
  2783. #define GPIO_PUPDR_PUPDR2_0 (0x1U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000010 */
  2784. #define GPIO_PUPDR_PUPDR2_1 (0x2U << GPIO_PUPDR_PUPDR2_Pos) /*!< 0x00000020 */
  2785. #define GPIO_PUPDR_PUPDR3_Pos (6U)
  2786. #define GPIO_PUPDR_PUPDR3_Msk (0x3U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x000000C0 */
  2787. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPDR3_Msk
  2788. #define GPIO_PUPDR_PUPDR3_0 (0x1U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000040 */
  2789. #define GPIO_PUPDR_PUPDR3_1 (0x2U << GPIO_PUPDR_PUPDR3_Pos) /*!< 0x00000080 */
  2790. #define GPIO_PUPDR_PUPDR4_Pos (8U)
  2791. #define GPIO_PUPDR_PUPDR4_Msk (0x3U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000300 */
  2792. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPDR4_Msk
  2793. #define GPIO_PUPDR_PUPDR4_0 (0x1U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000100 */
  2794. #define GPIO_PUPDR_PUPDR4_1 (0x2U << GPIO_PUPDR_PUPDR4_Pos) /*!< 0x00000200 */
  2795. #define GPIO_PUPDR_PUPDR5_Pos (10U)
  2796. #define GPIO_PUPDR_PUPDR5_Msk (0x3U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000C00 */
  2797. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPDR5_Msk
  2798. #define GPIO_PUPDR_PUPDR5_0 (0x1U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000400 */
  2799. #define GPIO_PUPDR_PUPDR5_1 (0x2U << GPIO_PUPDR_PUPDR5_Pos) /*!< 0x00000800 */
  2800. #define GPIO_PUPDR_PUPDR6_Pos (12U)
  2801. #define GPIO_PUPDR_PUPDR6_Msk (0x3U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00003000 */
  2802. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPDR6_Msk
  2803. #define GPIO_PUPDR_PUPDR6_0 (0x1U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00001000 */
  2804. #define GPIO_PUPDR_PUPDR6_1 (0x2U << GPIO_PUPDR_PUPDR6_Pos) /*!< 0x00002000 */
  2805. #define GPIO_PUPDR_PUPDR7_Pos (14U)
  2806. #define GPIO_PUPDR_PUPDR7_Msk (0x3U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x0000C000 */
  2807. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPDR7_Msk
  2808. #define GPIO_PUPDR_PUPDR7_0 (0x1U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00004000 */
  2809. #define GPIO_PUPDR_PUPDR7_1 (0x2U << GPIO_PUPDR_PUPDR7_Pos) /*!< 0x00008000 */
  2810. #define GPIO_PUPDR_PUPDR8_Pos (16U)
  2811. #define GPIO_PUPDR_PUPDR8_Msk (0x3U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00030000 */
  2812. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPDR8_Msk
  2813. #define GPIO_PUPDR_PUPDR8_0 (0x1U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00010000 */
  2814. #define GPIO_PUPDR_PUPDR8_1 (0x2U << GPIO_PUPDR_PUPDR8_Pos) /*!< 0x00020000 */
  2815. #define GPIO_PUPDR_PUPDR9_Pos (18U)
  2816. #define GPIO_PUPDR_PUPDR9_Msk (0x3U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x000C0000 */
  2817. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPDR9_Msk
  2818. #define GPIO_PUPDR_PUPDR9_0 (0x1U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00040000 */
  2819. #define GPIO_PUPDR_PUPDR9_1 (0x2U << GPIO_PUPDR_PUPDR9_Pos) /*!< 0x00080000 */
  2820. #define GPIO_PUPDR_PUPDR10_Pos (20U)
  2821. #define GPIO_PUPDR_PUPDR10_Msk (0x3U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00300000 */
  2822. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPDR10_Msk
  2823. #define GPIO_PUPDR_PUPDR10_0 (0x1U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00100000 */
  2824. #define GPIO_PUPDR_PUPDR10_1 (0x2U << GPIO_PUPDR_PUPDR10_Pos) /*!< 0x00200000 */
  2825. #define GPIO_PUPDR_PUPDR11_Pos (22U)
  2826. #define GPIO_PUPDR_PUPDR11_Msk (0x3U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00C00000 */
  2827. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPDR11_Msk
  2828. #define GPIO_PUPDR_PUPDR11_0 (0x1U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00400000 */
  2829. #define GPIO_PUPDR_PUPDR11_1 (0x2U << GPIO_PUPDR_PUPDR11_Pos) /*!< 0x00800000 */
  2830. #define GPIO_PUPDR_PUPDR12_Pos (24U)
  2831. #define GPIO_PUPDR_PUPDR12_Msk (0x3U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x03000000 */
  2832. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPDR12_Msk
  2833. #define GPIO_PUPDR_PUPDR12_0 (0x1U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x01000000 */
  2834. #define GPIO_PUPDR_PUPDR12_1 (0x2U << GPIO_PUPDR_PUPDR12_Pos) /*!< 0x02000000 */
  2835. #define GPIO_PUPDR_PUPDR13_Pos (26U)
  2836. #define GPIO_PUPDR_PUPDR13_Msk (0x3U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x0C000000 */
  2837. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPDR13_Msk
  2838. #define GPIO_PUPDR_PUPDR13_0 (0x1U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x04000000 */
  2839. #define GPIO_PUPDR_PUPDR13_1 (0x2U << GPIO_PUPDR_PUPDR13_Pos) /*!< 0x08000000 */
  2840. #define GPIO_PUPDR_PUPDR14_Pos (28U)
  2841. #define GPIO_PUPDR_PUPDR14_Msk (0x3U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x30000000 */
  2842. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPDR14_Msk
  2843. #define GPIO_PUPDR_PUPDR14_0 (0x1U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x10000000 */
  2844. #define GPIO_PUPDR_PUPDR14_1 (0x2U << GPIO_PUPDR_PUPDR14_Pos) /*!< 0x20000000 */
  2845. #define GPIO_PUPDR_PUPDR15_Pos (30U)
  2846. #define GPIO_PUPDR_PUPDR15_Msk (0x3U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0xC0000000 */
  2847. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPDR15_Msk
  2848. #define GPIO_PUPDR_PUPDR15_0 (0x1U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x40000000 */
  2849. #define GPIO_PUPDR_PUPDR15_1 (0x2U << GPIO_PUPDR_PUPDR15_Pos) /*!< 0x80000000 */
  2850. /******************* Bit definition for GPIO_IDR register *******************/
  2851. #define GPIO_IDR_0 (0x00000001U)
  2852. #define GPIO_IDR_1 (0x00000002U)
  2853. #define GPIO_IDR_2 (0x00000004U)
  2854. #define GPIO_IDR_3 (0x00000008U)
  2855. #define GPIO_IDR_4 (0x00000010U)
  2856. #define GPIO_IDR_5 (0x00000020U)
  2857. #define GPIO_IDR_6 (0x00000040U)
  2858. #define GPIO_IDR_7 (0x00000080U)
  2859. #define GPIO_IDR_8 (0x00000100U)
  2860. #define GPIO_IDR_9 (0x00000200U)
  2861. #define GPIO_IDR_10 (0x00000400U)
  2862. #define GPIO_IDR_11 (0x00000800U)
  2863. #define GPIO_IDR_12 (0x00001000U)
  2864. #define GPIO_IDR_13 (0x00002000U)
  2865. #define GPIO_IDR_14 (0x00004000U)
  2866. #define GPIO_IDR_15 (0x00008000U)
  2867. /****************** Bit definition for GPIO_ODR register ********************/
  2868. #define GPIO_ODR_0 (0x00000001U)
  2869. #define GPIO_ODR_1 (0x00000002U)
  2870. #define GPIO_ODR_2 (0x00000004U)
  2871. #define GPIO_ODR_3 (0x00000008U)
  2872. #define GPIO_ODR_4 (0x00000010U)
  2873. #define GPIO_ODR_5 (0x00000020U)
  2874. #define GPIO_ODR_6 (0x00000040U)
  2875. #define GPIO_ODR_7 (0x00000080U)
  2876. #define GPIO_ODR_8 (0x00000100U)
  2877. #define GPIO_ODR_9 (0x00000200U)
  2878. #define GPIO_ODR_10 (0x00000400U)
  2879. #define GPIO_ODR_11 (0x00000800U)
  2880. #define GPIO_ODR_12 (0x00001000U)
  2881. #define GPIO_ODR_13 (0x00002000U)
  2882. #define GPIO_ODR_14 (0x00004000U)
  2883. #define GPIO_ODR_15 (0x00008000U)
  2884. /****************** Bit definition for GPIO_BSRR register ********************/
  2885. #define GPIO_BSRR_BS_0 (0x00000001U)
  2886. #define GPIO_BSRR_BS_1 (0x00000002U)
  2887. #define GPIO_BSRR_BS_2 (0x00000004U)
  2888. #define GPIO_BSRR_BS_3 (0x00000008U)
  2889. #define GPIO_BSRR_BS_4 (0x00000010U)
  2890. #define GPIO_BSRR_BS_5 (0x00000020U)
  2891. #define GPIO_BSRR_BS_6 (0x00000040U)
  2892. #define GPIO_BSRR_BS_7 (0x00000080U)
  2893. #define GPIO_BSRR_BS_8 (0x00000100U)
  2894. #define GPIO_BSRR_BS_9 (0x00000200U)
  2895. #define GPIO_BSRR_BS_10 (0x00000400U)
  2896. #define GPIO_BSRR_BS_11 (0x00000800U)
  2897. #define GPIO_BSRR_BS_12 (0x00001000U)
  2898. #define GPIO_BSRR_BS_13 (0x00002000U)
  2899. #define GPIO_BSRR_BS_14 (0x00004000U)
  2900. #define GPIO_BSRR_BS_15 (0x00008000U)
  2901. #define GPIO_BSRR_BR_0 (0x00010000U)
  2902. #define GPIO_BSRR_BR_1 (0x00020000U)
  2903. #define GPIO_BSRR_BR_2 (0x00040000U)
  2904. #define GPIO_BSRR_BR_3 (0x00080000U)
  2905. #define GPIO_BSRR_BR_4 (0x00100000U)
  2906. #define GPIO_BSRR_BR_5 (0x00200000U)
  2907. #define GPIO_BSRR_BR_6 (0x00400000U)
  2908. #define GPIO_BSRR_BR_7 (0x00800000U)
  2909. #define GPIO_BSRR_BR_8 (0x01000000U)
  2910. #define GPIO_BSRR_BR_9 (0x02000000U)
  2911. #define GPIO_BSRR_BR_10 (0x04000000U)
  2912. #define GPIO_BSRR_BR_11 (0x08000000U)
  2913. #define GPIO_BSRR_BR_12 (0x10000000U)
  2914. #define GPIO_BSRR_BR_13 (0x20000000U)
  2915. #define GPIO_BSRR_BR_14 (0x40000000U)
  2916. #define GPIO_BSRR_BR_15 (0x80000000U)
  2917. /****************** Bit definition for GPIO_LCKR register ********************/
  2918. #define GPIO_LCKR_LCK0_Pos (0U)
  2919. #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  2920. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  2921. #define GPIO_LCKR_LCK1_Pos (1U)
  2922. #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  2923. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  2924. #define GPIO_LCKR_LCK2_Pos (2U)
  2925. #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  2926. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  2927. #define GPIO_LCKR_LCK3_Pos (3U)
  2928. #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  2929. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  2930. #define GPIO_LCKR_LCK4_Pos (4U)
  2931. #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  2932. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  2933. #define GPIO_LCKR_LCK5_Pos (5U)
  2934. #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  2935. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  2936. #define GPIO_LCKR_LCK6_Pos (6U)
  2937. #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  2938. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  2939. #define GPIO_LCKR_LCK7_Pos (7U)
  2940. #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  2941. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  2942. #define GPIO_LCKR_LCK8_Pos (8U)
  2943. #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  2944. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  2945. #define GPIO_LCKR_LCK9_Pos (9U)
  2946. #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  2947. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  2948. #define GPIO_LCKR_LCK10_Pos (10U)
  2949. #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  2950. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  2951. #define GPIO_LCKR_LCK11_Pos (11U)
  2952. #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  2953. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  2954. #define GPIO_LCKR_LCK12_Pos (12U)
  2955. #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  2956. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  2957. #define GPIO_LCKR_LCK13_Pos (13U)
  2958. #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  2959. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  2960. #define GPIO_LCKR_LCK14_Pos (14U)
  2961. #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  2962. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  2963. #define GPIO_LCKR_LCK15_Pos (15U)
  2964. #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  2965. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  2966. #define GPIO_LCKR_LCKK_Pos (16U)
  2967. #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  2968. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  2969. /****************** Bit definition for GPIO_AFRL register ********************/
  2970. #define GPIO_AFRL_AFRL0_Pos (0U)
  2971. #define GPIO_AFRL_AFRL0_Msk (0xFU << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */
  2972. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk
  2973. #define GPIO_AFRL_AFRL1_Pos (4U)
  2974. #define GPIO_AFRL_AFRL1_Msk (0xFU << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */
  2975. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk
  2976. #define GPIO_AFRL_AFRL2_Pos (8U)
  2977. #define GPIO_AFRL_AFRL2_Msk (0xFU << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */
  2978. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk
  2979. #define GPIO_AFRL_AFRL3_Pos (12U)
  2980. #define GPIO_AFRL_AFRL3_Msk (0xFU << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */
  2981. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk
  2982. #define GPIO_AFRL_AFRL4_Pos (16U)
  2983. #define GPIO_AFRL_AFRL4_Msk (0xFU << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */
  2984. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk
  2985. #define GPIO_AFRL_AFRL5_Pos (20U)
  2986. #define GPIO_AFRL_AFRL5_Msk (0xFU << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */
  2987. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk
  2988. #define GPIO_AFRL_AFRL6_Pos (24U)
  2989. #define GPIO_AFRL_AFRL6_Msk (0xFU << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */
  2990. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk
  2991. #define GPIO_AFRL_AFRL7_Pos (28U)
  2992. #define GPIO_AFRL_AFRL7_Msk (0xFU << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */
  2993. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk
  2994. /****************** Bit definition for GPIO_AFRH register ********************/
  2995. #define GPIO_AFRH_AFRH0_Pos (0U)
  2996. #define GPIO_AFRH_AFRH0_Msk (0xFU << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */
  2997. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk
  2998. #define GPIO_AFRH_AFRH1_Pos (4U)
  2999. #define GPIO_AFRH_AFRH1_Msk (0xFU << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */
  3000. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk
  3001. #define GPIO_AFRH_AFRH2_Pos (8U)
  3002. #define GPIO_AFRH_AFRH2_Msk (0xFU << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */
  3003. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk
  3004. #define GPIO_AFRH_AFRH3_Pos (12U)
  3005. #define GPIO_AFRH_AFRH3_Msk (0xFU << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */
  3006. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk
  3007. #define GPIO_AFRH_AFRH4_Pos (16U)
  3008. #define GPIO_AFRH_AFRH4_Msk (0xFU << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */
  3009. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk
  3010. #define GPIO_AFRH_AFRH5_Pos (20U)
  3011. #define GPIO_AFRH_AFRH5_Msk (0xFU << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */
  3012. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk
  3013. #define GPIO_AFRH_AFRH6_Pos (24U)
  3014. #define GPIO_AFRH_AFRH6_Msk (0xFU << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */
  3015. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk
  3016. #define GPIO_AFRH_AFRH7_Pos (28U)
  3017. #define GPIO_AFRH_AFRH7_Msk (0xFU << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */
  3018. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk
  3019. /****************** Bit definition for GPIO_BRR register *********************/
  3020. #define GPIO_BRR_BR_0 (0x00000001U)
  3021. #define GPIO_BRR_BR_1 (0x00000002U)
  3022. #define GPIO_BRR_BR_2 (0x00000004U)
  3023. #define GPIO_BRR_BR_3 (0x00000008U)
  3024. #define GPIO_BRR_BR_4 (0x00000010U)
  3025. #define GPIO_BRR_BR_5 (0x00000020U)
  3026. #define GPIO_BRR_BR_6 (0x00000040U)
  3027. #define GPIO_BRR_BR_7 (0x00000080U)
  3028. #define GPIO_BRR_BR_8 (0x00000100U)
  3029. #define GPIO_BRR_BR_9 (0x00000200U)
  3030. #define GPIO_BRR_BR_10 (0x00000400U)
  3031. #define GPIO_BRR_BR_11 (0x00000800U)
  3032. #define GPIO_BRR_BR_12 (0x00001000U)
  3033. #define GPIO_BRR_BR_13 (0x00002000U)
  3034. #define GPIO_BRR_BR_14 (0x00004000U)
  3035. #define GPIO_BRR_BR_15 (0x00008000U)
  3036. /******************************************************************************/
  3037. /* */
  3038. /* Inter-integrated Circuit Interface (I2C) */
  3039. /* */
  3040. /******************************************************************************/
  3041. /******************* Bit definition for I2C_CR1 register *******************/
  3042. #define I2C_CR1_PE_Pos (0U)
  3043. #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  3044. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
  3045. #define I2C_CR1_TXIE_Pos (1U)
  3046. #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
  3047. #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
  3048. #define I2C_CR1_RXIE_Pos (2U)
  3049. #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
  3050. #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
  3051. #define I2C_CR1_ADDRIE_Pos (3U)
  3052. #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
  3053. #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
  3054. #define I2C_CR1_NACKIE_Pos (4U)
  3055. #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
  3056. #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
  3057. #define I2C_CR1_STOPIE_Pos (5U)
  3058. #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
  3059. #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
  3060. #define I2C_CR1_TCIE_Pos (6U)
  3061. #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
  3062. #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
  3063. #define I2C_CR1_ERRIE_Pos (7U)
  3064. #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
  3065. #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
  3066. #define I2C_CR1_DNF_Pos (8U)
  3067. #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
  3068. #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
  3069. #define I2C_CR1_ANFOFF_Pos (12U)
  3070. #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
  3071. #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
  3072. #define I2C_CR1_SWRST_Pos (13U)
  3073. #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
  3074. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
  3075. #define I2C_CR1_TXDMAEN_Pos (14U)
  3076. #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
  3077. #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
  3078. #define I2C_CR1_RXDMAEN_Pos (15U)
  3079. #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
  3080. #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
  3081. #define I2C_CR1_SBC_Pos (16U)
  3082. #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
  3083. #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
  3084. #define I2C_CR1_NOSTRETCH_Pos (17U)
  3085. #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
  3086. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
  3087. #define I2C_CR1_WUPEN_Pos (18U)
  3088. #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
  3089. #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
  3090. #define I2C_CR1_GCEN_Pos (19U)
  3091. #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
  3092. #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
  3093. #define I2C_CR1_SMBHEN_Pos (20U)
  3094. #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
  3095. #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
  3096. #define I2C_CR1_SMBDEN_Pos (21U)
  3097. #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
  3098. #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
  3099. #define I2C_CR1_ALERTEN_Pos (22U)
  3100. #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
  3101. #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
  3102. #define I2C_CR1_PECEN_Pos (23U)
  3103. #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
  3104. #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
  3105. /****************** Bit definition for I2C_CR2 register ********************/
  3106. #define I2C_CR2_SADD_Pos (0U)
  3107. #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
  3108. #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
  3109. #define I2C_CR2_RD_WRN_Pos (10U)
  3110. #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
  3111. #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
  3112. #define I2C_CR2_ADD10_Pos (11U)
  3113. #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
  3114. #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
  3115. #define I2C_CR2_HEAD10R_Pos (12U)
  3116. #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
  3117. #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
  3118. #define I2C_CR2_START_Pos (13U)
  3119. #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */
  3120. #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
  3121. #define I2C_CR2_STOP_Pos (14U)
  3122. #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
  3123. #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
  3124. #define I2C_CR2_NACK_Pos (15U)
  3125. #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
  3126. #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
  3127. #define I2C_CR2_NBYTES_Pos (16U)
  3128. #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
  3129. #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
  3130. #define I2C_CR2_RELOAD_Pos (24U)
  3131. #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
  3132. #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
  3133. #define I2C_CR2_AUTOEND_Pos (25U)
  3134. #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
  3135. #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
  3136. #define I2C_CR2_PECBYTE_Pos (26U)
  3137. #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
  3138. #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
  3139. /******************* Bit definition for I2C_OAR1 register ******************/
  3140. #define I2C_OAR1_OA1_Pos (0U)
  3141. #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
  3142. #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
  3143. #define I2C_OAR1_OA1MODE_Pos (10U)
  3144. #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
  3145. #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
  3146. #define I2C_OAR1_OA1EN_Pos (15U)
  3147. #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
  3148. #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
  3149. /******************* Bit definition for I2C_OAR2 register ******************/
  3150. #define I2C_OAR2_OA2_Pos (1U)
  3151. #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
  3152. #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
  3153. #define I2C_OAR2_OA2MSK_Pos (8U)
  3154. #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
  3155. #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
  3156. #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
  3157. #define I2C_OAR2_OA2MASK01_Pos (8U)
  3158. #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
  3159. #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
  3160. #define I2C_OAR2_OA2MASK02_Pos (9U)
  3161. #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
  3162. #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
  3163. #define I2C_OAR2_OA2MASK03_Pos (8U)
  3164. #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
  3165. #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
  3166. #define I2C_OAR2_OA2MASK04_Pos (10U)
  3167. #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
  3168. #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
  3169. #define I2C_OAR2_OA2MASK05_Pos (8U)
  3170. #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
  3171. #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
  3172. #define I2C_OAR2_OA2MASK06_Pos (9U)
  3173. #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
  3174. #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
  3175. #define I2C_OAR2_OA2MASK07_Pos (8U)
  3176. #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
  3177. #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
  3178. #define I2C_OAR2_OA2EN_Pos (15U)
  3179. #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
  3180. #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
  3181. /******************* Bit definition for I2C_TIMINGR register ****************/
  3182. #define I2C_TIMINGR_SCLL_Pos (0U)
  3183. #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
  3184. #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
  3185. #define I2C_TIMINGR_SCLH_Pos (8U)
  3186. #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
  3187. #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
  3188. #define I2C_TIMINGR_SDADEL_Pos (16U)
  3189. #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
  3190. #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
  3191. #define I2C_TIMINGR_SCLDEL_Pos (20U)
  3192. #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
  3193. #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
  3194. #define I2C_TIMINGR_PRESC_Pos (28U)
  3195. #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
  3196. #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
  3197. /******************* Bit definition for I2C_TIMEOUTR register ****************/
  3198. #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
  3199. #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
  3200. #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
  3201. #define I2C_TIMEOUTR_TIDLE_Pos (12U)
  3202. #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
  3203. #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
  3204. #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
  3205. #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
  3206. #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
  3207. #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
  3208. #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
  3209. #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
  3210. #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
  3211. #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
  3212. #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
  3213. /****************** Bit definition for I2C_ISR register ********************/
  3214. #define I2C_ISR_TXE_Pos (0U)
  3215. #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
  3216. #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
  3217. #define I2C_ISR_TXIS_Pos (1U)
  3218. #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
  3219. #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
  3220. #define I2C_ISR_RXNE_Pos (2U)
  3221. #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
  3222. #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
  3223. #define I2C_ISR_ADDR_Pos (3U)
  3224. #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
  3225. #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
  3226. #define I2C_ISR_NACKF_Pos (4U)
  3227. #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
  3228. #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
  3229. #define I2C_ISR_STOPF_Pos (5U)
  3230. #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
  3231. #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
  3232. #define I2C_ISR_TC_Pos (6U)
  3233. #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */
  3234. #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
  3235. #define I2C_ISR_TCR_Pos (7U)
  3236. #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
  3237. #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
  3238. #define I2C_ISR_BERR_Pos (8U)
  3239. #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
  3240. #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
  3241. #define I2C_ISR_ARLO_Pos (9U)
  3242. #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
  3243. #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
  3244. #define I2C_ISR_OVR_Pos (10U)
  3245. #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
  3246. #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
  3247. #define I2C_ISR_PECERR_Pos (11U)
  3248. #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
  3249. #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
  3250. #define I2C_ISR_TIMEOUT_Pos (12U)
  3251. #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
  3252. #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
  3253. #define I2C_ISR_ALERT_Pos (13U)
  3254. #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
  3255. #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
  3256. #define I2C_ISR_BUSY_Pos (15U)
  3257. #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
  3258. #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
  3259. #define I2C_ISR_DIR_Pos (16U)
  3260. #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
  3261. #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
  3262. #define I2C_ISR_ADDCODE_Pos (17U)
  3263. #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
  3264. #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
  3265. /****************** Bit definition for I2C_ICR register ********************/
  3266. #define I2C_ICR_ADDRCF_Pos (3U)
  3267. #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
  3268. #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
  3269. #define I2C_ICR_NACKCF_Pos (4U)
  3270. #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
  3271. #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
  3272. #define I2C_ICR_STOPCF_Pos (5U)
  3273. #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
  3274. #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
  3275. #define I2C_ICR_BERRCF_Pos (8U)
  3276. #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
  3277. #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
  3278. #define I2C_ICR_ARLOCF_Pos (9U)
  3279. #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
  3280. #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
  3281. #define I2C_ICR_OVRCF_Pos (10U)
  3282. #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
  3283. #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
  3284. #define I2C_ICR_PECCF_Pos (11U)
  3285. #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
  3286. #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
  3287. #define I2C_ICR_TIMOUTCF_Pos (12U)
  3288. #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
  3289. #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
  3290. #define I2C_ICR_ALERTCF_Pos (13U)
  3291. #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
  3292. #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
  3293. /****************** Bit definition for I2C_PECR register *******************/
  3294. #define I2C_PECR_PEC_Pos (0U)
  3295. #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
  3296. #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
  3297. /****************** Bit definition for I2C_RXDR register *********************/
  3298. #define I2C_RXDR_RXDATA_Pos (0U)
  3299. #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
  3300. #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
  3301. /****************** Bit definition for I2C_TXDR register *******************/
  3302. #define I2C_TXDR_TXDATA_Pos (0U)
  3303. #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
  3304. #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
  3305. /*****************************************************************************/
  3306. /* */
  3307. /* Independent WATCHDOG (IWDG) */
  3308. /* */
  3309. /*****************************************************************************/
  3310. /******************* Bit definition for IWDG_KR register *******************/
  3311. #define IWDG_KR_KEY_Pos (0U)
  3312. #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  3313. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
  3314. /******************* Bit definition for IWDG_PR register *******************/
  3315. #define IWDG_PR_PR_Pos (0U)
  3316. #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  3317. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
  3318. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x01 */
  3319. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x02 */
  3320. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x04 */
  3321. /******************* Bit definition for IWDG_RLR register ******************/
  3322. #define IWDG_RLR_RL_Pos (0U)
  3323. #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  3324. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
  3325. /******************* Bit definition for IWDG_SR register *******************/
  3326. #define IWDG_SR_PVU_Pos (0U)
  3327. #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  3328. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  3329. #define IWDG_SR_RVU_Pos (1U)
  3330. #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  3331. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  3332. #define IWDG_SR_WVU_Pos (2U)
  3333. #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
  3334. #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
  3335. /******************* Bit definition for IWDG_KR register *******************/
  3336. #define IWDG_WINR_WIN_Pos (0U)
  3337. #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
  3338. #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
  3339. /*****************************************************************************/
  3340. /* */
  3341. /* Power Control (PWR) */
  3342. /* */
  3343. /*****************************************************************************/
  3344. #define PWR_PVD_SUPPORT /*!< PWR feature available only on specific devices: Power Voltage Detection feature */
  3345. /******************** Bit definition for PWR_CR register *******************/
  3346. #define PWR_CR_LPDS_Pos (0U)
  3347. #define PWR_CR_LPDS_Msk (0x1U << PWR_CR_LPDS_Pos) /*!< 0x00000001 */
  3348. #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-power Deepsleep */
  3349. #define PWR_CR_PDDS_Pos (1U)
  3350. #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  3351. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  3352. #define PWR_CR_CWUF_Pos (2U)
  3353. #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  3354. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  3355. #define PWR_CR_CSBF_Pos (3U)
  3356. #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  3357. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  3358. #define PWR_CR_PVDE_Pos (4U)
  3359. #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
  3360. #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
  3361. #define PWR_CR_PLS_Pos (5U)
  3362. #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
  3363. #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  3364. #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
  3365. #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
  3366. #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
  3367. /*!< PVD level configuration */
  3368. #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
  3369. #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */
  3370. #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */
  3371. #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */
  3372. #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */
  3373. #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */
  3374. #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */
  3375. #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */
  3376. #define PWR_CR_DBP_Pos (8U)
  3377. #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  3378. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  3379. /******************* Bit definition for PWR_CSR register *******************/
  3380. #define PWR_CSR_WUF_Pos (0U)
  3381. #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  3382. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  3383. #define PWR_CSR_SBF_Pos (1U)
  3384. #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  3385. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  3386. #define PWR_CSR_PVDO_Pos (2U)
  3387. #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
  3388. #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
  3389. #define PWR_CSR_VREFINTRDYF_Pos (3U)
  3390. #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */
  3391. #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */
  3392. #define PWR_CSR_EWUP1_Pos (8U)
  3393. #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */
  3394. #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */
  3395. #define PWR_CSR_EWUP2_Pos (9U)
  3396. #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */
  3397. #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */
  3398. #define PWR_CSR_EWUP3_Pos (10U)
  3399. #define PWR_CSR_EWUP3_Msk (0x1U << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */
  3400. #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */
  3401. #define PWR_CSR_EWUP4_Pos (11U)
  3402. #define PWR_CSR_EWUP4_Msk (0x1U << PWR_CSR_EWUP4_Pos) /*!< 0x00000800 */
  3403. #define PWR_CSR_EWUP4 PWR_CSR_EWUP4_Msk /*!< Enable WKUP pin 4 */
  3404. #define PWR_CSR_EWUP5_Pos (12U)
  3405. #define PWR_CSR_EWUP5_Msk (0x1U << PWR_CSR_EWUP5_Pos) /*!< 0x00001000 */
  3406. #define PWR_CSR_EWUP5 PWR_CSR_EWUP5_Msk /*!< Enable WKUP pin 5 */
  3407. #define PWR_CSR_EWUP6_Pos (13U)
  3408. #define PWR_CSR_EWUP6_Msk (0x1U << PWR_CSR_EWUP6_Pos) /*!< 0x00002000 */
  3409. #define PWR_CSR_EWUP6 PWR_CSR_EWUP6_Msk /*!< Enable WKUP pin 6 */
  3410. #define PWR_CSR_EWUP7_Pos (14U)
  3411. #define PWR_CSR_EWUP7_Msk (0x1U << PWR_CSR_EWUP7_Pos) /*!< 0x00004000 */
  3412. #define PWR_CSR_EWUP7 PWR_CSR_EWUP7_Msk /*!< Enable WKUP pin 7 */
  3413. #define PWR_CSR_EWUP8_Pos (15U)
  3414. #define PWR_CSR_EWUP8_Msk (0x1U << PWR_CSR_EWUP8_Pos) /*!< 0x00008000 */
  3415. #define PWR_CSR_EWUP8 PWR_CSR_EWUP8_Msk /*!< Enable WKUP pin 8 */
  3416. /*****************************************************************************/
  3417. /* */
  3418. /* Reset and Clock Control */
  3419. /* */
  3420. /*****************************************************************************/
  3421. /*
  3422. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  3423. */
  3424. #define RCC_HSI48_SUPPORT /*!< HSI48 feature support */
  3425. #define RCC_PLLSRC_PREDIV1_SUPPORT /*!< PREDIV support used as PLL source input */
  3426. /******************** Bit definition for RCC_CR register *******************/
  3427. #define RCC_CR_HSION_Pos (0U)
  3428. #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  3429. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  3430. #define RCC_CR_HSIRDY_Pos (1U)
  3431. #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
  3432. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  3433. #define RCC_CR_HSITRIM_Pos (3U)
  3434. #define RCC_CR_HSITRIM_Msk (0x1FU << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
  3435. #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
  3436. #define RCC_CR_HSITRIM_0 (0x01U << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */
  3437. #define RCC_CR_HSITRIM_1 (0x02U << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */
  3438. #define RCC_CR_HSITRIM_2 (0x04U << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */
  3439. #define RCC_CR_HSITRIM_3 (0x08U << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */
  3440. #define RCC_CR_HSITRIM_4 (0x10U << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */
  3441. #define RCC_CR_HSICAL_Pos (8U)
  3442. #define RCC_CR_HSICAL_Msk (0xFFU << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */
  3443. #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
  3444. #define RCC_CR_HSICAL_0 (0x01U << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */
  3445. #define RCC_CR_HSICAL_1 (0x02U << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */
  3446. #define RCC_CR_HSICAL_2 (0x04U << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */
  3447. #define RCC_CR_HSICAL_3 (0x08U << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */
  3448. #define RCC_CR_HSICAL_4 (0x10U << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */
  3449. #define RCC_CR_HSICAL_5 (0x20U << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */
  3450. #define RCC_CR_HSICAL_6 (0x40U << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */
  3451. #define RCC_CR_HSICAL_7 (0x80U << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */
  3452. #define RCC_CR_HSEON_Pos (16U)
  3453. #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  3454. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  3455. #define RCC_CR_HSERDY_Pos (17U)
  3456. #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  3457. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
  3458. #define RCC_CR_HSEBYP_Pos (18U)
  3459. #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  3460. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  3461. #define RCC_CR_CSSON_Pos (19U)
  3462. #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  3463. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */
  3464. #define RCC_CR_PLLON_Pos (24U)
  3465. #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  3466. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
  3467. #define RCC_CR_PLLRDY_Pos (25U)
  3468. #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  3469. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
  3470. /******************** Bit definition for RCC_CFGR register *****************/
  3471. /*!< SW configuration */
  3472. #define RCC_CFGR_SW_Pos (0U)
  3473. #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  3474. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  3475. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  3476. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  3477. #define RCC_CFGR_SW_HSI (0x00000000U) /*!< HSI selected as system clock */
  3478. #define RCC_CFGR_SW_HSE (0x00000001U) /*!< HSE selected as system clock */
  3479. #define RCC_CFGR_SW_PLL (0x00000002U) /*!< PLL selected as system clock */
  3480. #define RCC_CFGR_SW_HSI48 (0x00000003U) /*!< HSI48 selected as system clock */
  3481. /*!< SWS configuration */
  3482. #define RCC_CFGR_SWS_Pos (2U)
  3483. #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  3484. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  3485. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  3486. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  3487. #define RCC_CFGR_SWS_HSI (0x00000000U) /*!< HSI oscillator used as system clock */
  3488. #define RCC_CFGR_SWS_HSE (0x00000004U) /*!< HSE oscillator used as system clock */
  3489. #define RCC_CFGR_SWS_PLL (0x00000008U) /*!< PLL used as system clock */
  3490. #define RCC_CFGR_SWS_HSI48 (0x0000000CU) /*!< HSI48 oscillator used as system clock */
  3491. /*!< HPRE configuration */
  3492. #define RCC_CFGR_HPRE_Pos (4U)
  3493. #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  3494. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  3495. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  3496. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  3497. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  3498. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  3499. #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
  3500. #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
  3501. #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
  3502. #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
  3503. #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
  3504. #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
  3505. #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
  3506. #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
  3507. #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
  3508. /*!< PPRE configuration */
  3509. #define RCC_CFGR_PPRE_Pos (8U)
  3510. #define RCC_CFGR_PPRE_Msk (0x7U << RCC_CFGR_PPRE_Pos) /*!< 0x00000700 */
  3511. #define RCC_CFGR_PPRE RCC_CFGR_PPRE_Msk /*!< PRE[2:0] bits (APB prescaler) */
  3512. #define RCC_CFGR_PPRE_0 (0x1U << RCC_CFGR_PPRE_Pos) /*!< 0x00000100 */
  3513. #define RCC_CFGR_PPRE_1 (0x2U << RCC_CFGR_PPRE_Pos) /*!< 0x00000200 */
  3514. #define RCC_CFGR_PPRE_2 (0x4U << RCC_CFGR_PPRE_Pos) /*!< 0x00000400 */
  3515. #define RCC_CFGR_PPRE_DIV1 (0x00000000U) /*!< HCLK not divided */
  3516. #define RCC_CFGR_PPRE_DIV2_Pos (10U)
  3517. #define RCC_CFGR_PPRE_DIV2_Msk (0x1U << RCC_CFGR_PPRE_DIV2_Pos) /*!< 0x00000400 */
  3518. #define RCC_CFGR_PPRE_DIV2 RCC_CFGR_PPRE_DIV2_Msk /*!< HCLK divided by 2 */
  3519. #define RCC_CFGR_PPRE_DIV4_Pos (8U)
  3520. #define RCC_CFGR_PPRE_DIV4_Msk (0x5U << RCC_CFGR_PPRE_DIV4_Pos) /*!< 0x00000500 */
  3521. #define RCC_CFGR_PPRE_DIV4 RCC_CFGR_PPRE_DIV4_Msk /*!< HCLK divided by 4 */
  3522. #define RCC_CFGR_PPRE_DIV8_Pos (9U)
  3523. #define RCC_CFGR_PPRE_DIV8_Msk (0x3U << RCC_CFGR_PPRE_DIV8_Pos) /*!< 0x00000600 */
  3524. #define RCC_CFGR_PPRE_DIV8 RCC_CFGR_PPRE_DIV8_Msk /*!< HCLK divided by 8 */
  3525. #define RCC_CFGR_PPRE_DIV16_Pos (8U)
  3526. #define RCC_CFGR_PPRE_DIV16_Msk (0x7U << RCC_CFGR_PPRE_DIV16_Pos) /*!< 0x00000700 */
  3527. #define RCC_CFGR_PPRE_DIV16 RCC_CFGR_PPRE_DIV16_Msk /*!< HCLK divided by 16 */
  3528. /*!< ADCPPRE configuration */
  3529. #define RCC_CFGR_ADCPRE_Pos (14U)
  3530. #define RCC_CFGR_ADCPRE_Msk (0x1U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */
  3531. #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE bit (ADC prescaler) */
  3532. #define RCC_CFGR_ADCPRE_DIV2 (0x00000000U) /*!< PCLK divided by 2 */
  3533. #define RCC_CFGR_ADCPRE_DIV4 (0x00004000U) /*!< PCLK divided by 4 */
  3534. #define RCC_CFGR_PLLSRC_Pos (15U)
  3535. #define RCC_CFGR_PLLSRC_Msk (0x3U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00018000 */
  3536. #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
  3537. #define RCC_CFGR_PLLSRC_HSI_DIV2 (0x00000000U) /*!< HSI clock divided by 2 selected as PLL entry clock source */
  3538. #define RCC_CFGR_PLLSRC_HSI_PREDIV (0x00008000U) /*!< HSI/PREDIV clock selected as PLL entry clock source */
  3539. #define RCC_CFGR_PLLSRC_HSE_PREDIV (0x00010000U) /*!< HSE/PREDIV clock selected as PLL entry clock source */
  3540. #define RCC_CFGR_PLLSRC_HSI48_PREDIV (0x00018000U) /*!< HSI48/PREDIV clock selected as PLL entry clock source */
  3541. #define RCC_CFGR_PLLXTPRE_Pos (17U)
  3542. #define RCC_CFGR_PLLXTPRE_Msk (0x1U << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */
  3543. #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */
  3544. #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV1 (0x00000000U) /*!< HSE/PREDIV clock not divided for PLL entry */
  3545. #define RCC_CFGR_PLLXTPRE_HSE_PREDIV_DIV2 (0x00020000U) /*!< HSE/PREDIV clock divided by 2 for PLL entry */
  3546. /*!< PLLMUL configuration */
  3547. #define RCC_CFGR_PLLMUL_Pos (18U)
  3548. #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */
  3549. #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
  3550. #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */
  3551. #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */
  3552. #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */
  3553. #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */
  3554. #define RCC_CFGR_PLLMUL2 (0x00000000U) /*!< PLL input clock*2 */
  3555. #define RCC_CFGR_PLLMUL3 (0x00040000U) /*!< PLL input clock*3 */
  3556. #define RCC_CFGR_PLLMUL4 (0x00080000U) /*!< PLL input clock*4 */
  3557. #define RCC_CFGR_PLLMUL5 (0x000C0000U) /*!< PLL input clock*5 */
  3558. #define RCC_CFGR_PLLMUL6 (0x00100000U) /*!< PLL input clock*6 */
  3559. #define RCC_CFGR_PLLMUL7 (0x00140000U) /*!< PLL input clock*7 */
  3560. #define RCC_CFGR_PLLMUL8 (0x00180000U) /*!< PLL input clock*8 */
  3561. #define RCC_CFGR_PLLMUL9 (0x001C0000U) /*!< PLL input clock*9 */
  3562. #define RCC_CFGR_PLLMUL10 (0x00200000U) /*!< PLL input clock10 */
  3563. #define RCC_CFGR_PLLMUL11 (0x00240000U) /*!< PLL input clock*11 */
  3564. #define RCC_CFGR_PLLMUL12 (0x00280000U) /*!< PLL input clock*12 */
  3565. #define RCC_CFGR_PLLMUL13 (0x002C0000U) /*!< PLL input clock*13 */
  3566. #define RCC_CFGR_PLLMUL14 (0x00300000U) /*!< PLL input clock*14 */
  3567. #define RCC_CFGR_PLLMUL15 (0x00340000U) /*!< PLL input clock*15 */
  3568. #define RCC_CFGR_PLLMUL16 (0x00380000U) /*!< PLL input clock*16 */
  3569. /*!< MCO configuration */
  3570. #define RCC_CFGR_MCO_Pos (24U)
  3571. #define RCC_CFGR_MCO_Msk (0xFU << RCC_CFGR_MCO_Pos) /*!< 0x0F000000 */
  3572. #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */
  3573. #define RCC_CFGR_MCO_0 (0x1U << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */
  3574. #define RCC_CFGR_MCO_1 (0x2U << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */
  3575. #define RCC_CFGR_MCO_2 (0x4U << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */
  3576. #define RCC_CFGR_MCO_3 (0x08000000U) /*!< Bit 3 */
  3577. #define RCC_CFGR_MCO_NOCLOCK (0x00000000U) /*!< No clock */
  3578. #define RCC_CFGR_MCO_HSI14 (0x01000000U) /*!< HSI14 clock selected as MCO source */
  3579. #define RCC_CFGR_MCO_LSI (0x02000000U) /*!< LSI clock selected as MCO source */
  3580. #define RCC_CFGR_MCO_LSE (0x03000000U) /*!< LSE clock selected as MCO source */
  3581. #define RCC_CFGR_MCO_SYSCLK (0x04000000U) /*!< System clock selected as MCO source */
  3582. #define RCC_CFGR_MCO_HSI (0x05000000U) /*!< HSI clock selected as MCO source */
  3583. #define RCC_CFGR_MCO_HSE (0x06000000U) /*!< HSE clock selected as MCO source */
  3584. #define RCC_CFGR_MCO_PLL (0x07000000U) /*!< PLL clock divided by 2 selected as MCO source */
  3585. #define RCC_CFGR_MCO_HSI48 (0x08000000U) /*!< HSI48 clock selected as MCO source */
  3586. #define RCC_CFGR_MCOPRE_Pos (28U)
  3587. #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
  3588. #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
  3589. #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
  3590. #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
  3591. #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
  3592. #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
  3593. #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
  3594. #define RCC_CFGR_MCOPRE_DIV32 (0x50000000U) /*!< MCO is divided by 32 */
  3595. #define RCC_CFGR_MCOPRE_DIV64 (0x60000000U) /*!< MCO is divided by 64 */
  3596. #define RCC_CFGR_MCOPRE_DIV128 (0x70000000U) /*!< MCO is divided by 128 */
  3597. #define RCC_CFGR_PLLNODIV_Pos (31U)
  3598. #define RCC_CFGR_PLLNODIV_Msk (0x1U << RCC_CFGR_PLLNODIV_Pos) /*!< 0x80000000 */
  3599. #define RCC_CFGR_PLLNODIV RCC_CFGR_PLLNODIV_Msk /*!< PLL is not divided to MCO */
  3600. /* Reference defines */
  3601. #define RCC_CFGR_MCOSEL RCC_CFGR_MCO
  3602. #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0
  3603. #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1
  3604. #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2
  3605. #define RCC_CFGR_MCOSEL_3 RCC_CFGR_MCO_3
  3606. #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK
  3607. #define RCC_CFGR_MCOSEL_HSI14 RCC_CFGR_MCO_HSI14
  3608. #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCO_LSI
  3609. #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCO_LSE
  3610. #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK
  3611. #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI
  3612. #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE
  3613. #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLL
  3614. #define RCC_CFGR_MCOSEL_HSI48 RCC_CFGR_MCO_HSI48
  3615. /*!<****************** Bit definition for RCC_CIR register *****************/
  3616. #define RCC_CIR_LSIRDYF_Pos (0U)
  3617. #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
  3618. #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
  3619. #define RCC_CIR_LSERDYF_Pos (1U)
  3620. #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
  3621. #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
  3622. #define RCC_CIR_HSIRDYF_Pos (2U)
  3623. #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
  3624. #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
  3625. #define RCC_CIR_HSERDYF_Pos (3U)
  3626. #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
  3627. #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
  3628. #define RCC_CIR_PLLRDYF_Pos (4U)
  3629. #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
  3630. #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
  3631. #define RCC_CIR_HSI14RDYF_Pos (5U)
  3632. #define RCC_CIR_HSI14RDYF_Msk (0x1U << RCC_CIR_HSI14RDYF_Pos) /*!< 0x00000020 */
  3633. #define RCC_CIR_HSI14RDYF RCC_CIR_HSI14RDYF_Msk /*!< HSI14 Ready Interrupt flag */
  3634. #define RCC_CIR_HSI48RDYF_Pos (6U)
  3635. #define RCC_CIR_HSI48RDYF_Msk (0x1U << RCC_CIR_HSI48RDYF_Pos) /*!< 0x00000040 */
  3636. #define RCC_CIR_HSI48RDYF RCC_CIR_HSI48RDYF_Msk /*!< HSI48 Ready Interrupt flag */
  3637. #define RCC_CIR_CSSF_Pos (7U)
  3638. #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
  3639. #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */
  3640. #define RCC_CIR_LSIRDYIE_Pos (8U)
  3641. #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
  3642. #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
  3643. #define RCC_CIR_LSERDYIE_Pos (9U)
  3644. #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
  3645. #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
  3646. #define RCC_CIR_HSIRDYIE_Pos (10U)
  3647. #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
  3648. #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
  3649. #define RCC_CIR_HSERDYIE_Pos (11U)
  3650. #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
  3651. #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
  3652. #define RCC_CIR_PLLRDYIE_Pos (12U)
  3653. #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
  3654. #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
  3655. #define RCC_CIR_HSI14RDYIE_Pos (13U)
  3656. #define RCC_CIR_HSI14RDYIE_Msk (0x1U << RCC_CIR_HSI14RDYIE_Pos) /*!< 0x00002000 */
  3657. #define RCC_CIR_HSI14RDYIE RCC_CIR_HSI14RDYIE_Msk /*!< HSI14 Ready Interrupt Enable */
  3658. #define RCC_CIR_HSI48RDYIE_Pos (14U)
  3659. #define RCC_CIR_HSI48RDYIE_Msk (0x1U << RCC_CIR_HSI48RDYIE_Pos) /*!< 0x00004000 */
  3660. #define RCC_CIR_HSI48RDYIE RCC_CIR_HSI48RDYIE_Msk /*!< HSI48 Ready Interrupt Enable */
  3661. #define RCC_CIR_LSIRDYC_Pos (16U)
  3662. #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
  3663. #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
  3664. #define RCC_CIR_LSERDYC_Pos (17U)
  3665. #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
  3666. #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
  3667. #define RCC_CIR_HSIRDYC_Pos (18U)
  3668. #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
  3669. #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
  3670. #define RCC_CIR_HSERDYC_Pos (19U)
  3671. #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
  3672. #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
  3673. #define RCC_CIR_PLLRDYC_Pos (20U)
  3674. #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
  3675. #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
  3676. #define RCC_CIR_HSI14RDYC_Pos (21U)
  3677. #define RCC_CIR_HSI14RDYC_Msk (0x1U << RCC_CIR_HSI14RDYC_Pos) /*!< 0x00200000 */
  3678. #define RCC_CIR_HSI14RDYC RCC_CIR_HSI14RDYC_Msk /*!< HSI14 Ready Interrupt Clear */
  3679. #define RCC_CIR_HSI48RDYC_Pos (22U)
  3680. #define RCC_CIR_HSI48RDYC_Msk (0x1U << RCC_CIR_HSI48RDYC_Pos) /*!< 0x00400000 */
  3681. #define RCC_CIR_HSI48RDYC RCC_CIR_HSI48RDYC_Msk /*!< HSI48 Ready Interrupt Clear */
  3682. #define RCC_CIR_CSSC_Pos (23U)
  3683. #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
  3684. #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */
  3685. /***************** Bit definition for RCC_APB2RSTR register ****************/
  3686. #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
  3687. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
  3688. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG clock reset */
  3689. #define RCC_APB2RSTR_ADCRST_Pos (9U)
  3690. #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */
  3691. #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC clock reset */
  3692. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  3693. #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
  3694. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 clock reset */
  3695. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  3696. #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  3697. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 clock reset */
  3698. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  3699. #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  3700. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 clock reset */
  3701. #define RCC_APB2RSTR_TIM15RST_Pos (16U)
  3702. #define RCC_APB2RSTR_TIM15RST_Msk (0x1U << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
  3703. #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk /*!< TIM15 clock reset */
  3704. #define RCC_APB2RSTR_TIM16RST_Pos (17U)
  3705. #define RCC_APB2RSTR_TIM16RST_Msk (0x1U << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
  3706. #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk /*!< TIM16 clock reset */
  3707. #define RCC_APB2RSTR_TIM17RST_Pos (18U)
  3708. #define RCC_APB2RSTR_TIM17RST_Msk (0x1U << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
  3709. #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk /*!< TIM17 clock reset */
  3710. #define RCC_APB2RSTR_DBGMCURST_Pos (22U)
  3711. #define RCC_APB2RSTR_DBGMCURST_Msk (0x1U << RCC_APB2RSTR_DBGMCURST_Pos) /*!< 0x00400000 */
  3712. #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGMCURST_Msk /*!< DBGMCU clock reset */
  3713. /*!< Old ADC1 clock reset bit definition maintained for legacy purpose */
  3714. #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST
  3715. /***************** Bit definition for RCC_APB1RSTR register ****************/
  3716. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  3717. #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  3718. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 clock reset */
  3719. #define RCC_APB1RSTR_TIM3RST_Pos (1U)
  3720. #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
  3721. #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 clock reset */
  3722. #define RCC_APB1RSTR_TIM6RST_Pos (4U)
  3723. #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
  3724. #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 clock reset */
  3725. #define RCC_APB1RSTR_TIM7RST_Pos (5U)
  3726. #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */
  3727. #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 clock reset */
  3728. #define RCC_APB1RSTR_TIM14RST_Pos (8U)
  3729. #define RCC_APB1RSTR_TIM14RST_Msk (0x1U << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */
  3730. #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk /*!< Timer 14 clock reset */
  3731. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  3732. #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  3733. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog clock reset */
  3734. #define RCC_APB1RSTR_SPI2RST_Pos (14U)
  3735. #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
  3736. #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI2 clock reset */
  3737. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  3738. #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  3739. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 clock reset */
  3740. #define RCC_APB1RSTR_USART3RST_Pos (18U)
  3741. #define RCC_APB1RSTR_USART3RST_Msk (0x1U << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */
  3742. #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 clock reset */
  3743. #define RCC_APB1RSTR_USART4RST_Pos (19U)
  3744. #define RCC_APB1RSTR_USART4RST_Msk (0x1U << RCC_APB1RSTR_USART4RST_Pos) /*!< 0x00080000 */
  3745. #define RCC_APB1RSTR_USART4RST RCC_APB1RSTR_USART4RST_Msk /*!< USART 4 clock reset */
  3746. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  3747. #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  3748. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 clock reset */
  3749. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  3750. #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  3751. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 clock reset */
  3752. #define RCC_APB1RSTR_CRSRST_Pos (27U)
  3753. #define RCC_APB1RSTR_CRSRST_Msk (0x1U << RCC_APB1RSTR_CRSRST_Pos) /*!< 0x08000000 */
  3754. #define RCC_APB1RSTR_CRSRST RCC_APB1RSTR_CRSRST_Msk /*!< CRS clock reset */
  3755. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  3756. #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  3757. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR clock reset */
  3758. #define RCC_APB1RSTR_DACRST_Pos (29U)
  3759. #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
  3760. #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC clock reset */
  3761. #define RCC_APB1RSTR_CECRST_Pos (30U)
  3762. #define RCC_APB1RSTR_CECRST_Msk (0x1U << RCC_APB1RSTR_CECRST_Pos) /*!< 0x40000000 */
  3763. #define RCC_APB1RSTR_CECRST RCC_APB1RSTR_CECRST_Msk /*!< CEC clock reset */
  3764. /****************** Bit definition for RCC_AHBENR register *****************/
  3765. #define RCC_AHBENR_DMAEN_Pos (0U)
  3766. #define RCC_AHBENR_DMAEN_Msk (0x1U << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */
  3767. #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */
  3768. #define RCC_AHBENR_SRAMEN_Pos (2U)
  3769. #define RCC_AHBENR_SRAMEN_Msk (0x1U << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */
  3770. #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */
  3771. #define RCC_AHBENR_FLITFEN_Pos (4U)
  3772. #define RCC_AHBENR_FLITFEN_Msk (0x1U << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */
  3773. #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */
  3774. #define RCC_AHBENR_CRCEN_Pos (6U)
  3775. #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */
  3776. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
  3777. #define RCC_AHBENR_GPIOAEN_Pos (17U)
  3778. #define RCC_AHBENR_GPIOAEN_Msk (0x1U << RCC_AHBENR_GPIOAEN_Pos) /*!< 0x00020000 */
  3779. #define RCC_AHBENR_GPIOAEN RCC_AHBENR_GPIOAEN_Msk /*!< GPIOA clock enable */
  3780. #define RCC_AHBENR_GPIOBEN_Pos (18U)
  3781. #define RCC_AHBENR_GPIOBEN_Msk (0x1U << RCC_AHBENR_GPIOBEN_Pos) /*!< 0x00040000 */
  3782. #define RCC_AHBENR_GPIOBEN RCC_AHBENR_GPIOBEN_Msk /*!< GPIOB clock enable */
  3783. #define RCC_AHBENR_GPIOCEN_Pos (19U)
  3784. #define RCC_AHBENR_GPIOCEN_Msk (0x1U << RCC_AHBENR_GPIOCEN_Pos) /*!< 0x00080000 */
  3785. #define RCC_AHBENR_GPIOCEN RCC_AHBENR_GPIOCEN_Msk /*!< GPIOC clock enable */
  3786. #define RCC_AHBENR_GPIODEN_Pos (20U)
  3787. #define RCC_AHBENR_GPIODEN_Msk (0x1U << RCC_AHBENR_GPIODEN_Pos) /*!< 0x00100000 */
  3788. #define RCC_AHBENR_GPIODEN RCC_AHBENR_GPIODEN_Msk /*!< GPIOD clock enable */
  3789. #define RCC_AHBENR_GPIOEEN_Pos (21U)
  3790. #define RCC_AHBENR_GPIOEEN_Msk (0x1U << RCC_AHBENR_GPIOEEN_Pos) /*!< 0x00200000 */
  3791. #define RCC_AHBENR_GPIOEEN RCC_AHBENR_GPIOEEN_Msk /*!< GPIOE clock enable */
  3792. #define RCC_AHBENR_GPIOFEN_Pos (22U)
  3793. #define RCC_AHBENR_GPIOFEN_Msk (0x1U << RCC_AHBENR_GPIOFEN_Pos) /*!< 0x00400000 */
  3794. #define RCC_AHBENR_GPIOFEN RCC_AHBENR_GPIOFEN_Msk /*!< GPIOF clock enable */
  3795. #define RCC_AHBENR_TSCEN_Pos (24U)
  3796. #define RCC_AHBENR_TSCEN_Msk (0x1U << RCC_AHBENR_TSCEN_Pos) /*!< 0x01000000 */
  3797. #define RCC_AHBENR_TSCEN RCC_AHBENR_TSCEN_Msk /*!< TS controller clock enable */
  3798. /* Old Bit definition maintained for legacy purpose */
  3799. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */
  3800. #define RCC_AHBENR_TSEN RCC_AHBENR_TSCEN /*!< TS clock enable */
  3801. /***************** Bit definition for RCC_APB2ENR register *****************/
  3802. #define RCC_APB2ENR_SYSCFGCOMPEN_Pos (0U)
  3803. #define RCC_APB2ENR_SYSCFGCOMPEN_Msk (0x1U << RCC_APB2ENR_SYSCFGCOMPEN_Pos) /*!< 0x00000001 */
  3804. #define RCC_APB2ENR_SYSCFGCOMPEN RCC_APB2ENR_SYSCFGCOMPEN_Msk /*!< SYSCFG and comparator clock enable */
  3805. #define RCC_APB2ENR_ADCEN_Pos (9U)
  3806. #define RCC_APB2ENR_ADCEN_Msk (0x1U << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */
  3807. #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */
  3808. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  3809. #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  3810. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 clock enable */
  3811. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  3812. #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  3813. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */
  3814. #define RCC_APB2ENR_USART1EN_Pos (14U)
  3815. #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  3816. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
  3817. #define RCC_APB2ENR_TIM15EN_Pos (16U)
  3818. #define RCC_APB2ENR_TIM15EN_Msk (0x1U << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
  3819. #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk /*!< TIM15 clock enable */
  3820. #define RCC_APB2ENR_TIM16EN_Pos (17U)
  3821. #define RCC_APB2ENR_TIM16EN_Msk (0x1U << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
  3822. #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk /*!< TIM16 clock enable */
  3823. #define RCC_APB2ENR_TIM17EN_Pos (18U)
  3824. #define RCC_APB2ENR_TIM17EN_Msk (0x1U << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
  3825. #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk /*!< TIM17 clock enable */
  3826. #define RCC_APB2ENR_DBGMCUEN_Pos (22U)
  3827. #define RCC_APB2ENR_DBGMCUEN_Msk (0x1U << RCC_APB2ENR_DBGMCUEN_Pos) /*!< 0x00400000 */
  3828. #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGMCUEN_Msk /*!< DBGMCU clock enable */
  3829. /* Old Bit definition maintained for legacy purpose */
  3830. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGCOMPEN /*!< SYSCFG clock enable */
  3831. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */
  3832. /***************** Bit definition for RCC_APB1ENR register *****************/
  3833. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  3834. #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  3835. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */
  3836. #define RCC_APB1ENR_TIM3EN_Pos (1U)
  3837. #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
  3838. #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */
  3839. #define RCC_APB1ENR_TIM6EN_Pos (4U)
  3840. #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
  3841. #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */
  3842. #define RCC_APB1ENR_TIM7EN_Pos (5U)
  3843. #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */
  3844. #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */
  3845. #define RCC_APB1ENR_TIM14EN_Pos (8U)
  3846. #define RCC_APB1ENR_TIM14EN_Msk (0x1U << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */
  3847. #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk /*!< Timer 14 clock enable */
  3848. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  3849. #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  3850. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
  3851. #define RCC_APB1ENR_SPI2EN_Pos (14U)
  3852. #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
  3853. #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI2 clock enable */
  3854. #define RCC_APB1ENR_USART2EN_Pos (17U)
  3855. #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  3856. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART2 clock enable */
  3857. #define RCC_APB1ENR_USART3EN_Pos (18U)
  3858. #define RCC_APB1ENR_USART3EN_Msk (0x1U << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */
  3859. #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART3 clock enable */
  3860. #define RCC_APB1ENR_USART4EN_Pos (19U)
  3861. #define RCC_APB1ENR_USART4EN_Msk (0x1U << RCC_APB1ENR_USART4EN_Pos) /*!< 0x00080000 */
  3862. #define RCC_APB1ENR_USART4EN RCC_APB1ENR_USART4EN_Msk /*!< USART4 clock enable */
  3863. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  3864. #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  3865. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */
  3866. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  3867. #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  3868. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C2 clock enable */
  3869. #define RCC_APB1ENR_CRSEN_Pos (27U)
  3870. #define RCC_APB1ENR_CRSEN_Msk (0x1U << RCC_APB1ENR_CRSEN_Pos) /*!< 0x08000000 */
  3871. #define RCC_APB1ENR_CRSEN RCC_APB1ENR_CRSEN_Msk /*!< CRS clock enable */
  3872. #define RCC_APB1ENR_PWREN_Pos (28U)
  3873. #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  3874. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */
  3875. #define RCC_APB1ENR_DACEN_Pos (29U)
  3876. #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
  3877. #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC clock enable */
  3878. #define RCC_APB1ENR_CECEN_Pos (30U)
  3879. #define RCC_APB1ENR_CECEN_Msk (0x1U << RCC_APB1ENR_CECEN_Pos) /*!< 0x40000000 */
  3880. #define RCC_APB1ENR_CECEN RCC_APB1ENR_CECEN_Msk /*!< CEC clock enable */
  3881. /******************* Bit definition for RCC_BDCR register ******************/
  3882. #define RCC_BDCR_LSEON_Pos (0U)
  3883. #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  3884. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */
  3885. #define RCC_BDCR_LSERDY_Pos (1U)
  3886. #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  3887. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
  3888. #define RCC_BDCR_LSEBYP_Pos (2U)
  3889. #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  3890. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
  3891. #define RCC_BDCR_LSEDRV_Pos (3U)
  3892. #define RCC_BDCR_LSEDRV_Msk (0x3U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
  3893. #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
  3894. #define RCC_BDCR_LSEDRV_0 (0x1U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
  3895. #define RCC_BDCR_LSEDRV_1 (0x2U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
  3896. #define RCC_BDCR_RTCSEL_Pos (8U)
  3897. #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  3898. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
  3899. #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  3900. #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  3901. /*!< RTC configuration */
  3902. #define RCC_BDCR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */
  3903. #define RCC_BDCR_RTCSEL_LSE (0x00000100U) /*!< LSE oscillator clock used as RTC clock */
  3904. #define RCC_BDCR_RTCSEL_LSI (0x00000200U) /*!< LSI oscillator clock used as RTC clock */
  3905. #define RCC_BDCR_RTCSEL_HSE (0x00000300U) /*!< HSE oscillator clock divided by 128 used as RTC clock */
  3906. #define RCC_BDCR_RTCEN_Pos (15U)
  3907. #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  3908. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */
  3909. #define RCC_BDCR_BDRST_Pos (16U)
  3910. #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  3911. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */
  3912. /******************* Bit definition for RCC_CSR register *******************/
  3913. #define RCC_CSR_LSION_Pos (0U)
  3914. #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  3915. #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
  3916. #define RCC_CSR_LSIRDY_Pos (1U)
  3917. #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  3918. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
  3919. #define RCC_CSR_V18PWRRSTF_Pos (23U)
  3920. #define RCC_CSR_V18PWRRSTF_Msk (0x1U << RCC_CSR_V18PWRRSTF_Pos) /*!< 0x00800000 */
  3921. #define RCC_CSR_V18PWRRSTF RCC_CSR_V18PWRRSTF_Msk /*!< V1.8 power domain reset flag */
  3922. #define RCC_CSR_RMVF_Pos (24U)
  3923. #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
  3924. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
  3925. #define RCC_CSR_OBLRSTF_Pos (25U)
  3926. #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
  3927. #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */
  3928. #define RCC_CSR_PINRSTF_Pos (26U)
  3929. #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  3930. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
  3931. #define RCC_CSR_PORRSTF_Pos (27U)
  3932. #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  3933. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
  3934. #define RCC_CSR_SFTRSTF_Pos (28U)
  3935. #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  3936. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
  3937. #define RCC_CSR_IWDGRSTF_Pos (29U)
  3938. #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  3939. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
  3940. #define RCC_CSR_WWDGRSTF_Pos (30U)
  3941. #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  3942. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
  3943. #define RCC_CSR_LPWRRSTF_Pos (31U)
  3944. #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  3945. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
  3946. /* Old Bit definition maintained for legacy purpose */
  3947. #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */
  3948. /******************* Bit definition for RCC_AHBRSTR register ***************/
  3949. #define RCC_AHBRSTR_GPIOARST_Pos (17U)
  3950. #define RCC_AHBRSTR_GPIOARST_Msk (0x1U << RCC_AHBRSTR_GPIOARST_Pos) /*!< 0x00020000 */
  3951. #define RCC_AHBRSTR_GPIOARST RCC_AHBRSTR_GPIOARST_Msk /*!< GPIOA clock reset */
  3952. #define RCC_AHBRSTR_GPIOBRST_Pos (18U)
  3953. #define RCC_AHBRSTR_GPIOBRST_Msk (0x1U << RCC_AHBRSTR_GPIOBRST_Pos) /*!< 0x00040000 */
  3954. #define RCC_AHBRSTR_GPIOBRST RCC_AHBRSTR_GPIOBRST_Msk /*!< GPIOB clock reset */
  3955. #define RCC_AHBRSTR_GPIOCRST_Pos (19U)
  3956. #define RCC_AHBRSTR_GPIOCRST_Msk (0x1U << RCC_AHBRSTR_GPIOCRST_Pos) /*!< 0x00080000 */
  3957. #define RCC_AHBRSTR_GPIOCRST RCC_AHBRSTR_GPIOCRST_Msk /*!< GPIOC clock reset */
  3958. #define RCC_AHBRSTR_GPIODRST_Pos (20U)
  3959. #define RCC_AHBRSTR_GPIODRST_Msk (0x1U << RCC_AHBRSTR_GPIODRST_Pos) /*!< 0x00100000 */
  3960. #define RCC_AHBRSTR_GPIODRST RCC_AHBRSTR_GPIODRST_Msk /*!< GPIOD clock reset */
  3961. #define RCC_AHBRSTR_GPIOERST_Pos (21U)
  3962. #define RCC_AHBRSTR_GPIOERST_Msk (0x1U << RCC_AHBRSTR_GPIOERST_Pos) /*!< 0x00200000 */
  3963. #define RCC_AHBRSTR_GPIOERST RCC_AHBRSTR_GPIOERST_Msk /*!< GPIOE clock reset */
  3964. #define RCC_AHBRSTR_GPIOFRST_Pos (22U)
  3965. #define RCC_AHBRSTR_GPIOFRST_Msk (0x1U << RCC_AHBRSTR_GPIOFRST_Pos) /*!< 0x00400000 */
  3966. #define RCC_AHBRSTR_GPIOFRST RCC_AHBRSTR_GPIOFRST_Msk /*!< GPIOF clock reset */
  3967. #define RCC_AHBRSTR_TSCRST_Pos (24U)
  3968. #define RCC_AHBRSTR_TSCRST_Msk (0x1U << RCC_AHBRSTR_TSCRST_Pos) /*!< 0x01000000 */
  3969. #define RCC_AHBRSTR_TSCRST RCC_AHBRSTR_TSCRST_Msk /*!< TS clock reset */
  3970. /* Old Bit definition maintained for legacy purpose */
  3971. #define RCC_AHBRSTR_TSRST RCC_AHBRSTR_TSCRST /*!< TS clock reset */
  3972. /******************* Bit definition for RCC_CFGR2 register *****************/
  3973. /*!< PREDIV configuration */
  3974. #define RCC_CFGR2_PREDIV_Pos (0U)
  3975. #define RCC_CFGR2_PREDIV_Msk (0xFU << RCC_CFGR2_PREDIV_Pos) /*!< 0x0000000F */
  3976. #define RCC_CFGR2_PREDIV RCC_CFGR2_PREDIV_Msk /*!< PREDIV[3:0] bits */
  3977. #define RCC_CFGR2_PREDIV_0 (0x1U << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000001 */
  3978. #define RCC_CFGR2_PREDIV_1 (0x2U << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000002 */
  3979. #define RCC_CFGR2_PREDIV_2 (0x4U << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000004 */
  3980. #define RCC_CFGR2_PREDIV_3 (0x8U << RCC_CFGR2_PREDIV_Pos) /*!< 0x00000008 */
  3981. #define RCC_CFGR2_PREDIV_DIV1 (0x00000000U) /*!< PREDIV input clock not divided */
  3982. #define RCC_CFGR2_PREDIV_DIV2 (0x00000001U) /*!< PREDIV input clock divided by 2 */
  3983. #define RCC_CFGR2_PREDIV_DIV3 (0x00000002U) /*!< PREDIV input clock divided by 3 */
  3984. #define RCC_CFGR2_PREDIV_DIV4 (0x00000003U) /*!< PREDIV input clock divided by 4 */
  3985. #define RCC_CFGR2_PREDIV_DIV5 (0x00000004U) /*!< PREDIV input clock divided by 5 */
  3986. #define RCC_CFGR2_PREDIV_DIV6 (0x00000005U) /*!< PREDIV input clock divided by 6 */
  3987. #define RCC_CFGR2_PREDIV_DIV7 (0x00000006U) /*!< PREDIV input clock divided by 7 */
  3988. #define RCC_CFGR2_PREDIV_DIV8 (0x00000007U) /*!< PREDIV input clock divided by 8 */
  3989. #define RCC_CFGR2_PREDIV_DIV9 (0x00000008U) /*!< PREDIV input clock divided by 9 */
  3990. #define RCC_CFGR2_PREDIV_DIV10 (0x00000009U) /*!< PREDIV input clock divided by 10 */
  3991. #define RCC_CFGR2_PREDIV_DIV11 (0x0000000AU) /*!< PREDIV input clock divided by 11 */
  3992. #define RCC_CFGR2_PREDIV_DIV12 (0x0000000BU) /*!< PREDIV input clock divided by 12 */
  3993. #define RCC_CFGR2_PREDIV_DIV13 (0x0000000CU) /*!< PREDIV input clock divided by 13 */
  3994. #define RCC_CFGR2_PREDIV_DIV14 (0x0000000DU) /*!< PREDIV input clock divided by 14 */
  3995. #define RCC_CFGR2_PREDIV_DIV15 (0x0000000EU) /*!< PREDIV input clock divided by 15 */
  3996. #define RCC_CFGR2_PREDIV_DIV16 (0x0000000FU) /*!< PREDIV input clock divided by 16 */
  3997. /******************* Bit definition for RCC_CFGR3 register *****************/
  3998. /*!< USART1 Clock source selection */
  3999. #define RCC_CFGR3_USART1SW_Pos (0U)
  4000. #define RCC_CFGR3_USART1SW_Msk (0x3U << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000003 */
  4001. #define RCC_CFGR3_USART1SW RCC_CFGR3_USART1SW_Msk /*!< USART1SW[1:0] bits */
  4002. #define RCC_CFGR3_USART1SW_0 (0x1U << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000001 */
  4003. #define RCC_CFGR3_USART1SW_1 (0x2U << RCC_CFGR3_USART1SW_Pos) /*!< 0x00000002 */
  4004. #define RCC_CFGR3_USART1SW_PCLK (0x00000000U) /*!< PCLK clock used as USART1 clock source */
  4005. #define RCC_CFGR3_USART1SW_SYSCLK (0x00000001U) /*!< System clock selected as USART1 clock source */
  4006. #define RCC_CFGR3_USART1SW_LSE (0x00000002U) /*!< LSE oscillator clock used as USART1 clock source */
  4007. #define RCC_CFGR3_USART1SW_HSI (0x00000003U) /*!< HSI oscillator clock used as USART1 clock source */
  4008. /*!< I2C1 Clock source selection */
  4009. #define RCC_CFGR3_I2C1SW_Pos (4U)
  4010. #define RCC_CFGR3_I2C1SW_Msk (0x1U << RCC_CFGR3_I2C1SW_Pos) /*!< 0x00000010 */
  4011. #define RCC_CFGR3_I2C1SW RCC_CFGR3_I2C1SW_Msk /*!< I2C1SW bits */
  4012. #define RCC_CFGR3_I2C1SW_HSI (0x00000000U) /*!< HSI oscillator clock used as I2C1 clock source */
  4013. #define RCC_CFGR3_I2C1SW_SYSCLK_Pos (4U)
  4014. #define RCC_CFGR3_I2C1SW_SYSCLK_Msk (0x1U << RCC_CFGR3_I2C1SW_SYSCLK_Pos) /*!< 0x00000010 */
  4015. #define RCC_CFGR3_I2C1SW_SYSCLK RCC_CFGR3_I2C1SW_SYSCLK_Msk /*!< System clock selected as I2C1 clock source */
  4016. /*!< CEC Clock source selection */
  4017. #define RCC_CFGR3_CECSW_Pos (6U)
  4018. #define RCC_CFGR3_CECSW_Msk (0x1U << RCC_CFGR3_CECSW_Pos) /*!< 0x00000040 */
  4019. #define RCC_CFGR3_CECSW RCC_CFGR3_CECSW_Msk /*!< CECSW bits */
  4020. #define RCC_CFGR3_CECSW_HSI_DIV244 (0x00000000U) /*!< HSI clock divided by 244 selected as HDMI CEC entry clock source */
  4021. #define RCC_CFGR3_CECSW_LSE_Pos (6U)
  4022. #define RCC_CFGR3_CECSW_LSE_Msk (0x1U << RCC_CFGR3_CECSW_LSE_Pos) /*!< 0x00000040 */
  4023. #define RCC_CFGR3_CECSW_LSE RCC_CFGR3_CECSW_LSE_Msk /*!< LSE clock selected as HDMI CEC entry clock source */
  4024. /*!< USART2 Clock source selection */
  4025. #define RCC_CFGR3_USART2SW_Pos (16U)
  4026. #define RCC_CFGR3_USART2SW_Msk (0x3U << RCC_CFGR3_USART2SW_Pos) /*!< 0x00030000 */
  4027. #define RCC_CFGR3_USART2SW RCC_CFGR3_USART2SW_Msk /*!< USART2SW[1:0] bits */
  4028. #define RCC_CFGR3_USART2SW_0 (0x1U << RCC_CFGR3_USART2SW_Pos) /*!< 0x00010000 */
  4029. #define RCC_CFGR3_USART2SW_1 (0x2U << RCC_CFGR3_USART2SW_Pos) /*!< 0x00020000 */
  4030. #define RCC_CFGR3_USART2SW_PCLK (0x00000000U) /*!< PCLK clock used as USART2 clock source */
  4031. #define RCC_CFGR3_USART2SW_SYSCLK (0x00010000U) /*!< System clock selected as USART2 clock source */
  4032. #define RCC_CFGR3_USART2SW_LSE (0x00020000U) /*!< LSE oscillator clock used as USART2 clock source */
  4033. #define RCC_CFGR3_USART2SW_HSI (0x00030000U) /*!< HSI oscillator clock used as USART2 clock source */
  4034. /******************* Bit definition for RCC_CR2 register *******************/
  4035. #define RCC_CR2_HSI14ON_Pos (0U)
  4036. #define RCC_CR2_HSI14ON_Msk (0x1U << RCC_CR2_HSI14ON_Pos) /*!< 0x00000001 */
  4037. #define RCC_CR2_HSI14ON RCC_CR2_HSI14ON_Msk /*!< Internal High Speed 14MHz clock enable */
  4038. #define RCC_CR2_HSI14RDY_Pos (1U)
  4039. #define RCC_CR2_HSI14RDY_Msk (0x1U << RCC_CR2_HSI14RDY_Pos) /*!< 0x00000002 */
  4040. #define RCC_CR2_HSI14RDY RCC_CR2_HSI14RDY_Msk /*!< Internal High Speed 14MHz clock ready flag */
  4041. #define RCC_CR2_HSI14DIS_Pos (2U)
  4042. #define RCC_CR2_HSI14DIS_Msk (0x1U << RCC_CR2_HSI14DIS_Pos) /*!< 0x00000004 */
  4043. #define RCC_CR2_HSI14DIS RCC_CR2_HSI14DIS_Msk /*!< Internal High Speed 14MHz clock disable */
  4044. #define RCC_CR2_HSI14TRIM_Pos (3U)
  4045. #define RCC_CR2_HSI14TRIM_Msk (0x1FU << RCC_CR2_HSI14TRIM_Pos) /*!< 0x000000F8 */
  4046. #define RCC_CR2_HSI14TRIM RCC_CR2_HSI14TRIM_Msk /*!< Internal High Speed 14MHz clock trimming */
  4047. #define RCC_CR2_HSI14CAL_Pos (8U)
  4048. #define RCC_CR2_HSI14CAL_Msk (0xFFU << RCC_CR2_HSI14CAL_Pos) /*!< 0x0000FF00 */
  4049. #define RCC_CR2_HSI14CAL RCC_CR2_HSI14CAL_Msk /*!< Internal High Speed 14MHz clock Calibration */
  4050. #define RCC_CR2_HSI48ON_Pos (16U)
  4051. #define RCC_CR2_HSI48ON_Msk (0x1U << RCC_CR2_HSI48ON_Pos) /*!< 0x00010000 */
  4052. #define RCC_CR2_HSI48ON RCC_CR2_HSI48ON_Msk /*!< Internal High Speed 48MHz clock enable */
  4053. #define RCC_CR2_HSI48RDY_Pos (17U)
  4054. #define RCC_CR2_HSI48RDY_Msk (0x1U << RCC_CR2_HSI48RDY_Pos) /*!< 0x00020000 */
  4055. #define RCC_CR2_HSI48RDY RCC_CR2_HSI48RDY_Msk /*!< Internal High Speed 48MHz clock ready flag */
  4056. #define RCC_CR2_HSI48CAL_Pos (24U)
  4057. #define RCC_CR2_HSI48CAL_Msk (0xFFU << RCC_CR2_HSI48CAL_Pos) /*!< 0xFF000000 */
  4058. #define RCC_CR2_HSI48CAL RCC_CR2_HSI48CAL_Msk /*!< Internal High Speed 48MHz clock Calibration */
  4059. /*****************************************************************************/
  4060. /* */
  4061. /* Real-Time Clock (RTC) */
  4062. /* */
  4063. /*****************************************************************************/
  4064. /*
  4065. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  4066. */
  4067. #define RTC_TAMPER1_SUPPORT /*!< TAMPER 1 feature support */
  4068. #define RTC_TAMPER2_SUPPORT /*!< TAMPER 2 feature support */
  4069. #define RTC_TAMPER3_SUPPORT /*!< TAMPER 3 feature support */
  4070. #define RTC_BACKUP_SUPPORT /*!< BACKUP register feature support */
  4071. #define RTC_WAKEUP_SUPPORT /*!< WAKEUP feature support */
  4072. /******************** Bits definition for RTC_TR register ******************/
  4073. #define RTC_TR_PM_Pos (22U)
  4074. #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
  4075. #define RTC_TR_PM RTC_TR_PM_Msk
  4076. #define RTC_TR_HT_Pos (20U)
  4077. #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
  4078. #define RTC_TR_HT RTC_TR_HT_Msk
  4079. #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
  4080. #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
  4081. #define RTC_TR_HU_Pos (16U)
  4082. #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  4083. #define RTC_TR_HU RTC_TR_HU_Msk
  4084. #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
  4085. #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
  4086. #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
  4087. #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
  4088. #define RTC_TR_MNT_Pos (12U)
  4089. #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  4090. #define RTC_TR_MNT RTC_TR_MNT_Msk
  4091. #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  4092. #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  4093. #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  4094. #define RTC_TR_MNU_Pos (8U)
  4095. #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  4096. #define RTC_TR_MNU RTC_TR_MNU_Msk
  4097. #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  4098. #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  4099. #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  4100. #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  4101. #define RTC_TR_ST_Pos (4U)
  4102. #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
  4103. #define RTC_TR_ST RTC_TR_ST_Msk
  4104. #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
  4105. #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
  4106. #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
  4107. #define RTC_TR_SU_Pos (0U)
  4108. #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
  4109. #define RTC_TR_SU RTC_TR_SU_Msk
  4110. #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
  4111. #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
  4112. #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
  4113. #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
  4114. /******************** Bits definition for RTC_DR register ******************/
  4115. #define RTC_DR_YT_Pos (20U)
  4116. #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  4117. #define RTC_DR_YT RTC_DR_YT_Msk
  4118. #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
  4119. #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
  4120. #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
  4121. #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
  4122. #define RTC_DR_YU_Pos (16U)
  4123. #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  4124. #define RTC_DR_YU RTC_DR_YU_Msk
  4125. #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
  4126. #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
  4127. #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
  4128. #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
  4129. #define RTC_DR_WDU_Pos (13U)
  4130. #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  4131. #define RTC_DR_WDU RTC_DR_WDU_Msk
  4132. #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  4133. #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  4134. #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  4135. #define RTC_DR_MT_Pos (12U)
  4136. #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
  4137. #define RTC_DR_MT RTC_DR_MT_Msk
  4138. #define RTC_DR_MU_Pos (8U)
  4139. #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  4140. #define RTC_DR_MU RTC_DR_MU_Msk
  4141. #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
  4142. #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
  4143. #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
  4144. #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
  4145. #define RTC_DR_DT_Pos (4U)
  4146. #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
  4147. #define RTC_DR_DT RTC_DR_DT_Msk
  4148. #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
  4149. #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
  4150. #define RTC_DR_DU_Pos (0U)
  4151. #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
  4152. #define RTC_DR_DU RTC_DR_DU_Msk
  4153. #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
  4154. #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
  4155. #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
  4156. #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
  4157. /******************** Bits definition for RTC_CR register ******************/
  4158. #define RTC_CR_COE_Pos (23U)
  4159. #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
  4160. #define RTC_CR_COE RTC_CR_COE_Msk
  4161. #define RTC_CR_OSEL_Pos (21U)
  4162. #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  4163. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  4164. #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  4165. #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  4166. #define RTC_CR_POL_Pos (20U)
  4167. #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
  4168. #define RTC_CR_POL RTC_CR_POL_Msk
  4169. #define RTC_CR_COSEL_Pos (19U)
  4170. #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  4171. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  4172. #define RTC_CR_BCK_Pos (18U)
  4173. #define RTC_CR_BCK_Msk (0x1U << RTC_CR_BCK_Pos) /*!< 0x00040000 */
  4174. #define RTC_CR_BCK RTC_CR_BCK_Msk
  4175. #define RTC_CR_SUB1H_Pos (17U)
  4176. #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  4177. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  4178. #define RTC_CR_ADD1H_Pos (16U)
  4179. #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  4180. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  4181. #define RTC_CR_TSIE_Pos (15U)
  4182. #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  4183. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  4184. #define RTC_CR_WUTIE_Pos (14U)
  4185. #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  4186. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  4187. #define RTC_CR_ALRAIE_Pos (12U)
  4188. #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  4189. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  4190. #define RTC_CR_TSE_Pos (11U)
  4191. #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  4192. #define RTC_CR_TSE RTC_CR_TSE_Msk
  4193. #define RTC_CR_WUTE_Pos (10U)
  4194. #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  4195. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  4196. #define RTC_CR_ALRAE_Pos (8U)
  4197. #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  4198. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  4199. #define RTC_CR_FMT_Pos (6U)
  4200. #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  4201. #define RTC_CR_FMT RTC_CR_FMT_Msk
  4202. #define RTC_CR_BYPSHAD_Pos (5U)
  4203. #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  4204. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  4205. #define RTC_CR_REFCKON_Pos (4U)
  4206. #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  4207. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  4208. #define RTC_CR_TSEDGE_Pos (3U)
  4209. #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  4210. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  4211. #define RTC_CR_WUCKSEL_Pos (0U)
  4212. #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  4213. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  4214. #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  4215. #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  4216. #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  4217. /******************** Bits definition for RTC_ISR register *****************/
  4218. #define RTC_ISR_RECALPF_Pos (16U)
  4219. #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
  4220. #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
  4221. #define RTC_ISR_TAMP3F_Pos (15U)
  4222. #define RTC_ISR_TAMP3F_Msk (0x1U << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */
  4223. #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk
  4224. #define RTC_ISR_TAMP2F_Pos (14U)
  4225. #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
  4226. #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
  4227. #define RTC_ISR_TAMP1F_Pos (13U)
  4228. #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
  4229. #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
  4230. #define RTC_ISR_TSOVF_Pos (12U)
  4231. #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
  4232. #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
  4233. #define RTC_ISR_TSF_Pos (11U)
  4234. #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
  4235. #define RTC_ISR_TSF RTC_ISR_TSF_Msk
  4236. #define RTC_ISR_WUTF_Pos (10U)
  4237. #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
  4238. #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
  4239. #define RTC_ISR_ALRAF_Pos (8U)
  4240. #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
  4241. #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
  4242. #define RTC_ISR_INIT_Pos (7U)
  4243. #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
  4244. #define RTC_ISR_INIT RTC_ISR_INIT_Msk
  4245. #define RTC_ISR_INITF_Pos (6U)
  4246. #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
  4247. #define RTC_ISR_INITF RTC_ISR_INITF_Msk
  4248. #define RTC_ISR_RSF_Pos (5U)
  4249. #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
  4250. #define RTC_ISR_RSF RTC_ISR_RSF_Msk
  4251. #define RTC_ISR_INITS_Pos (4U)
  4252. #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
  4253. #define RTC_ISR_INITS RTC_ISR_INITS_Msk
  4254. #define RTC_ISR_SHPF_Pos (3U)
  4255. #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
  4256. #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
  4257. #define RTC_ISR_WUTWF_Pos (2U)
  4258. #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
  4259. #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
  4260. #define RTC_ISR_ALRAWF_Pos (0U)
  4261. #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
  4262. #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
  4263. /******************** Bits definition for RTC_PRER register ****************/
  4264. #define RTC_PRER_PREDIV_A_Pos (16U)
  4265. #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  4266. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  4267. #define RTC_PRER_PREDIV_S_Pos (0U)
  4268. #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  4269. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  4270. /******************** Bits definition for RTC_WUTR register ****************/
  4271. #define RTC_WUTR_WUT_Pos (0U)
  4272. #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  4273. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  4274. /******************** Bits definition for RTC_ALRMAR register **************/
  4275. #define RTC_ALRMAR_MSK4_Pos (31U)
  4276. #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  4277. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  4278. #define RTC_ALRMAR_WDSEL_Pos (30U)
  4279. #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  4280. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  4281. #define RTC_ALRMAR_DT_Pos (28U)
  4282. #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  4283. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  4284. #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  4285. #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  4286. #define RTC_ALRMAR_DU_Pos (24U)
  4287. #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  4288. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  4289. #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  4290. #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  4291. #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  4292. #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  4293. #define RTC_ALRMAR_MSK3_Pos (23U)
  4294. #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  4295. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  4296. #define RTC_ALRMAR_PM_Pos (22U)
  4297. #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  4298. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  4299. #define RTC_ALRMAR_HT_Pos (20U)
  4300. #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  4301. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  4302. #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  4303. #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  4304. #define RTC_ALRMAR_HU_Pos (16U)
  4305. #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  4306. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  4307. #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  4308. #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  4309. #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  4310. #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  4311. #define RTC_ALRMAR_MSK2_Pos (15U)
  4312. #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  4313. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  4314. #define RTC_ALRMAR_MNT_Pos (12U)
  4315. #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  4316. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  4317. #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  4318. #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  4319. #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  4320. #define RTC_ALRMAR_MNU_Pos (8U)
  4321. #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  4322. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  4323. #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  4324. #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  4325. #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  4326. #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  4327. #define RTC_ALRMAR_MSK1_Pos (7U)
  4328. #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  4329. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  4330. #define RTC_ALRMAR_ST_Pos (4U)
  4331. #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  4332. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  4333. #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  4334. #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  4335. #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  4336. #define RTC_ALRMAR_SU_Pos (0U)
  4337. #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  4338. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  4339. #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  4340. #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  4341. #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  4342. #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  4343. /******************** Bits definition for RTC_WPR register *****************/
  4344. #define RTC_WPR_KEY_Pos (0U)
  4345. #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  4346. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  4347. /******************** Bits definition for RTC_SSR register *****************/
  4348. #define RTC_SSR_SS_Pos (0U)
  4349. #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  4350. #define RTC_SSR_SS RTC_SSR_SS_Msk
  4351. /******************** Bits definition for RTC_SHIFTR register **************/
  4352. #define RTC_SHIFTR_SUBFS_Pos (0U)
  4353. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  4354. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  4355. #define RTC_SHIFTR_ADD1S_Pos (31U)
  4356. #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  4357. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  4358. /******************** Bits definition for RTC_TSTR register ****************/
  4359. #define RTC_TSTR_PM_Pos (22U)
  4360. #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  4361. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  4362. #define RTC_TSTR_HT_Pos (20U)
  4363. #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  4364. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  4365. #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  4366. #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  4367. #define RTC_TSTR_HU_Pos (16U)
  4368. #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  4369. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  4370. #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  4371. #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  4372. #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  4373. #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  4374. #define RTC_TSTR_MNT_Pos (12U)
  4375. #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  4376. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  4377. #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  4378. #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  4379. #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  4380. #define RTC_TSTR_MNU_Pos (8U)
  4381. #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  4382. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  4383. #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  4384. #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  4385. #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  4386. #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  4387. #define RTC_TSTR_ST_Pos (4U)
  4388. #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  4389. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  4390. #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  4391. #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  4392. #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  4393. #define RTC_TSTR_SU_Pos (0U)
  4394. #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  4395. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  4396. #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  4397. #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  4398. #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  4399. #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  4400. /******************** Bits definition for RTC_TSDR register ****************/
  4401. #define RTC_TSDR_WDU_Pos (13U)
  4402. #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  4403. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  4404. #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  4405. #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  4406. #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  4407. #define RTC_TSDR_MT_Pos (12U)
  4408. #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  4409. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  4410. #define RTC_TSDR_MU_Pos (8U)
  4411. #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  4412. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  4413. #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  4414. #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  4415. #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  4416. #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  4417. #define RTC_TSDR_DT_Pos (4U)
  4418. #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  4419. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  4420. #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  4421. #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  4422. #define RTC_TSDR_DU_Pos (0U)
  4423. #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  4424. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  4425. #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  4426. #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  4427. #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  4428. #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  4429. /******************** Bits definition for RTC_TSSSR register ***************/
  4430. #define RTC_TSSSR_SS_Pos (0U)
  4431. #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  4432. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  4433. /******************** Bits definition for RTC_CALR register ****************/
  4434. #define RTC_CALR_CALP_Pos (15U)
  4435. #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  4436. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  4437. #define RTC_CALR_CALW8_Pos (14U)
  4438. #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  4439. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  4440. #define RTC_CALR_CALW16_Pos (13U)
  4441. #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  4442. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  4443. #define RTC_CALR_CALM_Pos (0U)
  4444. #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  4445. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  4446. #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  4447. #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  4448. #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  4449. #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  4450. #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  4451. #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  4452. #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  4453. #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  4454. #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  4455. /******************** Bits definition for RTC_TAFCR register ***************/
  4456. #define RTC_TAFCR_PC15MODE_Pos (23U)
  4457. #define RTC_TAFCR_PC15MODE_Msk (0x1U << RTC_TAFCR_PC15MODE_Pos) /*!< 0x00800000 */
  4458. #define RTC_TAFCR_PC15MODE RTC_TAFCR_PC15MODE_Msk
  4459. #define RTC_TAFCR_PC15VALUE_Pos (22U)
  4460. #define RTC_TAFCR_PC15VALUE_Msk (0x1U << RTC_TAFCR_PC15VALUE_Pos) /*!< 0x00400000 */
  4461. #define RTC_TAFCR_PC15VALUE RTC_TAFCR_PC15VALUE_Msk
  4462. #define RTC_TAFCR_PC14MODE_Pos (21U)
  4463. #define RTC_TAFCR_PC14MODE_Msk (0x1U << RTC_TAFCR_PC14MODE_Pos) /*!< 0x00200000 */
  4464. #define RTC_TAFCR_PC14MODE RTC_TAFCR_PC14MODE_Msk
  4465. #define RTC_TAFCR_PC14VALUE_Pos (20U)
  4466. #define RTC_TAFCR_PC14VALUE_Msk (0x1U << RTC_TAFCR_PC14VALUE_Pos) /*!< 0x00100000 */
  4467. #define RTC_TAFCR_PC14VALUE RTC_TAFCR_PC14VALUE_Msk
  4468. #define RTC_TAFCR_PC13MODE_Pos (19U)
  4469. #define RTC_TAFCR_PC13MODE_Msk (0x1U << RTC_TAFCR_PC13MODE_Pos) /*!< 0x00080000 */
  4470. #define RTC_TAFCR_PC13MODE RTC_TAFCR_PC13MODE_Msk
  4471. #define RTC_TAFCR_PC13VALUE_Pos (18U)
  4472. #define RTC_TAFCR_PC13VALUE_Msk (0x1U << RTC_TAFCR_PC13VALUE_Pos) /*!< 0x00040000 */
  4473. #define RTC_TAFCR_PC13VALUE RTC_TAFCR_PC13VALUE_Msk
  4474. #define RTC_TAFCR_TAMPPUDIS_Pos (15U)
  4475. #define RTC_TAFCR_TAMPPUDIS_Msk (0x1U << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
  4476. #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk
  4477. #define RTC_TAFCR_TAMPPRCH_Pos (13U)
  4478. #define RTC_TAFCR_TAMPPRCH_Msk (0x3U << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */
  4479. #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk
  4480. #define RTC_TAFCR_TAMPPRCH_0 (0x1U << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */
  4481. #define RTC_TAFCR_TAMPPRCH_1 (0x2U << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */
  4482. #define RTC_TAFCR_TAMPFLT_Pos (11U)
  4483. #define RTC_TAFCR_TAMPFLT_Msk (0x3U << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */
  4484. #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk
  4485. #define RTC_TAFCR_TAMPFLT_0 (0x1U << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */
  4486. #define RTC_TAFCR_TAMPFLT_1 (0x2U << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */
  4487. #define RTC_TAFCR_TAMPFREQ_Pos (8U)
  4488. #define RTC_TAFCR_TAMPFREQ_Msk (0x7U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */
  4489. #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk
  4490. #define RTC_TAFCR_TAMPFREQ_0 (0x1U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */
  4491. #define RTC_TAFCR_TAMPFREQ_1 (0x2U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */
  4492. #define RTC_TAFCR_TAMPFREQ_2 (0x4U << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */
  4493. #define RTC_TAFCR_TAMPTS_Pos (7U)
  4494. #define RTC_TAFCR_TAMPTS_Msk (0x1U << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */
  4495. #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk
  4496. #define RTC_TAFCR_TAMP3TRG_Pos (6U)
  4497. #define RTC_TAFCR_TAMP3TRG_Msk (0x1U << RTC_TAFCR_TAMP3TRG_Pos) /*!< 0x00000040 */
  4498. #define RTC_TAFCR_TAMP3TRG RTC_TAFCR_TAMP3TRG_Msk
  4499. #define RTC_TAFCR_TAMP3E_Pos (5U)
  4500. #define RTC_TAFCR_TAMP3E_Msk (0x1U << RTC_TAFCR_TAMP3E_Pos) /*!< 0x00000020 */
  4501. #define RTC_TAFCR_TAMP3E RTC_TAFCR_TAMP3E_Msk
  4502. #define RTC_TAFCR_TAMP2TRG_Pos (4U)
  4503. #define RTC_TAFCR_TAMP2TRG_Msk (0x1U << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */
  4504. #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk
  4505. #define RTC_TAFCR_TAMP2E_Pos (3U)
  4506. #define RTC_TAFCR_TAMP2E_Msk (0x1U << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */
  4507. #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk
  4508. #define RTC_TAFCR_TAMPIE_Pos (2U)
  4509. #define RTC_TAFCR_TAMPIE_Msk (0x1U << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */
  4510. #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk
  4511. #define RTC_TAFCR_TAMP1TRG_Pos (1U)
  4512. #define RTC_TAFCR_TAMP1TRG_Msk (0x1U << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */
  4513. #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk
  4514. #define RTC_TAFCR_TAMP1E_Pos (0U)
  4515. #define RTC_TAFCR_TAMP1E_Msk (0x1U << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */
  4516. #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk
  4517. /* Reference defines */
  4518. #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_PC13VALUE
  4519. /******************** Bits definition for RTC_ALRMASSR register ************/
  4520. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  4521. #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  4522. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  4523. #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  4524. #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  4525. #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  4526. #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  4527. #define RTC_ALRMASSR_SS_Pos (0U)
  4528. #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  4529. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  4530. /******************** Bits definition for RTC_BKP0R register ***************/
  4531. #define RTC_BKP0R_Pos (0U)
  4532. #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
  4533. #define RTC_BKP0R RTC_BKP0R_Msk
  4534. /******************** Bits definition for RTC_BKP1R register ***************/
  4535. #define RTC_BKP1R_Pos (0U)
  4536. #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
  4537. #define RTC_BKP1R RTC_BKP1R_Msk
  4538. /******************** Bits definition for RTC_BKP2R register ***************/
  4539. #define RTC_BKP2R_Pos (0U)
  4540. #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
  4541. #define RTC_BKP2R RTC_BKP2R_Msk
  4542. /******************** Bits definition for RTC_BKP3R register ***************/
  4543. #define RTC_BKP3R_Pos (0U)
  4544. #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
  4545. #define RTC_BKP3R RTC_BKP3R_Msk
  4546. /******************** Bits definition for RTC_BKP4R register ***************/
  4547. #define RTC_BKP4R_Pos (0U)
  4548. #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
  4549. #define RTC_BKP4R RTC_BKP4R_Msk
  4550. /******************** Number of backup registers ******************************/
  4551. #define RTC_BKP_NUMBER 0x00000005U
  4552. /*****************************************************************************/
  4553. /* */
  4554. /* Serial Peripheral Interface (SPI) */
  4555. /* */
  4556. /*****************************************************************************/
  4557. /*
  4558. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  4559. */
  4560. #define SPI_I2S_SUPPORT /*!< I2S support */
  4561. /******************* Bit definition for SPI_CR1 register *******************/
  4562. #define SPI_CR1_CPHA_Pos (0U)
  4563. #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  4564. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  4565. #define SPI_CR1_CPOL_Pos (1U)
  4566. #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  4567. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  4568. #define SPI_CR1_MSTR_Pos (2U)
  4569. #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  4570. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  4571. #define SPI_CR1_BR_Pos (3U)
  4572. #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  4573. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  4574. #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  4575. #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  4576. #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  4577. #define SPI_CR1_SPE_Pos (6U)
  4578. #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  4579. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  4580. #define SPI_CR1_LSBFIRST_Pos (7U)
  4581. #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  4582. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  4583. #define SPI_CR1_SSI_Pos (8U)
  4584. #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  4585. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  4586. #define SPI_CR1_SSM_Pos (9U)
  4587. #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  4588. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  4589. #define SPI_CR1_RXONLY_Pos (10U)
  4590. #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  4591. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  4592. #define SPI_CR1_CRCL_Pos (11U)
  4593. #define SPI_CR1_CRCL_Msk (0x1U << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
  4594. #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
  4595. #define SPI_CR1_CRCNEXT_Pos (12U)
  4596. #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  4597. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
  4598. #define SPI_CR1_CRCEN_Pos (13U)
  4599. #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  4600. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
  4601. #define SPI_CR1_BIDIOE_Pos (14U)
  4602. #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  4603. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  4604. #define SPI_CR1_BIDIMODE_Pos (15U)
  4605. #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  4606. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  4607. /******************* Bit definition for SPI_CR2 register *******************/
  4608. #define SPI_CR2_RXDMAEN_Pos (0U)
  4609. #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  4610. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  4611. #define SPI_CR2_TXDMAEN_Pos (1U)
  4612. #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  4613. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  4614. #define SPI_CR2_SSOE_Pos (2U)
  4615. #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  4616. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  4617. #define SPI_CR2_NSSP_Pos (3U)
  4618. #define SPI_CR2_NSSP_Msk (0x1U << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
  4619. #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
  4620. #define SPI_CR2_FRF_Pos (4U)
  4621. #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  4622. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
  4623. #define SPI_CR2_ERRIE_Pos (5U)
  4624. #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  4625. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  4626. #define SPI_CR2_RXNEIE_Pos (6U)
  4627. #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  4628. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  4629. #define SPI_CR2_TXEIE_Pos (7U)
  4630. #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  4631. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  4632. #define SPI_CR2_DS_Pos (8U)
  4633. #define SPI_CR2_DS_Msk (0xFU << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
  4634. #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
  4635. #define SPI_CR2_DS_0 (0x1U << SPI_CR2_DS_Pos) /*!< 0x00000100 */
  4636. #define SPI_CR2_DS_1 (0x2U << SPI_CR2_DS_Pos) /*!< 0x00000200 */
  4637. #define SPI_CR2_DS_2 (0x4U << SPI_CR2_DS_Pos) /*!< 0x00000400 */
  4638. #define SPI_CR2_DS_3 (0x8U << SPI_CR2_DS_Pos) /*!< 0x00000800 */
  4639. #define SPI_CR2_FRXTH_Pos (12U)
  4640. #define SPI_CR2_FRXTH_Msk (0x1U << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
  4641. #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
  4642. #define SPI_CR2_LDMARX_Pos (13U)
  4643. #define SPI_CR2_LDMARX_Msk (0x1U << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
  4644. #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
  4645. #define SPI_CR2_LDMATX_Pos (14U)
  4646. #define SPI_CR2_LDMATX_Msk (0x1U << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
  4647. #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
  4648. /******************** Bit definition for SPI_SR register *******************/
  4649. #define SPI_SR_RXNE_Pos (0U)
  4650. #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  4651. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  4652. #define SPI_SR_TXE_Pos (1U)
  4653. #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  4654. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  4655. #define SPI_SR_CHSIDE_Pos (2U)
  4656. #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  4657. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  4658. #define SPI_SR_UDR_Pos (3U)
  4659. #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  4660. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  4661. #define SPI_SR_CRCERR_Pos (4U)
  4662. #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  4663. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  4664. #define SPI_SR_MODF_Pos (5U)
  4665. #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  4666. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  4667. #define SPI_SR_OVR_Pos (6U)
  4668. #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  4669. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  4670. #define SPI_SR_BSY_Pos (7U)
  4671. #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  4672. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  4673. #define SPI_SR_FRE_Pos (8U)
  4674. #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  4675. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
  4676. #define SPI_SR_FRLVL_Pos (9U)
  4677. #define SPI_SR_FRLVL_Msk (0x3U << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
  4678. #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
  4679. #define SPI_SR_FRLVL_0 (0x1U << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
  4680. #define SPI_SR_FRLVL_1 (0x2U << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
  4681. #define SPI_SR_FTLVL_Pos (11U)
  4682. #define SPI_SR_FTLVL_Msk (0x3U << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
  4683. #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
  4684. #define SPI_SR_FTLVL_0 (0x1U << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
  4685. #define SPI_SR_FTLVL_1 (0x2U << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
  4686. /******************** Bit definition for SPI_DR register *******************/
  4687. #define SPI_DR_DR_Pos (0U)
  4688. #define SPI_DR_DR_Msk (0xFFFFFFFFU << SPI_DR_DR_Pos) /*!< 0xFFFFFFFF */
  4689. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  4690. /******************* Bit definition for SPI_CRCPR register *****************/
  4691. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  4692. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0xFFFFFFFF */
  4693. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
  4694. /****************** Bit definition for SPI_RXCRCR register *****************/
  4695. #define SPI_RXCRCR_RXCRC_Pos (0U)
  4696. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0xFFFFFFFF */
  4697. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
  4698. /****************** Bit definition for SPI_TXCRCR register *****************/
  4699. #define SPI_TXCRCR_TXCRC_Pos (0U)
  4700. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0xFFFFFFFF */
  4701. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
  4702. /****************** Bit definition for SPI_I2SCFGR register ****************/
  4703. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  4704. #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  4705. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  4706. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  4707. #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  4708. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  4709. #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  4710. #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  4711. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  4712. #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  4713. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  4714. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  4715. #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  4716. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  4717. #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  4718. #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  4719. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  4720. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  4721. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  4722. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  4723. #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  4724. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  4725. #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  4726. #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  4727. #define SPI_I2SCFGR_I2SE_Pos (10U)
  4728. #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  4729. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  4730. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  4731. #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  4732. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  4733. /****************** Bit definition for SPI_I2SPR register ******************/
  4734. #define SPI_I2SPR_I2SDIV_Pos (0U)
  4735. #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  4736. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  4737. #define SPI_I2SPR_ODD_Pos (8U)
  4738. #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  4739. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  4740. #define SPI_I2SPR_MCKOE_Pos (9U)
  4741. #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  4742. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  4743. /*****************************************************************************/
  4744. /* */
  4745. /* System Configuration (SYSCFG) */
  4746. /* */
  4747. /*****************************************************************************/
  4748. /***************** Bit definition for SYSCFG_CFGR1 register ****************/
  4749. #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
  4750. #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
  4751. #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  4752. #define SYSCFG_CFGR1_MEM_MODE_0 (0x1U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
  4753. #define SYSCFG_CFGR1_MEM_MODE_1 (0x2U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
  4754. #define SYSCFG_CFGR1_DMA_RMP_Pos (8U)
  4755. #define SYSCFG_CFGR1_DMA_RMP_Msk (0x7F007FU << SYSCFG_CFGR1_DMA_RMP_Pos) /*!< 0x7F007F00 */
  4756. #define SYSCFG_CFGR1_DMA_RMP SYSCFG_CFGR1_DMA_RMP_Msk /*!< DMA remap mask */
  4757. #define SYSCFG_CFGR1_ADC_DMA_RMP_Pos (8U)
  4758. #define SYSCFG_CFGR1_ADC_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_ADC_DMA_RMP_Pos) /*!< 0x00000100 */
  4759. #define SYSCFG_CFGR1_ADC_DMA_RMP SYSCFG_CFGR1_ADC_DMA_RMP_Msk /*!< ADC DMA remap */
  4760. #define SYSCFG_CFGR1_USART1TX_DMA_RMP_Pos (9U)
  4761. #define SYSCFG_CFGR1_USART1TX_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_USART1TX_DMA_RMP_Pos) /*!< 0x00000200 */
  4762. #define SYSCFG_CFGR1_USART1TX_DMA_RMP SYSCFG_CFGR1_USART1TX_DMA_RMP_Msk /*!< USART1 TX DMA remap */
  4763. #define SYSCFG_CFGR1_USART1RX_DMA_RMP_Pos (10U)
  4764. #define SYSCFG_CFGR1_USART1RX_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_USART1RX_DMA_RMP_Pos) /*!< 0x00000400 */
  4765. #define SYSCFG_CFGR1_USART1RX_DMA_RMP SYSCFG_CFGR1_USART1RX_DMA_RMP_Msk /*!< USART1 RX DMA remap */
  4766. #define SYSCFG_CFGR1_TIM16_DMA_RMP_Pos (11U)
  4767. #define SYSCFG_CFGR1_TIM16_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_TIM16_DMA_RMP_Pos) /*!< 0x00000800 */
  4768. #define SYSCFG_CFGR1_TIM16_DMA_RMP SYSCFG_CFGR1_TIM16_DMA_RMP_Msk /*!< Timer 16 DMA remap */
  4769. #define SYSCFG_CFGR1_TIM17_DMA_RMP_Pos (12U)
  4770. #define SYSCFG_CFGR1_TIM17_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_TIM17_DMA_RMP_Pos) /*!< 0x00001000 */
  4771. #define SYSCFG_CFGR1_TIM17_DMA_RMP SYSCFG_CFGR1_TIM17_DMA_RMP_Msk /*!< Timer 17 DMA remap */
  4772. #define SYSCFG_CFGR1_TIM16_DMA_RMP2_Pos (13U)
  4773. #define SYSCFG_CFGR1_TIM16_DMA_RMP2_Msk (0x1U << SYSCFG_CFGR1_TIM16_DMA_RMP2_Pos) /*!< 0x00002000 */
  4774. #define SYSCFG_CFGR1_TIM16_DMA_RMP2 SYSCFG_CFGR1_TIM16_DMA_RMP2_Msk /*!< Timer 16 DMA remap 2 */
  4775. #define SYSCFG_CFGR1_TIM17_DMA_RMP2_Pos (14U)
  4776. #define SYSCFG_CFGR1_TIM17_DMA_RMP2_Msk (0x1U << SYSCFG_CFGR1_TIM17_DMA_RMP2_Pos) /*!< 0x00004000 */
  4777. #define SYSCFG_CFGR1_TIM17_DMA_RMP2 SYSCFG_CFGR1_TIM17_DMA_RMP2_Msk /*!< Timer 17 DMA remap 2 */
  4778. #define SYSCFG_CFGR1_SPI2_DMA_RMP_Pos (24U)
  4779. #define SYSCFG_CFGR1_SPI2_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_SPI2_DMA_RMP_Pos) /*!< 0x01000000 */
  4780. #define SYSCFG_CFGR1_SPI2_DMA_RMP SYSCFG_CFGR1_SPI2_DMA_RMP_Msk /*!< SPI2 DMA remap */
  4781. #define SYSCFG_CFGR1_USART2_DMA_RMP_Pos (25U)
  4782. #define SYSCFG_CFGR1_USART2_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_USART2_DMA_RMP_Pos) /*!< 0x02000000 */
  4783. #define SYSCFG_CFGR1_USART2_DMA_RMP SYSCFG_CFGR1_USART2_DMA_RMP_Msk /*!< USART2 DMA remap */
  4784. #define SYSCFG_CFGR1_USART3_DMA_RMP_Pos (26U)
  4785. #define SYSCFG_CFGR1_USART3_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_USART3_DMA_RMP_Pos) /*!< 0x04000000 */
  4786. #define SYSCFG_CFGR1_USART3_DMA_RMP SYSCFG_CFGR1_USART3_DMA_RMP_Msk /*!< USART3 DMA remap */
  4787. #define SYSCFG_CFGR1_I2C1_DMA_RMP_Pos (27U)
  4788. #define SYSCFG_CFGR1_I2C1_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_I2C1_DMA_RMP_Pos) /*!< 0x08000000 */
  4789. #define SYSCFG_CFGR1_I2C1_DMA_RMP SYSCFG_CFGR1_I2C1_DMA_RMP_Msk /*!< I2C1 DMA remap */
  4790. #define SYSCFG_CFGR1_TIM1_DMA_RMP_Pos (28U)
  4791. #define SYSCFG_CFGR1_TIM1_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_TIM1_DMA_RMP_Pos) /*!< 0x10000000 */
  4792. #define SYSCFG_CFGR1_TIM1_DMA_RMP SYSCFG_CFGR1_TIM1_DMA_RMP_Msk /*!< TIM1 DMA remap */
  4793. #define SYSCFG_CFGR1_TIM2_DMA_RMP_Pos (29U)
  4794. #define SYSCFG_CFGR1_TIM2_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_TIM2_DMA_RMP_Pos) /*!< 0x20000000 */
  4795. #define SYSCFG_CFGR1_TIM2_DMA_RMP SYSCFG_CFGR1_TIM2_DMA_RMP_Msk /*!< TIM2 DMA remap */
  4796. #define SYSCFG_CFGR1_TIM3_DMA_RMP_Pos (30U)
  4797. #define SYSCFG_CFGR1_TIM3_DMA_RMP_Msk (0x1U << SYSCFG_CFGR1_TIM3_DMA_RMP_Pos) /*!< 0x40000000 */
  4798. #define SYSCFG_CFGR1_TIM3_DMA_RMP SYSCFG_CFGR1_TIM3_DMA_RMP_Msk /*!< TIM3 DMA remap */
  4799. #define SYSCFG_CFGR1_I2C_FMP_PB6_Pos (16U)
  4800. #define SYSCFG_CFGR1_I2C_FMP_PB6_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_PB6_Pos) /*!< 0x00010000 */
  4801. #define SYSCFG_CFGR1_I2C_FMP_PB6 SYSCFG_CFGR1_I2C_FMP_PB6_Msk /*!< I2C PB6 Fast mode plus */
  4802. #define SYSCFG_CFGR1_I2C_FMP_PB7_Pos (17U)
  4803. #define SYSCFG_CFGR1_I2C_FMP_PB7_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_PB7_Pos) /*!< 0x00020000 */
  4804. #define SYSCFG_CFGR1_I2C_FMP_PB7 SYSCFG_CFGR1_I2C_FMP_PB7_Msk /*!< I2C PB7 Fast mode plus */
  4805. #define SYSCFG_CFGR1_I2C_FMP_PB8_Pos (18U)
  4806. #define SYSCFG_CFGR1_I2C_FMP_PB8_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_PB8_Pos) /*!< 0x00040000 */
  4807. #define SYSCFG_CFGR1_I2C_FMP_PB8 SYSCFG_CFGR1_I2C_FMP_PB8_Msk /*!< I2C PB8 Fast mode plus */
  4808. #define SYSCFG_CFGR1_I2C_FMP_PB9_Pos (19U)
  4809. #define SYSCFG_CFGR1_I2C_FMP_PB9_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_PB9_Pos) /*!< 0x00080000 */
  4810. #define SYSCFG_CFGR1_I2C_FMP_PB9 SYSCFG_CFGR1_I2C_FMP_PB9_Msk /*!< I2C PB9 Fast mode plus */
  4811. #define SYSCFG_CFGR1_I2C_FMP_I2C1_Pos (20U)
  4812. #define SYSCFG_CFGR1_I2C_FMP_I2C1_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_I2C1_Pos) /*!< 0x00100000 */
  4813. #define SYSCFG_CFGR1_I2C_FMP_I2C1 SYSCFG_CFGR1_I2C_FMP_I2C1_Msk /*!< Enable Fast Mode Plus on PB10, PB11, PF6 and PF7 */
  4814. #define SYSCFG_CFGR1_I2C_FMP_I2C2_Pos (21U)
  4815. #define SYSCFG_CFGR1_I2C_FMP_I2C2_Msk (0x1U << SYSCFG_CFGR1_I2C_FMP_I2C2_Pos) /*!< 0x00200000 */
  4816. #define SYSCFG_CFGR1_I2C_FMP_I2C2 SYSCFG_CFGR1_I2C_FMP_I2C2_Msk /*!< Enable I2C2 Fast mode plus */
  4817. /***************** Bit definition for SYSCFG_EXTICR1 register **************/
  4818. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  4819. #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  4820. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  4821. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  4822. #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  4823. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  4824. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  4825. #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  4826. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  4827. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  4828. #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  4829. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  4830. /**
  4831. * @brief EXTI0 configuration
  4832. */
  4833. #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */
  4834. #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */
  4835. #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */
  4836. #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */
  4837. #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */
  4838. #define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U) /*!< PF[0] pin */
  4839. /**
  4840. * @brief EXTI1 configuration
  4841. */
  4842. #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */
  4843. #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */
  4844. #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */
  4845. #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */
  4846. #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */
  4847. #define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U) /*!< PF[1] pin */
  4848. /**
  4849. * @brief EXTI2 configuration
  4850. */
  4851. #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */
  4852. #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */
  4853. #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */
  4854. #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */
  4855. #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */
  4856. #define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U) /*!< PF[2] pin */
  4857. /**
  4858. * @brief EXTI3 configuration
  4859. */
  4860. #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */
  4861. #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */
  4862. #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */
  4863. #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */
  4864. #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */
  4865. #define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U) /*!< PF[3] pin */
  4866. /***************** Bit definition for SYSCFG_EXTICR2 register **************/
  4867. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  4868. #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  4869. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  4870. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  4871. #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  4872. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  4873. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  4874. #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  4875. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  4876. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  4877. #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  4878. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  4879. /**
  4880. * @brief EXTI4 configuration
  4881. */
  4882. #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */
  4883. #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */
  4884. #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */
  4885. #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */
  4886. #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */
  4887. #define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U) /*!< PF[4] pin */
  4888. /**
  4889. * @brief EXTI5 configuration
  4890. */
  4891. #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */
  4892. #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */
  4893. #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */
  4894. #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */
  4895. #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */
  4896. #define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U) /*!< PF[5] pin */
  4897. /**
  4898. * @brief EXTI6 configuration
  4899. */
  4900. #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */
  4901. #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */
  4902. #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */
  4903. #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */
  4904. #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */
  4905. #define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U) /*!< PF[6] pin */
  4906. /**
  4907. * @brief EXTI7 configuration
  4908. */
  4909. #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */
  4910. #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */
  4911. #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */
  4912. #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */
  4913. #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */
  4914. #define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U) /*!< PF[7] pin */
  4915. /***************** Bit definition for SYSCFG_EXTICR3 register **************/
  4916. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  4917. #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  4918. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  4919. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  4920. #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  4921. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  4922. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  4923. #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  4924. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  4925. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  4926. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  4927. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  4928. /**
  4929. * @brief EXTI8 configuration
  4930. */
  4931. #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */
  4932. #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */
  4933. #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */
  4934. #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */
  4935. #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */
  4936. /**
  4937. * @brief EXTI9 configuration
  4938. */
  4939. #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */
  4940. #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */
  4941. #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */
  4942. #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */
  4943. #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */
  4944. #define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U) /*!< PF[9] pin */
  4945. /**
  4946. * @brief EXTI10 configuration
  4947. */
  4948. #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */
  4949. #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */
  4950. #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */
  4951. #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */
  4952. #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */
  4953. #define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U) /*!< PF[10] pin */
  4954. /**
  4955. * @brief EXTI11 configuration
  4956. */
  4957. #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */
  4958. #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */
  4959. #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */
  4960. #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */
  4961. #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */
  4962. /***************** Bit definition for SYSCFG_EXTICR4 register **************/
  4963. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  4964. #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  4965. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  4966. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  4967. #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  4968. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  4969. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  4970. #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  4971. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  4972. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  4973. #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  4974. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  4975. /**
  4976. * @brief EXTI12 configuration
  4977. */
  4978. #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */
  4979. #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */
  4980. #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */
  4981. #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */
  4982. #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */
  4983. /**
  4984. * @brief EXTI13 configuration
  4985. */
  4986. #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */
  4987. #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */
  4988. #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */
  4989. #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */
  4990. #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */
  4991. /**
  4992. * @brief EXTI14 configuration
  4993. */
  4994. #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */
  4995. #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */
  4996. #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */
  4997. #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */
  4998. #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */
  4999. /**
  5000. * @brief EXTI15 configuration
  5001. */
  5002. #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */
  5003. #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */
  5004. #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */
  5005. #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */
  5006. #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */
  5007. /***************** Bit definition for SYSCFG_CFGR2 register ****************/
  5008. #define SYSCFG_CFGR2_LOCKUP_LOCK_Pos (0U)
  5009. #define SYSCFG_CFGR2_LOCKUP_LOCK_Msk (0x1U << SYSCFG_CFGR2_LOCKUP_LOCK_Pos) /*!< 0x00000001 */
  5010. #define SYSCFG_CFGR2_LOCKUP_LOCK SYSCFG_CFGR2_LOCKUP_LOCK_Msk /*!< Enables and locks the LOCKUP (Hardfault) output of CortexM0 with Break Input of TIMER1 */
  5011. #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos (1U)
  5012. #define SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk (0x1U << SYSCFG_CFGR2_SRAM_PARITY_LOCK_Pos) /*!< 0x00000002 */
  5013. #define SYSCFG_CFGR2_SRAM_PARITY_LOCK SYSCFG_CFGR2_SRAM_PARITY_LOCK_Msk /*!< Enables and locks the SRAM_PARITY error signal with Break Input of TIMER1 */
  5014. #define SYSCFG_CFGR2_PVD_LOCK_Pos (2U)
  5015. #define SYSCFG_CFGR2_PVD_LOCK_Msk (0x1U << SYSCFG_CFGR2_PVD_LOCK_Pos) /*!< 0x00000004 */
  5016. #define SYSCFG_CFGR2_PVD_LOCK SYSCFG_CFGR2_PVD_LOCK_Msk /*!< Enables and locks the PVD connection with Timer1 Break Input and also the PVD_EN and PVDSEL[2:0] bits of the Power Control Interface */
  5017. #define SYSCFG_CFGR2_SRAM_PEF_Pos (8U)
  5018. #define SYSCFG_CFGR2_SRAM_PEF_Msk (0x1U << SYSCFG_CFGR2_SRAM_PEF_Pos) /*!< 0x00000100 */
  5019. #define SYSCFG_CFGR2_SRAM_PEF SYSCFG_CFGR2_SRAM_PEF_Msk /*!< SRAM Parity error flag */
  5020. #define SYSCFG_CFGR2_SRAM_PE SYSCFG_CFGR2_SRAM_PEF /*!< SRAM Parity error flag (define maintained for legacy purpose) */
  5021. /*****************************************************************************/
  5022. /* */
  5023. /* Timers (TIM) */
  5024. /* */
  5025. /*****************************************************************************/
  5026. /******************* Bit definition for TIM_CR1 register *******************/
  5027. #define TIM_CR1_CEN_Pos (0U)
  5028. #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  5029. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  5030. #define TIM_CR1_UDIS_Pos (1U)
  5031. #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  5032. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  5033. #define TIM_CR1_URS_Pos (2U)
  5034. #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  5035. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  5036. #define TIM_CR1_OPM_Pos (3U)
  5037. #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  5038. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  5039. #define TIM_CR1_DIR_Pos (4U)
  5040. #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  5041. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  5042. #define TIM_CR1_CMS_Pos (5U)
  5043. #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  5044. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  5045. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  5046. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  5047. #define TIM_CR1_ARPE_Pos (7U)
  5048. #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  5049. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  5050. #define TIM_CR1_CKD_Pos (8U)
  5051. #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  5052. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  5053. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  5054. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  5055. /******************* Bit definition for TIM_CR2 register *******************/
  5056. #define TIM_CR2_CCPC_Pos (0U)
  5057. #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  5058. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  5059. #define TIM_CR2_CCUS_Pos (2U)
  5060. #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  5061. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  5062. #define TIM_CR2_CCDS_Pos (3U)
  5063. #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  5064. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  5065. #define TIM_CR2_MMS_Pos (4U)
  5066. #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  5067. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  5068. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  5069. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  5070. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  5071. #define TIM_CR2_TI1S_Pos (7U)
  5072. #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  5073. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  5074. #define TIM_CR2_OIS1_Pos (8U)
  5075. #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  5076. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  5077. #define TIM_CR2_OIS1N_Pos (9U)
  5078. #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  5079. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  5080. #define TIM_CR2_OIS2_Pos (10U)
  5081. #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  5082. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  5083. #define TIM_CR2_OIS2N_Pos (11U)
  5084. #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  5085. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  5086. #define TIM_CR2_OIS3_Pos (12U)
  5087. #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  5088. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  5089. #define TIM_CR2_OIS3N_Pos (13U)
  5090. #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  5091. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  5092. #define TIM_CR2_OIS4_Pos (14U)
  5093. #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  5094. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  5095. /******************* Bit definition for TIM_SMCR register ******************/
  5096. #define TIM_SMCR_SMS_Pos (0U)
  5097. #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  5098. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  5099. #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  5100. #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  5101. #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  5102. #define TIM_SMCR_OCCS_Pos (3U)
  5103. #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  5104. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  5105. #define TIM_SMCR_TS_Pos (4U)
  5106. #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  5107. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  5108. #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  5109. #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  5110. #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  5111. #define TIM_SMCR_MSM_Pos (7U)
  5112. #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  5113. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  5114. #define TIM_SMCR_ETF_Pos (8U)
  5115. #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  5116. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  5117. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  5118. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  5119. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  5120. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  5121. #define TIM_SMCR_ETPS_Pos (12U)
  5122. #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  5123. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  5124. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  5125. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  5126. #define TIM_SMCR_ECE_Pos (14U)
  5127. #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  5128. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  5129. #define TIM_SMCR_ETP_Pos (15U)
  5130. #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  5131. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  5132. /******************* Bit definition for TIM_DIER register ******************/
  5133. #define TIM_DIER_UIE_Pos (0U)
  5134. #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  5135. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  5136. #define TIM_DIER_CC1IE_Pos (1U)
  5137. #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  5138. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  5139. #define TIM_DIER_CC2IE_Pos (2U)
  5140. #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  5141. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  5142. #define TIM_DIER_CC3IE_Pos (3U)
  5143. #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  5144. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  5145. #define TIM_DIER_CC4IE_Pos (4U)
  5146. #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  5147. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  5148. #define TIM_DIER_COMIE_Pos (5U)
  5149. #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  5150. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  5151. #define TIM_DIER_TIE_Pos (6U)
  5152. #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  5153. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  5154. #define TIM_DIER_BIE_Pos (7U)
  5155. #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  5156. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  5157. #define TIM_DIER_UDE_Pos (8U)
  5158. #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  5159. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  5160. #define TIM_DIER_CC1DE_Pos (9U)
  5161. #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  5162. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  5163. #define TIM_DIER_CC2DE_Pos (10U)
  5164. #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  5165. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  5166. #define TIM_DIER_CC3DE_Pos (11U)
  5167. #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  5168. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  5169. #define TIM_DIER_CC4DE_Pos (12U)
  5170. #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  5171. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  5172. #define TIM_DIER_COMDE_Pos (13U)
  5173. #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  5174. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  5175. #define TIM_DIER_TDE_Pos (14U)
  5176. #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  5177. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  5178. /******************** Bit definition for TIM_SR register *******************/
  5179. #define TIM_SR_UIF_Pos (0U)
  5180. #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  5181. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  5182. #define TIM_SR_CC1IF_Pos (1U)
  5183. #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  5184. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  5185. #define TIM_SR_CC2IF_Pos (2U)
  5186. #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  5187. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  5188. #define TIM_SR_CC3IF_Pos (3U)
  5189. #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  5190. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  5191. #define TIM_SR_CC4IF_Pos (4U)
  5192. #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  5193. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  5194. #define TIM_SR_COMIF_Pos (5U)
  5195. #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  5196. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  5197. #define TIM_SR_TIF_Pos (6U)
  5198. #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  5199. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  5200. #define TIM_SR_BIF_Pos (7U)
  5201. #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  5202. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  5203. #define TIM_SR_CC1OF_Pos (9U)
  5204. #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  5205. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  5206. #define TIM_SR_CC2OF_Pos (10U)
  5207. #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  5208. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  5209. #define TIM_SR_CC3OF_Pos (11U)
  5210. #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  5211. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  5212. #define TIM_SR_CC4OF_Pos (12U)
  5213. #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  5214. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  5215. /******************* Bit definition for TIM_EGR register *******************/
  5216. #define TIM_EGR_UG_Pos (0U)
  5217. #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  5218. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  5219. #define TIM_EGR_CC1G_Pos (1U)
  5220. #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  5221. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  5222. #define TIM_EGR_CC2G_Pos (2U)
  5223. #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  5224. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  5225. #define TIM_EGR_CC3G_Pos (3U)
  5226. #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  5227. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  5228. #define TIM_EGR_CC4G_Pos (4U)
  5229. #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  5230. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  5231. #define TIM_EGR_COMG_Pos (5U)
  5232. #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  5233. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  5234. #define TIM_EGR_TG_Pos (6U)
  5235. #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  5236. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  5237. #define TIM_EGR_BG_Pos (7U)
  5238. #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  5239. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  5240. /****************** Bit definition for TIM_CCMR1 register ******************/
  5241. #define TIM_CCMR1_CC1S_Pos (0U)
  5242. #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  5243. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  5244. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  5245. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  5246. #define TIM_CCMR1_OC1FE_Pos (2U)
  5247. #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  5248. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  5249. #define TIM_CCMR1_OC1PE_Pos (3U)
  5250. #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  5251. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  5252. #define TIM_CCMR1_OC1M_Pos (4U)
  5253. #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  5254. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  5255. #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  5256. #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  5257. #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  5258. #define TIM_CCMR1_OC1CE_Pos (7U)
  5259. #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  5260. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  5261. #define TIM_CCMR1_CC2S_Pos (8U)
  5262. #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  5263. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  5264. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  5265. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  5266. #define TIM_CCMR1_OC2FE_Pos (10U)
  5267. #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  5268. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  5269. #define TIM_CCMR1_OC2PE_Pos (11U)
  5270. #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  5271. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  5272. #define TIM_CCMR1_OC2M_Pos (12U)
  5273. #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  5274. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  5275. #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  5276. #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  5277. #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  5278. #define TIM_CCMR1_OC2CE_Pos (15U)
  5279. #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  5280. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  5281. /*---------------------------------------------------------------------------*/
  5282. #define TIM_CCMR1_IC1PSC_Pos (2U)
  5283. #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  5284. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  5285. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  5286. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  5287. #define TIM_CCMR1_IC1F_Pos (4U)
  5288. #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  5289. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  5290. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  5291. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  5292. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  5293. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  5294. #define TIM_CCMR1_IC2PSC_Pos (10U)
  5295. #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  5296. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  5297. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  5298. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  5299. #define TIM_CCMR1_IC2F_Pos (12U)
  5300. #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  5301. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  5302. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  5303. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  5304. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  5305. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  5306. /****************** Bit definition for TIM_CCMR2 register ******************/
  5307. #define TIM_CCMR2_CC3S_Pos (0U)
  5308. #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  5309. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  5310. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  5311. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  5312. #define TIM_CCMR2_OC3FE_Pos (2U)
  5313. #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  5314. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  5315. #define TIM_CCMR2_OC3PE_Pos (3U)
  5316. #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  5317. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  5318. #define TIM_CCMR2_OC3M_Pos (4U)
  5319. #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  5320. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  5321. #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  5322. #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  5323. #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  5324. #define TIM_CCMR2_OC3CE_Pos (7U)
  5325. #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  5326. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  5327. #define TIM_CCMR2_CC4S_Pos (8U)
  5328. #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  5329. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  5330. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  5331. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  5332. #define TIM_CCMR2_OC4FE_Pos (10U)
  5333. #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  5334. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  5335. #define TIM_CCMR2_OC4PE_Pos (11U)
  5336. #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  5337. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  5338. #define TIM_CCMR2_OC4M_Pos (12U)
  5339. #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  5340. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  5341. #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  5342. #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  5343. #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  5344. #define TIM_CCMR2_OC4CE_Pos (15U)
  5345. #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  5346. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  5347. /*---------------------------------------------------------------------------*/
  5348. #define TIM_CCMR2_IC3PSC_Pos (2U)
  5349. #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  5350. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  5351. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  5352. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  5353. #define TIM_CCMR2_IC3F_Pos (4U)
  5354. #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  5355. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  5356. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  5357. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  5358. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  5359. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  5360. #define TIM_CCMR2_IC4PSC_Pos (10U)
  5361. #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  5362. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  5363. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  5364. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  5365. #define TIM_CCMR2_IC4F_Pos (12U)
  5366. #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  5367. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  5368. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  5369. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  5370. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  5371. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  5372. /******************* Bit definition for TIM_CCER register ******************/
  5373. #define TIM_CCER_CC1E_Pos (0U)
  5374. #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  5375. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  5376. #define TIM_CCER_CC1P_Pos (1U)
  5377. #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  5378. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  5379. #define TIM_CCER_CC1NE_Pos (2U)
  5380. #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  5381. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  5382. #define TIM_CCER_CC1NP_Pos (3U)
  5383. #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  5384. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  5385. #define TIM_CCER_CC2E_Pos (4U)
  5386. #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  5387. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  5388. #define TIM_CCER_CC2P_Pos (5U)
  5389. #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  5390. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  5391. #define TIM_CCER_CC2NE_Pos (6U)
  5392. #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  5393. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  5394. #define TIM_CCER_CC2NP_Pos (7U)
  5395. #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  5396. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  5397. #define TIM_CCER_CC3E_Pos (8U)
  5398. #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  5399. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  5400. #define TIM_CCER_CC3P_Pos (9U)
  5401. #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  5402. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  5403. #define TIM_CCER_CC3NE_Pos (10U)
  5404. #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  5405. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  5406. #define TIM_CCER_CC3NP_Pos (11U)
  5407. #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  5408. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  5409. #define TIM_CCER_CC4E_Pos (12U)
  5410. #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  5411. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  5412. #define TIM_CCER_CC4P_Pos (13U)
  5413. #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  5414. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  5415. #define TIM_CCER_CC4NP_Pos (15U)
  5416. #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  5417. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  5418. /******************* Bit definition for TIM_CNT register *******************/
  5419. #define TIM_CNT_CNT_Pos (0U)
  5420. #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  5421. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  5422. /******************* Bit definition for TIM_PSC register *******************/
  5423. #define TIM_PSC_PSC_Pos (0U)
  5424. #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  5425. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  5426. /******************* Bit definition for TIM_ARR register *******************/
  5427. #define TIM_ARR_ARR_Pos (0U)
  5428. #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  5429. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  5430. /******************* Bit definition for TIM_RCR register *******************/
  5431. #define TIM_RCR_REP_Pos (0U)
  5432. #define TIM_RCR_REP_Msk (0xFFU << TIM_RCR_REP_Pos) /*!< 0x000000FF */
  5433. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  5434. /******************* Bit definition for TIM_CCR1 register ******************/
  5435. #define TIM_CCR1_CCR1_Pos (0U)
  5436. #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  5437. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  5438. /******************* Bit definition for TIM_CCR2 register ******************/
  5439. #define TIM_CCR2_CCR2_Pos (0U)
  5440. #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  5441. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  5442. /******************* Bit definition for TIM_CCR3 register ******************/
  5443. #define TIM_CCR3_CCR3_Pos (0U)
  5444. #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  5445. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  5446. /******************* Bit definition for TIM_CCR4 register ******************/
  5447. #define TIM_CCR4_CCR4_Pos (0U)
  5448. #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  5449. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  5450. /******************* Bit definition for TIM_BDTR register ******************/
  5451. #define TIM_BDTR_DTG_Pos (0U)
  5452. #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  5453. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  5454. #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  5455. #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  5456. #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  5457. #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  5458. #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  5459. #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  5460. #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  5461. #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  5462. #define TIM_BDTR_LOCK_Pos (8U)
  5463. #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  5464. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  5465. #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  5466. #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  5467. #define TIM_BDTR_OSSI_Pos (10U)
  5468. #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  5469. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  5470. #define TIM_BDTR_OSSR_Pos (11U)
  5471. #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  5472. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  5473. #define TIM_BDTR_BKE_Pos (12U)
  5474. #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  5475. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
  5476. #define TIM_BDTR_BKP_Pos (13U)
  5477. #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  5478. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
  5479. #define TIM_BDTR_AOE_Pos (14U)
  5480. #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  5481. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  5482. #define TIM_BDTR_MOE_Pos (15U)
  5483. #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  5484. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  5485. /******************* Bit definition for TIM_DCR register *******************/
  5486. #define TIM_DCR_DBA_Pos (0U)
  5487. #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  5488. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  5489. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  5490. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  5491. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  5492. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  5493. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  5494. #define TIM_DCR_DBL_Pos (8U)
  5495. #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  5496. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  5497. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  5498. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  5499. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  5500. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  5501. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  5502. /******************* Bit definition for TIM_DMAR register ******************/
  5503. #define TIM_DMAR_DMAB_Pos (0U)
  5504. #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  5505. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  5506. /******************* Bit definition for TIM14_OR register ********************/
  5507. #define TIM14_OR_TI1_RMP_Pos (0U)
  5508. #define TIM14_OR_TI1_RMP_Msk (0x3U << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000003 */
  5509. #define TIM14_OR_TI1_RMP TIM14_OR_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM14 Input 4 remap) */
  5510. #define TIM14_OR_TI1_RMP_0 (0x1U << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000001 */
  5511. #define TIM14_OR_TI1_RMP_1 (0x2U << TIM14_OR_TI1_RMP_Pos) /*!< 0x00000002 */
  5512. /******************************************************************************/
  5513. /* */
  5514. /* Touch Sensing Controller (TSC) */
  5515. /* */
  5516. /******************************************************************************/
  5517. /******************* Bit definition for TSC_CR register *********************/
  5518. #define TSC_CR_TSCE_Pos (0U)
  5519. #define TSC_CR_TSCE_Msk (0x1U << TSC_CR_TSCE_Pos) /*!< 0x00000001 */
  5520. #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */
  5521. #define TSC_CR_START_Pos (1U)
  5522. #define TSC_CR_START_Msk (0x1U << TSC_CR_START_Pos) /*!< 0x00000002 */
  5523. #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */
  5524. #define TSC_CR_AM_Pos (2U)
  5525. #define TSC_CR_AM_Msk (0x1U << TSC_CR_AM_Pos) /*!< 0x00000004 */
  5526. #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */
  5527. #define TSC_CR_SYNCPOL_Pos (3U)
  5528. #define TSC_CR_SYNCPOL_Msk (0x1U << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */
  5529. #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */
  5530. #define TSC_CR_IODEF_Pos (4U)
  5531. #define TSC_CR_IODEF_Msk (0x1U << TSC_CR_IODEF_Pos) /*!< 0x00000010 */
  5532. #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */
  5533. #define TSC_CR_MCV_Pos (5U)
  5534. #define TSC_CR_MCV_Msk (0x7U << TSC_CR_MCV_Pos) /*!< 0x000000E0 */
  5535. #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */
  5536. #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */
  5537. #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */
  5538. #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */
  5539. #define TSC_CR_PGPSC_Pos (12U)
  5540. #define TSC_CR_PGPSC_Msk (0x7U << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */
  5541. #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
  5542. #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */
  5543. #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */
  5544. #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */
  5545. #define TSC_CR_SSPSC_Pos (15U)
  5546. #define TSC_CR_SSPSC_Msk (0x1U << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */
  5547. #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */
  5548. #define TSC_CR_SSE_Pos (16U)
  5549. #define TSC_CR_SSE_Msk (0x1U << TSC_CR_SSE_Pos) /*!< 0x00010000 */
  5550. #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */
  5551. #define TSC_CR_SSD_Pos (17U)
  5552. #define TSC_CR_SSD_Msk (0x7FU << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */
  5553. #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
  5554. #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */
  5555. #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */
  5556. #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */
  5557. #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */
  5558. #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */
  5559. #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */
  5560. #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */
  5561. #define TSC_CR_CTPL_Pos (24U)
  5562. #define TSC_CR_CTPL_Msk (0xFU << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */
  5563. #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
  5564. #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */
  5565. #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */
  5566. #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */
  5567. #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */
  5568. #define TSC_CR_CTPH_Pos (28U)
  5569. #define TSC_CR_CTPH_Msk (0xFU << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */
  5570. #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
  5571. #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */
  5572. #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */
  5573. #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */
  5574. #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */
  5575. /******************* Bit definition for TSC_IER register ********************/
  5576. #define TSC_IER_EOAIE_Pos (0U)
  5577. #define TSC_IER_EOAIE_Msk (0x1U << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */
  5578. #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */
  5579. #define TSC_IER_MCEIE_Pos (1U)
  5580. #define TSC_IER_MCEIE_Msk (0x1U << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */
  5581. #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */
  5582. /******************* Bit definition for TSC_ICR register ********************/
  5583. #define TSC_ICR_EOAIC_Pos (0U)
  5584. #define TSC_ICR_EOAIC_Msk (0x1U << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */
  5585. #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */
  5586. #define TSC_ICR_MCEIC_Pos (1U)
  5587. #define TSC_ICR_MCEIC_Msk (0x1U << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */
  5588. #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */
  5589. /******************* Bit definition for TSC_ISR register ********************/
  5590. #define TSC_ISR_EOAF_Pos (0U)
  5591. #define TSC_ISR_EOAF_Msk (0x1U << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */
  5592. #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */
  5593. #define TSC_ISR_MCEF_Pos (1U)
  5594. #define TSC_ISR_MCEF_Msk (0x1U << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */
  5595. #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */
  5596. /******************* Bit definition for TSC_IOHCR register ******************/
  5597. #define TSC_IOHCR_G1_IO1_Pos (0U)
  5598. #define TSC_IOHCR_G1_IO1_Msk (0x1U << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */
  5599. #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
  5600. #define TSC_IOHCR_G1_IO2_Pos (1U)
  5601. #define TSC_IOHCR_G1_IO2_Msk (0x1U << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */
  5602. #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
  5603. #define TSC_IOHCR_G1_IO3_Pos (2U)
  5604. #define TSC_IOHCR_G1_IO3_Msk (0x1U << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */
  5605. #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
  5606. #define TSC_IOHCR_G1_IO4_Pos (3U)
  5607. #define TSC_IOHCR_G1_IO4_Msk (0x1U << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */
  5608. #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
  5609. #define TSC_IOHCR_G2_IO1_Pos (4U)
  5610. #define TSC_IOHCR_G2_IO1_Msk (0x1U << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */
  5611. #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
  5612. #define TSC_IOHCR_G2_IO2_Pos (5U)
  5613. #define TSC_IOHCR_G2_IO2_Msk (0x1U << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */
  5614. #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
  5615. #define TSC_IOHCR_G2_IO3_Pos (6U)
  5616. #define TSC_IOHCR_G2_IO3_Msk (0x1U << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */
  5617. #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
  5618. #define TSC_IOHCR_G2_IO4_Pos (7U)
  5619. #define TSC_IOHCR_G2_IO4_Msk (0x1U << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */
  5620. #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
  5621. #define TSC_IOHCR_G3_IO1_Pos (8U)
  5622. #define TSC_IOHCR_G3_IO1_Msk (0x1U << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */
  5623. #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
  5624. #define TSC_IOHCR_G3_IO2_Pos (9U)
  5625. #define TSC_IOHCR_G3_IO2_Msk (0x1U << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */
  5626. #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
  5627. #define TSC_IOHCR_G3_IO3_Pos (10U)
  5628. #define TSC_IOHCR_G3_IO3_Msk (0x1U << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */
  5629. #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
  5630. #define TSC_IOHCR_G3_IO4_Pos (11U)
  5631. #define TSC_IOHCR_G3_IO4_Msk (0x1U << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */
  5632. #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
  5633. #define TSC_IOHCR_G4_IO1_Pos (12U)
  5634. #define TSC_IOHCR_G4_IO1_Msk (0x1U << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */
  5635. #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
  5636. #define TSC_IOHCR_G4_IO2_Pos (13U)
  5637. #define TSC_IOHCR_G4_IO2_Msk (0x1U << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */
  5638. #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
  5639. #define TSC_IOHCR_G4_IO3_Pos (14U)
  5640. #define TSC_IOHCR_G4_IO3_Msk (0x1U << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */
  5641. #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
  5642. #define TSC_IOHCR_G4_IO4_Pos (15U)
  5643. #define TSC_IOHCR_G4_IO4_Msk (0x1U << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */
  5644. #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
  5645. #define TSC_IOHCR_G5_IO1_Pos (16U)
  5646. #define TSC_IOHCR_G5_IO1_Msk (0x1U << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */
  5647. #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
  5648. #define TSC_IOHCR_G5_IO2_Pos (17U)
  5649. #define TSC_IOHCR_G5_IO2_Msk (0x1U << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */
  5650. #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
  5651. #define TSC_IOHCR_G5_IO3_Pos (18U)
  5652. #define TSC_IOHCR_G5_IO3_Msk (0x1U << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */
  5653. #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
  5654. #define TSC_IOHCR_G5_IO4_Pos (19U)
  5655. #define TSC_IOHCR_G5_IO4_Msk (0x1U << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */
  5656. #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
  5657. #define TSC_IOHCR_G6_IO1_Pos (20U)
  5658. #define TSC_IOHCR_G6_IO1_Msk (0x1U << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */
  5659. #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
  5660. #define TSC_IOHCR_G6_IO2_Pos (21U)
  5661. #define TSC_IOHCR_G6_IO2_Msk (0x1U << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */
  5662. #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
  5663. #define TSC_IOHCR_G6_IO3_Pos (22U)
  5664. #define TSC_IOHCR_G6_IO3_Msk (0x1U << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */
  5665. #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
  5666. #define TSC_IOHCR_G6_IO4_Pos (23U)
  5667. #define TSC_IOHCR_G6_IO4_Msk (0x1U << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */
  5668. #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
  5669. #define TSC_IOHCR_G7_IO1_Pos (24U)
  5670. #define TSC_IOHCR_G7_IO1_Msk (0x1U << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */
  5671. #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
  5672. #define TSC_IOHCR_G7_IO2_Pos (25U)
  5673. #define TSC_IOHCR_G7_IO2_Msk (0x1U << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */
  5674. #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
  5675. #define TSC_IOHCR_G7_IO3_Pos (26U)
  5676. #define TSC_IOHCR_G7_IO3_Msk (0x1U << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */
  5677. #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
  5678. #define TSC_IOHCR_G7_IO4_Pos (27U)
  5679. #define TSC_IOHCR_G7_IO4_Msk (0x1U << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */
  5680. #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
  5681. #define TSC_IOHCR_G8_IO1_Pos (28U)
  5682. #define TSC_IOHCR_G8_IO1_Msk (0x1U << TSC_IOHCR_G8_IO1_Pos) /*!< 0x10000000 */
  5683. #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
  5684. #define TSC_IOHCR_G8_IO2_Pos (29U)
  5685. #define TSC_IOHCR_G8_IO2_Msk (0x1U << TSC_IOHCR_G8_IO2_Pos) /*!< 0x20000000 */
  5686. #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
  5687. #define TSC_IOHCR_G8_IO3_Pos (30U)
  5688. #define TSC_IOHCR_G8_IO3_Msk (0x1U << TSC_IOHCR_G8_IO3_Pos) /*!< 0x40000000 */
  5689. #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
  5690. #define TSC_IOHCR_G8_IO4_Pos (31U)
  5691. #define TSC_IOHCR_G8_IO4_Msk (0x1U << TSC_IOHCR_G8_IO4_Pos) /*!< 0x80000000 */
  5692. #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
  5693. /******************* Bit definition for TSC_IOASCR register *****************/
  5694. #define TSC_IOASCR_G1_IO1_Pos (0U)
  5695. #define TSC_IOASCR_G1_IO1_Msk (0x1U << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */
  5696. #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */
  5697. #define TSC_IOASCR_G1_IO2_Pos (1U)
  5698. #define TSC_IOASCR_G1_IO2_Msk (0x1U << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */
  5699. #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */
  5700. #define TSC_IOASCR_G1_IO3_Pos (2U)
  5701. #define TSC_IOASCR_G1_IO3_Msk (0x1U << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */
  5702. #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */
  5703. #define TSC_IOASCR_G1_IO4_Pos (3U)
  5704. #define TSC_IOASCR_G1_IO4_Msk (0x1U << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */
  5705. #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */
  5706. #define TSC_IOASCR_G2_IO1_Pos (4U)
  5707. #define TSC_IOASCR_G2_IO1_Msk (0x1U << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */
  5708. #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */
  5709. #define TSC_IOASCR_G2_IO2_Pos (5U)
  5710. #define TSC_IOASCR_G2_IO2_Msk (0x1U << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */
  5711. #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */
  5712. #define TSC_IOASCR_G2_IO3_Pos (6U)
  5713. #define TSC_IOASCR_G2_IO3_Msk (0x1U << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */
  5714. #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */
  5715. #define TSC_IOASCR_G2_IO4_Pos (7U)
  5716. #define TSC_IOASCR_G2_IO4_Msk (0x1U << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */
  5717. #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */
  5718. #define TSC_IOASCR_G3_IO1_Pos (8U)
  5719. #define TSC_IOASCR_G3_IO1_Msk (0x1U << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */
  5720. #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */
  5721. #define TSC_IOASCR_G3_IO2_Pos (9U)
  5722. #define TSC_IOASCR_G3_IO2_Msk (0x1U << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */
  5723. #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */
  5724. #define TSC_IOASCR_G3_IO3_Pos (10U)
  5725. #define TSC_IOASCR_G3_IO3_Msk (0x1U << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */
  5726. #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */
  5727. #define TSC_IOASCR_G3_IO4_Pos (11U)
  5728. #define TSC_IOASCR_G3_IO4_Msk (0x1U << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
  5729. #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */
  5730. #define TSC_IOASCR_G4_IO1_Pos (12U)
  5731. #define TSC_IOASCR_G4_IO1_Msk (0x1U << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */
  5732. #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */
  5733. #define TSC_IOASCR_G4_IO2_Pos (13U)
  5734. #define TSC_IOASCR_G4_IO2_Msk (0x1U << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */
  5735. #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */
  5736. #define TSC_IOASCR_G4_IO3_Pos (14U)
  5737. #define TSC_IOASCR_G4_IO3_Msk (0x1U << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */
  5738. #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */
  5739. #define TSC_IOASCR_G4_IO4_Pos (15U)
  5740. #define TSC_IOASCR_G4_IO4_Msk (0x1U << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */
  5741. #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */
  5742. #define TSC_IOASCR_G5_IO1_Pos (16U)
  5743. #define TSC_IOASCR_G5_IO1_Msk (0x1U << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */
  5744. #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */
  5745. #define TSC_IOASCR_G5_IO2_Pos (17U)
  5746. #define TSC_IOASCR_G5_IO2_Msk (0x1U << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */
  5747. #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */
  5748. #define TSC_IOASCR_G5_IO3_Pos (18U)
  5749. #define TSC_IOASCR_G5_IO3_Msk (0x1U << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */
  5750. #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */
  5751. #define TSC_IOASCR_G5_IO4_Pos (19U)
  5752. #define TSC_IOASCR_G5_IO4_Msk (0x1U << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */
  5753. #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */
  5754. #define TSC_IOASCR_G6_IO1_Pos (20U)
  5755. #define TSC_IOASCR_G6_IO1_Msk (0x1U << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */
  5756. #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */
  5757. #define TSC_IOASCR_G6_IO2_Pos (21U)
  5758. #define TSC_IOASCR_G6_IO2_Msk (0x1U << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */
  5759. #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */
  5760. #define TSC_IOASCR_G6_IO3_Pos (22U)
  5761. #define TSC_IOASCR_G6_IO3_Msk (0x1U << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */
  5762. #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */
  5763. #define TSC_IOASCR_G6_IO4_Pos (23U)
  5764. #define TSC_IOASCR_G6_IO4_Msk (0x1U << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */
  5765. #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */
  5766. #define TSC_IOASCR_G7_IO1_Pos (24U)
  5767. #define TSC_IOASCR_G7_IO1_Msk (0x1U << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */
  5768. #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */
  5769. #define TSC_IOASCR_G7_IO2_Pos (25U)
  5770. #define TSC_IOASCR_G7_IO2_Msk (0x1U << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */
  5771. #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */
  5772. #define TSC_IOASCR_G7_IO3_Pos (26U)
  5773. #define TSC_IOASCR_G7_IO3_Msk (0x1U << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */
  5774. #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */
  5775. #define TSC_IOASCR_G7_IO4_Pos (27U)
  5776. #define TSC_IOASCR_G7_IO4_Msk (0x1U << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */
  5777. #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */
  5778. #define TSC_IOASCR_G8_IO1_Pos (28U)
  5779. #define TSC_IOASCR_G8_IO1_Msk (0x1U << TSC_IOASCR_G8_IO1_Pos) /*!< 0x10000000 */
  5780. #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk /*!<GROUP8_IO1 analog switch enable */
  5781. #define TSC_IOASCR_G8_IO2_Pos (29U)
  5782. #define TSC_IOASCR_G8_IO2_Msk (0x1U << TSC_IOASCR_G8_IO2_Pos) /*!< 0x20000000 */
  5783. #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk /*!<GROUP8_IO2 analog switch enable */
  5784. #define TSC_IOASCR_G8_IO3_Pos (30U)
  5785. #define TSC_IOASCR_G8_IO3_Msk (0x1U << TSC_IOASCR_G8_IO3_Pos) /*!< 0x40000000 */
  5786. #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk /*!<GROUP8_IO3 analog switch enable */
  5787. #define TSC_IOASCR_G8_IO4_Pos (31U)
  5788. #define TSC_IOASCR_G8_IO4_Msk (0x1U << TSC_IOASCR_G8_IO4_Pos) /*!< 0x80000000 */
  5789. #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk /*!<GROUP8_IO4 analog switch enable */
  5790. /******************* Bit definition for TSC_IOSCR register ******************/
  5791. #define TSC_IOSCR_G1_IO1_Pos (0U)
  5792. #define TSC_IOSCR_G1_IO1_Msk (0x1U << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */
  5793. #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */
  5794. #define TSC_IOSCR_G1_IO2_Pos (1U)
  5795. #define TSC_IOSCR_G1_IO2_Msk (0x1U << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */
  5796. #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */
  5797. #define TSC_IOSCR_G1_IO3_Pos (2U)
  5798. #define TSC_IOSCR_G1_IO3_Msk (0x1U << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */
  5799. #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */
  5800. #define TSC_IOSCR_G1_IO4_Pos (3U)
  5801. #define TSC_IOSCR_G1_IO4_Msk (0x1U << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */
  5802. #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */
  5803. #define TSC_IOSCR_G2_IO1_Pos (4U)
  5804. #define TSC_IOSCR_G2_IO1_Msk (0x1U << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */
  5805. #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */
  5806. #define TSC_IOSCR_G2_IO2_Pos (5U)
  5807. #define TSC_IOSCR_G2_IO2_Msk (0x1U << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */
  5808. #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */
  5809. #define TSC_IOSCR_G2_IO3_Pos (6U)
  5810. #define TSC_IOSCR_G2_IO3_Msk (0x1U << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */
  5811. #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */
  5812. #define TSC_IOSCR_G2_IO4_Pos (7U)
  5813. #define TSC_IOSCR_G2_IO4_Msk (0x1U << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */
  5814. #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */
  5815. #define TSC_IOSCR_G3_IO1_Pos (8U)
  5816. #define TSC_IOSCR_G3_IO1_Msk (0x1U << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */
  5817. #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */
  5818. #define TSC_IOSCR_G3_IO2_Pos (9U)
  5819. #define TSC_IOSCR_G3_IO2_Msk (0x1U << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */
  5820. #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */
  5821. #define TSC_IOSCR_G3_IO3_Pos (10U)
  5822. #define TSC_IOSCR_G3_IO3_Msk (0x1U << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */
  5823. #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */
  5824. #define TSC_IOSCR_G3_IO4_Pos (11U)
  5825. #define TSC_IOSCR_G3_IO4_Msk (0x1U << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */
  5826. #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */
  5827. #define TSC_IOSCR_G4_IO1_Pos (12U)
  5828. #define TSC_IOSCR_G4_IO1_Msk (0x1U << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */
  5829. #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */
  5830. #define TSC_IOSCR_G4_IO2_Pos (13U)
  5831. #define TSC_IOSCR_G4_IO2_Msk (0x1U << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */
  5832. #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */
  5833. #define TSC_IOSCR_G4_IO3_Pos (14U)
  5834. #define TSC_IOSCR_G4_IO3_Msk (0x1U << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */
  5835. #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */
  5836. #define TSC_IOSCR_G4_IO4_Pos (15U)
  5837. #define TSC_IOSCR_G4_IO4_Msk (0x1U << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */
  5838. #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */
  5839. #define TSC_IOSCR_G5_IO1_Pos (16U)
  5840. #define TSC_IOSCR_G5_IO1_Msk (0x1U << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */
  5841. #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */
  5842. #define TSC_IOSCR_G5_IO2_Pos (17U)
  5843. #define TSC_IOSCR_G5_IO2_Msk (0x1U << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */
  5844. #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */
  5845. #define TSC_IOSCR_G5_IO3_Pos (18U)
  5846. #define TSC_IOSCR_G5_IO3_Msk (0x1U << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */
  5847. #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */
  5848. #define TSC_IOSCR_G5_IO4_Pos (19U)
  5849. #define TSC_IOSCR_G5_IO4_Msk (0x1U << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */
  5850. #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */
  5851. #define TSC_IOSCR_G6_IO1_Pos (20U)
  5852. #define TSC_IOSCR_G6_IO1_Msk (0x1U << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */
  5853. #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */
  5854. #define TSC_IOSCR_G6_IO2_Pos (21U)
  5855. #define TSC_IOSCR_G6_IO2_Msk (0x1U << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */
  5856. #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */
  5857. #define TSC_IOSCR_G6_IO3_Pos (22U)
  5858. #define TSC_IOSCR_G6_IO3_Msk (0x1U << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */
  5859. #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */
  5860. #define TSC_IOSCR_G6_IO4_Pos (23U)
  5861. #define TSC_IOSCR_G6_IO4_Msk (0x1U << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */
  5862. #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */
  5863. #define TSC_IOSCR_G7_IO1_Pos (24U)
  5864. #define TSC_IOSCR_G7_IO1_Msk (0x1U << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */
  5865. #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */
  5866. #define TSC_IOSCR_G7_IO2_Pos (25U)
  5867. #define TSC_IOSCR_G7_IO2_Msk (0x1U << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */
  5868. #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */
  5869. #define TSC_IOSCR_G7_IO3_Pos (26U)
  5870. #define TSC_IOSCR_G7_IO3_Msk (0x1U << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */
  5871. #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */
  5872. #define TSC_IOSCR_G7_IO4_Pos (27U)
  5873. #define TSC_IOSCR_G7_IO4_Msk (0x1U << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */
  5874. #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */
  5875. #define TSC_IOSCR_G8_IO1_Pos (28U)
  5876. #define TSC_IOSCR_G8_IO1_Msk (0x1U << TSC_IOSCR_G8_IO1_Pos) /*!< 0x10000000 */
  5877. #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk /*!<GROUP8_IO1 sampling mode */
  5878. #define TSC_IOSCR_G8_IO2_Pos (29U)
  5879. #define TSC_IOSCR_G8_IO2_Msk (0x1U << TSC_IOSCR_G8_IO2_Pos) /*!< 0x20000000 */
  5880. #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk /*!<GROUP8_IO2 sampling mode */
  5881. #define TSC_IOSCR_G8_IO3_Pos (30U)
  5882. #define TSC_IOSCR_G8_IO3_Msk (0x1U << TSC_IOSCR_G8_IO3_Pos) /*!< 0x40000000 */
  5883. #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk /*!<GROUP8_IO3 sampling mode */
  5884. #define TSC_IOSCR_G8_IO4_Pos (31U)
  5885. #define TSC_IOSCR_G8_IO4_Msk (0x1U << TSC_IOSCR_G8_IO4_Pos) /*!< 0x80000000 */
  5886. #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk /*!<GROUP8_IO4 sampling mode */
  5887. /******************* Bit definition for TSC_IOCCR register ******************/
  5888. #define TSC_IOCCR_G1_IO1_Pos (0U)
  5889. #define TSC_IOCCR_G1_IO1_Msk (0x1U << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */
  5890. #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */
  5891. #define TSC_IOCCR_G1_IO2_Pos (1U)
  5892. #define TSC_IOCCR_G1_IO2_Msk (0x1U << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */
  5893. #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */
  5894. #define TSC_IOCCR_G1_IO3_Pos (2U)
  5895. #define TSC_IOCCR_G1_IO3_Msk (0x1U << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */
  5896. #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */
  5897. #define TSC_IOCCR_G1_IO4_Pos (3U)
  5898. #define TSC_IOCCR_G1_IO4_Msk (0x1U << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */
  5899. #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */
  5900. #define TSC_IOCCR_G2_IO1_Pos (4U)
  5901. #define TSC_IOCCR_G2_IO1_Msk (0x1U << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */
  5902. #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */
  5903. #define TSC_IOCCR_G2_IO2_Pos (5U)
  5904. #define TSC_IOCCR_G2_IO2_Msk (0x1U << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */
  5905. #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */
  5906. #define TSC_IOCCR_G2_IO3_Pos (6U)
  5907. #define TSC_IOCCR_G2_IO3_Msk (0x1U << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */
  5908. #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */
  5909. #define TSC_IOCCR_G2_IO4_Pos (7U)
  5910. #define TSC_IOCCR_G2_IO4_Msk (0x1U << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */
  5911. #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */
  5912. #define TSC_IOCCR_G3_IO1_Pos (8U)
  5913. #define TSC_IOCCR_G3_IO1_Msk (0x1U << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */
  5914. #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */
  5915. #define TSC_IOCCR_G3_IO2_Pos (9U)
  5916. #define TSC_IOCCR_G3_IO2_Msk (0x1U << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */
  5917. #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */
  5918. #define TSC_IOCCR_G3_IO3_Pos (10U)
  5919. #define TSC_IOCCR_G3_IO3_Msk (0x1U << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */
  5920. #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */
  5921. #define TSC_IOCCR_G3_IO4_Pos (11U)
  5922. #define TSC_IOCCR_G3_IO4_Msk (0x1U << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */
  5923. #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */
  5924. #define TSC_IOCCR_G4_IO1_Pos (12U)
  5925. #define TSC_IOCCR_G4_IO1_Msk (0x1U << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */
  5926. #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */
  5927. #define TSC_IOCCR_G4_IO2_Pos (13U)
  5928. #define TSC_IOCCR_G4_IO2_Msk (0x1U << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */
  5929. #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */
  5930. #define TSC_IOCCR_G4_IO3_Pos (14U)
  5931. #define TSC_IOCCR_G4_IO3_Msk (0x1U << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */
  5932. #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */
  5933. #define TSC_IOCCR_G4_IO4_Pos (15U)
  5934. #define TSC_IOCCR_G4_IO4_Msk (0x1U << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */
  5935. #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */
  5936. #define TSC_IOCCR_G5_IO1_Pos (16U)
  5937. #define TSC_IOCCR_G5_IO1_Msk (0x1U << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */
  5938. #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */
  5939. #define TSC_IOCCR_G5_IO2_Pos (17U)
  5940. #define TSC_IOCCR_G5_IO2_Msk (0x1U << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */
  5941. #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */
  5942. #define TSC_IOCCR_G5_IO3_Pos (18U)
  5943. #define TSC_IOCCR_G5_IO3_Msk (0x1U << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */
  5944. #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */
  5945. #define TSC_IOCCR_G5_IO4_Pos (19U)
  5946. #define TSC_IOCCR_G5_IO4_Msk (0x1U << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */
  5947. #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */
  5948. #define TSC_IOCCR_G6_IO1_Pos (20U)
  5949. #define TSC_IOCCR_G6_IO1_Msk (0x1U << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */
  5950. #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */
  5951. #define TSC_IOCCR_G6_IO2_Pos (21U)
  5952. #define TSC_IOCCR_G6_IO2_Msk (0x1U << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */
  5953. #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */
  5954. #define TSC_IOCCR_G6_IO3_Pos (22U)
  5955. #define TSC_IOCCR_G6_IO3_Msk (0x1U << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */
  5956. #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */
  5957. #define TSC_IOCCR_G6_IO4_Pos (23U)
  5958. #define TSC_IOCCR_G6_IO4_Msk (0x1U << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */
  5959. #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */
  5960. #define TSC_IOCCR_G7_IO1_Pos (24U)
  5961. #define TSC_IOCCR_G7_IO1_Msk (0x1U << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */
  5962. #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */
  5963. #define TSC_IOCCR_G7_IO2_Pos (25U)
  5964. #define TSC_IOCCR_G7_IO2_Msk (0x1U << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */
  5965. #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */
  5966. #define TSC_IOCCR_G7_IO3_Pos (26U)
  5967. #define TSC_IOCCR_G7_IO3_Msk (0x1U << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */
  5968. #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */
  5969. #define TSC_IOCCR_G7_IO4_Pos (27U)
  5970. #define TSC_IOCCR_G7_IO4_Msk (0x1U << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */
  5971. #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */
  5972. #define TSC_IOCCR_G8_IO1_Pos (28U)
  5973. #define TSC_IOCCR_G8_IO1_Msk (0x1U << TSC_IOCCR_G8_IO1_Pos) /*!< 0x10000000 */
  5974. #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk /*!<GROUP8_IO1 channel mode */
  5975. #define TSC_IOCCR_G8_IO2_Pos (29U)
  5976. #define TSC_IOCCR_G8_IO2_Msk (0x1U << TSC_IOCCR_G8_IO2_Pos) /*!< 0x20000000 */
  5977. #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk /*!<GROUP8_IO2 channel mode */
  5978. #define TSC_IOCCR_G8_IO3_Pos (30U)
  5979. #define TSC_IOCCR_G8_IO3_Msk (0x1U << TSC_IOCCR_G8_IO3_Pos) /*!< 0x40000000 */
  5980. #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk /*!<GROUP8_IO3 channel mode */
  5981. #define TSC_IOCCR_G8_IO4_Pos (31U)
  5982. #define TSC_IOCCR_G8_IO4_Msk (0x1U << TSC_IOCCR_G8_IO4_Pos) /*!< 0x80000000 */
  5983. #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk /*!<GROUP8_IO4 channel mode */
  5984. /******************* Bit definition for TSC_IOGCSR register *****************/
  5985. #define TSC_IOGCSR_G1E_Pos (0U)
  5986. #define TSC_IOGCSR_G1E_Msk (0x1U << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */
  5987. #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */
  5988. #define TSC_IOGCSR_G2E_Pos (1U)
  5989. #define TSC_IOGCSR_G2E_Msk (0x1U << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */
  5990. #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */
  5991. #define TSC_IOGCSR_G3E_Pos (2U)
  5992. #define TSC_IOGCSR_G3E_Msk (0x1U << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */
  5993. #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */
  5994. #define TSC_IOGCSR_G4E_Pos (3U)
  5995. #define TSC_IOGCSR_G4E_Msk (0x1U << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */
  5996. #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */
  5997. #define TSC_IOGCSR_G5E_Pos (4U)
  5998. #define TSC_IOGCSR_G5E_Msk (0x1U << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */
  5999. #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */
  6000. #define TSC_IOGCSR_G6E_Pos (5U)
  6001. #define TSC_IOGCSR_G6E_Msk (0x1U << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */
  6002. #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */
  6003. #define TSC_IOGCSR_G7E_Pos (6U)
  6004. #define TSC_IOGCSR_G7E_Msk (0x1U << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */
  6005. #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */
  6006. #define TSC_IOGCSR_G8E_Pos (7U)
  6007. #define TSC_IOGCSR_G8E_Msk (0x1U << TSC_IOGCSR_G8E_Pos) /*!< 0x00000080 */
  6008. #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk /*!<Analog IO GROUP8 enable */
  6009. #define TSC_IOGCSR_G1S_Pos (16U)
  6010. #define TSC_IOGCSR_G1S_Msk (0x1U << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */
  6011. #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */
  6012. #define TSC_IOGCSR_G2S_Pos (17U)
  6013. #define TSC_IOGCSR_G2S_Msk (0x1U << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */
  6014. #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */
  6015. #define TSC_IOGCSR_G3S_Pos (18U)
  6016. #define TSC_IOGCSR_G3S_Msk (0x1U << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */
  6017. #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */
  6018. #define TSC_IOGCSR_G4S_Pos (19U)
  6019. #define TSC_IOGCSR_G4S_Msk (0x1U << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */
  6020. #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */
  6021. #define TSC_IOGCSR_G5S_Pos (20U)
  6022. #define TSC_IOGCSR_G5S_Msk (0x1U << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */
  6023. #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */
  6024. #define TSC_IOGCSR_G6S_Pos (21U)
  6025. #define TSC_IOGCSR_G6S_Msk (0x1U << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */
  6026. #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */
  6027. #define TSC_IOGCSR_G7S_Pos (22U)
  6028. #define TSC_IOGCSR_G7S_Msk (0x1U << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */
  6029. #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */
  6030. #define TSC_IOGCSR_G8S_Pos (23U)
  6031. #define TSC_IOGCSR_G8S_Msk (0x1U << TSC_IOGCSR_G8S_Pos) /*!< 0x00800000 */
  6032. #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk /*!<Analog IO GROUP8 status */
  6033. /******************* Bit definition for TSC_IOGXCR register *****************/
  6034. #define TSC_IOGXCR_CNT_Pos (0U)
  6035. #define TSC_IOGXCR_CNT_Msk (0x3FFFU << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */
  6036. #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */
  6037. /******************************************************************************/
  6038. /* */
  6039. /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
  6040. /* */
  6041. /******************************************************************************/
  6042. /*
  6043. * @brief Specific device feature definitions (not present on all devices in the STM32F0 serie)
  6044. */
  6045. /* Support of 7 bits data length feature */
  6046. #define USART_7BITS_SUPPORT
  6047. /* Support of LIN feature */
  6048. #define USART_LIN_SUPPORT
  6049. /* Support of Smartcard feature */
  6050. #define USART_SMARTCARD_SUPPORT
  6051. /* Support of Irda feature */
  6052. #define USART_IRDA_SUPPORT
  6053. /* Support of Wake Up from Stop Mode feature */
  6054. #define USART_WUSM_SUPPORT
  6055. /* Support of Full Auto Baud rate feature (4 modes) activation */
  6056. #define USART_FABR_SUPPORT
  6057. /****************** Bit definition for USART_CR1 register *******************/
  6058. #define USART_CR1_UE_Pos (0U)
  6059. #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */
  6060. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  6061. #define USART_CR1_UESM_Pos (1U)
  6062. #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos) /*!< 0x00000002 */
  6063. #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
  6064. #define USART_CR1_RE_Pos (2U)
  6065. #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
  6066. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  6067. #define USART_CR1_TE_Pos (3U)
  6068. #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
  6069. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  6070. #define USART_CR1_IDLEIE_Pos (4U)
  6071. #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  6072. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  6073. #define USART_CR1_RXNEIE_Pos (5U)
  6074. #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  6075. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  6076. #define USART_CR1_TCIE_Pos (6U)
  6077. #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  6078. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  6079. #define USART_CR1_TXEIE_Pos (7U)
  6080. #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  6081. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
  6082. #define USART_CR1_PEIE_Pos (8U)
  6083. #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  6084. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  6085. #define USART_CR1_PS_Pos (9U)
  6086. #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
  6087. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  6088. #define USART_CR1_PCE_Pos (10U)
  6089. #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  6090. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  6091. #define USART_CR1_WAKE_Pos (11U)
  6092. #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  6093. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
  6094. #define USART_CR1_M0_Pos (12U)
  6095. #define USART_CR1_M0_Msk (0x1U << USART_CR1_M0_Pos) /*!< 0x00001000 */
  6096. #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length bit 0 */
  6097. #define USART_CR1_MME_Pos (13U)
  6098. #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */
  6099. #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
  6100. #define USART_CR1_CMIE_Pos (14U)
  6101. #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
  6102. #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
  6103. #define USART_CR1_OVER8_Pos (15U)
  6104. #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  6105. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
  6106. #define USART_CR1_DEDT_Pos (16U)
  6107. #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
  6108. #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
  6109. #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
  6110. #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
  6111. #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
  6112. #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
  6113. #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
  6114. #define USART_CR1_DEAT_Pos (21U)
  6115. #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
  6116. #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
  6117. #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
  6118. #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
  6119. #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
  6120. #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
  6121. #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
  6122. #define USART_CR1_RTOIE_Pos (26U)
  6123. #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
  6124. #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
  6125. #define USART_CR1_EOBIE_Pos (27U)
  6126. #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
  6127. #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
  6128. #define USART_CR1_M1_Pos (28U)
  6129. #define USART_CR1_M1_Msk (0x1U << USART_CR1_M1_Pos) /*!< 0x10000000 */
  6130. #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length bit 1 */
  6131. #define USART_CR1_M_Pos (12U)
  6132. #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos) /*!< 0x10001000 */
  6133. #define USART_CR1_M USART_CR1_M_Msk /*!< [M1:M0] Word length */
  6134. /****************** Bit definition for USART_CR2 register *******************/
  6135. #define USART_CR2_ADDM7_Pos (4U)
  6136. #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
  6137. #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
  6138. #define USART_CR2_LBDL_Pos (5U)
  6139. #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  6140. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  6141. #define USART_CR2_LBDIE_Pos (6U)
  6142. #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  6143. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  6144. #define USART_CR2_LBCL_Pos (8U)
  6145. #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  6146. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  6147. #define USART_CR2_CPHA_Pos (9U)
  6148. #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  6149. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  6150. #define USART_CR2_CPOL_Pos (10U)
  6151. #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  6152. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  6153. #define USART_CR2_CLKEN_Pos (11U)
  6154. #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  6155. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  6156. #define USART_CR2_STOP_Pos (12U)
  6157. #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  6158. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  6159. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  6160. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  6161. #define USART_CR2_LINEN_Pos (14U)
  6162. #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  6163. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  6164. #define USART_CR2_SWAP_Pos (15U)
  6165. #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
  6166. #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
  6167. #define USART_CR2_RXINV_Pos (16U)
  6168. #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
  6169. #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
  6170. #define USART_CR2_TXINV_Pos (17U)
  6171. #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
  6172. #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
  6173. #define USART_CR2_DATAINV_Pos (18U)
  6174. #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
  6175. #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
  6176. #define USART_CR2_MSBFIRST_Pos (19U)
  6177. #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
  6178. #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
  6179. #define USART_CR2_ABREN_Pos (20U)
  6180. #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
  6181. #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
  6182. #define USART_CR2_ABRMODE_Pos (21U)
  6183. #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
  6184. #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
  6185. #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
  6186. #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
  6187. #define USART_CR2_RTOEN_Pos (23U)
  6188. #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
  6189. #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
  6190. #define USART_CR2_ADD_Pos (24U)
  6191. #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
  6192. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  6193. /****************** Bit definition for USART_CR3 register *******************/
  6194. #define USART_CR3_EIE_Pos (0U)
  6195. #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  6196. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  6197. #define USART_CR3_IREN_Pos (1U)
  6198. #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  6199. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  6200. #define USART_CR3_IRLP_Pos (2U)
  6201. #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  6202. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  6203. #define USART_CR3_HDSEL_Pos (3U)
  6204. #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  6205. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  6206. #define USART_CR3_NACK_Pos (4U)
  6207. #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  6208. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
  6209. #define USART_CR3_SCEN_Pos (5U)
  6210. #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  6211. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
  6212. #define USART_CR3_DMAR_Pos (6U)
  6213. #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  6214. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  6215. #define USART_CR3_DMAT_Pos (7U)
  6216. #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  6217. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  6218. #define USART_CR3_RTSE_Pos (8U)
  6219. #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  6220. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  6221. #define USART_CR3_CTSE_Pos (9U)
  6222. #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  6223. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  6224. #define USART_CR3_CTSIE_Pos (10U)
  6225. #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  6226. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  6227. #define USART_CR3_ONEBIT_Pos (11U)
  6228. #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  6229. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
  6230. #define USART_CR3_OVRDIS_Pos (12U)
  6231. #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
  6232. #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
  6233. #define USART_CR3_DDRE_Pos (13U)
  6234. #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
  6235. #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
  6236. #define USART_CR3_DEM_Pos (14U)
  6237. #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */
  6238. #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
  6239. #define USART_CR3_DEP_Pos (15U)
  6240. #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */
  6241. #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
  6242. #define USART_CR3_SCARCNT_Pos (17U)
  6243. #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
  6244. #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
  6245. #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
  6246. #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
  6247. #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
  6248. #define USART_CR3_WUS_Pos (20U)
  6249. #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos) /*!< 0x00300000 */
  6250. #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
  6251. #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */
  6252. #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */
  6253. #define USART_CR3_WUFIE_Pos (22U)
  6254. #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
  6255. #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
  6256. /****************** Bit definition for USART_BRR register *******************/
  6257. #define USART_BRR_DIV_FRACTION_Pos (0U)
  6258. #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
  6259. #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
  6260. #define USART_BRR_DIV_MANTISSA_Pos (4U)
  6261. #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
  6262. #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
  6263. /****************** Bit definition for USART_GTPR register ******************/
  6264. #define USART_GTPR_PSC_Pos (0U)
  6265. #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  6266. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  6267. #define USART_GTPR_GT_Pos (8U)
  6268. #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  6269. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
  6270. /******************* Bit definition for USART_RTOR register *****************/
  6271. #define USART_RTOR_RTO_Pos (0U)
  6272. #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
  6273. #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
  6274. #define USART_RTOR_BLEN_Pos (24U)
  6275. #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
  6276. #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
  6277. /******************* Bit definition for USART_RQR register ******************/
  6278. #define USART_RQR_ABRRQ_Pos (0U)
  6279. #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
  6280. #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
  6281. #define USART_RQR_SBKRQ_Pos (1U)
  6282. #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
  6283. #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
  6284. #define USART_RQR_MMRQ_Pos (2U)
  6285. #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
  6286. #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
  6287. #define USART_RQR_RXFRQ_Pos (3U)
  6288. #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
  6289. #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
  6290. #define USART_RQR_TXFRQ_Pos (4U)
  6291. #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
  6292. #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
  6293. /******************* Bit definition for USART_ISR register ******************/
  6294. #define USART_ISR_PE_Pos (0U)
  6295. #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */
  6296. #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
  6297. #define USART_ISR_FE_Pos (1U)
  6298. #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */
  6299. #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
  6300. #define USART_ISR_NE_Pos (2U)
  6301. #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */
  6302. #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
  6303. #define USART_ISR_ORE_Pos (3U)
  6304. #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */
  6305. #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
  6306. #define USART_ISR_IDLE_Pos (4U)
  6307. #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
  6308. #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
  6309. #define USART_ISR_RXNE_Pos (5U)
  6310. #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
  6311. #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
  6312. #define USART_ISR_TC_Pos (6U)
  6313. #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */
  6314. #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
  6315. #define USART_ISR_TXE_Pos (7U)
  6316. #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */
  6317. #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
  6318. #define USART_ISR_LBDF_Pos (8U)
  6319. #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
  6320. #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
  6321. #define USART_ISR_CTSIF_Pos (9U)
  6322. #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
  6323. #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
  6324. #define USART_ISR_CTS_Pos (10U)
  6325. #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */
  6326. #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
  6327. #define USART_ISR_RTOF_Pos (11U)
  6328. #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
  6329. #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
  6330. #define USART_ISR_EOBF_Pos (12U)
  6331. #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
  6332. #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
  6333. #define USART_ISR_ABRE_Pos (14U)
  6334. #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
  6335. #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
  6336. #define USART_ISR_ABRF_Pos (15U)
  6337. #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
  6338. #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
  6339. #define USART_ISR_BUSY_Pos (16U)
  6340. #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
  6341. #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
  6342. #define USART_ISR_CMF_Pos (17U)
  6343. #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */
  6344. #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
  6345. #define USART_ISR_SBKF_Pos (18U)
  6346. #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
  6347. #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
  6348. #define USART_ISR_RWU_Pos (19U)
  6349. #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */
  6350. #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
  6351. #define USART_ISR_WUF_Pos (20U)
  6352. #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos) /*!< 0x00100000 */
  6353. #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
  6354. #define USART_ISR_TEACK_Pos (21U)
  6355. #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
  6356. #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
  6357. #define USART_ISR_REACK_Pos (22U)
  6358. #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos) /*!< 0x00400000 */
  6359. #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
  6360. /******************* Bit definition for USART_ICR register ******************/
  6361. #define USART_ICR_PECF_Pos (0U)
  6362. #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */
  6363. #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
  6364. #define USART_ICR_FECF_Pos (1U)
  6365. #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */
  6366. #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
  6367. #define USART_ICR_NCF_Pos (2U)
  6368. #define USART_ICR_NCF_Msk (0x1U << USART_ICR_NCF_Pos) /*!< 0x00000004 */
  6369. #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */
  6370. #define USART_ICR_ORECF_Pos (3U)
  6371. #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
  6372. #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
  6373. #define USART_ICR_IDLECF_Pos (4U)
  6374. #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
  6375. #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
  6376. #define USART_ICR_TCCF_Pos (6U)
  6377. #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
  6378. #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
  6379. #define USART_ICR_LBDCF_Pos (8U)
  6380. #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
  6381. #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
  6382. #define USART_ICR_CTSCF_Pos (9U)
  6383. #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
  6384. #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
  6385. #define USART_ICR_RTOCF_Pos (11U)
  6386. #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
  6387. #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
  6388. #define USART_ICR_EOBCF_Pos (12U)
  6389. #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
  6390. #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
  6391. #define USART_ICR_CMCF_Pos (17U)
  6392. #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
  6393. #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
  6394. #define USART_ICR_WUCF_Pos (20U)
  6395. #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
  6396. #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
  6397. /******************* Bit definition for USART_RDR register ******************/
  6398. #define USART_RDR_RDR ((uint16_t)0x01FFU) /*!< RDR[8:0] bits (Receive Data value) */
  6399. /******************* Bit definition for USART_TDR register ******************/
  6400. #define USART_TDR_TDR ((uint16_t)0x01FFU) /*!< TDR[8:0] bits (Transmit Data value) */
  6401. /******************************************************************************/
  6402. /* */
  6403. /* Window WATCHDOG (WWDG) */
  6404. /* */
  6405. /******************************************************************************/
  6406. /******************* Bit definition for WWDG_CR register ********************/
  6407. #define WWDG_CR_T_Pos (0U)
  6408. #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
  6409. #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
  6410. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
  6411. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
  6412. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
  6413. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
  6414. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
  6415. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
  6416. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
  6417. /* Legacy defines */
  6418. #define WWDG_CR_T0 WWDG_CR_T_0
  6419. #define WWDG_CR_T1 WWDG_CR_T_1
  6420. #define WWDG_CR_T2 WWDG_CR_T_2
  6421. #define WWDG_CR_T3 WWDG_CR_T_3
  6422. #define WWDG_CR_T4 WWDG_CR_T_4
  6423. #define WWDG_CR_T5 WWDG_CR_T_5
  6424. #define WWDG_CR_T6 WWDG_CR_T_6
  6425. #define WWDG_CR_WDGA_Pos (7U)
  6426. #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  6427. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
  6428. /******************* Bit definition for WWDG_CFR register *******************/
  6429. #define WWDG_CFR_W_Pos (0U)
  6430. #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  6431. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
  6432. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  6433. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  6434. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  6435. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  6436. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  6437. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  6438. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  6439. /* Legacy defines */
  6440. #define WWDG_CFR_W0 WWDG_CFR_W_0
  6441. #define WWDG_CFR_W1 WWDG_CFR_W_1
  6442. #define WWDG_CFR_W2 WWDG_CFR_W_2
  6443. #define WWDG_CFR_W3 WWDG_CFR_W_3
  6444. #define WWDG_CFR_W4 WWDG_CFR_W_4
  6445. #define WWDG_CFR_W5 WWDG_CFR_W_5
  6446. #define WWDG_CFR_W6 WWDG_CFR_W_6
  6447. #define WWDG_CFR_WDGTB_Pos (7U)
  6448. #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  6449. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
  6450. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
  6451. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
  6452. /* Legacy defines */
  6453. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  6454. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  6455. #define WWDG_CFR_EWI_Pos (9U)
  6456. #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  6457. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
  6458. /******************* Bit definition for WWDG_SR register ********************/
  6459. #define WWDG_SR_EWIF_Pos (0U)
  6460. #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  6461. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
  6462. /**
  6463. * @}
  6464. */
  6465. /**
  6466. * @}
  6467. */
  6468. /** @addtogroup Exported_macro
  6469. * @{
  6470. */
  6471. /****************************** ADC Instances *********************************/
  6472. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  6473. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC)
  6474. /****************************** COMP Instances *********************************/
  6475. #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
  6476. ((INSTANCE) == COMP2))
  6477. #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
  6478. #define IS_COMP_DAC1SWITCH_INSTANCE(INSTANCE) ((INSTANCE) == COMP1)
  6479. #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
  6480. /****************************** CEC Instances *********************************/
  6481. #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC)
  6482. /****************************** CRC Instances *********************************/
  6483. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  6484. /******************************* DAC Instances ********************************/
  6485. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
  6486. /******************************* DMA Instances ********************************/
  6487. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  6488. ((INSTANCE) == DMA1_Channel2) || \
  6489. ((INSTANCE) == DMA1_Channel3) || \
  6490. ((INSTANCE) == DMA1_Channel4) || \
  6491. ((INSTANCE) == DMA1_Channel5) || \
  6492. ((INSTANCE) == DMA1_Channel6) || \
  6493. ((INSTANCE) == DMA1_Channel7))
  6494. /****************************** GPIO Instances ********************************/
  6495. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  6496. ((INSTANCE) == GPIOB) || \
  6497. ((INSTANCE) == GPIOC) || \
  6498. ((INSTANCE) == GPIOD) || \
  6499. ((INSTANCE) == GPIOE) || \
  6500. ((INSTANCE) == GPIOF))
  6501. /**************************** GPIO Alternate Function Instances ***************/
  6502. #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  6503. ((INSTANCE) == GPIOB) || \
  6504. ((INSTANCE) == GPIOC) || \
  6505. ((INSTANCE) == GPIOD) || \
  6506. ((INSTANCE) == GPIOE))
  6507. /****************************** GPIO Lock Instances ***************************/
  6508. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  6509. ((INSTANCE) == GPIOB))
  6510. /****************************** I2C Instances *********************************/
  6511. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  6512. ((INSTANCE) == I2C2))
  6513. /****************** I2C Instances : wakeup capability from stop modes *********/
  6514. #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
  6515. /****************************** I2S Instances *********************************/
  6516. #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  6517. ((INSTANCE) == SPI2))
  6518. /****************************** IWDG Instances ********************************/
  6519. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  6520. /****************************** RTC Instances *********************************/
  6521. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  6522. /****************************** SMBUS Instances *********************************/
  6523. #define IS_SMBUS_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
  6524. /****************************** SPI Instances *********************************/
  6525. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  6526. ((INSTANCE) == SPI2))
  6527. /****************************** TIM Instances *********************************/
  6528. #define IS_TIM_INSTANCE(INSTANCE)\
  6529. (((INSTANCE) == TIM1) || \
  6530. ((INSTANCE) == TIM2) || \
  6531. ((INSTANCE) == TIM3) || \
  6532. ((INSTANCE) == TIM6) || \
  6533. ((INSTANCE) == TIM7) || \
  6534. ((INSTANCE) == TIM14) || \
  6535. ((INSTANCE) == TIM15) || \
  6536. ((INSTANCE) == TIM16) || \
  6537. ((INSTANCE) == TIM17))
  6538. #define IS_TIM_CC1_INSTANCE(INSTANCE)\
  6539. (((INSTANCE) == TIM1) || \
  6540. ((INSTANCE) == TIM2) || \
  6541. ((INSTANCE) == TIM3) || \
  6542. ((INSTANCE) == TIM14) || \
  6543. ((INSTANCE) == TIM15) || \
  6544. ((INSTANCE) == TIM16) || \
  6545. ((INSTANCE) == TIM17))
  6546. #define IS_TIM_CC2_INSTANCE(INSTANCE)\
  6547. (((INSTANCE) == TIM1) || \
  6548. ((INSTANCE) == TIM2) || \
  6549. ((INSTANCE) == TIM3) || \
  6550. ((INSTANCE) == TIM15))
  6551. #define IS_TIM_CC3_INSTANCE(INSTANCE)\
  6552. (((INSTANCE) == TIM1) || \
  6553. ((INSTANCE) == TIM2) || \
  6554. ((INSTANCE) == TIM3))
  6555. #define IS_TIM_CC4_INSTANCE(INSTANCE)\
  6556. (((INSTANCE) == TIM1) || \
  6557. ((INSTANCE) == TIM2) || \
  6558. ((INSTANCE) == TIM3))
  6559. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
  6560. (((INSTANCE) == TIM1) || \
  6561. ((INSTANCE) == TIM2) || \
  6562. ((INSTANCE) == TIM3))
  6563. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
  6564. (((INSTANCE) == TIM1) || \
  6565. ((INSTANCE) == TIM2) || \
  6566. ((INSTANCE) == TIM3))
  6567. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
  6568. (((INSTANCE) == TIM1) || \
  6569. ((INSTANCE) == TIM2) || \
  6570. ((INSTANCE) == TIM3) || \
  6571. ((INSTANCE) == TIM15))
  6572. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
  6573. (((INSTANCE) == TIM1) || \
  6574. ((INSTANCE) == TIM2) || \
  6575. ((INSTANCE) == TIM3) || \
  6576. ((INSTANCE) == TIM15))
  6577. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
  6578. (((INSTANCE) == TIM1) || \
  6579. ((INSTANCE) == TIM2) || \
  6580. ((INSTANCE) == TIM3))
  6581. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
  6582. (((INSTANCE) == TIM1) || \
  6583. ((INSTANCE) == TIM2) || \
  6584. ((INSTANCE) == TIM3))
  6585. #define IS_TIM_HALL_INTERFACE_INSTANCE(INSTANCE)\
  6586. (((INSTANCE) == TIM1))
  6587. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE)\
  6588. (((INSTANCE) == TIM1))
  6589. #define IS_TIM_ETR_INSTANCE(INSTANCE)\
  6590. (((INSTANCE) == TIM1) || \
  6591. ((INSTANCE) == TIM2) || \
  6592. ((INSTANCE) == TIM3))
  6593. #define IS_TIM_XOR_INSTANCE(INSTANCE)\
  6594. (((INSTANCE) == TIM1) || \
  6595. ((INSTANCE) == TIM2) || \
  6596. ((INSTANCE) == TIM3))
  6597. #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
  6598. (((INSTANCE) == TIM1) || \
  6599. ((INSTANCE) == TIM2) || \
  6600. ((INSTANCE) == TIM3) || \
  6601. ((INSTANCE) == TIM6) || \
  6602. ((INSTANCE) == TIM7) || \
  6603. ((INSTANCE) == TIM15))
  6604. #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
  6605. (((INSTANCE) == TIM1) || \
  6606. ((INSTANCE) == TIM2) || \
  6607. ((INSTANCE) == TIM3) || \
  6608. ((INSTANCE) == TIM15))
  6609. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)\
  6610. ((INSTANCE) == TIM2)
  6611. #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
  6612. (((INSTANCE) == TIM1) || \
  6613. ((INSTANCE) == TIM2) || \
  6614. ((INSTANCE) == TIM3) || \
  6615. ((INSTANCE) == TIM15) || \
  6616. ((INSTANCE) == TIM16) || \
  6617. ((INSTANCE) == TIM17))
  6618. #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
  6619. (((INSTANCE) == TIM1) || \
  6620. ((INSTANCE) == TIM15) || \
  6621. ((INSTANCE) == TIM16) || \
  6622. ((INSTANCE) == TIM17))
  6623. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  6624. ((((INSTANCE) == TIM1) && \
  6625. (((CHANNEL) == TIM_CHANNEL_1) || \
  6626. ((CHANNEL) == TIM_CHANNEL_2) || \
  6627. ((CHANNEL) == TIM_CHANNEL_3) || \
  6628. ((CHANNEL) == TIM_CHANNEL_4))) \
  6629. || \
  6630. (((INSTANCE) == TIM2) && \
  6631. (((CHANNEL) == TIM_CHANNEL_1) || \
  6632. ((CHANNEL) == TIM_CHANNEL_2) || \
  6633. ((CHANNEL) == TIM_CHANNEL_3) || \
  6634. ((CHANNEL) == TIM_CHANNEL_4))) \
  6635. || \
  6636. (((INSTANCE) == TIM3) && \
  6637. (((CHANNEL) == TIM_CHANNEL_1) || \
  6638. ((CHANNEL) == TIM_CHANNEL_2) || \
  6639. ((CHANNEL) == TIM_CHANNEL_3) || \
  6640. ((CHANNEL) == TIM_CHANNEL_4))) \
  6641. || \
  6642. (((INSTANCE) == TIM14) && \
  6643. (((CHANNEL) == TIM_CHANNEL_1))) \
  6644. || \
  6645. (((INSTANCE) == TIM15) && \
  6646. (((CHANNEL) == TIM_CHANNEL_1) || \
  6647. ((CHANNEL) == TIM_CHANNEL_2))) \
  6648. || \
  6649. (((INSTANCE) == TIM16) && \
  6650. (((CHANNEL) == TIM_CHANNEL_1))) \
  6651. || \
  6652. (((INSTANCE) == TIM17) && \
  6653. (((CHANNEL) == TIM_CHANNEL_1))))
  6654. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  6655. ((((INSTANCE) == TIM1) && \
  6656. (((CHANNEL) == TIM_CHANNEL_1) || \
  6657. ((CHANNEL) == TIM_CHANNEL_2) || \
  6658. ((CHANNEL) == TIM_CHANNEL_3))) \
  6659. || \
  6660. (((INSTANCE) == TIM15) && \
  6661. ((CHANNEL) == TIM_CHANNEL_1)) \
  6662. || \
  6663. (((INSTANCE) == TIM16) && \
  6664. ((CHANNEL) == TIM_CHANNEL_1)) \
  6665. || \
  6666. (((INSTANCE) == TIM17) && \
  6667. ((CHANNEL) == TIM_CHANNEL_1)))
  6668. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
  6669. (((INSTANCE) == TIM1) || \
  6670. ((INSTANCE) == TIM2) || \
  6671. ((INSTANCE) == TIM3))
  6672. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
  6673. (((INSTANCE) == TIM1) || \
  6674. ((INSTANCE) == TIM15) || \
  6675. ((INSTANCE) == TIM16) || \
  6676. ((INSTANCE) == TIM17))
  6677. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
  6678. (((INSTANCE) == TIM1) || \
  6679. ((INSTANCE) == TIM2) || \
  6680. ((INSTANCE) == TIM3) || \
  6681. ((INSTANCE) == TIM14) || \
  6682. ((INSTANCE) == TIM15) || \
  6683. ((INSTANCE) == TIM16) || \
  6684. ((INSTANCE) == TIM17))
  6685. #define IS_TIM_DMA_INSTANCE(INSTANCE)\
  6686. (((INSTANCE) == TIM1) || \
  6687. ((INSTANCE) == TIM2) || \
  6688. ((INSTANCE) == TIM3) || \
  6689. ((INSTANCE) == TIM6) || \
  6690. ((INSTANCE) == TIM7) || \
  6691. ((INSTANCE) == TIM15) || \
  6692. ((INSTANCE) == TIM16) || \
  6693. ((INSTANCE) == TIM17))
  6694. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
  6695. (((INSTANCE) == TIM1) || \
  6696. ((INSTANCE) == TIM2) || \
  6697. ((INSTANCE) == TIM3) || \
  6698. ((INSTANCE) == TIM15) || \
  6699. ((INSTANCE) == TIM16) || \
  6700. ((INSTANCE) == TIM17))
  6701. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\
  6702. (((INSTANCE) == TIM1) || \
  6703. ((INSTANCE) == TIM15) || \
  6704. ((INSTANCE) == TIM16) || \
  6705. ((INSTANCE) == TIM17))
  6706. #define IS_TIM_REMAP_INSTANCE(INSTANCE)\
  6707. ((INSTANCE) == TIM14)
  6708. /****************************** TSC Instances *********************************/
  6709. #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
  6710. /*********************** UART Instances : IRDA mode ***************************/
  6711. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6712. ((INSTANCE) == USART2))
  6713. /********************* UART Instances : Smard card mode ***********************/
  6714. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6715. ((INSTANCE) == USART2))
  6716. /******************** USART Instances : Synchronous mode **********************/
  6717. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6718. ((INSTANCE) == USART2) || \
  6719. ((INSTANCE) == USART3) || \
  6720. ((INSTANCE) == USART4))
  6721. /******************** USART Instances : auto Baud rate detection **************/
  6722. #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6723. ((INSTANCE) == USART2))
  6724. /******************** UART Instances : Asynchronous mode **********************/
  6725. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6726. ((INSTANCE) == USART2) || \
  6727. ((INSTANCE) == USART3) || \
  6728. ((INSTANCE) == USART4))
  6729. /******************** UART Instances : Half-Duplex mode **********************/
  6730. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6731. ((INSTANCE) == USART2) || \
  6732. ((INSTANCE) == USART3) || \
  6733. ((INSTANCE) == USART4))
  6734. /****************** UART Instances : Hardware Flow control ********************/
  6735. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6736. ((INSTANCE) == USART2) || \
  6737. ((INSTANCE) == USART3) || \
  6738. ((INSTANCE) == USART4))
  6739. /****************** UART Instances : LIN mode ********************/
  6740. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6741. ((INSTANCE) == USART2))
  6742. /****************** UART Instances : wakeup from stop mode ********************/
  6743. #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6744. ((INSTANCE) == USART2))
  6745. /* Old macro definition maintained for legacy purpose */
  6746. #define IS_UART_WAKEUP_INSTANCE IS_UART_WAKEUP_FROMSTOP_INSTANCE
  6747. /****************** UART Instances : Driver enable detection ********************/
  6748. #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6749. ((INSTANCE) == USART2) || \
  6750. ((INSTANCE) == USART3) || \
  6751. ((INSTANCE) == USART4))
  6752. /****************************** WWDG Instances ********************************/
  6753. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  6754. /**
  6755. * @}
  6756. */
  6757. /******************************************************************************/
  6758. /* For a painless codes migration between the STM32F0xx device product */
  6759. /* lines, the aliases defined below are put in place to overcome the */
  6760. /* differences in the interrupt handlers and IRQn definitions. */
  6761. /* No need to update developed interrupt code when moving across */
  6762. /* product lines within the same STM32F0 Family */
  6763. /******************************************************************************/
  6764. /* Aliases for __IRQn */
  6765. #define ADC1_IRQn ADC1_COMP_IRQn
  6766. #define DMA1_Ch1_IRQn DMA1_Channel1_IRQn
  6767. #define DMA1_Ch2_3_DMA2_Ch1_2_IRQn DMA1_Channel2_3_IRQn
  6768. #define DMA1_Ch4_7_DMA2_Ch3_5_IRQn DMA1_Channel4_5_6_7_IRQn
  6769. #define DMA1_Channel4_5_IRQn DMA1_Channel4_5_6_7_IRQn
  6770. #define PVD_IRQn PVD_VDDIO2_IRQn
  6771. #define VDDIO2_IRQn PVD_VDDIO2_IRQn
  6772. #define RCC_IRQn RCC_CRS_IRQn
  6773. #define TIM6_IRQn TIM6_DAC_IRQn
  6774. #define USART3_6_IRQn USART3_4_IRQn
  6775. #define USART3_8_IRQn USART3_4_IRQn
  6776. /* Aliases for __IRQHandler */
  6777. #define ADC1_IRQHandler ADC1_COMP_IRQHandler
  6778. #define DMA1_Ch1_IRQHandler DMA1_Channel1_IRQHandler
  6779. #define DMA1_Ch2_3_DMA2_Ch1_2_IRQHandler DMA1_Channel2_3_IRQHandler
  6780. #define DMA1_Ch4_7_DMA2_Ch3_5_IRQHandler DMA1_Channel4_5_6_7_IRQHandler
  6781. #define DMA1_Channel4_5_IRQHandler DMA1_Channel4_5_6_7_IRQHandler
  6782. #define PVD_IRQHandler PVD_VDDIO2_IRQHandler
  6783. #define VDDIO2_IRQHandler PVD_VDDIO2_IRQHandler
  6784. #define RCC_IRQHandler RCC_CRS_IRQHandler
  6785. #define TIM6_IRQHandler TIM6_DAC_IRQHandler
  6786. #define USART3_6_IRQHandler USART3_4_IRQHandler
  6787. #define USART3_8_IRQHandler USART3_4_IRQHandler
  6788. #ifdef __cplusplus
  6789. }
  6790. #endif /* __cplusplus */
  6791. #endif /* __STM32F071xB_H */
  6792. /**
  6793. * @}
  6794. */
  6795. /**
  6796. * @}
  6797. */
  6798. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/