IfxDma_bf.h 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700
  1. /**
  2. * \file IfxDma_bf.h
  3. * \brief
  4. * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
  5. *
  6. * Version: TC23XADAS_UM_V1.0P1.R0
  7. * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
  8. * MAY BE CHANGED BY USER [yes/no]: No
  9. *
  10. * IMPORTANT NOTICE
  11. *
  12. * Infineon Technologies AG (Infineon) is supplying this file for use
  13. * exclusively with Infineon's microcontroller products. This file can be freely
  14. * distributed within development tools that are supporting such microcontroller
  15. * products.
  16. *
  17. * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
  18. * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
  20. * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
  21. * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
  22. *
  23. * \defgroup IfxLld_Dma_BitfieldsMask Bitfields mask and offset
  24. * \ingroup IfxLld_Dma
  25. *
  26. */
  27. #ifndef IFXDMA_BF_H
  28. #define IFXDMA_BF_H 1
  29. /******************************************************************************/
  30. /******************************************************************************/
  31. /** \addtogroup IfxLld_Dma_BitfieldsMask
  32. * \{ */
  33. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN0 */
  34. #define IFX_DMA_ACCEN00_EN0_LEN (1)
  35. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN0 */
  36. #define IFX_DMA_ACCEN00_EN0_MSK (0x1)
  37. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN0 */
  38. #define IFX_DMA_ACCEN00_EN0_OFF (0)
  39. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN10 */
  40. #define IFX_DMA_ACCEN00_EN10_LEN (1)
  41. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN10 */
  42. #define IFX_DMA_ACCEN00_EN10_MSK (0x1)
  43. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN10 */
  44. #define IFX_DMA_ACCEN00_EN10_OFF (10)
  45. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN11 */
  46. #define IFX_DMA_ACCEN00_EN11_LEN (1)
  47. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN11 */
  48. #define IFX_DMA_ACCEN00_EN11_MSK (0x1)
  49. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN11 */
  50. #define IFX_DMA_ACCEN00_EN11_OFF (11)
  51. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN12 */
  52. #define IFX_DMA_ACCEN00_EN12_LEN (1)
  53. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN12 */
  54. #define IFX_DMA_ACCEN00_EN12_MSK (0x1)
  55. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN12 */
  56. #define IFX_DMA_ACCEN00_EN12_OFF (12)
  57. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN13 */
  58. #define IFX_DMA_ACCEN00_EN13_LEN (1)
  59. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN13 */
  60. #define IFX_DMA_ACCEN00_EN13_MSK (0x1)
  61. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN13 */
  62. #define IFX_DMA_ACCEN00_EN13_OFF (13)
  63. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN14 */
  64. #define IFX_DMA_ACCEN00_EN14_LEN (1)
  65. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN14 */
  66. #define IFX_DMA_ACCEN00_EN14_MSK (0x1)
  67. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN14 */
  68. #define IFX_DMA_ACCEN00_EN14_OFF (14)
  69. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN15 */
  70. #define IFX_DMA_ACCEN00_EN15_LEN (1)
  71. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN15 */
  72. #define IFX_DMA_ACCEN00_EN15_MSK (0x1)
  73. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN15 */
  74. #define IFX_DMA_ACCEN00_EN15_OFF (15)
  75. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN16 */
  76. #define IFX_DMA_ACCEN00_EN16_LEN (1)
  77. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN16 */
  78. #define IFX_DMA_ACCEN00_EN16_MSK (0x1)
  79. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN16 */
  80. #define IFX_DMA_ACCEN00_EN16_OFF (16)
  81. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN17 */
  82. #define IFX_DMA_ACCEN00_EN17_LEN (1)
  83. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN17 */
  84. #define IFX_DMA_ACCEN00_EN17_MSK (0x1)
  85. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN17 */
  86. #define IFX_DMA_ACCEN00_EN17_OFF (17)
  87. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN18 */
  88. #define IFX_DMA_ACCEN00_EN18_LEN (1)
  89. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN18 */
  90. #define IFX_DMA_ACCEN00_EN18_MSK (0x1)
  91. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN18 */
  92. #define IFX_DMA_ACCEN00_EN18_OFF (18)
  93. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN19 */
  94. #define IFX_DMA_ACCEN00_EN19_LEN (1)
  95. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN19 */
  96. #define IFX_DMA_ACCEN00_EN19_MSK (0x1)
  97. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN19 */
  98. #define IFX_DMA_ACCEN00_EN19_OFF (19)
  99. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN1 */
  100. #define IFX_DMA_ACCEN00_EN1_LEN (1)
  101. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN1 */
  102. #define IFX_DMA_ACCEN00_EN1_MSK (0x1)
  103. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN1 */
  104. #define IFX_DMA_ACCEN00_EN1_OFF (1)
  105. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN20 */
  106. #define IFX_DMA_ACCEN00_EN20_LEN (1)
  107. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN20 */
  108. #define IFX_DMA_ACCEN00_EN20_MSK (0x1)
  109. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN20 */
  110. #define IFX_DMA_ACCEN00_EN20_OFF (20)
  111. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN21 */
  112. #define IFX_DMA_ACCEN00_EN21_LEN (1)
  113. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN21 */
  114. #define IFX_DMA_ACCEN00_EN21_MSK (0x1)
  115. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN21 */
  116. #define IFX_DMA_ACCEN00_EN21_OFF (21)
  117. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN22 */
  118. #define IFX_DMA_ACCEN00_EN22_LEN (1)
  119. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN22 */
  120. #define IFX_DMA_ACCEN00_EN22_MSK (0x1)
  121. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN22 */
  122. #define IFX_DMA_ACCEN00_EN22_OFF (22)
  123. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN23 */
  124. #define IFX_DMA_ACCEN00_EN23_LEN (1)
  125. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN23 */
  126. #define IFX_DMA_ACCEN00_EN23_MSK (0x1)
  127. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN23 */
  128. #define IFX_DMA_ACCEN00_EN23_OFF (23)
  129. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN24 */
  130. #define IFX_DMA_ACCEN00_EN24_LEN (1)
  131. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN24 */
  132. #define IFX_DMA_ACCEN00_EN24_MSK (0x1)
  133. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN24 */
  134. #define IFX_DMA_ACCEN00_EN24_OFF (24)
  135. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN25 */
  136. #define IFX_DMA_ACCEN00_EN25_LEN (1)
  137. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN25 */
  138. #define IFX_DMA_ACCEN00_EN25_MSK (0x1)
  139. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN25 */
  140. #define IFX_DMA_ACCEN00_EN25_OFF (25)
  141. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN26 */
  142. #define IFX_DMA_ACCEN00_EN26_LEN (1)
  143. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN26 */
  144. #define IFX_DMA_ACCEN00_EN26_MSK (0x1)
  145. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN26 */
  146. #define IFX_DMA_ACCEN00_EN26_OFF (26)
  147. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN27 */
  148. #define IFX_DMA_ACCEN00_EN27_LEN (1)
  149. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN27 */
  150. #define IFX_DMA_ACCEN00_EN27_MSK (0x1)
  151. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN27 */
  152. #define IFX_DMA_ACCEN00_EN27_OFF (27)
  153. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN28 */
  154. #define IFX_DMA_ACCEN00_EN28_LEN (1)
  155. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN28 */
  156. #define IFX_DMA_ACCEN00_EN28_MSK (0x1)
  157. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN28 */
  158. #define IFX_DMA_ACCEN00_EN28_OFF (28)
  159. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN29 */
  160. #define IFX_DMA_ACCEN00_EN29_LEN (1)
  161. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN29 */
  162. #define IFX_DMA_ACCEN00_EN29_MSK (0x1)
  163. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN29 */
  164. #define IFX_DMA_ACCEN00_EN29_OFF (29)
  165. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN2 */
  166. #define IFX_DMA_ACCEN00_EN2_LEN (1)
  167. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN2 */
  168. #define IFX_DMA_ACCEN00_EN2_MSK (0x1)
  169. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN2 */
  170. #define IFX_DMA_ACCEN00_EN2_OFF (2)
  171. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN30 */
  172. #define IFX_DMA_ACCEN00_EN30_LEN (1)
  173. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN30 */
  174. #define IFX_DMA_ACCEN00_EN30_MSK (0x1)
  175. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN30 */
  176. #define IFX_DMA_ACCEN00_EN30_OFF (30)
  177. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN31 */
  178. #define IFX_DMA_ACCEN00_EN31_LEN (1)
  179. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN31 */
  180. #define IFX_DMA_ACCEN00_EN31_MSK (0x1)
  181. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN31 */
  182. #define IFX_DMA_ACCEN00_EN31_OFF (31)
  183. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN3 */
  184. #define IFX_DMA_ACCEN00_EN3_LEN (1)
  185. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN3 */
  186. #define IFX_DMA_ACCEN00_EN3_MSK (0x1)
  187. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN3 */
  188. #define IFX_DMA_ACCEN00_EN3_OFF (3)
  189. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN4 */
  190. #define IFX_DMA_ACCEN00_EN4_LEN (1)
  191. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN4 */
  192. #define IFX_DMA_ACCEN00_EN4_MSK (0x1)
  193. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN4 */
  194. #define IFX_DMA_ACCEN00_EN4_OFF (4)
  195. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN5 */
  196. #define IFX_DMA_ACCEN00_EN5_LEN (1)
  197. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN5 */
  198. #define IFX_DMA_ACCEN00_EN5_MSK (0x1)
  199. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN5 */
  200. #define IFX_DMA_ACCEN00_EN5_OFF (5)
  201. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN6 */
  202. #define IFX_DMA_ACCEN00_EN6_LEN (1)
  203. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN6 */
  204. #define IFX_DMA_ACCEN00_EN6_MSK (0x1)
  205. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN6 */
  206. #define IFX_DMA_ACCEN00_EN6_OFF (6)
  207. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN7 */
  208. #define IFX_DMA_ACCEN00_EN7_LEN (1)
  209. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN7 */
  210. #define IFX_DMA_ACCEN00_EN7_MSK (0x1)
  211. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN7 */
  212. #define IFX_DMA_ACCEN00_EN7_OFF (7)
  213. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN8 */
  214. #define IFX_DMA_ACCEN00_EN8_LEN (1)
  215. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN8 */
  216. #define IFX_DMA_ACCEN00_EN8_MSK (0x1)
  217. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN8 */
  218. #define IFX_DMA_ACCEN00_EN8_OFF (8)
  219. /** \\brief Length for Ifx_DMA_ACCEN00_Bits.EN9 */
  220. #define IFX_DMA_ACCEN00_EN9_LEN (1)
  221. /** \\brief Mask for Ifx_DMA_ACCEN00_Bits.EN9 */
  222. #define IFX_DMA_ACCEN00_EN9_MSK (0x1)
  223. /** \\brief Offset for Ifx_DMA_ACCEN00_Bits.EN9 */
  224. #define IFX_DMA_ACCEN00_EN9_OFF (9)
  225. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN0 */
  226. #define IFX_DMA_ACCEN10_EN0_LEN (1)
  227. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN0 */
  228. #define IFX_DMA_ACCEN10_EN0_MSK (0x1)
  229. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN0 */
  230. #define IFX_DMA_ACCEN10_EN0_OFF (0)
  231. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN10 */
  232. #define IFX_DMA_ACCEN10_EN10_LEN (1)
  233. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN10 */
  234. #define IFX_DMA_ACCEN10_EN10_MSK (0x1)
  235. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN10 */
  236. #define IFX_DMA_ACCEN10_EN10_OFF (10)
  237. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN11 */
  238. #define IFX_DMA_ACCEN10_EN11_LEN (1)
  239. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN11 */
  240. #define IFX_DMA_ACCEN10_EN11_MSK (0x1)
  241. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN11 */
  242. #define IFX_DMA_ACCEN10_EN11_OFF (11)
  243. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN12 */
  244. #define IFX_DMA_ACCEN10_EN12_LEN (1)
  245. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN12 */
  246. #define IFX_DMA_ACCEN10_EN12_MSK (0x1)
  247. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN12 */
  248. #define IFX_DMA_ACCEN10_EN12_OFF (12)
  249. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN13 */
  250. #define IFX_DMA_ACCEN10_EN13_LEN (1)
  251. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN13 */
  252. #define IFX_DMA_ACCEN10_EN13_MSK (0x1)
  253. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN13 */
  254. #define IFX_DMA_ACCEN10_EN13_OFF (13)
  255. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN14 */
  256. #define IFX_DMA_ACCEN10_EN14_LEN (1)
  257. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN14 */
  258. #define IFX_DMA_ACCEN10_EN14_MSK (0x1)
  259. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN14 */
  260. #define IFX_DMA_ACCEN10_EN14_OFF (14)
  261. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN15 */
  262. #define IFX_DMA_ACCEN10_EN15_LEN (1)
  263. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN15 */
  264. #define IFX_DMA_ACCEN10_EN15_MSK (0x1)
  265. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN15 */
  266. #define IFX_DMA_ACCEN10_EN15_OFF (15)
  267. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN16 */
  268. #define IFX_DMA_ACCEN10_EN16_LEN (1)
  269. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN16 */
  270. #define IFX_DMA_ACCEN10_EN16_MSK (0x1)
  271. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN16 */
  272. #define IFX_DMA_ACCEN10_EN16_OFF (16)
  273. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN17 */
  274. #define IFX_DMA_ACCEN10_EN17_LEN (1)
  275. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN17 */
  276. #define IFX_DMA_ACCEN10_EN17_MSK (0x1)
  277. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN17 */
  278. #define IFX_DMA_ACCEN10_EN17_OFF (17)
  279. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN18 */
  280. #define IFX_DMA_ACCEN10_EN18_LEN (1)
  281. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN18 */
  282. #define IFX_DMA_ACCEN10_EN18_MSK (0x1)
  283. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN18 */
  284. #define IFX_DMA_ACCEN10_EN18_OFF (18)
  285. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN19 */
  286. #define IFX_DMA_ACCEN10_EN19_LEN (1)
  287. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN19 */
  288. #define IFX_DMA_ACCEN10_EN19_MSK (0x1)
  289. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN19 */
  290. #define IFX_DMA_ACCEN10_EN19_OFF (19)
  291. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN1 */
  292. #define IFX_DMA_ACCEN10_EN1_LEN (1)
  293. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN1 */
  294. #define IFX_DMA_ACCEN10_EN1_MSK (0x1)
  295. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN1 */
  296. #define IFX_DMA_ACCEN10_EN1_OFF (1)
  297. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN20 */
  298. #define IFX_DMA_ACCEN10_EN20_LEN (1)
  299. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN20 */
  300. #define IFX_DMA_ACCEN10_EN20_MSK (0x1)
  301. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN20 */
  302. #define IFX_DMA_ACCEN10_EN20_OFF (20)
  303. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN21 */
  304. #define IFX_DMA_ACCEN10_EN21_LEN (1)
  305. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN21 */
  306. #define IFX_DMA_ACCEN10_EN21_MSK (0x1)
  307. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN21 */
  308. #define IFX_DMA_ACCEN10_EN21_OFF (21)
  309. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN22 */
  310. #define IFX_DMA_ACCEN10_EN22_LEN (1)
  311. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN22 */
  312. #define IFX_DMA_ACCEN10_EN22_MSK (0x1)
  313. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN22 */
  314. #define IFX_DMA_ACCEN10_EN22_OFF (22)
  315. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN23 */
  316. #define IFX_DMA_ACCEN10_EN23_LEN (1)
  317. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN23 */
  318. #define IFX_DMA_ACCEN10_EN23_MSK (0x1)
  319. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN23 */
  320. #define IFX_DMA_ACCEN10_EN23_OFF (23)
  321. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN24 */
  322. #define IFX_DMA_ACCEN10_EN24_LEN (1)
  323. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN24 */
  324. #define IFX_DMA_ACCEN10_EN24_MSK (0x1)
  325. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN24 */
  326. #define IFX_DMA_ACCEN10_EN24_OFF (24)
  327. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN25 */
  328. #define IFX_DMA_ACCEN10_EN25_LEN (1)
  329. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN25 */
  330. #define IFX_DMA_ACCEN10_EN25_MSK (0x1)
  331. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN25 */
  332. #define IFX_DMA_ACCEN10_EN25_OFF (25)
  333. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN26 */
  334. #define IFX_DMA_ACCEN10_EN26_LEN (1)
  335. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN26 */
  336. #define IFX_DMA_ACCEN10_EN26_MSK (0x1)
  337. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN26 */
  338. #define IFX_DMA_ACCEN10_EN26_OFF (26)
  339. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN27 */
  340. #define IFX_DMA_ACCEN10_EN27_LEN (1)
  341. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN27 */
  342. #define IFX_DMA_ACCEN10_EN27_MSK (0x1)
  343. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN27 */
  344. #define IFX_DMA_ACCEN10_EN27_OFF (27)
  345. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN28 */
  346. #define IFX_DMA_ACCEN10_EN28_LEN (1)
  347. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN28 */
  348. #define IFX_DMA_ACCEN10_EN28_MSK (0x1)
  349. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN28 */
  350. #define IFX_DMA_ACCEN10_EN28_OFF (28)
  351. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN29 */
  352. #define IFX_DMA_ACCEN10_EN29_LEN (1)
  353. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN29 */
  354. #define IFX_DMA_ACCEN10_EN29_MSK (0x1)
  355. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN29 */
  356. #define IFX_DMA_ACCEN10_EN29_OFF (29)
  357. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN2 */
  358. #define IFX_DMA_ACCEN10_EN2_LEN (1)
  359. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN2 */
  360. #define IFX_DMA_ACCEN10_EN2_MSK (0x1)
  361. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN2 */
  362. #define IFX_DMA_ACCEN10_EN2_OFF (2)
  363. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN30 */
  364. #define IFX_DMA_ACCEN10_EN30_LEN (1)
  365. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN30 */
  366. #define IFX_DMA_ACCEN10_EN30_MSK (0x1)
  367. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN30 */
  368. #define IFX_DMA_ACCEN10_EN30_OFF (30)
  369. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN31 */
  370. #define IFX_DMA_ACCEN10_EN31_LEN (1)
  371. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN31 */
  372. #define IFX_DMA_ACCEN10_EN31_MSK (0x1)
  373. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN31 */
  374. #define IFX_DMA_ACCEN10_EN31_OFF (31)
  375. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN3 */
  376. #define IFX_DMA_ACCEN10_EN3_LEN (1)
  377. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN3 */
  378. #define IFX_DMA_ACCEN10_EN3_MSK (0x1)
  379. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN3 */
  380. #define IFX_DMA_ACCEN10_EN3_OFF (3)
  381. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN4 */
  382. #define IFX_DMA_ACCEN10_EN4_LEN (1)
  383. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN4 */
  384. #define IFX_DMA_ACCEN10_EN4_MSK (0x1)
  385. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN4 */
  386. #define IFX_DMA_ACCEN10_EN4_OFF (4)
  387. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN5 */
  388. #define IFX_DMA_ACCEN10_EN5_LEN (1)
  389. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN5 */
  390. #define IFX_DMA_ACCEN10_EN5_MSK (0x1)
  391. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN5 */
  392. #define IFX_DMA_ACCEN10_EN5_OFF (5)
  393. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN6 */
  394. #define IFX_DMA_ACCEN10_EN6_LEN (1)
  395. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN6 */
  396. #define IFX_DMA_ACCEN10_EN6_MSK (0x1)
  397. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN6 */
  398. #define IFX_DMA_ACCEN10_EN6_OFF (6)
  399. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN7 */
  400. #define IFX_DMA_ACCEN10_EN7_LEN (1)
  401. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN7 */
  402. #define IFX_DMA_ACCEN10_EN7_MSK (0x1)
  403. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN7 */
  404. #define IFX_DMA_ACCEN10_EN7_OFF (7)
  405. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN8 */
  406. #define IFX_DMA_ACCEN10_EN8_LEN (1)
  407. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN8 */
  408. #define IFX_DMA_ACCEN10_EN8_MSK (0x1)
  409. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN8 */
  410. #define IFX_DMA_ACCEN10_EN8_OFF (8)
  411. /** \\brief Length for Ifx_DMA_ACCEN10_Bits.EN9 */
  412. #define IFX_DMA_ACCEN10_EN9_LEN (1)
  413. /** \\brief Mask for Ifx_DMA_ACCEN10_Bits.EN9 */
  414. #define IFX_DMA_ACCEN10_EN9_MSK (0x1)
  415. /** \\brief Offset for Ifx_DMA_ACCEN10_Bits.EN9 */
  416. #define IFX_DMA_ACCEN10_EN9_OFF (9)
  417. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN0 */
  418. #define IFX_DMA_ACCEN20_EN0_LEN (1)
  419. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN0 */
  420. #define IFX_DMA_ACCEN20_EN0_MSK (0x1)
  421. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN0 */
  422. #define IFX_DMA_ACCEN20_EN0_OFF (0)
  423. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN10 */
  424. #define IFX_DMA_ACCEN20_EN10_LEN (1)
  425. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN10 */
  426. #define IFX_DMA_ACCEN20_EN10_MSK (0x1)
  427. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN10 */
  428. #define IFX_DMA_ACCEN20_EN10_OFF (10)
  429. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN11 */
  430. #define IFX_DMA_ACCEN20_EN11_LEN (1)
  431. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN11 */
  432. #define IFX_DMA_ACCEN20_EN11_MSK (0x1)
  433. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN11 */
  434. #define IFX_DMA_ACCEN20_EN11_OFF (11)
  435. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN12 */
  436. #define IFX_DMA_ACCEN20_EN12_LEN (1)
  437. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN12 */
  438. #define IFX_DMA_ACCEN20_EN12_MSK (0x1)
  439. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN12 */
  440. #define IFX_DMA_ACCEN20_EN12_OFF (12)
  441. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN13 */
  442. #define IFX_DMA_ACCEN20_EN13_LEN (1)
  443. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN13 */
  444. #define IFX_DMA_ACCEN20_EN13_MSK (0x1)
  445. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN13 */
  446. #define IFX_DMA_ACCEN20_EN13_OFF (13)
  447. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN14 */
  448. #define IFX_DMA_ACCEN20_EN14_LEN (1)
  449. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN14 */
  450. #define IFX_DMA_ACCEN20_EN14_MSK (0x1)
  451. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN14 */
  452. #define IFX_DMA_ACCEN20_EN14_OFF (14)
  453. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN15 */
  454. #define IFX_DMA_ACCEN20_EN15_LEN (1)
  455. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN15 */
  456. #define IFX_DMA_ACCEN20_EN15_MSK (0x1)
  457. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN15 */
  458. #define IFX_DMA_ACCEN20_EN15_OFF (15)
  459. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN16 */
  460. #define IFX_DMA_ACCEN20_EN16_LEN (1)
  461. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN16 */
  462. #define IFX_DMA_ACCEN20_EN16_MSK (0x1)
  463. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN16 */
  464. #define IFX_DMA_ACCEN20_EN16_OFF (16)
  465. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN17 */
  466. #define IFX_DMA_ACCEN20_EN17_LEN (1)
  467. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN17 */
  468. #define IFX_DMA_ACCEN20_EN17_MSK (0x1)
  469. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN17 */
  470. #define IFX_DMA_ACCEN20_EN17_OFF (17)
  471. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN18 */
  472. #define IFX_DMA_ACCEN20_EN18_LEN (1)
  473. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN18 */
  474. #define IFX_DMA_ACCEN20_EN18_MSK (0x1)
  475. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN18 */
  476. #define IFX_DMA_ACCEN20_EN18_OFF (18)
  477. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN19 */
  478. #define IFX_DMA_ACCEN20_EN19_LEN (1)
  479. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN19 */
  480. #define IFX_DMA_ACCEN20_EN19_MSK (0x1)
  481. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN19 */
  482. #define IFX_DMA_ACCEN20_EN19_OFF (19)
  483. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN1 */
  484. #define IFX_DMA_ACCEN20_EN1_LEN (1)
  485. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN1 */
  486. #define IFX_DMA_ACCEN20_EN1_MSK (0x1)
  487. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN1 */
  488. #define IFX_DMA_ACCEN20_EN1_OFF (1)
  489. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN20 */
  490. #define IFX_DMA_ACCEN20_EN20_LEN (1)
  491. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN20 */
  492. #define IFX_DMA_ACCEN20_EN20_MSK (0x1)
  493. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN20 */
  494. #define IFX_DMA_ACCEN20_EN20_OFF (20)
  495. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN21 */
  496. #define IFX_DMA_ACCEN20_EN21_LEN (1)
  497. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN21 */
  498. #define IFX_DMA_ACCEN20_EN21_MSK (0x1)
  499. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN21 */
  500. #define IFX_DMA_ACCEN20_EN21_OFF (21)
  501. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN22 */
  502. #define IFX_DMA_ACCEN20_EN22_LEN (1)
  503. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN22 */
  504. #define IFX_DMA_ACCEN20_EN22_MSK (0x1)
  505. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN22 */
  506. #define IFX_DMA_ACCEN20_EN22_OFF (22)
  507. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN23 */
  508. #define IFX_DMA_ACCEN20_EN23_LEN (1)
  509. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN23 */
  510. #define IFX_DMA_ACCEN20_EN23_MSK (0x1)
  511. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN23 */
  512. #define IFX_DMA_ACCEN20_EN23_OFF (23)
  513. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN24 */
  514. #define IFX_DMA_ACCEN20_EN24_LEN (1)
  515. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN24 */
  516. #define IFX_DMA_ACCEN20_EN24_MSK (0x1)
  517. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN24 */
  518. #define IFX_DMA_ACCEN20_EN24_OFF (24)
  519. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN25 */
  520. #define IFX_DMA_ACCEN20_EN25_LEN (1)
  521. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN25 */
  522. #define IFX_DMA_ACCEN20_EN25_MSK (0x1)
  523. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN25 */
  524. #define IFX_DMA_ACCEN20_EN25_OFF (25)
  525. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN26 */
  526. #define IFX_DMA_ACCEN20_EN26_LEN (1)
  527. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN26 */
  528. #define IFX_DMA_ACCEN20_EN26_MSK (0x1)
  529. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN26 */
  530. #define IFX_DMA_ACCEN20_EN26_OFF (26)
  531. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN27 */
  532. #define IFX_DMA_ACCEN20_EN27_LEN (1)
  533. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN27 */
  534. #define IFX_DMA_ACCEN20_EN27_MSK (0x1)
  535. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN27 */
  536. #define IFX_DMA_ACCEN20_EN27_OFF (27)
  537. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN28 */
  538. #define IFX_DMA_ACCEN20_EN28_LEN (1)
  539. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN28 */
  540. #define IFX_DMA_ACCEN20_EN28_MSK (0x1)
  541. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN28 */
  542. #define IFX_DMA_ACCEN20_EN28_OFF (28)
  543. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN29 */
  544. #define IFX_DMA_ACCEN20_EN29_LEN (1)
  545. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN29 */
  546. #define IFX_DMA_ACCEN20_EN29_MSK (0x1)
  547. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN29 */
  548. #define IFX_DMA_ACCEN20_EN29_OFF (29)
  549. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN2 */
  550. #define IFX_DMA_ACCEN20_EN2_LEN (1)
  551. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN2 */
  552. #define IFX_DMA_ACCEN20_EN2_MSK (0x1)
  553. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN2 */
  554. #define IFX_DMA_ACCEN20_EN2_OFF (2)
  555. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN30 */
  556. #define IFX_DMA_ACCEN20_EN30_LEN (1)
  557. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN30 */
  558. #define IFX_DMA_ACCEN20_EN30_MSK (0x1)
  559. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN30 */
  560. #define IFX_DMA_ACCEN20_EN30_OFF (30)
  561. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN31 */
  562. #define IFX_DMA_ACCEN20_EN31_LEN (1)
  563. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN31 */
  564. #define IFX_DMA_ACCEN20_EN31_MSK (0x1)
  565. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN31 */
  566. #define IFX_DMA_ACCEN20_EN31_OFF (31)
  567. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN3 */
  568. #define IFX_DMA_ACCEN20_EN3_LEN (1)
  569. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN3 */
  570. #define IFX_DMA_ACCEN20_EN3_MSK (0x1)
  571. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN3 */
  572. #define IFX_DMA_ACCEN20_EN3_OFF (3)
  573. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN4 */
  574. #define IFX_DMA_ACCEN20_EN4_LEN (1)
  575. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN4 */
  576. #define IFX_DMA_ACCEN20_EN4_MSK (0x1)
  577. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN4 */
  578. #define IFX_DMA_ACCEN20_EN4_OFF (4)
  579. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN5 */
  580. #define IFX_DMA_ACCEN20_EN5_LEN (1)
  581. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN5 */
  582. #define IFX_DMA_ACCEN20_EN5_MSK (0x1)
  583. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN5 */
  584. #define IFX_DMA_ACCEN20_EN5_OFF (5)
  585. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN6 */
  586. #define IFX_DMA_ACCEN20_EN6_LEN (1)
  587. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN6 */
  588. #define IFX_DMA_ACCEN20_EN6_MSK (0x1)
  589. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN6 */
  590. #define IFX_DMA_ACCEN20_EN6_OFF (6)
  591. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN7 */
  592. #define IFX_DMA_ACCEN20_EN7_LEN (1)
  593. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN7 */
  594. #define IFX_DMA_ACCEN20_EN7_MSK (0x1)
  595. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN7 */
  596. #define IFX_DMA_ACCEN20_EN7_OFF (7)
  597. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN8 */
  598. #define IFX_DMA_ACCEN20_EN8_LEN (1)
  599. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN8 */
  600. #define IFX_DMA_ACCEN20_EN8_MSK (0x1)
  601. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN8 */
  602. #define IFX_DMA_ACCEN20_EN8_OFF (8)
  603. /** \\brief Length for Ifx_DMA_ACCEN20_Bits.EN9 */
  604. #define IFX_DMA_ACCEN20_EN9_LEN (1)
  605. /** \\brief Mask for Ifx_DMA_ACCEN20_Bits.EN9 */
  606. #define IFX_DMA_ACCEN20_EN9_MSK (0x1)
  607. /** \\brief Offset for Ifx_DMA_ACCEN20_Bits.EN9 */
  608. #define IFX_DMA_ACCEN20_EN9_OFF (9)
  609. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN0 */
  610. #define IFX_DMA_ACCEN30_EN0_LEN (1)
  611. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN0 */
  612. #define IFX_DMA_ACCEN30_EN0_MSK (0x1)
  613. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN0 */
  614. #define IFX_DMA_ACCEN30_EN0_OFF (0)
  615. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN10 */
  616. #define IFX_DMA_ACCEN30_EN10_LEN (1)
  617. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN10 */
  618. #define IFX_DMA_ACCEN30_EN10_MSK (0x1)
  619. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN10 */
  620. #define IFX_DMA_ACCEN30_EN10_OFF (10)
  621. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN11 */
  622. #define IFX_DMA_ACCEN30_EN11_LEN (1)
  623. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN11 */
  624. #define IFX_DMA_ACCEN30_EN11_MSK (0x1)
  625. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN11 */
  626. #define IFX_DMA_ACCEN30_EN11_OFF (11)
  627. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN12 */
  628. #define IFX_DMA_ACCEN30_EN12_LEN (1)
  629. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN12 */
  630. #define IFX_DMA_ACCEN30_EN12_MSK (0x1)
  631. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN12 */
  632. #define IFX_DMA_ACCEN30_EN12_OFF (12)
  633. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN13 */
  634. #define IFX_DMA_ACCEN30_EN13_LEN (1)
  635. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN13 */
  636. #define IFX_DMA_ACCEN30_EN13_MSK (0x1)
  637. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN13 */
  638. #define IFX_DMA_ACCEN30_EN13_OFF (13)
  639. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN14 */
  640. #define IFX_DMA_ACCEN30_EN14_LEN (1)
  641. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN14 */
  642. #define IFX_DMA_ACCEN30_EN14_MSK (0x1)
  643. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN14 */
  644. #define IFX_DMA_ACCEN30_EN14_OFF (14)
  645. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN15 */
  646. #define IFX_DMA_ACCEN30_EN15_LEN (1)
  647. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN15 */
  648. #define IFX_DMA_ACCEN30_EN15_MSK (0x1)
  649. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN15 */
  650. #define IFX_DMA_ACCEN30_EN15_OFF (15)
  651. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN16 */
  652. #define IFX_DMA_ACCEN30_EN16_LEN (1)
  653. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN16 */
  654. #define IFX_DMA_ACCEN30_EN16_MSK (0x1)
  655. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN16 */
  656. #define IFX_DMA_ACCEN30_EN16_OFF (16)
  657. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN17 */
  658. #define IFX_DMA_ACCEN30_EN17_LEN (1)
  659. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN17 */
  660. #define IFX_DMA_ACCEN30_EN17_MSK (0x1)
  661. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN17 */
  662. #define IFX_DMA_ACCEN30_EN17_OFF (17)
  663. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN18 */
  664. #define IFX_DMA_ACCEN30_EN18_LEN (1)
  665. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN18 */
  666. #define IFX_DMA_ACCEN30_EN18_MSK (0x1)
  667. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN18 */
  668. #define IFX_DMA_ACCEN30_EN18_OFF (18)
  669. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN19 */
  670. #define IFX_DMA_ACCEN30_EN19_LEN (1)
  671. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN19 */
  672. #define IFX_DMA_ACCEN30_EN19_MSK (0x1)
  673. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN19 */
  674. #define IFX_DMA_ACCEN30_EN19_OFF (19)
  675. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN1 */
  676. #define IFX_DMA_ACCEN30_EN1_LEN (1)
  677. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN1 */
  678. #define IFX_DMA_ACCEN30_EN1_MSK (0x1)
  679. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN1 */
  680. #define IFX_DMA_ACCEN30_EN1_OFF (1)
  681. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN20 */
  682. #define IFX_DMA_ACCEN30_EN20_LEN (1)
  683. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN20 */
  684. #define IFX_DMA_ACCEN30_EN20_MSK (0x1)
  685. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN20 */
  686. #define IFX_DMA_ACCEN30_EN20_OFF (20)
  687. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN21 */
  688. #define IFX_DMA_ACCEN30_EN21_LEN (1)
  689. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN21 */
  690. #define IFX_DMA_ACCEN30_EN21_MSK (0x1)
  691. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN21 */
  692. #define IFX_DMA_ACCEN30_EN21_OFF (21)
  693. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN22 */
  694. #define IFX_DMA_ACCEN30_EN22_LEN (1)
  695. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN22 */
  696. #define IFX_DMA_ACCEN30_EN22_MSK (0x1)
  697. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN22 */
  698. #define IFX_DMA_ACCEN30_EN22_OFF (22)
  699. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN23 */
  700. #define IFX_DMA_ACCEN30_EN23_LEN (1)
  701. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN23 */
  702. #define IFX_DMA_ACCEN30_EN23_MSK (0x1)
  703. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN23 */
  704. #define IFX_DMA_ACCEN30_EN23_OFF (23)
  705. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN24 */
  706. #define IFX_DMA_ACCEN30_EN24_LEN (1)
  707. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN24 */
  708. #define IFX_DMA_ACCEN30_EN24_MSK (0x1)
  709. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN24 */
  710. #define IFX_DMA_ACCEN30_EN24_OFF (24)
  711. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN25 */
  712. #define IFX_DMA_ACCEN30_EN25_LEN (1)
  713. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN25 */
  714. #define IFX_DMA_ACCEN30_EN25_MSK (0x1)
  715. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN25 */
  716. #define IFX_DMA_ACCEN30_EN25_OFF (25)
  717. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN26 */
  718. #define IFX_DMA_ACCEN30_EN26_LEN (1)
  719. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN26 */
  720. #define IFX_DMA_ACCEN30_EN26_MSK (0x1)
  721. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN26 */
  722. #define IFX_DMA_ACCEN30_EN26_OFF (26)
  723. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN27 */
  724. #define IFX_DMA_ACCEN30_EN27_LEN (1)
  725. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN27 */
  726. #define IFX_DMA_ACCEN30_EN27_MSK (0x1)
  727. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN27 */
  728. #define IFX_DMA_ACCEN30_EN27_OFF (27)
  729. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN28 */
  730. #define IFX_DMA_ACCEN30_EN28_LEN (1)
  731. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN28 */
  732. #define IFX_DMA_ACCEN30_EN28_MSK (0x1)
  733. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN28 */
  734. #define IFX_DMA_ACCEN30_EN28_OFF (28)
  735. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN29 */
  736. #define IFX_DMA_ACCEN30_EN29_LEN (1)
  737. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN29 */
  738. #define IFX_DMA_ACCEN30_EN29_MSK (0x1)
  739. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN29 */
  740. #define IFX_DMA_ACCEN30_EN29_OFF (29)
  741. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN2 */
  742. #define IFX_DMA_ACCEN30_EN2_LEN (1)
  743. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN2 */
  744. #define IFX_DMA_ACCEN30_EN2_MSK (0x1)
  745. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN2 */
  746. #define IFX_DMA_ACCEN30_EN2_OFF (2)
  747. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN30 */
  748. #define IFX_DMA_ACCEN30_EN30_LEN (1)
  749. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN30 */
  750. #define IFX_DMA_ACCEN30_EN30_MSK (0x1)
  751. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN30 */
  752. #define IFX_DMA_ACCEN30_EN30_OFF (30)
  753. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN31 */
  754. #define IFX_DMA_ACCEN30_EN31_LEN (1)
  755. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN31 */
  756. #define IFX_DMA_ACCEN30_EN31_MSK (0x1)
  757. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN31 */
  758. #define IFX_DMA_ACCEN30_EN31_OFF (31)
  759. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN3 */
  760. #define IFX_DMA_ACCEN30_EN3_LEN (1)
  761. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN3 */
  762. #define IFX_DMA_ACCEN30_EN3_MSK (0x1)
  763. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN3 */
  764. #define IFX_DMA_ACCEN30_EN3_OFF (3)
  765. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN4 */
  766. #define IFX_DMA_ACCEN30_EN4_LEN (1)
  767. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN4 */
  768. #define IFX_DMA_ACCEN30_EN4_MSK (0x1)
  769. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN4 */
  770. #define IFX_DMA_ACCEN30_EN4_OFF (4)
  771. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN5 */
  772. #define IFX_DMA_ACCEN30_EN5_LEN (1)
  773. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN5 */
  774. #define IFX_DMA_ACCEN30_EN5_MSK (0x1)
  775. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN5 */
  776. #define IFX_DMA_ACCEN30_EN5_OFF (5)
  777. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN6 */
  778. #define IFX_DMA_ACCEN30_EN6_LEN (1)
  779. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN6 */
  780. #define IFX_DMA_ACCEN30_EN6_MSK (0x1)
  781. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN6 */
  782. #define IFX_DMA_ACCEN30_EN6_OFF (6)
  783. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN7 */
  784. #define IFX_DMA_ACCEN30_EN7_LEN (1)
  785. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN7 */
  786. #define IFX_DMA_ACCEN30_EN7_MSK (0x1)
  787. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN7 */
  788. #define IFX_DMA_ACCEN30_EN7_OFF (7)
  789. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN8 */
  790. #define IFX_DMA_ACCEN30_EN8_LEN (1)
  791. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN8 */
  792. #define IFX_DMA_ACCEN30_EN8_MSK (0x1)
  793. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN8 */
  794. #define IFX_DMA_ACCEN30_EN8_OFF (8)
  795. /** \\brief Length for Ifx_DMA_ACCEN30_Bits.EN9 */
  796. #define IFX_DMA_ACCEN30_EN9_LEN (1)
  797. /** \\brief Mask for Ifx_DMA_ACCEN30_Bits.EN9 */
  798. #define IFX_DMA_ACCEN30_EN9_MSK (0x1)
  799. /** \\brief Offset for Ifx_DMA_ACCEN30_Bits.EN9 */
  800. #define IFX_DMA_ACCEN30_EN9_OFF (9)
  801. /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CDER */
  802. #define IFX_DMA_BLK_CLRE_CDER_LEN (1)
  803. /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CDER */
  804. #define IFX_DMA_BLK_CLRE_CDER_MSK (0x1)
  805. /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CDER */
  806. #define IFX_DMA_BLK_CLRE_CDER_OFF (17)
  807. /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CDLLER */
  808. #define IFX_DMA_BLK_CLRE_CDLLER_LEN (1)
  809. /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CDLLER */
  810. #define IFX_DMA_BLK_CLRE_CDLLER_MSK (0x1)
  811. /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CDLLER */
  812. #define IFX_DMA_BLK_CLRE_CDLLER_OFF (26)
  813. /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CRAMER */
  814. #define IFX_DMA_BLK_CLRE_CRAMER_LEN (1)
  815. /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CRAMER */
  816. #define IFX_DMA_BLK_CLRE_CRAMER_MSK (0x1)
  817. /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CRAMER */
  818. #define IFX_DMA_BLK_CLRE_CRAMER_OFF (24)
  819. /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CSER */
  820. #define IFX_DMA_BLK_CLRE_CSER_LEN (1)
  821. /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CSER */
  822. #define IFX_DMA_BLK_CLRE_CSER_MSK (0x1)
  823. /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CSER */
  824. #define IFX_DMA_BLK_CLRE_CSER_OFF (16)
  825. /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CSLLER */
  826. #define IFX_DMA_BLK_CLRE_CSLLER_LEN (1)
  827. /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CSLLER */
  828. #define IFX_DMA_BLK_CLRE_CSLLER_MSK (0x1)
  829. /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CSLLER */
  830. #define IFX_DMA_BLK_CLRE_CSLLER_OFF (25)
  831. /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CSPBER */
  832. #define IFX_DMA_BLK_CLRE_CSPBER_LEN (1)
  833. /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CSPBER */
  834. #define IFX_DMA_BLK_CLRE_CSPBER_MSK (0x1)
  835. /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CSPBER */
  836. #define IFX_DMA_BLK_CLRE_CSPBER_OFF (20)
  837. /** \\brief Length for Ifx_DMA_BLK_CLRE_Bits.CSRIER */
  838. #define IFX_DMA_BLK_CLRE_CSRIER_LEN (1)
  839. /** \\brief Mask for Ifx_DMA_BLK_CLRE_Bits.CSRIER */
  840. #define IFX_DMA_BLK_CLRE_CSRIER_MSK (0x1)
  841. /** \\brief Offset for Ifx_DMA_BLK_CLRE_Bits.CSRIER */
  842. #define IFX_DMA_BLK_CLRE_CSRIER_OFF (21)
  843. /** \\brief Length for Ifx_DMA_BLK_EER_Bits.EDER */
  844. #define IFX_DMA_BLK_EER_EDER_LEN (1)
  845. /** \\brief Mask for Ifx_DMA_BLK_EER_Bits.EDER */
  846. #define IFX_DMA_BLK_EER_EDER_MSK (0x1)
  847. /** \\brief Offset for Ifx_DMA_BLK_EER_Bits.EDER */
  848. #define IFX_DMA_BLK_EER_EDER_OFF (17)
  849. /** \\brief Length for Ifx_DMA_BLK_EER_Bits.ELER */
  850. #define IFX_DMA_BLK_EER_ELER_LEN (1)
  851. /** \\brief Mask for Ifx_DMA_BLK_EER_Bits.ELER */
  852. #define IFX_DMA_BLK_EER_ELER_MSK (0x1)
  853. /** \\brief Offset for Ifx_DMA_BLK_EER_Bits.ELER */
  854. #define IFX_DMA_BLK_EER_ELER_OFF (26)
  855. /** \\brief Length for Ifx_DMA_BLK_EER_Bits.ERER */
  856. #define IFX_DMA_BLK_EER_ERER_LEN (1)
  857. /** \\brief Mask for Ifx_DMA_BLK_EER_Bits.ERER */
  858. #define IFX_DMA_BLK_EER_ERER_MSK (0x1)
  859. /** \\brief Offset for Ifx_DMA_BLK_EER_Bits.ERER */
  860. #define IFX_DMA_BLK_EER_ERER_OFF (24)
  861. /** \\brief Length for Ifx_DMA_BLK_EER_Bits.ESER */
  862. #define IFX_DMA_BLK_EER_ESER_LEN (1)
  863. /** \\brief Mask for Ifx_DMA_BLK_EER_Bits.ESER */
  864. #define IFX_DMA_BLK_EER_ESER_MSK (0x1)
  865. /** \\brief Offset for Ifx_DMA_BLK_EER_Bits.ESER */
  866. #define IFX_DMA_BLK_EER_ESER_OFF (16)
  867. /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.DER */
  868. #define IFX_DMA_BLK_ERRSR_DER_LEN (1)
  869. /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.DER */
  870. #define IFX_DMA_BLK_ERRSR_DER_MSK (0x1)
  871. /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.DER */
  872. #define IFX_DMA_BLK_ERRSR_DER_OFF (17)
  873. /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.DLLER */
  874. #define IFX_DMA_BLK_ERRSR_DLLER_LEN (1)
  875. /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.DLLER */
  876. #define IFX_DMA_BLK_ERRSR_DLLER_MSK (0x1)
  877. /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.DLLER */
  878. #define IFX_DMA_BLK_ERRSR_DLLER_OFF (26)
  879. /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.LEC */
  880. #define IFX_DMA_BLK_ERRSR_LEC_LEN (7)
  881. /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.LEC */
  882. #define IFX_DMA_BLK_ERRSR_LEC_MSK (0x7f)
  883. /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.LEC */
  884. #define IFX_DMA_BLK_ERRSR_LEC_OFF (0)
  885. /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.RAMER */
  886. #define IFX_DMA_BLK_ERRSR_RAMER_LEN (1)
  887. /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.RAMER */
  888. #define IFX_DMA_BLK_ERRSR_RAMER_MSK (0x1)
  889. /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.RAMER */
  890. #define IFX_DMA_BLK_ERRSR_RAMER_OFF (24)
  891. /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.SER */
  892. #define IFX_DMA_BLK_ERRSR_SER_LEN (1)
  893. /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.SER */
  894. #define IFX_DMA_BLK_ERRSR_SER_MSK (0x1)
  895. /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.SER */
  896. #define IFX_DMA_BLK_ERRSR_SER_OFF (16)
  897. /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.SLLER */
  898. #define IFX_DMA_BLK_ERRSR_SLLER_LEN (1)
  899. /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.SLLER */
  900. #define IFX_DMA_BLK_ERRSR_SLLER_MSK (0x1)
  901. /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.SLLER */
  902. #define IFX_DMA_BLK_ERRSR_SLLER_OFF (25)
  903. /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.SPBER */
  904. #define IFX_DMA_BLK_ERRSR_SPBER_LEN (1)
  905. /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.SPBER */
  906. #define IFX_DMA_BLK_ERRSR_SPBER_MSK (0x1)
  907. /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.SPBER */
  908. #define IFX_DMA_BLK_ERRSR_SPBER_OFF (20)
  909. /** \\brief Length for Ifx_DMA_BLK_ERRSR_Bits.SRIER */
  910. #define IFX_DMA_BLK_ERRSR_SRIER_LEN (1)
  911. /** \\brief Mask for Ifx_DMA_BLK_ERRSR_Bits.SRIER */
  912. #define IFX_DMA_BLK_ERRSR_SRIER_MSK (0x1)
  913. /** \\brief Offset for Ifx_DMA_BLK_ERRSR_Bits.SRIER */
  914. #define IFX_DMA_BLK_ERRSR_SRIER_OFF (21)
  915. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.CBLD */
  916. #define IFX_DMA_BLK_ME_ADICR_CBLD_LEN (4)
  917. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.CBLD */
  918. #define IFX_DMA_BLK_ME_ADICR_CBLD_MSK (0xf)
  919. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.CBLD */
  920. #define IFX_DMA_BLK_ME_ADICR_CBLD_OFF (12)
  921. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.CBLS */
  922. #define IFX_DMA_BLK_ME_ADICR_CBLS_LEN (4)
  923. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.CBLS */
  924. #define IFX_DMA_BLK_ME_ADICR_CBLS_MSK (0xf)
  925. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.CBLS */
  926. #define IFX_DMA_BLK_ME_ADICR_CBLS_OFF (8)
  927. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.DCBE */
  928. #define IFX_DMA_BLK_ME_ADICR_DCBE_LEN (1)
  929. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.DCBE */
  930. #define IFX_DMA_BLK_ME_ADICR_DCBE_MSK (0x1)
  931. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.DCBE */
  932. #define IFX_DMA_BLK_ME_ADICR_DCBE_OFF (21)
  933. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.DMF */
  934. #define IFX_DMA_BLK_ME_ADICR_DMF_LEN (3)
  935. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.DMF */
  936. #define IFX_DMA_BLK_ME_ADICR_DMF_MSK (0x7)
  937. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.DMF */
  938. #define IFX_DMA_BLK_ME_ADICR_DMF_OFF (4)
  939. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.ETRL */
  940. #define IFX_DMA_BLK_ME_ADICR_ETRL_LEN (1)
  941. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.ETRL */
  942. #define IFX_DMA_BLK_ME_ADICR_ETRL_MSK (0x1)
  943. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.ETRL */
  944. #define IFX_DMA_BLK_ME_ADICR_ETRL_OFF (23)
  945. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.INCD */
  946. #define IFX_DMA_BLK_ME_ADICR_INCD_LEN (1)
  947. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.INCD */
  948. #define IFX_DMA_BLK_ME_ADICR_INCD_MSK (0x1)
  949. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.INCD */
  950. #define IFX_DMA_BLK_ME_ADICR_INCD_OFF (7)
  951. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.INCS */
  952. #define IFX_DMA_BLK_ME_ADICR_INCS_LEN (1)
  953. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.INCS */
  954. #define IFX_DMA_BLK_ME_ADICR_INCS_MSK (0x1)
  955. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.INCS */
  956. #define IFX_DMA_BLK_ME_ADICR_INCS_OFF (3)
  957. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.INTCT */
  958. #define IFX_DMA_BLK_ME_ADICR_INTCT_LEN (2)
  959. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.INTCT */
  960. #define IFX_DMA_BLK_ME_ADICR_INTCT_MSK (0x3)
  961. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.INTCT */
  962. #define IFX_DMA_BLK_ME_ADICR_INTCT_OFF (26)
  963. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.IRDV */
  964. #define IFX_DMA_BLK_ME_ADICR_IRDV_LEN (4)
  965. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.IRDV */
  966. #define IFX_DMA_BLK_ME_ADICR_IRDV_MSK (0xf)
  967. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.IRDV */
  968. #define IFX_DMA_BLK_ME_ADICR_IRDV_OFF (28)
  969. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.SCBE */
  970. #define IFX_DMA_BLK_ME_ADICR_SCBE_LEN (1)
  971. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.SCBE */
  972. #define IFX_DMA_BLK_ME_ADICR_SCBE_MSK (0x1)
  973. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.SCBE */
  974. #define IFX_DMA_BLK_ME_ADICR_SCBE_OFF (20)
  975. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.SHCT */
  976. #define IFX_DMA_BLK_ME_ADICR_SHCT_LEN (4)
  977. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.SHCT */
  978. #define IFX_DMA_BLK_ME_ADICR_SHCT_MSK (0xf)
  979. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.SHCT */
  980. #define IFX_DMA_BLK_ME_ADICR_SHCT_OFF (16)
  981. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.SMF */
  982. #define IFX_DMA_BLK_ME_ADICR_SMF_LEN (3)
  983. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.SMF */
  984. #define IFX_DMA_BLK_ME_ADICR_SMF_MSK (0x7)
  985. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.SMF */
  986. #define IFX_DMA_BLK_ME_ADICR_SMF_OFF (0)
  987. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.STAMP */
  988. #define IFX_DMA_BLK_ME_ADICR_STAMP_LEN (1)
  989. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.STAMP */
  990. #define IFX_DMA_BLK_ME_ADICR_STAMP_MSK (0x1)
  991. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.STAMP */
  992. #define IFX_DMA_BLK_ME_ADICR_STAMP_OFF (22)
  993. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.WRPDE */
  994. #define IFX_DMA_BLK_ME_ADICR_WRPDE_LEN (1)
  995. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.WRPDE */
  996. #define IFX_DMA_BLK_ME_ADICR_WRPDE_MSK (0x1)
  997. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.WRPDE */
  998. #define IFX_DMA_BLK_ME_ADICR_WRPDE_OFF (25)
  999. /** \\brief Length for Ifx_DMA_BLK_ME_ADICR_Bits.WRPSE */
  1000. #define IFX_DMA_BLK_ME_ADICR_WRPSE_LEN (1)
  1001. /** \\brief Mask for Ifx_DMA_BLK_ME_ADICR_Bits.WRPSE */
  1002. #define IFX_DMA_BLK_ME_ADICR_WRPSE_MSK (0x1)
  1003. /** \\brief Offset for Ifx_DMA_BLK_ME_ADICR_Bits.WRPSE */
  1004. #define IFX_DMA_BLK_ME_ADICR_WRPSE_OFF (24)
  1005. /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.BLKM */
  1006. #define IFX_DMA_BLK_ME_CHCR_BLKM_LEN (3)
  1007. /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.BLKM */
  1008. #define IFX_DMA_BLK_ME_CHCR_BLKM_MSK (0x7)
  1009. /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.BLKM */
  1010. #define IFX_DMA_BLK_ME_CHCR_BLKM_OFF (16)
  1011. /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.CHDW */
  1012. #define IFX_DMA_BLK_ME_CHCR_CHDW_LEN (3)
  1013. /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.CHDW */
  1014. #define IFX_DMA_BLK_ME_CHCR_CHDW_MSK (0x7)
  1015. /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.CHDW */
  1016. #define IFX_DMA_BLK_ME_CHCR_CHDW_OFF (21)
  1017. /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.CHMODE */
  1018. #define IFX_DMA_BLK_ME_CHCR_CHMODE_LEN (1)
  1019. /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.CHMODE */
  1020. #define IFX_DMA_BLK_ME_CHCR_CHMODE_MSK (0x1)
  1021. /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.CHMODE */
  1022. #define IFX_DMA_BLK_ME_CHCR_CHMODE_OFF (20)
  1023. /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.DMAPRIO */
  1024. #define IFX_DMA_BLK_ME_CHCR_DMAPRIO_LEN (2)
  1025. /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.DMAPRIO */
  1026. #define IFX_DMA_BLK_ME_CHCR_DMAPRIO_MSK (0x3)
  1027. /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.DMAPRIO */
  1028. #define IFX_DMA_BLK_ME_CHCR_DMAPRIO_OFF (30)
  1029. /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.PATSEL */
  1030. #define IFX_DMA_BLK_ME_CHCR_PATSEL_LEN (3)
  1031. /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.PATSEL */
  1032. #define IFX_DMA_BLK_ME_CHCR_PATSEL_MSK (0x7)
  1033. /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.PATSEL */
  1034. #define IFX_DMA_BLK_ME_CHCR_PATSEL_OFF (24)
  1035. /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.PRSEL */
  1036. #define IFX_DMA_BLK_ME_CHCR_PRSEL_LEN (1)
  1037. /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.PRSEL */
  1038. #define IFX_DMA_BLK_ME_CHCR_PRSEL_MSK (0x1)
  1039. /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.PRSEL */
  1040. #define IFX_DMA_BLK_ME_CHCR_PRSEL_OFF (28)
  1041. /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.RROAT */
  1042. #define IFX_DMA_BLK_ME_CHCR_RROAT_LEN (1)
  1043. /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.RROAT */
  1044. #define IFX_DMA_BLK_ME_CHCR_RROAT_MSK (0x1)
  1045. /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.RROAT */
  1046. #define IFX_DMA_BLK_ME_CHCR_RROAT_OFF (19)
  1047. /** \\brief Length for Ifx_DMA_BLK_ME_CHCR_Bits.TREL */
  1048. #define IFX_DMA_BLK_ME_CHCR_TREL_LEN (14)
  1049. /** \\brief Mask for Ifx_DMA_BLK_ME_CHCR_Bits.TREL */
  1050. #define IFX_DMA_BLK_ME_CHCR_TREL_MSK (0x3fff)
  1051. /** \\brief Offset for Ifx_DMA_BLK_ME_CHCR_Bits.TREL */
  1052. #define IFX_DMA_BLK_ME_CHCR_TREL_OFF (0)
  1053. /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.BUFFER */
  1054. #define IFX_DMA_BLK_ME_CHSR_BUFFER_LEN (1)
  1055. /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.BUFFER */
  1056. #define IFX_DMA_BLK_ME_CHSR_BUFFER_MSK (0x1)
  1057. /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.BUFFER */
  1058. #define IFX_DMA_BLK_ME_CHSR_BUFFER_OFF (22)
  1059. /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.FROZEN */
  1060. #define IFX_DMA_BLK_ME_CHSR_FROZEN_LEN (1)
  1061. /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.FROZEN */
  1062. #define IFX_DMA_BLK_ME_CHSR_FROZEN_MSK (0x1)
  1063. /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.FROZEN */
  1064. #define IFX_DMA_BLK_ME_CHSR_FROZEN_OFF (23)
  1065. /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.ICH */
  1066. #define IFX_DMA_BLK_ME_CHSR_ICH_LEN (1)
  1067. /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.ICH */
  1068. #define IFX_DMA_BLK_ME_CHSR_ICH_MSK (0x1)
  1069. /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.ICH */
  1070. #define IFX_DMA_BLK_ME_CHSR_ICH_OFF (18)
  1071. /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.IPM */
  1072. #define IFX_DMA_BLK_ME_CHSR_IPM_LEN (1)
  1073. /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.IPM */
  1074. #define IFX_DMA_BLK_ME_CHSR_IPM_MSK (0x1)
  1075. /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.IPM */
  1076. #define IFX_DMA_BLK_ME_CHSR_IPM_OFF (19)
  1077. /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.LXO */
  1078. #define IFX_DMA_BLK_ME_CHSR_LXO_LEN (1)
  1079. /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.LXO */
  1080. #define IFX_DMA_BLK_ME_CHSR_LXO_MSK (0x1)
  1081. /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.LXO */
  1082. #define IFX_DMA_BLK_ME_CHSR_LXO_OFF (15)
  1083. /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.TCOUNT */
  1084. #define IFX_DMA_BLK_ME_CHSR_TCOUNT_LEN (14)
  1085. /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.TCOUNT */
  1086. #define IFX_DMA_BLK_ME_CHSR_TCOUNT_MSK (0x3fff)
  1087. /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.TCOUNT */
  1088. #define IFX_DMA_BLK_ME_CHSR_TCOUNT_OFF (0)
  1089. /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.WRPD */
  1090. #define IFX_DMA_BLK_ME_CHSR_WRPD_LEN (1)
  1091. /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.WRPD */
  1092. #define IFX_DMA_BLK_ME_CHSR_WRPD_MSK (0x1)
  1093. /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.WRPD */
  1094. #define IFX_DMA_BLK_ME_CHSR_WRPD_OFF (17)
  1095. /** \\brief Length for Ifx_DMA_BLK_ME_CHSR_Bits.WRPS */
  1096. #define IFX_DMA_BLK_ME_CHSR_WRPS_LEN (1)
  1097. /** \\brief Mask for Ifx_DMA_BLK_ME_CHSR_Bits.WRPS */
  1098. #define IFX_DMA_BLK_ME_CHSR_WRPS_MSK (0x1)
  1099. /** \\brief Offset for Ifx_DMA_BLK_ME_CHSR_Bits.WRPS */
  1100. #define IFX_DMA_BLK_ME_CHSR_WRPS_OFF (16)
  1101. /** \\brief Length for Ifx_DMA_BLK_ME_DADR_Bits.DADR */
  1102. #define IFX_DMA_BLK_ME_DADR_DADR_LEN (32)
  1103. /** \\brief Mask for Ifx_DMA_BLK_ME_DADR_Bits.DADR */
  1104. #define IFX_DMA_BLK_ME_DADR_DADR_MSK (0xffffffff)
  1105. /** \\brief Offset for Ifx_DMA_BLK_ME_DADR_Bits.DADR */
  1106. #define IFX_DMA_BLK_ME_DADR_DADR_OFF (0)
  1107. /** \\brief Length for Ifx_DMA_BLK_ME_R0_Bits.RD00 */
  1108. #define IFX_DMA_BLK_ME_R0_RD00_LEN (8)
  1109. /** \\brief Mask for Ifx_DMA_BLK_ME_R0_Bits.RD00 */
  1110. #define IFX_DMA_BLK_ME_R0_RD00_MSK (0xff)
  1111. /** \\brief Offset for Ifx_DMA_BLK_ME_R0_Bits.RD00 */
  1112. #define IFX_DMA_BLK_ME_R0_RD00_OFF (0)
  1113. /** \\brief Length for Ifx_DMA_BLK_ME_R0_Bits.RD01 */
  1114. #define IFX_DMA_BLK_ME_R0_RD01_LEN (8)
  1115. /** \\brief Mask for Ifx_DMA_BLK_ME_R0_Bits.RD01 */
  1116. #define IFX_DMA_BLK_ME_R0_RD01_MSK (0xff)
  1117. /** \\brief Offset for Ifx_DMA_BLK_ME_R0_Bits.RD01 */
  1118. #define IFX_DMA_BLK_ME_R0_RD01_OFF (8)
  1119. /** \\brief Length for Ifx_DMA_BLK_ME_R0_Bits.RD02 */
  1120. #define IFX_DMA_BLK_ME_R0_RD02_LEN (8)
  1121. /** \\brief Mask for Ifx_DMA_BLK_ME_R0_Bits.RD02 */
  1122. #define IFX_DMA_BLK_ME_R0_RD02_MSK (0xff)
  1123. /** \\brief Offset for Ifx_DMA_BLK_ME_R0_Bits.RD02 */
  1124. #define IFX_DMA_BLK_ME_R0_RD02_OFF (16)
  1125. /** \\brief Length for Ifx_DMA_BLK_ME_R0_Bits.RD03 */
  1126. #define IFX_DMA_BLK_ME_R0_RD03_LEN (8)
  1127. /** \\brief Mask for Ifx_DMA_BLK_ME_R0_Bits.RD03 */
  1128. #define IFX_DMA_BLK_ME_R0_RD03_MSK (0xff)
  1129. /** \\brief Offset for Ifx_DMA_BLK_ME_R0_Bits.RD03 */
  1130. #define IFX_DMA_BLK_ME_R0_RD03_OFF (24)
  1131. /** \\brief Length for Ifx_DMA_BLK_ME_R1_Bits.RD10 */
  1132. #define IFX_DMA_BLK_ME_R1_RD10_LEN (8)
  1133. /** \\brief Mask for Ifx_DMA_BLK_ME_R1_Bits.RD10 */
  1134. #define IFX_DMA_BLK_ME_R1_RD10_MSK (0xff)
  1135. /** \\brief Offset for Ifx_DMA_BLK_ME_R1_Bits.RD10 */
  1136. #define IFX_DMA_BLK_ME_R1_RD10_OFF (0)
  1137. /** \\brief Length for Ifx_DMA_BLK_ME_R1_Bits.RD11 */
  1138. #define IFX_DMA_BLK_ME_R1_RD11_LEN (8)
  1139. /** \\brief Mask for Ifx_DMA_BLK_ME_R1_Bits.RD11 */
  1140. #define IFX_DMA_BLK_ME_R1_RD11_MSK (0xff)
  1141. /** \\brief Offset for Ifx_DMA_BLK_ME_R1_Bits.RD11 */
  1142. #define IFX_DMA_BLK_ME_R1_RD11_OFF (8)
  1143. /** \\brief Length for Ifx_DMA_BLK_ME_R1_Bits.RD12 */
  1144. #define IFX_DMA_BLK_ME_R1_RD12_LEN (8)
  1145. /** \\brief Mask for Ifx_DMA_BLK_ME_R1_Bits.RD12 */
  1146. #define IFX_DMA_BLK_ME_R1_RD12_MSK (0xff)
  1147. /** \\brief Offset for Ifx_DMA_BLK_ME_R1_Bits.RD12 */
  1148. #define IFX_DMA_BLK_ME_R1_RD12_OFF (16)
  1149. /** \\brief Length for Ifx_DMA_BLK_ME_R1_Bits.RD13 */
  1150. #define IFX_DMA_BLK_ME_R1_RD13_LEN (8)
  1151. /** \\brief Mask for Ifx_DMA_BLK_ME_R1_Bits.RD13 */
  1152. #define IFX_DMA_BLK_ME_R1_RD13_MSK (0xff)
  1153. /** \\brief Offset for Ifx_DMA_BLK_ME_R1_Bits.RD13 */
  1154. #define IFX_DMA_BLK_ME_R1_RD13_OFF (24)
  1155. /** \\brief Length for Ifx_DMA_BLK_ME_R2_Bits.RD20 */
  1156. #define IFX_DMA_BLK_ME_R2_RD20_LEN (8)
  1157. /** \\brief Mask for Ifx_DMA_BLK_ME_R2_Bits.RD20 */
  1158. #define IFX_DMA_BLK_ME_R2_RD20_MSK (0xff)
  1159. /** \\brief Offset for Ifx_DMA_BLK_ME_R2_Bits.RD20 */
  1160. #define IFX_DMA_BLK_ME_R2_RD20_OFF (0)
  1161. /** \\brief Length for Ifx_DMA_BLK_ME_R2_Bits.RD21 */
  1162. #define IFX_DMA_BLK_ME_R2_RD21_LEN (8)
  1163. /** \\brief Mask for Ifx_DMA_BLK_ME_R2_Bits.RD21 */
  1164. #define IFX_DMA_BLK_ME_R2_RD21_MSK (0xff)
  1165. /** \\brief Offset for Ifx_DMA_BLK_ME_R2_Bits.RD21 */
  1166. #define IFX_DMA_BLK_ME_R2_RD21_OFF (8)
  1167. /** \\brief Length for Ifx_DMA_BLK_ME_R2_Bits.RD22 */
  1168. #define IFX_DMA_BLK_ME_R2_RD22_LEN (8)
  1169. /** \\brief Mask for Ifx_DMA_BLK_ME_R2_Bits.RD22 */
  1170. #define IFX_DMA_BLK_ME_R2_RD22_MSK (0xff)
  1171. /** \\brief Offset for Ifx_DMA_BLK_ME_R2_Bits.RD22 */
  1172. #define IFX_DMA_BLK_ME_R2_RD22_OFF (16)
  1173. /** \\brief Length for Ifx_DMA_BLK_ME_R2_Bits.RD23 */
  1174. #define IFX_DMA_BLK_ME_R2_RD23_LEN (8)
  1175. /** \\brief Mask for Ifx_DMA_BLK_ME_R2_Bits.RD23 */
  1176. #define IFX_DMA_BLK_ME_R2_RD23_MSK (0xff)
  1177. /** \\brief Offset for Ifx_DMA_BLK_ME_R2_Bits.RD23 */
  1178. #define IFX_DMA_BLK_ME_R2_RD23_OFF (24)
  1179. /** \\brief Length for Ifx_DMA_BLK_ME_R3_Bits.RD30 */
  1180. #define IFX_DMA_BLK_ME_R3_RD30_LEN (8)
  1181. /** \\brief Mask for Ifx_DMA_BLK_ME_R3_Bits.RD30 */
  1182. #define IFX_DMA_BLK_ME_R3_RD30_MSK (0xff)
  1183. /** \\brief Offset for Ifx_DMA_BLK_ME_R3_Bits.RD30 */
  1184. #define IFX_DMA_BLK_ME_R3_RD30_OFF (0)
  1185. /** \\brief Length for Ifx_DMA_BLK_ME_R3_Bits.RD31 */
  1186. #define IFX_DMA_BLK_ME_R3_RD31_LEN (8)
  1187. /** \\brief Mask for Ifx_DMA_BLK_ME_R3_Bits.RD31 */
  1188. #define IFX_DMA_BLK_ME_R3_RD31_MSK (0xff)
  1189. /** \\brief Offset for Ifx_DMA_BLK_ME_R3_Bits.RD31 */
  1190. #define IFX_DMA_BLK_ME_R3_RD31_OFF (8)
  1191. /** \\brief Length for Ifx_DMA_BLK_ME_R3_Bits.RD32 */
  1192. #define IFX_DMA_BLK_ME_R3_RD32_LEN (8)
  1193. /** \\brief Mask for Ifx_DMA_BLK_ME_R3_Bits.RD32 */
  1194. #define IFX_DMA_BLK_ME_R3_RD32_MSK (0xff)
  1195. /** \\brief Offset for Ifx_DMA_BLK_ME_R3_Bits.RD32 */
  1196. #define IFX_DMA_BLK_ME_R3_RD32_OFF (16)
  1197. /** \\brief Length for Ifx_DMA_BLK_ME_R3_Bits.RD33 */
  1198. #define IFX_DMA_BLK_ME_R3_RD33_LEN (8)
  1199. /** \\brief Mask for Ifx_DMA_BLK_ME_R3_Bits.RD33 */
  1200. #define IFX_DMA_BLK_ME_R3_RD33_MSK (0xff)
  1201. /** \\brief Offset for Ifx_DMA_BLK_ME_R3_Bits.RD33 */
  1202. #define IFX_DMA_BLK_ME_R3_RD33_OFF (24)
  1203. /** \\brief Length for Ifx_DMA_BLK_ME_R4_Bits.RD40 */
  1204. #define IFX_DMA_BLK_ME_R4_RD40_LEN (8)
  1205. /** \\brief Mask for Ifx_DMA_BLK_ME_R4_Bits.RD40 */
  1206. #define IFX_DMA_BLK_ME_R4_RD40_MSK (0xff)
  1207. /** \\brief Offset for Ifx_DMA_BLK_ME_R4_Bits.RD40 */
  1208. #define IFX_DMA_BLK_ME_R4_RD40_OFF (0)
  1209. /** \\brief Length for Ifx_DMA_BLK_ME_R4_Bits.RD41 */
  1210. #define IFX_DMA_BLK_ME_R4_RD41_LEN (8)
  1211. /** \\brief Mask for Ifx_DMA_BLK_ME_R4_Bits.RD41 */
  1212. #define IFX_DMA_BLK_ME_R4_RD41_MSK (0xff)
  1213. /** \\brief Offset for Ifx_DMA_BLK_ME_R4_Bits.RD41 */
  1214. #define IFX_DMA_BLK_ME_R4_RD41_OFF (8)
  1215. /** \\brief Length for Ifx_DMA_BLK_ME_R4_Bits.RD42 */
  1216. #define IFX_DMA_BLK_ME_R4_RD42_LEN (8)
  1217. /** \\brief Mask for Ifx_DMA_BLK_ME_R4_Bits.RD42 */
  1218. #define IFX_DMA_BLK_ME_R4_RD42_MSK (0xff)
  1219. /** \\brief Offset for Ifx_DMA_BLK_ME_R4_Bits.RD42 */
  1220. #define IFX_DMA_BLK_ME_R4_RD42_OFF (16)
  1221. /** \\brief Length for Ifx_DMA_BLK_ME_R4_Bits.RD43 */
  1222. #define IFX_DMA_BLK_ME_R4_RD43_LEN (8)
  1223. /** \\brief Mask for Ifx_DMA_BLK_ME_R4_Bits.RD43 */
  1224. #define IFX_DMA_BLK_ME_R4_RD43_MSK (0xff)
  1225. /** \\brief Offset for Ifx_DMA_BLK_ME_R4_Bits.RD43 */
  1226. #define IFX_DMA_BLK_ME_R4_RD43_OFF (24)
  1227. /** \\brief Length for Ifx_DMA_BLK_ME_R5_Bits.RD50 */
  1228. #define IFX_DMA_BLK_ME_R5_RD50_LEN (8)
  1229. /** \\brief Mask for Ifx_DMA_BLK_ME_R5_Bits.RD50 */
  1230. #define IFX_DMA_BLK_ME_R5_RD50_MSK (0xff)
  1231. /** \\brief Offset for Ifx_DMA_BLK_ME_R5_Bits.RD50 */
  1232. #define IFX_DMA_BLK_ME_R5_RD50_OFF (0)
  1233. /** \\brief Length for Ifx_DMA_BLK_ME_R5_Bits.RD51 */
  1234. #define IFX_DMA_BLK_ME_R5_RD51_LEN (8)
  1235. /** \\brief Mask for Ifx_DMA_BLK_ME_R5_Bits.RD51 */
  1236. #define IFX_DMA_BLK_ME_R5_RD51_MSK (0xff)
  1237. /** \\brief Offset for Ifx_DMA_BLK_ME_R5_Bits.RD51 */
  1238. #define IFX_DMA_BLK_ME_R5_RD51_OFF (8)
  1239. /** \\brief Length for Ifx_DMA_BLK_ME_R5_Bits.RD52 */
  1240. #define IFX_DMA_BLK_ME_R5_RD52_LEN (8)
  1241. /** \\brief Mask for Ifx_DMA_BLK_ME_R5_Bits.RD52 */
  1242. #define IFX_DMA_BLK_ME_R5_RD52_MSK (0xff)
  1243. /** \\brief Offset for Ifx_DMA_BLK_ME_R5_Bits.RD52 */
  1244. #define IFX_DMA_BLK_ME_R5_RD52_OFF (16)
  1245. /** \\brief Length for Ifx_DMA_BLK_ME_R5_Bits.RD53 */
  1246. #define IFX_DMA_BLK_ME_R5_RD53_LEN (8)
  1247. /** \\brief Mask for Ifx_DMA_BLK_ME_R5_Bits.RD53 */
  1248. #define IFX_DMA_BLK_ME_R5_RD53_MSK (0xff)
  1249. /** \\brief Offset for Ifx_DMA_BLK_ME_R5_Bits.RD53 */
  1250. #define IFX_DMA_BLK_ME_R5_RD53_OFF (24)
  1251. /** \\brief Length for Ifx_DMA_BLK_ME_R6_Bits.RD60 */
  1252. #define IFX_DMA_BLK_ME_R6_RD60_LEN (8)
  1253. /** \\brief Mask for Ifx_DMA_BLK_ME_R6_Bits.RD60 */
  1254. #define IFX_DMA_BLK_ME_R6_RD60_MSK (0xff)
  1255. /** \\brief Offset for Ifx_DMA_BLK_ME_R6_Bits.RD60 */
  1256. #define IFX_DMA_BLK_ME_R6_RD60_OFF (0)
  1257. /** \\brief Length for Ifx_DMA_BLK_ME_R6_Bits.RD61 */
  1258. #define IFX_DMA_BLK_ME_R6_RD61_LEN (8)
  1259. /** \\brief Mask for Ifx_DMA_BLK_ME_R6_Bits.RD61 */
  1260. #define IFX_DMA_BLK_ME_R6_RD61_MSK (0xff)
  1261. /** \\brief Offset for Ifx_DMA_BLK_ME_R6_Bits.RD61 */
  1262. #define IFX_DMA_BLK_ME_R6_RD61_OFF (8)
  1263. /** \\brief Length for Ifx_DMA_BLK_ME_R6_Bits.RD62 */
  1264. #define IFX_DMA_BLK_ME_R6_RD62_LEN (8)
  1265. /** \\brief Mask for Ifx_DMA_BLK_ME_R6_Bits.RD62 */
  1266. #define IFX_DMA_BLK_ME_R6_RD62_MSK (0xff)
  1267. /** \\brief Offset for Ifx_DMA_BLK_ME_R6_Bits.RD62 */
  1268. #define IFX_DMA_BLK_ME_R6_RD62_OFF (16)
  1269. /** \\brief Length for Ifx_DMA_BLK_ME_R6_Bits.RD63 */
  1270. #define IFX_DMA_BLK_ME_R6_RD63_LEN (8)
  1271. /** \\brief Mask for Ifx_DMA_BLK_ME_R6_Bits.RD63 */
  1272. #define IFX_DMA_BLK_ME_R6_RD63_MSK (0xff)
  1273. /** \\brief Offset for Ifx_DMA_BLK_ME_R6_Bits.RD63 */
  1274. #define IFX_DMA_BLK_ME_R6_RD63_OFF (24)
  1275. /** \\brief Length for Ifx_DMA_BLK_ME_R7_Bits.RD70 */
  1276. #define IFX_DMA_BLK_ME_R7_RD70_LEN (8)
  1277. /** \\brief Mask for Ifx_DMA_BLK_ME_R7_Bits.RD70 */
  1278. #define IFX_DMA_BLK_ME_R7_RD70_MSK (0xff)
  1279. /** \\brief Offset for Ifx_DMA_BLK_ME_R7_Bits.RD70 */
  1280. #define IFX_DMA_BLK_ME_R7_RD70_OFF (0)
  1281. /** \\brief Length for Ifx_DMA_BLK_ME_R7_Bits.RD71 */
  1282. #define IFX_DMA_BLK_ME_R7_RD71_LEN (8)
  1283. /** \\brief Mask for Ifx_DMA_BLK_ME_R7_Bits.RD71 */
  1284. #define IFX_DMA_BLK_ME_R7_RD71_MSK (0xff)
  1285. /** \\brief Offset for Ifx_DMA_BLK_ME_R7_Bits.RD71 */
  1286. #define IFX_DMA_BLK_ME_R7_RD71_OFF (8)
  1287. /** \\brief Length for Ifx_DMA_BLK_ME_R7_Bits.RD72 */
  1288. #define IFX_DMA_BLK_ME_R7_RD72_LEN (8)
  1289. /** \\brief Mask for Ifx_DMA_BLK_ME_R7_Bits.RD72 */
  1290. #define IFX_DMA_BLK_ME_R7_RD72_MSK (0xff)
  1291. /** \\brief Offset for Ifx_DMA_BLK_ME_R7_Bits.RD72 */
  1292. #define IFX_DMA_BLK_ME_R7_RD72_OFF (16)
  1293. /** \\brief Length for Ifx_DMA_BLK_ME_R7_Bits.RD73 */
  1294. #define IFX_DMA_BLK_ME_R7_RD73_LEN (8)
  1295. /** \\brief Mask for Ifx_DMA_BLK_ME_R7_Bits.RD73 */
  1296. #define IFX_DMA_BLK_ME_R7_RD73_MSK (0xff)
  1297. /** \\brief Offset for Ifx_DMA_BLK_ME_R7_Bits.RD73 */
  1298. #define IFX_DMA_BLK_ME_R7_RD73_OFF (24)
  1299. /** \\brief Length for Ifx_DMA_BLK_ME_RDCRC_Bits.RDCRC */
  1300. #define IFX_DMA_BLK_ME_RDCRC_RDCRC_LEN (32)
  1301. /** \\brief Mask for Ifx_DMA_BLK_ME_RDCRC_Bits.RDCRC */
  1302. #define IFX_DMA_BLK_ME_RDCRC_RDCRC_MSK (0xffffffff)
  1303. /** \\brief Offset for Ifx_DMA_BLK_ME_RDCRC_Bits.RDCRC */
  1304. #define IFX_DMA_BLK_ME_RDCRC_RDCRC_OFF (0)
  1305. /** \\brief Length for Ifx_DMA_BLK_ME_SADR_Bits.SADR */
  1306. #define IFX_DMA_BLK_ME_SADR_SADR_LEN (32)
  1307. /** \\brief Mask for Ifx_DMA_BLK_ME_SADR_Bits.SADR */
  1308. #define IFX_DMA_BLK_ME_SADR_SADR_MSK (0xffffffff)
  1309. /** \\brief Offset for Ifx_DMA_BLK_ME_SADR_Bits.SADR */
  1310. #define IFX_DMA_BLK_ME_SADR_SADR_OFF (0)
  1311. /** \\brief Length for Ifx_DMA_BLK_ME_SDCRC_Bits.SDCRC */
  1312. #define IFX_DMA_BLK_ME_SDCRC_SDCRC_LEN (32)
  1313. /** \\brief Mask for Ifx_DMA_BLK_ME_SDCRC_Bits.SDCRC */
  1314. #define IFX_DMA_BLK_ME_SDCRC_SDCRC_MSK (0xffffffff)
  1315. /** \\brief Offset for Ifx_DMA_BLK_ME_SDCRC_Bits.SDCRC */
  1316. #define IFX_DMA_BLK_ME_SDCRC_SDCRC_OFF (0)
  1317. /** \\brief Length for Ifx_DMA_BLK_ME_SHADR_Bits.SHADR */
  1318. #define IFX_DMA_BLK_ME_SHADR_SHADR_LEN (32)
  1319. /** \\brief Mask for Ifx_DMA_BLK_ME_SHADR_Bits.SHADR */
  1320. #define IFX_DMA_BLK_ME_SHADR_SHADR_MSK (0xffffffff)
  1321. /** \\brief Offset for Ifx_DMA_BLK_ME_SHADR_Bits.SHADR */
  1322. #define IFX_DMA_BLK_ME_SHADR_SHADR_OFF (0)
  1323. /** \\brief Length for Ifx_DMA_BLK_ME_SR_Bits.CH */
  1324. #define IFX_DMA_BLK_ME_SR_CH_LEN (7)
  1325. /** \\brief Mask for Ifx_DMA_BLK_ME_SR_Bits.CH */
  1326. #define IFX_DMA_BLK_ME_SR_CH_MSK (0x7f)
  1327. /** \\brief Offset for Ifx_DMA_BLK_ME_SR_Bits.CH */
  1328. #define IFX_DMA_BLK_ME_SR_CH_OFF (16)
  1329. /** \\brief Length for Ifx_DMA_BLK_ME_SR_Bits.RS */
  1330. #define IFX_DMA_BLK_ME_SR_RS_LEN (1)
  1331. /** \\brief Mask for Ifx_DMA_BLK_ME_SR_Bits.RS */
  1332. #define IFX_DMA_BLK_ME_SR_RS_MSK (0x1)
  1333. /** \\brief Offset for Ifx_DMA_BLK_ME_SR_Bits.RS */
  1334. #define IFX_DMA_BLK_ME_SR_RS_OFF (0)
  1335. /** \\brief Length for Ifx_DMA_BLK_ME_SR_Bits.WS */
  1336. #define IFX_DMA_BLK_ME_SR_WS_LEN (1)
  1337. /** \\brief Mask for Ifx_DMA_BLK_ME_SR_Bits.WS */
  1338. #define IFX_DMA_BLK_ME_SR_WS_MSK (0x1)
  1339. /** \\brief Offset for Ifx_DMA_BLK_ME_SR_Bits.WS */
  1340. #define IFX_DMA_BLK_ME_SR_WS_OFF (4)
  1341. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.CBLD */
  1342. #define IFX_DMA_CH_ADICR_CBLD_LEN (4)
  1343. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.CBLD */
  1344. #define IFX_DMA_CH_ADICR_CBLD_MSK (0xf)
  1345. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.CBLD */
  1346. #define IFX_DMA_CH_ADICR_CBLD_OFF (12)
  1347. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.CBLS */
  1348. #define IFX_DMA_CH_ADICR_CBLS_LEN (4)
  1349. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.CBLS */
  1350. #define IFX_DMA_CH_ADICR_CBLS_MSK (0xf)
  1351. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.CBLS */
  1352. #define IFX_DMA_CH_ADICR_CBLS_OFF (8)
  1353. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.DCBE */
  1354. #define IFX_DMA_CH_ADICR_DCBE_LEN (1)
  1355. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.DCBE */
  1356. #define IFX_DMA_CH_ADICR_DCBE_MSK (0x1)
  1357. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.DCBE */
  1358. #define IFX_DMA_CH_ADICR_DCBE_OFF (21)
  1359. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.DMF */
  1360. #define IFX_DMA_CH_ADICR_DMF_LEN (3)
  1361. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.DMF */
  1362. #define IFX_DMA_CH_ADICR_DMF_MSK (0x7)
  1363. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.DMF */
  1364. #define IFX_DMA_CH_ADICR_DMF_OFF (4)
  1365. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.ETRL */
  1366. #define IFX_DMA_CH_ADICR_ETRL_LEN (1)
  1367. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.ETRL */
  1368. #define IFX_DMA_CH_ADICR_ETRL_MSK (0x1)
  1369. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.ETRL */
  1370. #define IFX_DMA_CH_ADICR_ETRL_OFF (23)
  1371. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.INCD */
  1372. #define IFX_DMA_CH_ADICR_INCD_LEN (1)
  1373. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.INCD */
  1374. #define IFX_DMA_CH_ADICR_INCD_MSK (0x1)
  1375. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.INCD */
  1376. #define IFX_DMA_CH_ADICR_INCD_OFF (7)
  1377. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.INCS */
  1378. #define IFX_DMA_CH_ADICR_INCS_LEN (1)
  1379. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.INCS */
  1380. #define IFX_DMA_CH_ADICR_INCS_MSK (0x1)
  1381. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.INCS */
  1382. #define IFX_DMA_CH_ADICR_INCS_OFF (3)
  1383. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.INTCT */
  1384. #define IFX_DMA_CH_ADICR_INTCT_LEN (2)
  1385. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.INTCT */
  1386. #define IFX_DMA_CH_ADICR_INTCT_MSK (0x3)
  1387. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.INTCT */
  1388. #define IFX_DMA_CH_ADICR_INTCT_OFF (26)
  1389. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.IRDV */
  1390. #define IFX_DMA_CH_ADICR_IRDV_LEN (4)
  1391. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.IRDV */
  1392. #define IFX_DMA_CH_ADICR_IRDV_MSK (0xf)
  1393. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.IRDV */
  1394. #define IFX_DMA_CH_ADICR_IRDV_OFF (28)
  1395. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.SCBE */
  1396. #define IFX_DMA_CH_ADICR_SCBE_LEN (1)
  1397. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.SCBE */
  1398. #define IFX_DMA_CH_ADICR_SCBE_MSK (0x1)
  1399. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.SCBE */
  1400. #define IFX_DMA_CH_ADICR_SCBE_OFF (20)
  1401. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.SHCT */
  1402. #define IFX_DMA_CH_ADICR_SHCT_LEN (4)
  1403. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.SHCT */
  1404. #define IFX_DMA_CH_ADICR_SHCT_MSK (0xf)
  1405. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.SHCT */
  1406. #define IFX_DMA_CH_ADICR_SHCT_OFF (16)
  1407. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.SMF */
  1408. #define IFX_DMA_CH_ADICR_SMF_LEN (3)
  1409. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.SMF */
  1410. #define IFX_DMA_CH_ADICR_SMF_MSK (0x7)
  1411. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.SMF */
  1412. #define IFX_DMA_CH_ADICR_SMF_OFF (0)
  1413. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.STAMP */
  1414. #define IFX_DMA_CH_ADICR_STAMP_LEN (1)
  1415. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.STAMP */
  1416. #define IFX_DMA_CH_ADICR_STAMP_MSK (0x1)
  1417. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.STAMP */
  1418. #define IFX_DMA_CH_ADICR_STAMP_OFF (22)
  1419. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.WRPDE */
  1420. #define IFX_DMA_CH_ADICR_WRPDE_LEN (1)
  1421. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.WRPDE */
  1422. #define IFX_DMA_CH_ADICR_WRPDE_MSK (0x1)
  1423. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.WRPDE */
  1424. #define IFX_DMA_CH_ADICR_WRPDE_OFF (25)
  1425. /** \\brief Length for Ifx_DMA_CH_ADICR_Bits.WRPSE */
  1426. #define IFX_DMA_CH_ADICR_WRPSE_LEN (1)
  1427. /** \\brief Mask for Ifx_DMA_CH_ADICR_Bits.WRPSE */
  1428. #define IFX_DMA_CH_ADICR_WRPSE_MSK (0x1)
  1429. /** \\brief Offset for Ifx_DMA_CH_ADICR_Bits.WRPSE */
  1430. #define IFX_DMA_CH_ADICR_WRPSE_OFF (24)
  1431. /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.BLKM */
  1432. #define IFX_DMA_CH_CHCFGR_BLKM_LEN (3)
  1433. /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.BLKM */
  1434. #define IFX_DMA_CH_CHCFGR_BLKM_MSK (0x7)
  1435. /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.BLKM */
  1436. #define IFX_DMA_CH_CHCFGR_BLKM_OFF (16)
  1437. /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.CHDW */
  1438. #define IFX_DMA_CH_CHCFGR_CHDW_LEN (3)
  1439. /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.CHDW */
  1440. #define IFX_DMA_CH_CHCFGR_CHDW_MSK (0x7)
  1441. /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.CHDW */
  1442. #define IFX_DMA_CH_CHCFGR_CHDW_OFF (21)
  1443. /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.CHMODE */
  1444. #define IFX_DMA_CH_CHCFGR_CHMODE_LEN (1)
  1445. /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.CHMODE */
  1446. #define IFX_DMA_CH_CHCFGR_CHMODE_MSK (0x1)
  1447. /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.CHMODE */
  1448. #define IFX_DMA_CH_CHCFGR_CHMODE_OFF (20)
  1449. /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.DMAPRIO */
  1450. #define IFX_DMA_CH_CHCFGR_DMAPRIO_LEN (2)
  1451. /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.DMAPRIO */
  1452. #define IFX_DMA_CH_CHCFGR_DMAPRIO_MSK (0x3)
  1453. /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.DMAPRIO */
  1454. #define IFX_DMA_CH_CHCFGR_DMAPRIO_OFF (30)
  1455. /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.PATSEL */
  1456. #define IFX_DMA_CH_CHCFGR_PATSEL_LEN (3)
  1457. /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.PATSEL */
  1458. #define IFX_DMA_CH_CHCFGR_PATSEL_MSK (0x7)
  1459. /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.PATSEL */
  1460. #define IFX_DMA_CH_CHCFGR_PATSEL_OFF (24)
  1461. /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.PRSEL */
  1462. #define IFX_DMA_CH_CHCFGR_PRSEL_LEN (1)
  1463. /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.PRSEL */
  1464. #define IFX_DMA_CH_CHCFGR_PRSEL_MSK (0x1)
  1465. /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.PRSEL */
  1466. #define IFX_DMA_CH_CHCFGR_PRSEL_OFF (28)
  1467. /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.RROAT */
  1468. #define IFX_DMA_CH_CHCFGR_RROAT_LEN (1)
  1469. /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.RROAT */
  1470. #define IFX_DMA_CH_CHCFGR_RROAT_MSK (0x1)
  1471. /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.RROAT */
  1472. #define IFX_DMA_CH_CHCFGR_RROAT_OFF (19)
  1473. /** \\brief Length for Ifx_DMA_CH_CHCFGR_Bits.TREL */
  1474. #define IFX_DMA_CH_CHCFGR_TREL_LEN (14)
  1475. /** \\brief Mask for Ifx_DMA_CH_CHCFGR_Bits.TREL */
  1476. #define IFX_DMA_CH_CHCFGR_TREL_MSK (0x3fff)
  1477. /** \\brief Offset for Ifx_DMA_CH_CHCFGR_Bits.TREL */
  1478. #define IFX_DMA_CH_CHCFGR_TREL_OFF (0)
  1479. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.BUFFER */
  1480. #define IFX_DMA_CH_CHCSR_BUFFER_LEN (1)
  1481. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.BUFFER */
  1482. #define IFX_DMA_CH_CHCSR_BUFFER_MSK (0x1)
  1483. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.BUFFER */
  1484. #define IFX_DMA_CH_CHCSR_BUFFER_OFF (22)
  1485. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.CICH */
  1486. #define IFX_DMA_CH_CHCSR_CICH_LEN (1)
  1487. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.CICH */
  1488. #define IFX_DMA_CH_CHCSR_CICH_MSK (0x1)
  1489. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.CICH */
  1490. #define IFX_DMA_CH_CHCSR_CICH_OFF (26)
  1491. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.CWRP */
  1492. #define IFX_DMA_CH_CHCSR_CWRP_LEN (1)
  1493. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.CWRP */
  1494. #define IFX_DMA_CH_CHCSR_CWRP_MSK (0x1)
  1495. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.CWRP */
  1496. #define IFX_DMA_CH_CHCSR_CWRP_OFF (25)
  1497. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.FROZEN */
  1498. #define IFX_DMA_CH_CHCSR_FROZEN_LEN (1)
  1499. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.FROZEN */
  1500. #define IFX_DMA_CH_CHCSR_FROZEN_MSK (0x1)
  1501. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.FROZEN */
  1502. #define IFX_DMA_CH_CHCSR_FROZEN_OFF (23)
  1503. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.ICH */
  1504. #define IFX_DMA_CH_CHCSR_ICH_LEN (1)
  1505. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.ICH */
  1506. #define IFX_DMA_CH_CHCSR_ICH_MSK (0x1)
  1507. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.ICH */
  1508. #define IFX_DMA_CH_CHCSR_ICH_OFF (18)
  1509. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.IPM */
  1510. #define IFX_DMA_CH_CHCSR_IPM_LEN (1)
  1511. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.IPM */
  1512. #define IFX_DMA_CH_CHCSR_IPM_MSK (0x1)
  1513. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.IPM */
  1514. #define IFX_DMA_CH_CHCSR_IPM_OFF (19)
  1515. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.LXO */
  1516. #define IFX_DMA_CH_CHCSR_LXO_LEN (1)
  1517. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.LXO */
  1518. #define IFX_DMA_CH_CHCSR_LXO_MSK (0x1)
  1519. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.LXO */
  1520. #define IFX_DMA_CH_CHCSR_LXO_OFF (15)
  1521. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.SCH */
  1522. #define IFX_DMA_CH_CHCSR_SCH_LEN (1)
  1523. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.SCH */
  1524. #define IFX_DMA_CH_CHCSR_SCH_MSK (0x1)
  1525. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.SCH */
  1526. #define IFX_DMA_CH_CHCSR_SCH_OFF (31)
  1527. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.SIT */
  1528. #define IFX_DMA_CH_CHCSR_SIT_LEN (1)
  1529. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.SIT */
  1530. #define IFX_DMA_CH_CHCSR_SIT_MSK (0x1)
  1531. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.SIT */
  1532. #define IFX_DMA_CH_CHCSR_SIT_OFF (27)
  1533. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.SWB */
  1534. #define IFX_DMA_CH_CHCSR_SWB_LEN (1)
  1535. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.SWB */
  1536. #define IFX_DMA_CH_CHCSR_SWB_MSK (0x1)
  1537. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.SWB */
  1538. #define IFX_DMA_CH_CHCSR_SWB_OFF (24)
  1539. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.TCOUNT */
  1540. #define IFX_DMA_CH_CHCSR_TCOUNT_LEN (14)
  1541. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.TCOUNT */
  1542. #define IFX_DMA_CH_CHCSR_TCOUNT_MSK (0x3fff)
  1543. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.TCOUNT */
  1544. #define IFX_DMA_CH_CHCSR_TCOUNT_OFF (0)
  1545. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.WRPD */
  1546. #define IFX_DMA_CH_CHCSR_WRPD_LEN (1)
  1547. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.WRPD */
  1548. #define IFX_DMA_CH_CHCSR_WRPD_MSK (0x1)
  1549. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.WRPD */
  1550. #define IFX_DMA_CH_CHCSR_WRPD_OFF (17)
  1551. /** \\brief Length for Ifx_DMA_CH_CHCSR_Bits.WRPS */
  1552. #define IFX_DMA_CH_CHCSR_WRPS_LEN (1)
  1553. /** \\brief Mask for Ifx_DMA_CH_CHCSR_Bits.WRPS */
  1554. #define IFX_DMA_CH_CHCSR_WRPS_MSK (0x1)
  1555. /** \\brief Offset for Ifx_DMA_CH_CHCSR_Bits.WRPS */
  1556. #define IFX_DMA_CH_CHCSR_WRPS_OFF (16)
  1557. /** \\brief Length for Ifx_DMA_CH_DADR_Bits.DADR */
  1558. #define IFX_DMA_CH_DADR_DADR_LEN (32)
  1559. /** \\brief Mask for Ifx_DMA_CH_DADR_Bits.DADR */
  1560. #define IFX_DMA_CH_DADR_DADR_MSK (0xffffffff)
  1561. /** \\brief Offset for Ifx_DMA_CH_DADR_Bits.DADR */
  1562. #define IFX_DMA_CH_DADR_DADR_OFF (0)
  1563. /** \\brief Length for Ifx_DMA_CH_RDCRCR_Bits.RDCRC */
  1564. #define IFX_DMA_CH_RDCRCR_RDCRC_LEN (32)
  1565. /** \\brief Mask for Ifx_DMA_CH_RDCRCR_Bits.RDCRC */
  1566. #define IFX_DMA_CH_RDCRCR_RDCRC_MSK (0xffffffff)
  1567. /** \\brief Offset for Ifx_DMA_CH_RDCRCR_Bits.RDCRC */
  1568. #define IFX_DMA_CH_RDCRCR_RDCRC_OFF (0)
  1569. /** \\brief Length for Ifx_DMA_CH_SADR_Bits.SADR */
  1570. #define IFX_DMA_CH_SADR_SADR_LEN (32)
  1571. /** \\brief Mask for Ifx_DMA_CH_SADR_Bits.SADR */
  1572. #define IFX_DMA_CH_SADR_SADR_MSK (0xffffffff)
  1573. /** \\brief Offset for Ifx_DMA_CH_SADR_Bits.SADR */
  1574. #define IFX_DMA_CH_SADR_SADR_OFF (0)
  1575. /** \\brief Length for Ifx_DMA_CH_SDCRCR_Bits.SDCRC */
  1576. #define IFX_DMA_CH_SDCRCR_SDCRC_LEN (32)
  1577. /** \\brief Mask for Ifx_DMA_CH_SDCRCR_Bits.SDCRC */
  1578. #define IFX_DMA_CH_SDCRCR_SDCRC_MSK (0xffffffff)
  1579. /** \\brief Offset for Ifx_DMA_CH_SDCRCR_Bits.SDCRC */
  1580. #define IFX_DMA_CH_SDCRCR_SDCRC_OFF (0)
  1581. /** \\brief Length for Ifx_DMA_CH_SHADR_Bits.SHADR */
  1582. #define IFX_DMA_CH_SHADR_SHADR_LEN (32)
  1583. /** \\brief Mask for Ifx_DMA_CH_SHADR_Bits.SHADR */
  1584. #define IFX_DMA_CH_SHADR_SHADR_MSK (0xffffffff)
  1585. /** \\brief Offset for Ifx_DMA_CH_SHADR_Bits.SHADR */
  1586. #define IFX_DMA_CH_SHADR_SHADR_OFF (0)
  1587. /** \\brief Length for Ifx_DMA_CLC_Bits.DISR */
  1588. #define IFX_DMA_CLC_DISR_LEN (1)
  1589. /** \\brief Mask for Ifx_DMA_CLC_Bits.DISR */
  1590. #define IFX_DMA_CLC_DISR_MSK (0x1)
  1591. /** \\brief Offset for Ifx_DMA_CLC_Bits.DISR */
  1592. #define IFX_DMA_CLC_DISR_OFF (0)
  1593. /** \\brief Length for Ifx_DMA_CLC_Bits.DISS */
  1594. #define IFX_DMA_CLC_DISS_LEN (1)
  1595. /** \\brief Mask for Ifx_DMA_CLC_Bits.DISS */
  1596. #define IFX_DMA_CLC_DISS_MSK (0x1)
  1597. /** \\brief Offset for Ifx_DMA_CLC_Bits.DISS */
  1598. #define IFX_DMA_CLC_DISS_OFF (1)
  1599. /** \\brief Length for Ifx_DMA_CLC_Bits.EDIS */
  1600. #define IFX_DMA_CLC_EDIS_LEN (1)
  1601. /** \\brief Mask for Ifx_DMA_CLC_Bits.EDIS */
  1602. #define IFX_DMA_CLC_EDIS_MSK (0x1)
  1603. /** \\brief Offset for Ifx_DMA_CLC_Bits.EDIS */
  1604. #define IFX_DMA_CLC_EDIS_OFF (3)
  1605. /** \\brief Length for Ifx_DMA_ERRINTR_Bits.SIT */
  1606. #define IFX_DMA_ERRINTR_SIT_LEN (1)
  1607. /** \\brief Mask for Ifx_DMA_ERRINTR_Bits.SIT */
  1608. #define IFX_DMA_ERRINTR_SIT_MSK (0x1)
  1609. /** \\brief Offset for Ifx_DMA_ERRINTR_Bits.SIT */
  1610. #define IFX_DMA_ERRINTR_SIT_OFF (0)
  1611. /** \\brief Length for Ifx_DMA_HRR_Bits.HRP */
  1612. #define IFX_DMA_HRR_HRP_LEN (2)
  1613. /** \\brief Mask for Ifx_DMA_HRR_Bits.HRP */
  1614. #define IFX_DMA_HRR_HRP_MSK (0x3)
  1615. /** \\brief Offset for Ifx_DMA_HRR_Bits.HRP */
  1616. #define IFX_DMA_HRR_HRP_OFF (0)
  1617. /** \\brief Length for Ifx_DMA_ID_Bits.MODNUMBER */
  1618. #define IFX_DMA_ID_MODNUMBER_LEN (16)
  1619. /** \\brief Mask for Ifx_DMA_ID_Bits.MODNUMBER */
  1620. #define IFX_DMA_ID_MODNUMBER_MSK (0xffff)
  1621. /** \\brief Offset for Ifx_DMA_ID_Bits.MODNUMBER */
  1622. #define IFX_DMA_ID_MODNUMBER_OFF (16)
  1623. /** \\brief Length for Ifx_DMA_ID_Bits.MODREV */
  1624. #define IFX_DMA_ID_MODREV_LEN (8)
  1625. /** \\brief Mask for Ifx_DMA_ID_Bits.MODREV */
  1626. #define IFX_DMA_ID_MODREV_MSK (0xff)
  1627. /** \\brief Offset for Ifx_DMA_ID_Bits.MODREV */
  1628. #define IFX_DMA_ID_MODREV_OFF (0)
  1629. /** \\brief Length for Ifx_DMA_ID_Bits.MODTYPE */
  1630. #define IFX_DMA_ID_MODTYPE_LEN (8)
  1631. /** \\brief Mask for Ifx_DMA_ID_Bits.MODTYPE */
  1632. #define IFX_DMA_ID_MODTYPE_MSK (0xff)
  1633. /** \\brief Offset for Ifx_DMA_ID_Bits.MODTYPE */
  1634. #define IFX_DMA_ID_MODTYPE_OFF (8)
  1635. /** \\brief Length for Ifx_DMA_MEMCON_Bits.DATAERR */
  1636. #define IFX_DMA_MEMCON_DATAERR_LEN (1)
  1637. /** \\brief Mask for Ifx_DMA_MEMCON_Bits.DATAERR */
  1638. #define IFX_DMA_MEMCON_DATAERR_MSK (0x1)
  1639. /** \\brief Offset for Ifx_DMA_MEMCON_Bits.DATAERR */
  1640. #define IFX_DMA_MEMCON_DATAERR_OFF (6)
  1641. /** \\brief Length for Ifx_DMA_MEMCON_Bits.ERRDIS */
  1642. #define IFX_DMA_MEMCON_ERRDIS_LEN (1)
  1643. /** \\brief Mask for Ifx_DMA_MEMCON_Bits.ERRDIS */
  1644. #define IFX_DMA_MEMCON_ERRDIS_MSK (0x1)
  1645. /** \\brief Offset for Ifx_DMA_MEMCON_Bits.ERRDIS */
  1646. #define IFX_DMA_MEMCON_ERRDIS_OFF (9)
  1647. /** \\brief Length for Ifx_DMA_MEMCON_Bits.INTERR */
  1648. #define IFX_DMA_MEMCON_INTERR_LEN (1)
  1649. /** \\brief Mask for Ifx_DMA_MEMCON_Bits.INTERR */
  1650. #define IFX_DMA_MEMCON_INTERR_MSK (0x1)
  1651. /** \\brief Offset for Ifx_DMA_MEMCON_Bits.INTERR */
  1652. #define IFX_DMA_MEMCON_INTERR_OFF (2)
  1653. /** \\brief Length for Ifx_DMA_MEMCON_Bits.PMIC */
  1654. #define IFX_DMA_MEMCON_PMIC_LEN (1)
  1655. /** \\brief Mask for Ifx_DMA_MEMCON_Bits.PMIC */
  1656. #define IFX_DMA_MEMCON_PMIC_MSK (0x1)
  1657. /** \\brief Offset for Ifx_DMA_MEMCON_Bits.PMIC */
  1658. #define IFX_DMA_MEMCON_PMIC_OFF (8)
  1659. /** \\brief Length for Ifx_DMA_MEMCON_Bits.RMWERR */
  1660. #define IFX_DMA_MEMCON_RMWERR_LEN (1)
  1661. /** \\brief Mask for Ifx_DMA_MEMCON_Bits.RMWERR */
  1662. #define IFX_DMA_MEMCON_RMWERR_MSK (0x1)
  1663. /** \\brief Offset for Ifx_DMA_MEMCON_Bits.RMWERR */
  1664. #define IFX_DMA_MEMCON_RMWERR_OFF (4)
  1665. /** \\brief Length for Ifx_DMA_MODE_Bits.MODE */
  1666. #define IFX_DMA_MODE_MODE_LEN (1)
  1667. /** \\brief Mask for Ifx_DMA_MODE_Bits.MODE */
  1668. #define IFX_DMA_MODE_MODE_MSK (0x1)
  1669. /** \\brief Offset for Ifx_DMA_MODE_Bits.MODE */
  1670. #define IFX_DMA_MODE_MODE_OFF (0)
  1671. /** \\brief Length for Ifx_DMA_OTSS_Bits.BS */
  1672. #define IFX_DMA_OTSS_BS_LEN (1)
  1673. /** \\brief Mask for Ifx_DMA_OTSS_Bits.BS */
  1674. #define IFX_DMA_OTSS_BS_MSK (0x1)
  1675. /** \\brief Offset for Ifx_DMA_OTSS_Bits.BS */
  1676. #define IFX_DMA_OTSS_BS_OFF (7)
  1677. /** \\brief Length for Ifx_DMA_OTSS_Bits.TGS */
  1678. #define IFX_DMA_OTSS_TGS_LEN (4)
  1679. /** \\brief Mask for Ifx_DMA_OTSS_Bits.TGS */
  1680. #define IFX_DMA_OTSS_TGS_MSK (0xf)
  1681. /** \\brief Offset for Ifx_DMA_OTSS_Bits.TGS */
  1682. #define IFX_DMA_OTSS_TGS_OFF (0)
  1683. /** \\brief Length for Ifx_DMA_PRR0_Bits.PAT00 */
  1684. #define IFX_DMA_PRR0_PAT00_LEN (8)
  1685. /** \\brief Mask for Ifx_DMA_PRR0_Bits.PAT00 */
  1686. #define IFX_DMA_PRR0_PAT00_MSK (0xff)
  1687. /** \\brief Offset for Ifx_DMA_PRR0_Bits.PAT00 */
  1688. #define IFX_DMA_PRR0_PAT00_OFF (0)
  1689. /** \\brief Length for Ifx_DMA_PRR0_Bits.PAT01 */
  1690. #define IFX_DMA_PRR0_PAT01_LEN (8)
  1691. /** \\brief Mask for Ifx_DMA_PRR0_Bits.PAT01 */
  1692. #define IFX_DMA_PRR0_PAT01_MSK (0xff)
  1693. /** \\brief Offset for Ifx_DMA_PRR0_Bits.PAT01 */
  1694. #define IFX_DMA_PRR0_PAT01_OFF (8)
  1695. /** \\brief Length for Ifx_DMA_PRR0_Bits.PAT02 */
  1696. #define IFX_DMA_PRR0_PAT02_LEN (8)
  1697. /** \\brief Mask for Ifx_DMA_PRR0_Bits.PAT02 */
  1698. #define IFX_DMA_PRR0_PAT02_MSK (0xff)
  1699. /** \\brief Offset for Ifx_DMA_PRR0_Bits.PAT02 */
  1700. #define IFX_DMA_PRR0_PAT02_OFF (16)
  1701. /** \\brief Length for Ifx_DMA_PRR0_Bits.PAT03 */
  1702. #define IFX_DMA_PRR0_PAT03_LEN (8)
  1703. /** \\brief Mask for Ifx_DMA_PRR0_Bits.PAT03 */
  1704. #define IFX_DMA_PRR0_PAT03_MSK (0xff)
  1705. /** \\brief Offset for Ifx_DMA_PRR0_Bits.PAT03 */
  1706. #define IFX_DMA_PRR0_PAT03_OFF (24)
  1707. /** \\brief Length for Ifx_DMA_PRR1_Bits.PAT10 */
  1708. #define IFX_DMA_PRR1_PAT10_LEN (8)
  1709. /** \\brief Mask for Ifx_DMA_PRR1_Bits.PAT10 */
  1710. #define IFX_DMA_PRR1_PAT10_MSK (0xff)
  1711. /** \\brief Offset for Ifx_DMA_PRR1_Bits.PAT10 */
  1712. #define IFX_DMA_PRR1_PAT10_OFF (0)
  1713. /** \\brief Length for Ifx_DMA_PRR1_Bits.PAT11 */
  1714. #define IFX_DMA_PRR1_PAT11_LEN (8)
  1715. /** \\brief Mask for Ifx_DMA_PRR1_Bits.PAT11 */
  1716. #define IFX_DMA_PRR1_PAT11_MSK (0xff)
  1717. /** \\brief Offset for Ifx_DMA_PRR1_Bits.PAT11 */
  1718. #define IFX_DMA_PRR1_PAT11_OFF (8)
  1719. /** \\brief Length for Ifx_DMA_PRR1_Bits.PAT12 */
  1720. #define IFX_DMA_PRR1_PAT12_LEN (8)
  1721. /** \\brief Mask for Ifx_DMA_PRR1_Bits.PAT12 */
  1722. #define IFX_DMA_PRR1_PAT12_MSK (0xff)
  1723. /** \\brief Offset for Ifx_DMA_PRR1_Bits.PAT12 */
  1724. #define IFX_DMA_PRR1_PAT12_OFF (16)
  1725. /** \\brief Length for Ifx_DMA_PRR1_Bits.PAT13 */
  1726. #define IFX_DMA_PRR1_PAT13_LEN (8)
  1727. /** \\brief Mask for Ifx_DMA_PRR1_Bits.PAT13 */
  1728. #define IFX_DMA_PRR1_PAT13_MSK (0xff)
  1729. /** \\brief Offset for Ifx_DMA_PRR1_Bits.PAT13 */
  1730. #define IFX_DMA_PRR1_PAT13_OFF (24)
  1731. /** \\brief Length for Ifx_DMA_SUSACR_Bits.SUSAC */
  1732. #define IFX_DMA_SUSACR_SUSAC_LEN (1)
  1733. /** \\brief Mask for Ifx_DMA_SUSACR_Bits.SUSAC */
  1734. #define IFX_DMA_SUSACR_SUSAC_MSK (0x1)
  1735. /** \\brief Offset for Ifx_DMA_SUSACR_Bits.SUSAC */
  1736. #define IFX_DMA_SUSACR_SUSAC_OFF (0)
  1737. /** \\brief Length for Ifx_DMA_SUSENR_Bits.SUSEN */
  1738. #define IFX_DMA_SUSENR_SUSEN_LEN (1)
  1739. /** \\brief Mask for Ifx_DMA_SUSENR_Bits.SUSEN */
  1740. #define IFX_DMA_SUSENR_SUSEN_MSK (0x1)
  1741. /** \\brief Offset for Ifx_DMA_SUSENR_Bits.SUSEN */
  1742. #define IFX_DMA_SUSENR_SUSEN_OFF (0)
  1743. /** \\brief Length for Ifx_DMA_TIME_Bits.COUNT */
  1744. #define IFX_DMA_TIME_COUNT_LEN (32)
  1745. /** \\brief Mask for Ifx_DMA_TIME_Bits.COUNT */
  1746. #define IFX_DMA_TIME_COUNT_MSK (0xffffffff)
  1747. /** \\brief Offset for Ifx_DMA_TIME_Bits.COUNT */
  1748. #define IFX_DMA_TIME_COUNT_OFF (0)
  1749. /** \\brief Length for Ifx_DMA_TSR_Bits.CH */
  1750. #define IFX_DMA_TSR_CH_LEN (1)
  1751. /** \\brief Mask for Ifx_DMA_TSR_Bits.CH */
  1752. #define IFX_DMA_TSR_CH_MSK (0x1)
  1753. /** \\brief Offset for Ifx_DMA_TSR_Bits.CH */
  1754. #define IFX_DMA_TSR_CH_OFF (3)
  1755. /** \\brief Length for Ifx_DMA_TSR_Bits.CTL */
  1756. #define IFX_DMA_TSR_CTL_LEN (1)
  1757. /** \\brief Mask for Ifx_DMA_TSR_Bits.CTL */
  1758. #define IFX_DMA_TSR_CTL_MSK (0x1)
  1759. /** \\brief Offset for Ifx_DMA_TSR_Bits.CTL */
  1760. #define IFX_DMA_TSR_CTL_OFF (18)
  1761. /** \\brief Length for Ifx_DMA_TSR_Bits.DCH */
  1762. #define IFX_DMA_TSR_DCH_LEN (1)
  1763. /** \\brief Mask for Ifx_DMA_TSR_Bits.DCH */
  1764. #define IFX_DMA_TSR_DCH_MSK (0x1)
  1765. /** \\brief Offset for Ifx_DMA_TSR_Bits.DCH */
  1766. #define IFX_DMA_TSR_DCH_OFF (17)
  1767. /** \\brief Length for Ifx_DMA_TSR_Bits.ECH */
  1768. #define IFX_DMA_TSR_ECH_LEN (1)
  1769. /** \\brief Mask for Ifx_DMA_TSR_Bits.ECH */
  1770. #define IFX_DMA_TSR_ECH_MSK (0x1)
  1771. /** \\brief Offset for Ifx_DMA_TSR_Bits.ECH */
  1772. #define IFX_DMA_TSR_ECH_OFF (16)
  1773. /** \\brief Length for Ifx_DMA_TSR_Bits.HLTACK */
  1774. #define IFX_DMA_TSR_HLTACK_LEN (1)
  1775. /** \\brief Mask for Ifx_DMA_TSR_Bits.HLTACK */
  1776. #define IFX_DMA_TSR_HLTACK_MSK (0x1)
  1777. /** \\brief Offset for Ifx_DMA_TSR_Bits.HLTACK */
  1778. #define IFX_DMA_TSR_HLTACK_OFF (9)
  1779. /** \\brief Length for Ifx_DMA_TSR_Bits.HLTCLR */
  1780. #define IFX_DMA_TSR_HLTCLR_LEN (1)
  1781. /** \\brief Mask for Ifx_DMA_TSR_Bits.HLTCLR */
  1782. #define IFX_DMA_TSR_HLTCLR_MSK (0x1)
  1783. /** \\brief Offset for Ifx_DMA_TSR_Bits.HLTCLR */
  1784. #define IFX_DMA_TSR_HLTCLR_OFF (24)
  1785. /** \\brief Length for Ifx_DMA_TSR_Bits.HLTREQ */
  1786. #define IFX_DMA_TSR_HLTREQ_LEN (1)
  1787. /** \\brief Mask for Ifx_DMA_TSR_Bits.HLTREQ */
  1788. #define IFX_DMA_TSR_HLTREQ_MSK (0x1)
  1789. /** \\brief Offset for Ifx_DMA_TSR_Bits.HLTREQ */
  1790. #define IFX_DMA_TSR_HLTREQ_OFF (8)
  1791. /** \\brief Length for Ifx_DMA_TSR_Bits.HTRE */
  1792. #define IFX_DMA_TSR_HTRE_LEN (1)
  1793. /** \\brief Mask for Ifx_DMA_TSR_Bits.HTRE */
  1794. #define IFX_DMA_TSR_HTRE_MSK (0x1)
  1795. /** \\brief Offset for Ifx_DMA_TSR_Bits.HTRE */
  1796. #define IFX_DMA_TSR_HTRE_OFF (1)
  1797. /** \\brief Length for Ifx_DMA_TSR_Bits.RST */
  1798. #define IFX_DMA_TSR_RST_LEN (1)
  1799. /** \\brief Mask for Ifx_DMA_TSR_Bits.RST */
  1800. #define IFX_DMA_TSR_RST_MSK (0x1)
  1801. /** \\brief Offset for Ifx_DMA_TSR_Bits.RST */
  1802. #define IFX_DMA_TSR_RST_OFF (0)
  1803. /** \\brief Length for Ifx_DMA_TSR_Bits.TRL */
  1804. #define IFX_DMA_TSR_TRL_LEN (1)
  1805. /** \\brief Mask for Ifx_DMA_TSR_Bits.TRL */
  1806. #define IFX_DMA_TSR_TRL_MSK (0x1)
  1807. /** \\brief Offset for Ifx_DMA_TSR_Bits.TRL */
  1808. #define IFX_DMA_TSR_TRL_OFF (2)
  1809. /** \} */
  1810. /******************************************************************************/
  1811. /******************************************************************************/
  1812. #endif /* IFXDMA_BF_H */