123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845 |
- /**
- * \file IfxCpu_bf.h
- * \brief
- * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
- *
- * Version: TC23XADAS_UM_V1.0P1.R0
- * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
- * MAY BE CHANGED BY USER [yes/no]: No
- *
- * IMPORTANT NOTICE
- *
- * Infineon Technologies AG (Infineon) is supplying this file for use
- * exclusively with Infineon's microcontroller products. This file can be freely
- * distributed within development tools that are supporting such microcontroller
- * products.
- *
- * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
- * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
- * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
- * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
- * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
- *
- * \defgroup IfxLld_Cpu_BitfieldsMask Bitfields mask and offset
- * \ingroup IfxLld_Cpu
- *
- */
- #ifndef IFXCPU_BF_H
- #define IFXCPU_BF_H 1
- /******************************************************************************/
- /******************************************************************************/
- /** \addtogroup IfxLld_Cpu_BitfieldsMask
- * \{ */
- /** \\brief Length for Ifx_CPU_A_Bits.ADDR */
- #define IFX_CPU_A_ADDR_LEN (32)
- /** \\brief Mask for Ifx_CPU_A_Bits.ADDR */
- #define IFX_CPU_A_ADDR_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_A_Bits.ADDR */
- #define IFX_CPU_A_ADDR_OFF (0)
- /** \\brief Length for Ifx_CPU_BIV_Bits.BIV */
- #define IFX_CPU_BIV_BIV_LEN (31)
- /** \\brief Mask for Ifx_CPU_BIV_Bits.BIV */
- #define IFX_CPU_BIV_BIV_MSK (0x7fffffff)
- /** \\brief Offset for Ifx_CPU_BIV_Bits.BIV */
- #define IFX_CPU_BIV_BIV_OFF (1)
- /** \\brief Length for Ifx_CPU_BIV_Bits.VSS */
- #define IFX_CPU_BIV_VSS_LEN (1)
- /** \\brief Mask for Ifx_CPU_BIV_Bits.VSS */
- #define IFX_CPU_BIV_VSS_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_BIV_Bits.VSS */
- #define IFX_CPU_BIV_VSS_OFF (0)
- /** \\brief Length for Ifx_CPU_BTV_Bits.BTV */
- #define IFX_CPU_BTV_BTV_LEN (31)
- /** \\brief Mask for Ifx_CPU_BTV_Bits.BTV */
- #define IFX_CPU_BTV_BTV_MSK (0x7fffffff)
- /** \\brief Offset for Ifx_CPU_BTV_Bits.BTV */
- #define IFX_CPU_BTV_BTV_OFF (1)
- /** \\brief Length for Ifx_CPU_CCNT_Bits.CountValue */
- #define IFX_CPU_CCNT_COUNTVALUE_LEN (31)
- /** \\brief Mask for Ifx_CPU_CCNT_Bits.CountValue */
- #define IFX_CPU_CCNT_COUNTVALUE_MSK (0x7fffffff)
- /** \\brief Offset for Ifx_CPU_CCNT_Bits.CountValue */
- #define IFX_CPU_CCNT_COUNTVALUE_OFF (0)
- /** \\brief Length for Ifx_CPU_CCNT_Bits.SOvf */
- #define IFX_CPU_CCNT_SOVF_LEN (1)
- /** \\brief Mask for Ifx_CPU_CCNT_Bits.SOvf */
- #define IFX_CPU_CCNT_SOVF_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_CCNT_Bits.SOvf */
- #define IFX_CPU_CCNT_SOVF_OFF (31)
- /** \\brief Length for Ifx_CPU_CCTRL_Bits.CE */
- #define IFX_CPU_CCTRL_CE_LEN (1)
- /** \\brief Mask for Ifx_CPU_CCTRL_Bits.CE */
- #define IFX_CPU_CCTRL_CE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_CCTRL_Bits.CE */
- #define IFX_CPU_CCTRL_CE_OFF (1)
- /** \\brief Length for Ifx_CPU_CCTRL_Bits.CM */
- #define IFX_CPU_CCTRL_CM_LEN (1)
- /** \\brief Mask for Ifx_CPU_CCTRL_Bits.CM */
- #define IFX_CPU_CCTRL_CM_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_CCTRL_Bits.CM */
- #define IFX_CPU_CCTRL_CM_OFF (0)
- /** \\brief Length for Ifx_CPU_CCTRL_Bits.M1 */
- #define IFX_CPU_CCTRL_M1_LEN (3)
- /** \\brief Mask for Ifx_CPU_CCTRL_Bits.M1 */
- #define IFX_CPU_CCTRL_M1_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_CCTRL_Bits.M1 */
- #define IFX_CPU_CCTRL_M1_OFF (2)
- /** \\brief Length for Ifx_CPU_CCTRL_Bits.M2 */
- #define IFX_CPU_CCTRL_M2_LEN (3)
- /** \\brief Mask for Ifx_CPU_CCTRL_Bits.M2 */
- #define IFX_CPU_CCTRL_M2_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_CCTRL_Bits.M2 */
- #define IFX_CPU_CCTRL_M2_OFF (5)
- /** \\brief Length for Ifx_CPU_CCTRL_Bits.M3 */
- #define IFX_CPU_CCTRL_M3_LEN (3)
- /** \\brief Mask for Ifx_CPU_CCTRL_Bits.M3 */
- #define IFX_CPU_CCTRL_M3_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_CCTRL_Bits.M3 */
- #define IFX_CPU_CCTRL_M3_OFF (8)
- /** \\brief Length for Ifx_CPU_COMPAT_Bits.RM */
- #define IFX_CPU_COMPAT_RM_LEN (1)
- /** \\brief Mask for Ifx_CPU_COMPAT_Bits.RM */
- #define IFX_CPU_COMPAT_RM_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_COMPAT_Bits.RM */
- #define IFX_CPU_COMPAT_RM_OFF (3)
- /** \\brief Length for Ifx_CPU_COMPAT_Bits.SP */
- #define IFX_CPU_COMPAT_SP_LEN (1)
- /** \\brief Mask for Ifx_CPU_COMPAT_Bits.SP */
- #define IFX_CPU_COMPAT_SP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_COMPAT_Bits.SP */
- #define IFX_CPU_COMPAT_SP_OFF (4)
- /** \\brief Length for Ifx_CPU_CORE_ID_Bits.CORE_ID */
- #define IFX_CPU_CORE_ID_CORE_ID_LEN (3)
- /** \\brief Mask for Ifx_CPU_CORE_ID_Bits.CORE_ID */
- #define IFX_CPU_CORE_ID_CORE_ID_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_CORE_ID_Bits.CORE_ID */
- #define IFX_CPU_CORE_ID_CORE_ID_OFF (0)
- /** \\brief Length for Ifx_CPU_CPR_L_Bits.LOWBND */
- #define IFX_CPU_CPR_L_LOWBND_LEN (29)
- /** \\brief Mask for Ifx_CPU_CPR_L_Bits.LOWBND */
- #define IFX_CPU_CPR_L_LOWBND_MSK (0x1fffffff)
- /** \\brief Offset for Ifx_CPU_CPR_L_Bits.LOWBND */
- #define IFX_CPU_CPR_L_LOWBND_OFF (3)
- /** \\brief Length for Ifx_CPU_CPR_U_Bits.UPPBND */
- #define IFX_CPU_CPR_U_UPPBND_LEN (29)
- /** \\brief Mask for Ifx_CPU_CPR_U_Bits.UPPBND */
- #define IFX_CPU_CPR_U_UPPBND_MSK (0x1fffffff)
- /** \\brief Offset for Ifx_CPU_CPR_U_Bits.UPPBND */
- #define IFX_CPU_CPR_U_UPPBND_OFF (3)
- /** \\brief Length for Ifx_CPU_CPU_ID_Bits.MOD_32B */
- #define IFX_CPU_CPU_ID_MOD_32B_LEN (8)
- /** \\brief Mask for Ifx_CPU_CPU_ID_Bits.MOD_32B */
- #define IFX_CPU_CPU_ID_MOD_32B_MSK (0xff)
- /** \\brief Offset for Ifx_CPU_CPU_ID_Bits.MOD_32B */
- #define IFX_CPU_CPU_ID_MOD_32B_OFF (8)
- /** \\brief Length for Ifx_CPU_CPU_ID_Bits.MOD */
- #define IFX_CPU_CPU_ID_MOD_LEN (16)
- /** \\brief Mask for Ifx_CPU_CPU_ID_Bits.MOD */
- #define IFX_CPU_CPU_ID_MOD_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_CPU_ID_Bits.MOD */
- #define IFX_CPU_CPU_ID_MOD_OFF (16)
- /** \\brief Length for Ifx_CPU_CPU_ID_Bits.MODREV */
- #define IFX_CPU_CPU_ID_MODREV_LEN (8)
- /** \\brief Mask for Ifx_CPU_CPU_ID_Bits.MODREV */
- #define IFX_CPU_CPU_ID_MODREV_MSK (0xff)
- /** \\brief Offset for Ifx_CPU_CPU_ID_Bits.MODREV */
- #define IFX_CPU_CPU_ID_MODREV_OFF (0)
- /** \\brief Length for Ifx_CPU_CPXE_Bits.XE */
- #define IFX_CPU_CPXE_XE_LEN (8)
- /** \\brief Mask for Ifx_CPU_CPXE_Bits.XE */
- #define IFX_CPU_CPXE_XE_MSK (0xff)
- /** \\brief Offset for Ifx_CPU_CPXE_Bits.XE */
- #define IFX_CPU_CPXE_XE_OFF (0)
- /** \\brief Length for Ifx_CPU_CREVT_Bits.BBM */
- #define IFX_CPU_CREVT_BBM_LEN (1)
- /** \\brief Mask for Ifx_CPU_CREVT_Bits.BBM */
- #define IFX_CPU_CREVT_BBM_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_CREVT_Bits.BBM */
- #define IFX_CPU_CREVT_BBM_OFF (3)
- /** \\brief Length for Ifx_CPU_CREVT_Bits.BOD */
- #define IFX_CPU_CREVT_BOD_LEN (1)
- /** \\brief Mask for Ifx_CPU_CREVT_Bits.BOD */
- #define IFX_CPU_CREVT_BOD_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_CREVT_Bits.BOD */
- #define IFX_CPU_CREVT_BOD_OFF (4)
- /** \\brief Length for Ifx_CPU_CREVT_Bits.CNT */
- #define IFX_CPU_CREVT_CNT_LEN (2)
- /** \\brief Mask for Ifx_CPU_CREVT_Bits.CNT */
- #define IFX_CPU_CREVT_CNT_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_CREVT_Bits.CNT */
- #define IFX_CPU_CREVT_CNT_OFF (6)
- /** \\brief Length for Ifx_CPU_CREVT_Bits.EVTA */
- #define IFX_CPU_CREVT_EVTA_LEN (3)
- /** \\brief Mask for Ifx_CPU_CREVT_Bits.EVTA */
- #define IFX_CPU_CREVT_EVTA_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_CREVT_Bits.EVTA */
- #define IFX_CPU_CREVT_EVTA_OFF (0)
- /** \\brief Length for Ifx_CPU_CREVT_Bits.SUSP */
- #define IFX_CPU_CREVT_SUSP_LEN (1)
- /** \\brief Mask for Ifx_CPU_CREVT_Bits.SUSP */
- #define IFX_CPU_CREVT_SUSP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_CREVT_Bits.SUSP */
- #define IFX_CPU_CREVT_SUSP_OFF (5)
- /** \\brief Length for Ifx_CPU_CUS_ID_Bits.CID */
- #define IFX_CPU_CUS_ID_CID_LEN (3)
- /** \\brief Mask for Ifx_CPU_CUS_ID_Bits.CID */
- #define IFX_CPU_CUS_ID_CID_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_CUS_ID_Bits.CID */
- #define IFX_CPU_CUS_ID_CID_OFF (0)
- /** \\brief Length for Ifx_CPU_D_Bits.DATA */
- #define IFX_CPU_D_DATA_LEN (32)
- /** \\brief Mask for Ifx_CPU_D_Bits.DATA */
- #define IFX_CPU_D_DATA_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_D_Bits.DATA */
- #define IFX_CPU_D_DATA_OFF (0)
- /** \\brief Length for Ifx_CPU_DATR_Bits.CFE */
- #define IFX_CPU_DATR_CFE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DATR_Bits.CFE */
- #define IFX_CPU_DATR_CFE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DATR_Bits.CFE */
- #define IFX_CPU_DATR_CFE_OFF (10)
- /** \\brief Length for Ifx_CPU_DATR_Bits.CWE */
- #define IFX_CPU_DATR_CWE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DATR_Bits.CWE */
- #define IFX_CPU_DATR_CWE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DATR_Bits.CWE */
- #define IFX_CPU_DATR_CWE_OFF (9)
- /** \\brief Length for Ifx_CPU_DATR_Bits.SBE */
- #define IFX_CPU_DATR_SBE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DATR_Bits.SBE */
- #define IFX_CPU_DATR_SBE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DATR_Bits.SBE */
- #define IFX_CPU_DATR_SBE_OFF (3)
- /** \\brief Length for Ifx_CPU_DATR_Bits.SME */
- #define IFX_CPU_DATR_SME_LEN (1)
- /** \\brief Mask for Ifx_CPU_DATR_Bits.SME */
- #define IFX_CPU_DATR_SME_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DATR_Bits.SME */
- #define IFX_CPU_DATR_SME_OFF (15)
- /** \\brief Length for Ifx_CPU_DATR_Bits.SOE */
- #define IFX_CPU_DATR_SOE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DATR_Bits.SOE */
- #define IFX_CPU_DATR_SOE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DATR_Bits.SOE */
- #define IFX_CPU_DATR_SOE_OFF (14)
- /** \\brief Length for Ifx_CPU_DBGSR_Bits.DE */
- #define IFX_CPU_DBGSR_DE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DBGSR_Bits.DE */
- #define IFX_CPU_DBGSR_DE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DBGSR_Bits.DE */
- #define IFX_CPU_DBGSR_DE_OFF (0)
- /** \\brief Length for Ifx_CPU_DBGSR_Bits.EVTSRC */
- #define IFX_CPU_DBGSR_EVTSRC_LEN (5)
- /** \\brief Mask for Ifx_CPU_DBGSR_Bits.EVTSRC */
- #define IFX_CPU_DBGSR_EVTSRC_MSK (0x1f)
- /** \\brief Offset for Ifx_CPU_DBGSR_Bits.EVTSRC */
- #define IFX_CPU_DBGSR_EVTSRC_OFF (8)
- /** \\brief Length for Ifx_CPU_DBGSR_Bits.HALT */
- #define IFX_CPU_DBGSR_HALT_LEN (2)
- /** \\brief Mask for Ifx_CPU_DBGSR_Bits.HALT */
- #define IFX_CPU_DBGSR_HALT_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_DBGSR_Bits.HALT */
- #define IFX_CPU_DBGSR_HALT_OFF (1)
- /** \\brief Length for Ifx_CPU_DBGSR_Bits.PEVT */
- #define IFX_CPU_DBGSR_PEVT_LEN (1)
- /** \\brief Mask for Ifx_CPU_DBGSR_Bits.PEVT */
- #define IFX_CPU_DBGSR_PEVT_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DBGSR_Bits.PEVT */
- #define IFX_CPU_DBGSR_PEVT_OFF (7)
- /** \\brief Length for Ifx_CPU_DBGSR_Bits.PREVSUSP */
- #define IFX_CPU_DBGSR_PREVSUSP_LEN (1)
- /** \\brief Mask for Ifx_CPU_DBGSR_Bits.PREVSUSP */
- #define IFX_CPU_DBGSR_PREVSUSP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DBGSR_Bits.PREVSUSP */
- #define IFX_CPU_DBGSR_PREVSUSP_OFF (6)
- /** \\brief Length for Ifx_CPU_DBGSR_Bits.SIH */
- #define IFX_CPU_DBGSR_SIH_LEN (1)
- /** \\brief Mask for Ifx_CPU_DBGSR_Bits.SIH */
- #define IFX_CPU_DBGSR_SIH_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DBGSR_Bits.SIH */
- #define IFX_CPU_DBGSR_SIH_OFF (3)
- /** \\brief Length for Ifx_CPU_DBGSR_Bits.SUSP */
- #define IFX_CPU_DBGSR_SUSP_LEN (1)
- /** \\brief Mask for Ifx_CPU_DBGSR_Bits.SUSP */
- #define IFX_CPU_DBGSR_SUSP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DBGSR_Bits.SUSP */
- #define IFX_CPU_DBGSR_SUSP_OFF (4)
- /** \\brief Length for Ifx_CPU_DBGTCR_Bits.DTA */
- #define IFX_CPU_DBGTCR_DTA_LEN (1)
- /** \\brief Mask for Ifx_CPU_DBGTCR_Bits.DTA */
- #define IFX_CPU_DBGTCR_DTA_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DBGTCR_Bits.DTA */
- #define IFX_CPU_DBGTCR_DTA_OFF (0)
- /** \\brief Length for Ifx_CPU_DCON0_Bits.DCBYP */
- #define IFX_CPU_DCON0_DCBYP_LEN (1)
- /** \\brief Mask for Ifx_CPU_DCON0_Bits.DCBYP */
- #define IFX_CPU_DCON0_DCBYP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DCON0_Bits.DCBYP */
- #define IFX_CPU_DCON0_DCBYP_OFF (1)
- /** \\brief Length for Ifx_CPU_DCON2_Bits.DCACHE_SZE */
- #define IFX_CPU_DCON2_DCACHE_SZE_LEN (16)
- /** \\brief Mask for Ifx_CPU_DCON2_Bits.DCACHE_SZE */
- #define IFX_CPU_DCON2_DCACHE_SZE_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_DCON2_Bits.DCACHE_SZE */
- #define IFX_CPU_DCON2_DCACHE_SZE_OFF (0)
- /** \\brief Length for Ifx_CPU_DCON2_Bits.DSCRATCH_SZE */
- #define IFX_CPU_DCON2_DSCRATCH_SZE_LEN (16)
- /** \\brief Mask for Ifx_CPU_DCON2_Bits.DSCRATCH_SZE */
- #define IFX_CPU_DCON2_DSCRATCH_SZE_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_DCON2_Bits.DSCRATCH_SZE */
- #define IFX_CPU_DCON2_DSCRATCH_SZE_OFF (16)
- /** \\brief Length for Ifx_CPU_DCX_Bits.DCXValue */
- #define IFX_CPU_DCX_DCXVALUE_LEN (26)
- /** \\brief Mask for Ifx_CPU_DCX_Bits.DCXValue */
- #define IFX_CPU_DCX_DCXVALUE_MSK (0x3ffffff)
- /** \\brief Offset for Ifx_CPU_DCX_Bits.DCXValue */
- #define IFX_CPU_DCX_DCXVALUE_OFF (6)
- /** \\brief Length for Ifx_CPU_DEADD_Bits.ERROR_ADDRESS */
- #define IFX_CPU_DEADD_ERROR_ADDRESS_LEN (32)
- /** \\brief Mask for Ifx_CPU_DEADD_Bits.ERROR_ADDRESS */
- #define IFX_CPU_DEADD_ERROR_ADDRESS_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_DEADD_Bits.ERROR_ADDRESS */
- #define IFX_CPU_DEADD_ERROR_ADDRESS_OFF (0)
- /** \\brief Length for Ifx_CPU_DIEAR_Bits.TA */
- #define IFX_CPU_DIEAR_TA_LEN (32)
- /** \\brief Mask for Ifx_CPU_DIEAR_Bits.TA */
- #define IFX_CPU_DIEAR_TA_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_DIEAR_Bits.TA */
- #define IFX_CPU_DIEAR_TA_OFF (0)
- /** \\brief Length for Ifx_CPU_DIETR_Bits.E_INFO */
- #define IFX_CPU_DIETR_E_INFO_LEN (6)
- /** \\brief Mask for Ifx_CPU_DIETR_Bits.E_INFO */
- #define IFX_CPU_DIETR_E_INFO_MSK (0x3f)
- /** \\brief Offset for Ifx_CPU_DIETR_Bits.E_INFO */
- #define IFX_CPU_DIETR_E_INFO_OFF (5)
- /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_BI */
- #define IFX_CPU_DIETR_IE_BI_LEN (1)
- /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_BI */
- #define IFX_CPU_DIETR_IE_BI_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_BI */
- #define IFX_CPU_DIETR_IE_BI_OFF (4)
- /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_BS */
- #define IFX_CPU_DIETR_IE_BS_LEN (1)
- /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_BS */
- #define IFX_CPU_DIETR_IE_BS_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_BS */
- #define IFX_CPU_DIETR_IE_BS_OFF (13)
- /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_C */
- #define IFX_CPU_DIETR_IE_C_LEN (1)
- /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_C */
- #define IFX_CPU_DIETR_IE_C_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_C */
- #define IFX_CPU_DIETR_IE_C_OFF (2)
- /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_DUAL */
- #define IFX_CPU_DIETR_IE_DUAL_LEN (1)
- /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_DUAL */
- #define IFX_CPU_DIETR_IE_DUAL_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_DUAL */
- #define IFX_CPU_DIETR_IE_DUAL_OFF (11)
- /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_S */
- #define IFX_CPU_DIETR_IE_S_LEN (1)
- /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_S */
- #define IFX_CPU_DIETR_IE_S_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_S */
- #define IFX_CPU_DIETR_IE_S_OFF (3)
- /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_SP */
- #define IFX_CPU_DIETR_IE_SP_LEN (1)
- /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_SP */
- #define IFX_CPU_DIETR_IE_SP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_SP */
- #define IFX_CPU_DIETR_IE_SP_OFF (12)
- /** \\brief Length for Ifx_CPU_DIETR_Bits.IE_T */
- #define IFX_CPU_DIETR_IE_T_LEN (1)
- /** \\brief Mask for Ifx_CPU_DIETR_Bits.IE_T */
- #define IFX_CPU_DIETR_IE_T_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DIETR_Bits.IE_T */
- #define IFX_CPU_DIETR_IE_T_OFF (1)
- /** \\brief Length for Ifx_CPU_DIETR_Bits.IED */
- #define IFX_CPU_DIETR_IED_LEN (1)
- /** \\brief Mask for Ifx_CPU_DIETR_Bits.IED */
- #define IFX_CPU_DIETR_IED_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DIETR_Bits.IED */
- #define IFX_CPU_DIETR_IED_OFF (0)
- /** \\brief Length for Ifx_CPU_DMS_Bits.DMSValue */
- #define IFX_CPU_DMS_DMSVALUE_LEN (31)
- /** \\brief Mask for Ifx_CPU_DMS_Bits.DMSValue */
- #define IFX_CPU_DMS_DMSVALUE_MSK (0x7fffffff)
- /** \\brief Offset for Ifx_CPU_DMS_Bits.DMSValue */
- #define IFX_CPU_DMS_DMSVALUE_OFF (1)
- /** \\brief Length for Ifx_CPU_DPR_L_Bits.LOWBND */
- #define IFX_CPU_DPR_L_LOWBND_LEN (29)
- /** \\brief Mask for Ifx_CPU_DPR_L_Bits.LOWBND */
- #define IFX_CPU_DPR_L_LOWBND_MSK (0x1fffffff)
- /** \\brief Offset for Ifx_CPU_DPR_L_Bits.LOWBND */
- #define IFX_CPU_DPR_L_LOWBND_OFF (3)
- /** \\brief Length for Ifx_CPU_DPR_U_Bits.UPPBND */
- #define IFX_CPU_DPR_U_UPPBND_LEN (29)
- /** \\brief Mask for Ifx_CPU_DPR_U_Bits.UPPBND */
- #define IFX_CPU_DPR_U_UPPBND_MSK (0x1fffffff)
- /** \\brief Offset for Ifx_CPU_DPR_U_Bits.UPPBND */
- #define IFX_CPU_DPR_U_UPPBND_OFF (3)
- /** \\brief Length for Ifx_CPU_DPRE_Bits.RE */
- #define IFX_CPU_DPRE_RE_LEN (16)
- /** \\brief Mask for Ifx_CPU_DPRE_Bits.RE */
- #define IFX_CPU_DPRE_RE_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_DPRE_Bits.RE */
- #define IFX_CPU_DPRE_RE_OFF (0)
- /** \\brief Length for Ifx_CPU_DPWE_Bits.WE */
- #define IFX_CPU_DPWE_WE_LEN (16)
- /** \\brief Mask for Ifx_CPU_DPWE_Bits.WE */
- #define IFX_CPU_DPWE_WE_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_DPWE_Bits.WE */
- #define IFX_CPU_DPWE_WE_OFF (0)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.ALN */
- #define IFX_CPU_DSTR_ALN_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.ALN */
- #define IFX_CPU_DSTR_ALN_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.ALN */
- #define IFX_CPU_DSTR_ALN_OFF (24)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.CAC */
- #define IFX_CPU_DSTR_CAC_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.CAC */
- #define IFX_CPU_DSTR_CAC_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.CAC */
- #define IFX_CPU_DSTR_CAC_OFF (18)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.CLE */
- #define IFX_CPU_DSTR_CLE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.CLE */
- #define IFX_CPU_DSTR_CLE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.CLE */
- #define IFX_CPU_DSTR_CLE_OFF (20)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.CRE */
- #define IFX_CPU_DSTR_CRE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.CRE */
- #define IFX_CPU_DSTR_CRE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.CRE */
- #define IFX_CPU_DSTR_CRE_OFF (6)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.DTME */
- #define IFX_CPU_DSTR_DTME_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.DTME */
- #define IFX_CPU_DSTR_DTME_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.DTME */
- #define IFX_CPU_DSTR_DTME_OFF (14)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.GAE */
- #define IFX_CPU_DSTR_GAE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.GAE */
- #define IFX_CPU_DSTR_GAE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.GAE */
- #define IFX_CPU_DSTR_GAE_OFF (1)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.LBE */
- #define IFX_CPU_DSTR_LBE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.LBE */
- #define IFX_CPU_DSTR_LBE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.LBE */
- #define IFX_CPU_DSTR_LBE_OFF (2)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.LOE */
- #define IFX_CPU_DSTR_LOE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.LOE */
- #define IFX_CPU_DSTR_LOE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.LOE */
- #define IFX_CPU_DSTR_LOE_OFF (15)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.MPE */
- #define IFX_CPU_DSTR_MPE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.MPE */
- #define IFX_CPU_DSTR_MPE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.MPE */
- #define IFX_CPU_DSTR_MPE_OFF (19)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.SCE */
- #define IFX_CPU_DSTR_SCE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.SCE */
- #define IFX_CPU_DSTR_SCE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.SCE */
- #define IFX_CPU_DSTR_SCE_OFF (17)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.SDE */
- #define IFX_CPU_DSTR_SDE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.SDE */
- #define IFX_CPU_DSTR_SDE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.SDE */
- #define IFX_CPU_DSTR_SDE_OFF (16)
- /** \\brief Length for Ifx_CPU_DSTR_Bits.SRE */
- #define IFX_CPU_DSTR_SRE_LEN (1)
- /** \\brief Mask for Ifx_CPU_DSTR_Bits.SRE */
- #define IFX_CPU_DSTR_SRE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_DSTR_Bits.SRE */
- #define IFX_CPU_DSTR_SRE_OFF (0)
- /** \\brief Length for Ifx_CPU_EXEVT_Bits.BBM */
- #define IFX_CPU_EXEVT_BBM_LEN (1)
- /** \\brief Mask for Ifx_CPU_EXEVT_Bits.BBM */
- #define IFX_CPU_EXEVT_BBM_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_EXEVT_Bits.BBM */
- #define IFX_CPU_EXEVT_BBM_OFF (3)
- /** \\brief Length for Ifx_CPU_EXEVT_Bits.BOD */
- #define IFX_CPU_EXEVT_BOD_LEN (1)
- /** \\brief Mask for Ifx_CPU_EXEVT_Bits.BOD */
- #define IFX_CPU_EXEVT_BOD_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_EXEVT_Bits.BOD */
- #define IFX_CPU_EXEVT_BOD_OFF (4)
- /** \\brief Length for Ifx_CPU_EXEVT_Bits.CNT */
- #define IFX_CPU_EXEVT_CNT_LEN (2)
- /** \\brief Mask for Ifx_CPU_EXEVT_Bits.CNT */
- #define IFX_CPU_EXEVT_CNT_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_EXEVT_Bits.CNT */
- #define IFX_CPU_EXEVT_CNT_OFF (6)
- /** \\brief Length for Ifx_CPU_EXEVT_Bits.EVTA */
- #define IFX_CPU_EXEVT_EVTA_LEN (3)
- /** \\brief Mask for Ifx_CPU_EXEVT_Bits.EVTA */
- #define IFX_CPU_EXEVT_EVTA_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_EXEVT_Bits.EVTA */
- #define IFX_CPU_EXEVT_EVTA_OFF (0)
- /** \\brief Length for Ifx_CPU_EXEVT_Bits.SUSP */
- #define IFX_CPU_EXEVT_SUSP_LEN (1)
- /** \\brief Mask for Ifx_CPU_EXEVT_Bits.SUSP */
- #define IFX_CPU_EXEVT_SUSP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_EXEVT_Bits.SUSP */
- #define IFX_CPU_EXEVT_SUSP_OFF (5)
- /** \\brief Length for Ifx_CPU_FCX_Bits.FCXO */
- #define IFX_CPU_FCX_FCXO_LEN (16)
- /** \\brief Mask for Ifx_CPU_FCX_Bits.FCXO */
- #define IFX_CPU_FCX_FCXO_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_FCX_Bits.FCXO */
- #define IFX_CPU_FCX_FCXO_OFF (0)
- /** \\brief Length for Ifx_CPU_FCX_Bits.FCXS */
- #define IFX_CPU_FCX_FCXS_LEN (4)
- /** \\brief Mask for Ifx_CPU_FCX_Bits.FCXS */
- #define IFX_CPU_FCX_FCXS_MSK (0xf)
- /** \\brief Offset for Ifx_CPU_FCX_Bits.FCXS */
- #define IFX_CPU_FCX_FCXS_OFF (16)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FI */
- #define IFX_CPU_FPU_TRAP_CON_FI_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FI */
- #define IFX_CPU_FPU_TRAP_CON_FI_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FI */
- #define IFX_CPU_FPU_TRAP_CON_FI_OFF (30)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FIE */
- #define IFX_CPU_FPU_TRAP_CON_FIE_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FIE */
- #define IFX_CPU_FPU_TRAP_CON_FIE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FIE */
- #define IFX_CPU_FPU_TRAP_CON_FIE_OFF (22)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FU */
- #define IFX_CPU_FPU_TRAP_CON_FU_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FU */
- #define IFX_CPU_FPU_TRAP_CON_FU_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FU */
- #define IFX_CPU_FPU_TRAP_CON_FU_OFF (27)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FUE */
- #define IFX_CPU_FPU_TRAP_CON_FUE_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FUE */
- #define IFX_CPU_FPU_TRAP_CON_FUE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FUE */
- #define IFX_CPU_FPU_TRAP_CON_FUE_OFF (19)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FV */
- #define IFX_CPU_FPU_TRAP_CON_FV_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FV */
- #define IFX_CPU_FPU_TRAP_CON_FV_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FV */
- #define IFX_CPU_FPU_TRAP_CON_FV_OFF (29)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FVE */
- #define IFX_CPU_FPU_TRAP_CON_FVE_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FVE */
- #define IFX_CPU_FPU_TRAP_CON_FVE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FVE */
- #define IFX_CPU_FPU_TRAP_CON_FVE_OFF (21)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FX */
- #define IFX_CPU_FPU_TRAP_CON_FX_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FX */
- #define IFX_CPU_FPU_TRAP_CON_FX_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FX */
- #define IFX_CPU_FPU_TRAP_CON_FX_OFF (26)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FXE */
- #define IFX_CPU_FPU_TRAP_CON_FXE_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FXE */
- #define IFX_CPU_FPU_TRAP_CON_FXE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FXE */
- #define IFX_CPU_FPU_TRAP_CON_FXE_OFF (18)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FZ */
- #define IFX_CPU_FPU_TRAP_CON_FZ_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FZ */
- #define IFX_CPU_FPU_TRAP_CON_FZ_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FZ */
- #define IFX_CPU_FPU_TRAP_CON_FZ_OFF (28)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.FZE */
- #define IFX_CPU_FPU_TRAP_CON_FZE_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.FZE */
- #define IFX_CPU_FPU_TRAP_CON_FZE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.FZE */
- #define IFX_CPU_FPU_TRAP_CON_FZE_OFF (20)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.RM */
- #define IFX_CPU_FPU_TRAP_CON_RM_LEN (2)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.RM */
- #define IFX_CPU_FPU_TRAP_CON_RM_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.RM */
- #define IFX_CPU_FPU_TRAP_CON_RM_OFF (8)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.TCL */
- #define IFX_CPU_FPU_TRAP_CON_TCL_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.TCL */
- #define IFX_CPU_FPU_TRAP_CON_TCL_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.TCL */
- #define IFX_CPU_FPU_TRAP_CON_TCL_OFF (1)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_CON_Bits.TST */
- #define IFX_CPU_FPU_TRAP_CON_TST_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_CON_Bits.TST */
- #define IFX_CPU_FPU_TRAP_CON_TST_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_CON_Bits.TST */
- #define IFX_CPU_FPU_TRAP_CON_TST_OFF (0)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_OPC_Bits.DREG */
- #define IFX_CPU_FPU_TRAP_OPC_DREG_LEN (4)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_OPC_Bits.DREG */
- #define IFX_CPU_FPU_TRAP_OPC_DREG_MSK (0xf)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_OPC_Bits.DREG */
- #define IFX_CPU_FPU_TRAP_OPC_DREG_OFF (16)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_OPC_Bits.FMT */
- #define IFX_CPU_FPU_TRAP_OPC_FMT_LEN (1)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_OPC_Bits.FMT */
- #define IFX_CPU_FPU_TRAP_OPC_FMT_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_OPC_Bits.FMT */
- #define IFX_CPU_FPU_TRAP_OPC_FMT_OFF (8)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_OPC_Bits.OPC */
- #define IFX_CPU_FPU_TRAP_OPC_OPC_LEN (8)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_OPC_Bits.OPC */
- #define IFX_CPU_FPU_TRAP_OPC_OPC_MSK (0xff)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_OPC_Bits.OPC */
- #define IFX_CPU_FPU_TRAP_OPC_OPC_OFF (0)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_PC_Bits.PC */
- #define IFX_CPU_FPU_TRAP_PC_PC_LEN (32)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_PC_Bits.PC */
- #define IFX_CPU_FPU_TRAP_PC_PC_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_PC_Bits.PC */
- #define IFX_CPU_FPU_TRAP_PC_PC_OFF (0)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_SRC1_Bits.SRC1 */
- #define IFX_CPU_FPU_TRAP_SRC1_SRC1_LEN (32)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_SRC1_Bits.SRC1 */
- #define IFX_CPU_FPU_TRAP_SRC1_SRC1_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_SRC1_Bits.SRC1 */
- #define IFX_CPU_FPU_TRAP_SRC1_SRC1_OFF (0)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_SRC2_Bits.SRC2 */
- #define IFX_CPU_FPU_TRAP_SRC2_SRC2_LEN (32)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_SRC2_Bits.SRC2 */
- #define IFX_CPU_FPU_TRAP_SRC2_SRC2_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_SRC2_Bits.SRC2 */
- #define IFX_CPU_FPU_TRAP_SRC2_SRC2_OFF (0)
- /** \\brief Length for Ifx_CPU_FPU_TRAP_SRC3_Bits.SRC3 */
- #define IFX_CPU_FPU_TRAP_SRC3_SRC3_LEN (32)
- /** \\brief Mask for Ifx_CPU_FPU_TRAP_SRC3_Bits.SRC3 */
- #define IFX_CPU_FPU_TRAP_SRC3_SRC3_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_FPU_TRAP_SRC3_Bits.SRC3 */
- #define IFX_CPU_FPU_TRAP_SRC3_SRC3_OFF (0)
- /** \\brief Length for Ifx_CPU_ICNT_Bits.CountValue */
- #define IFX_CPU_ICNT_COUNTVALUE_LEN (31)
- /** \\brief Mask for Ifx_CPU_ICNT_Bits.CountValue */
- #define IFX_CPU_ICNT_COUNTVALUE_MSK (0x7fffffff)
- /** \\brief Offset for Ifx_CPU_ICNT_Bits.CountValue */
- #define IFX_CPU_ICNT_COUNTVALUE_OFF (0)
- /** \\brief Length for Ifx_CPU_ICNT_Bits.SOvf */
- #define IFX_CPU_ICNT_SOVF_LEN (1)
- /** \\brief Mask for Ifx_CPU_ICNT_Bits.SOvf */
- #define IFX_CPU_ICNT_SOVF_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_ICNT_Bits.SOvf */
- #define IFX_CPU_ICNT_SOVF_OFF (31)
- /** \\brief Length for Ifx_CPU_ICR_Bits.CCPN */
- #define IFX_CPU_ICR_CCPN_LEN (10)
- /** \\brief Mask for Ifx_CPU_ICR_Bits.CCPN */
- #define IFX_CPU_ICR_CCPN_MSK (0x3ff)
- /** \\brief Offset for Ifx_CPU_ICR_Bits.CCPN */
- #define IFX_CPU_ICR_CCPN_OFF (0)
- /** \\brief Length for Ifx_CPU_ICR_Bits.IE */
- #define IFX_CPU_ICR_IE_LEN (1)
- /** \\brief Mask for Ifx_CPU_ICR_Bits.IE */
- #define IFX_CPU_ICR_IE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_ICR_Bits.IE */
- #define IFX_CPU_ICR_IE_OFF (15)
- /** \\brief Length for Ifx_CPU_ICR_Bits.PIPN */
- #define IFX_CPU_ICR_PIPN_LEN (10)
- /** \\brief Mask for Ifx_CPU_ICR_Bits.PIPN */
- #define IFX_CPU_ICR_PIPN_MSK (0x3ff)
- /** \\brief Offset for Ifx_CPU_ICR_Bits.PIPN */
- #define IFX_CPU_ICR_PIPN_OFF (16)
- /** \\brief Length for Ifx_CPU_ISP_Bits.ISP */
- #define IFX_CPU_ISP_ISP_LEN (32)
- /** \\brief Mask for Ifx_CPU_ISP_Bits.ISP */
- #define IFX_CPU_ISP_ISP_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_ISP_Bits.ISP */
- #define IFX_CPU_ISP_ISP_OFF (0)
- /** \\brief Length for Ifx_CPU_LCX_Bits.LCXO */
- #define IFX_CPU_LCX_LCXO_LEN (16)
- /** \\brief Mask for Ifx_CPU_LCX_Bits.LCXO */
- #define IFX_CPU_LCX_LCXO_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_LCX_Bits.LCXO */
- #define IFX_CPU_LCX_LCXO_OFF (0)
- /** \\brief Length for Ifx_CPU_LCX_Bits.LCXS */
- #define IFX_CPU_LCX_LCXS_LEN (4)
- /** \\brief Mask for Ifx_CPU_LCX_Bits.LCXS */
- #define IFX_CPU_LCX_LCXS_MSK (0xf)
- /** \\brief Offset for Ifx_CPU_LCX_Bits.LCXS */
- #define IFX_CPU_LCX_LCXS_OFF (16)
- /** \\brief Length for Ifx_CPU_M1CNT_Bits.CountValue */
- #define IFX_CPU_M1CNT_COUNTVALUE_LEN (31)
- /** \\brief Mask for Ifx_CPU_M1CNT_Bits.CountValue */
- #define IFX_CPU_M1CNT_COUNTVALUE_MSK (0x7fffffff)
- /** \\brief Offset for Ifx_CPU_M1CNT_Bits.CountValue */
- #define IFX_CPU_M1CNT_COUNTVALUE_OFF (0)
- /** \\brief Length for Ifx_CPU_M1CNT_Bits.SOvf */
- #define IFX_CPU_M1CNT_SOVF_LEN (1)
- /** \\brief Mask for Ifx_CPU_M1CNT_Bits.SOvf */
- #define IFX_CPU_M1CNT_SOVF_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_M1CNT_Bits.SOvf */
- #define IFX_CPU_M1CNT_SOVF_OFF (31)
- /** \\brief Length for Ifx_CPU_M2CNT_Bits.CountValue */
- #define IFX_CPU_M2CNT_COUNTVALUE_LEN (31)
- /** \\brief Mask for Ifx_CPU_M2CNT_Bits.CountValue */
- #define IFX_CPU_M2CNT_COUNTVALUE_MSK (0x7fffffff)
- /** \\brief Offset for Ifx_CPU_M2CNT_Bits.CountValue */
- #define IFX_CPU_M2CNT_COUNTVALUE_OFF (0)
- /** \\brief Length for Ifx_CPU_M2CNT_Bits.SOvf */
- #define IFX_CPU_M2CNT_SOVF_LEN (1)
- /** \\brief Mask for Ifx_CPU_M2CNT_Bits.SOvf */
- #define IFX_CPU_M2CNT_SOVF_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_M2CNT_Bits.SOvf */
- #define IFX_CPU_M2CNT_SOVF_OFF (31)
- /** \\brief Length for Ifx_CPU_M3CNT_Bits.CountValue */
- #define IFX_CPU_M3CNT_COUNTVALUE_LEN (31)
- /** \\brief Mask for Ifx_CPU_M3CNT_Bits.CountValue */
- #define IFX_CPU_M3CNT_COUNTVALUE_MSK (0x7fffffff)
- /** \\brief Offset for Ifx_CPU_M3CNT_Bits.CountValue */
- #define IFX_CPU_M3CNT_COUNTVALUE_OFF (0)
- /** \\brief Length for Ifx_CPU_M3CNT_Bits.SOvf */
- #define IFX_CPU_M3CNT_SOVF_LEN (1)
- /** \\brief Mask for Ifx_CPU_M3CNT_Bits.SOvf */
- #define IFX_CPU_M3CNT_SOVF_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_M3CNT_Bits.SOvf */
- #define IFX_CPU_M3CNT_SOVF_OFF (31)
- /** \\brief Length for Ifx_CPU_PC_Bits.PC */
- #define IFX_CPU_PC_PC_LEN (31)
- /** \\brief Mask for Ifx_CPU_PC_Bits.PC */
- #define IFX_CPU_PC_PC_MSK (0x7fffffff)
- /** \\brief Offset for Ifx_CPU_PC_Bits.PC */
- #define IFX_CPU_PC_PC_OFF (1)
- /** \\brief Length for Ifx_CPU_PCON0_Bits.PCBYP */
- #define IFX_CPU_PCON0_PCBYP_LEN (1)
- /** \\brief Mask for Ifx_CPU_PCON0_Bits.PCBYP */
- #define IFX_CPU_PCON0_PCBYP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PCON0_Bits.PCBYP */
- #define IFX_CPU_PCON0_PCBYP_OFF (1)
- /** \\brief Length for Ifx_CPU_PCON1_Bits.PBINV */
- #define IFX_CPU_PCON1_PBINV_LEN (1)
- /** \\brief Mask for Ifx_CPU_PCON1_Bits.PBINV */
- #define IFX_CPU_PCON1_PBINV_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PCON1_Bits.PBINV */
- #define IFX_CPU_PCON1_PBINV_OFF (1)
- /** \\brief Length for Ifx_CPU_PCON1_Bits.PCINV */
- #define IFX_CPU_PCON1_PCINV_LEN (1)
- /** \\brief Mask for Ifx_CPU_PCON1_Bits.PCINV */
- #define IFX_CPU_PCON1_PCINV_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PCON1_Bits.PCINV */
- #define IFX_CPU_PCON1_PCINV_OFF (0)
- /** \\brief Length for Ifx_CPU_PCON2_Bits.PCACHE_SZE */
- #define IFX_CPU_PCON2_PCACHE_SZE_LEN (16)
- /** \\brief Mask for Ifx_CPU_PCON2_Bits.PCACHE_SZE */
- #define IFX_CPU_PCON2_PCACHE_SZE_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_PCON2_Bits.PCACHE_SZE */
- #define IFX_CPU_PCON2_PCACHE_SZE_OFF (0)
- /** \\brief Length for Ifx_CPU_PCON2_Bits.PSCRATCH_SZE */
- #define IFX_CPU_PCON2_PSCRATCH_SZE_LEN (16)
- /** \\brief Mask for Ifx_CPU_PCON2_Bits.PSCRATCH_SZE */
- #define IFX_CPU_PCON2_PSCRATCH_SZE_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_PCON2_Bits.PSCRATCH_SZE */
- #define IFX_CPU_PCON2_PSCRATCH_SZE_OFF (16)
- /** \\brief Length for Ifx_CPU_PCXI_Bits.PCPN */
- #define IFX_CPU_PCXI_PCPN_LEN (10)
- /** \\brief Mask for Ifx_CPU_PCXI_Bits.PCPN */
- #define IFX_CPU_PCXI_PCPN_MSK (0x3ff)
- /** \\brief Offset for Ifx_CPU_PCXI_Bits.PCPN */
- #define IFX_CPU_PCXI_PCPN_OFF (22)
- /** \\brief Length for Ifx_CPU_PCXI_Bits.PCXO */
- #define IFX_CPU_PCXI_PCXO_LEN (16)
- /** \\brief Mask for Ifx_CPU_PCXI_Bits.PCXO */
- #define IFX_CPU_PCXI_PCXO_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_PCXI_Bits.PCXO */
- #define IFX_CPU_PCXI_PCXO_OFF (0)
- /** \\brief Length for Ifx_CPU_PCXI_Bits.PCXS */
- #define IFX_CPU_PCXI_PCXS_LEN (4)
- /** \\brief Mask for Ifx_CPU_PCXI_Bits.PCXS */
- #define IFX_CPU_PCXI_PCXS_MSK (0xf)
- /** \\brief Offset for Ifx_CPU_PCXI_Bits.PCXS */
- #define IFX_CPU_PCXI_PCXS_OFF (16)
- /** \\brief Length for Ifx_CPU_PCXI_Bits.PIE */
- #define IFX_CPU_PCXI_PIE_LEN (1)
- /** \\brief Mask for Ifx_CPU_PCXI_Bits.PIE */
- #define IFX_CPU_PCXI_PIE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PCXI_Bits.PIE */
- #define IFX_CPU_PCXI_PIE_OFF (21)
- /** \\brief Length for Ifx_CPU_PCXI_Bits.UL */
- #define IFX_CPU_PCXI_UL_LEN (1)
- /** \\brief Mask for Ifx_CPU_PCXI_Bits.UL */
- #define IFX_CPU_PCXI_UL_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PCXI_Bits.UL */
- #define IFX_CPU_PCXI_UL_OFF (20)
- /** \\brief Length for Ifx_CPU_PIEAR_Bits.TA */
- #define IFX_CPU_PIEAR_TA_LEN (32)
- /** \\brief Mask for Ifx_CPU_PIEAR_Bits.TA */
- #define IFX_CPU_PIEAR_TA_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_PIEAR_Bits.TA */
- #define IFX_CPU_PIEAR_TA_OFF (0)
- /** \\brief Length for Ifx_CPU_PIETR_Bits.E_INFO */
- #define IFX_CPU_PIETR_E_INFO_LEN (6)
- /** \\brief Mask for Ifx_CPU_PIETR_Bits.E_INFO */
- #define IFX_CPU_PIETR_E_INFO_MSK (0x3f)
- /** \\brief Offset for Ifx_CPU_PIETR_Bits.E_INFO */
- #define IFX_CPU_PIETR_E_INFO_OFF (5)
- /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_BI */
- #define IFX_CPU_PIETR_IE_BI_LEN (1)
- /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_BI */
- #define IFX_CPU_PIETR_IE_BI_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_BI */
- #define IFX_CPU_PIETR_IE_BI_OFF (4)
- /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_BS */
- #define IFX_CPU_PIETR_IE_BS_LEN (1)
- /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_BS */
- #define IFX_CPU_PIETR_IE_BS_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_BS */
- #define IFX_CPU_PIETR_IE_BS_OFF (13)
- /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_C */
- #define IFX_CPU_PIETR_IE_C_LEN (1)
- /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_C */
- #define IFX_CPU_PIETR_IE_C_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_C */
- #define IFX_CPU_PIETR_IE_C_OFF (2)
- /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_DUAL */
- #define IFX_CPU_PIETR_IE_DUAL_LEN (1)
- /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_DUAL */
- #define IFX_CPU_PIETR_IE_DUAL_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_DUAL */
- #define IFX_CPU_PIETR_IE_DUAL_OFF (11)
- /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_S */
- #define IFX_CPU_PIETR_IE_S_LEN (1)
- /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_S */
- #define IFX_CPU_PIETR_IE_S_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_S */
- #define IFX_CPU_PIETR_IE_S_OFF (3)
- /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_SP */
- #define IFX_CPU_PIETR_IE_SP_LEN (1)
- /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_SP */
- #define IFX_CPU_PIETR_IE_SP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_SP */
- #define IFX_CPU_PIETR_IE_SP_OFF (12)
- /** \\brief Length for Ifx_CPU_PIETR_Bits.IE_T */
- #define IFX_CPU_PIETR_IE_T_LEN (1)
- /** \\brief Mask for Ifx_CPU_PIETR_Bits.IE_T */
- #define IFX_CPU_PIETR_IE_T_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PIETR_Bits.IE_T */
- #define IFX_CPU_PIETR_IE_T_OFF (1)
- /** \\brief Length for Ifx_CPU_PIETR_Bits.IED */
- #define IFX_CPU_PIETR_IED_LEN (1)
- /** \\brief Mask for Ifx_CPU_PIETR_Bits.IED */
- #define IFX_CPU_PIETR_IED_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PIETR_Bits.IED */
- #define IFX_CPU_PIETR_IED_OFF (0)
- /** \\brief Length for Ifx_CPU_PMA0_Bits.DAC */
- #define IFX_CPU_PMA0_DAC_LEN (3)
- /** \\brief Mask for Ifx_CPU_PMA0_Bits.DAC */
- #define IFX_CPU_PMA0_DAC_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_PMA0_Bits.DAC */
- #define IFX_CPU_PMA0_DAC_OFF (13)
- /** \\brief Length for Ifx_CPU_PMA1_Bits.CAC */
- #define IFX_CPU_PMA1_CAC_LEN (2)
- /** \\brief Mask for Ifx_CPU_PMA1_Bits.CAC */
- #define IFX_CPU_PMA1_CAC_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_PMA1_Bits.CAC */
- #define IFX_CPU_PMA1_CAC_OFF (14)
- /** \\brief Length for Ifx_CPU_PMA2_Bits.PSI */
- #define IFX_CPU_PMA2_PSI_LEN (16)
- /** \\brief Mask for Ifx_CPU_PMA2_Bits.PSI */
- #define IFX_CPU_PMA2_PSI_MSK (0xffff)
- /** \\brief Offset for Ifx_CPU_PMA2_Bits.PSI */
- #define IFX_CPU_PMA2_PSI_OFF (0)
- /** \\brief Length for Ifx_CPU_PSTR_Bits.FBE */
- #define IFX_CPU_PSTR_FBE_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSTR_Bits.FBE */
- #define IFX_CPU_PSTR_FBE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSTR_Bits.FBE */
- #define IFX_CPU_PSTR_FBE_OFF (2)
- /** \\brief Length for Ifx_CPU_PSTR_Bits.FME */
- #define IFX_CPU_PSTR_FME_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSTR_Bits.FME */
- #define IFX_CPU_PSTR_FME_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSTR_Bits.FME */
- #define IFX_CPU_PSTR_FME_OFF (14)
- /** \\brief Length for Ifx_CPU_PSTR_Bits.FPE */
- #define IFX_CPU_PSTR_FPE_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSTR_Bits.FPE */
- #define IFX_CPU_PSTR_FPE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSTR_Bits.FPE */
- #define IFX_CPU_PSTR_FPE_OFF (12)
- /** \\brief Length for Ifx_CPU_PSTR_Bits.FRE */
- #define IFX_CPU_PSTR_FRE_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSTR_Bits.FRE */
- #define IFX_CPU_PSTR_FRE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSTR_Bits.FRE */
- #define IFX_CPU_PSTR_FRE_OFF (0)
- /** \\brief Length for Ifx_CPU_PSW_Bits.AV */
- #define IFX_CPU_PSW_AV_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.AV */
- #define IFX_CPU_PSW_AV_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.AV */
- #define IFX_CPU_PSW_AV_OFF (28)
- /** \\brief Length for Ifx_CPU_PSW_Bits.C */
- #define IFX_CPU_PSW_C_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.C */
- #define IFX_CPU_PSW_C_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.C */
- #define IFX_CPU_PSW_C_OFF (31)
- /** \\brief Length for Ifx_CPU_PSW_Bits.CDC */
- #define IFX_CPU_PSW_CDC_LEN (7)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.CDC */
- #define IFX_CPU_PSW_CDC_MSK (0x7f)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.CDC */
- #define IFX_CPU_PSW_CDC_OFF (0)
- /** \\brief Length for Ifx_CPU_PSW_Bits.CDE */
- #define IFX_CPU_PSW_CDE_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.CDE */
- #define IFX_CPU_PSW_CDE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.CDE */
- #define IFX_CPU_PSW_CDE_OFF (7)
- /** \\brief Length for Ifx_CPU_PSW_Bits.GW */
- #define IFX_CPU_PSW_GW_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.GW */
- #define IFX_CPU_PSW_GW_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.GW */
- #define IFX_CPU_PSW_GW_OFF (8)
- /** \\brief Length for Ifx_CPU_PSW_Bits.IO */
- #define IFX_CPU_PSW_IO_LEN (2)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.IO */
- #define IFX_CPU_PSW_IO_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.IO */
- #define IFX_CPU_PSW_IO_OFF (10)
- /** \\brief Length for Ifx_CPU_PSW_Bits.IS */
- #define IFX_CPU_PSW_IS_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.IS */
- #define IFX_CPU_PSW_IS_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.IS */
- #define IFX_CPU_PSW_IS_OFF (9)
- /** \\brief Length for Ifx_CPU_PSW_Bits.PRS */
- #define IFX_CPU_PSW_PRS_LEN (2)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.PRS */
- #define IFX_CPU_PSW_PRS_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.PRS */
- #define IFX_CPU_PSW_PRS_OFF (12)
- /** \\brief Length for Ifx_CPU_PSW_Bits.S */
- #define IFX_CPU_PSW_S_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.S */
- #define IFX_CPU_PSW_S_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.S */
- #define IFX_CPU_PSW_S_OFF (14)
- /** \\brief Length for Ifx_CPU_PSW_Bits.SAV */
- #define IFX_CPU_PSW_SAV_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.SAV */
- #define IFX_CPU_PSW_SAV_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.SAV */
- #define IFX_CPU_PSW_SAV_OFF (27)
- /** \\brief Length for Ifx_CPU_PSW_Bits.SV */
- #define IFX_CPU_PSW_SV_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.SV */
- #define IFX_CPU_PSW_SV_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.SV */
- #define IFX_CPU_PSW_SV_OFF (29)
- /** \\brief Length for Ifx_CPU_PSW_Bits.V */
- #define IFX_CPU_PSW_V_LEN (1)
- /** \\brief Mask for Ifx_CPU_PSW_Bits.V */
- #define IFX_CPU_PSW_V_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_PSW_Bits.V */
- #define IFX_CPU_PSW_V_OFF (30)
- /** \\brief Length for Ifx_CPU_SEGEN_Bits.ADFLIP */
- #define IFX_CPU_SEGEN_ADFLIP_LEN (8)
- /** \\brief Mask for Ifx_CPU_SEGEN_Bits.ADFLIP */
- #define IFX_CPU_SEGEN_ADFLIP_MSK (0xff)
- /** \\brief Offset for Ifx_CPU_SEGEN_Bits.ADFLIP */
- #define IFX_CPU_SEGEN_ADFLIP_OFF (0)
- /** \\brief Length for Ifx_CPU_SEGEN_Bits.ADTYPE */
- #define IFX_CPU_SEGEN_ADTYPE_LEN (2)
- /** \\brief Mask for Ifx_CPU_SEGEN_Bits.ADTYPE */
- #define IFX_CPU_SEGEN_ADTYPE_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_SEGEN_Bits.ADTYPE */
- #define IFX_CPU_SEGEN_ADTYPE_OFF (8)
- /** \\brief Length for Ifx_CPU_SEGEN_Bits.AE */
- #define IFX_CPU_SEGEN_AE_LEN (1)
- /** \\brief Mask for Ifx_CPU_SEGEN_Bits.AE */
- #define IFX_CPU_SEGEN_AE_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SEGEN_Bits.AE */
- #define IFX_CPU_SEGEN_AE_OFF (31)
- /** \\brief Length for Ifx_CPU_SMACON_Bits.DC */
- #define IFX_CPU_SMACON_DC_LEN (1)
- /** \\brief Mask for Ifx_CPU_SMACON_Bits.DC */
- #define IFX_CPU_SMACON_DC_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SMACON_Bits.DC */
- #define IFX_CPU_SMACON_DC_OFF (8)
- /** \\brief Length for Ifx_CPU_SMACON_Bits.DT */
- #define IFX_CPU_SMACON_DT_LEN (1)
- /** \\brief Mask for Ifx_CPU_SMACON_Bits.DT */
- #define IFX_CPU_SMACON_DT_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SMACON_Bits.DT */
- #define IFX_CPU_SMACON_DT_OFF (10)
- /** \\brief Length for Ifx_CPU_SMACON_Bits.IODT */
- #define IFX_CPU_SMACON_IODT_LEN (1)
- /** \\brief Mask for Ifx_CPU_SMACON_Bits.IODT */
- #define IFX_CPU_SMACON_IODT_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SMACON_Bits.IODT */
- #define IFX_CPU_SMACON_IODT_OFF (24)
- /** \\brief Length for Ifx_CPU_SMACON_Bits.PC */
- #define IFX_CPU_SMACON_PC_LEN (1)
- /** \\brief Mask for Ifx_CPU_SMACON_Bits.PC */
- #define IFX_CPU_SMACON_PC_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SMACON_Bits.PC */
- #define IFX_CPU_SMACON_PC_OFF (0)
- /** \\brief Length for Ifx_CPU_SMACON_Bits.PT */
- #define IFX_CPU_SMACON_PT_LEN (1)
- /** \\brief Mask for Ifx_CPU_SMACON_Bits.PT */
- #define IFX_CPU_SMACON_PT_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SMACON_Bits.PT */
- #define IFX_CPU_SMACON_PT_OFF (2)
- /** \\brief Length for Ifx_CPU_SPROT_ACCENA_Bits.EN */
- #define IFX_CPU_SPROT_ACCENA_EN_LEN (32)
- /** \\brief Mask for Ifx_CPU_SPROT_ACCENA_Bits.EN */
- #define IFX_CPU_SPROT_ACCENA_EN_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_SPROT_ACCENA_Bits.EN */
- #define IFX_CPU_SPROT_ACCENA_EN_OFF (0)
- /** \\brief Length for Ifx_CPU_SPROT_RGN_ACCENA_Bits.EN */
- #define IFX_CPU_SPROT_RGN_ACCENA_EN_LEN (32)
- /** \\brief Mask for Ifx_CPU_SPROT_RGN_ACCENA_Bits.EN */
- #define IFX_CPU_SPROT_RGN_ACCENA_EN_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_SPROT_RGN_ACCENA_Bits.EN */
- #define IFX_CPU_SPROT_RGN_ACCENA_EN_OFF (0)
- /** \\brief Length for Ifx_CPU_SPROT_RGN_LA_Bits.ADDR */
- #define IFX_CPU_SPROT_RGN_LA_ADDR_LEN (27)
- /** \\brief Mask for Ifx_CPU_SPROT_RGN_LA_Bits.ADDR */
- #define IFX_CPU_SPROT_RGN_LA_ADDR_MSK (0x7ffffff)
- /** \\brief Offset for Ifx_CPU_SPROT_RGN_LA_Bits.ADDR */
- #define IFX_CPU_SPROT_RGN_LA_ADDR_OFF (5)
- /** \\brief Length for Ifx_CPU_SPROT_RGN_UA_Bits.ADDR */
- #define IFX_CPU_SPROT_RGN_UA_ADDR_LEN (27)
- /** \\brief Mask for Ifx_CPU_SPROT_RGN_UA_Bits.ADDR */
- #define IFX_CPU_SPROT_RGN_UA_ADDR_MSK (0x7ffffff)
- /** \\brief Offset for Ifx_CPU_SPROT_RGN_UA_Bits.ADDR */
- #define IFX_CPU_SPROT_RGN_UA_ADDR_OFF (5)
- /** \\brief Length for Ifx_CPU_SWEVT_Bits.BBM */
- #define IFX_CPU_SWEVT_BBM_LEN (1)
- /** \\brief Mask for Ifx_CPU_SWEVT_Bits.BBM */
- #define IFX_CPU_SWEVT_BBM_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SWEVT_Bits.BBM */
- #define IFX_CPU_SWEVT_BBM_OFF (3)
- /** \\brief Length for Ifx_CPU_SWEVT_Bits.BOD */
- #define IFX_CPU_SWEVT_BOD_LEN (1)
- /** \\brief Mask for Ifx_CPU_SWEVT_Bits.BOD */
- #define IFX_CPU_SWEVT_BOD_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SWEVT_Bits.BOD */
- #define IFX_CPU_SWEVT_BOD_OFF (4)
- /** \\brief Length for Ifx_CPU_SWEVT_Bits.CNT */
- #define IFX_CPU_SWEVT_CNT_LEN (2)
- /** \\brief Mask for Ifx_CPU_SWEVT_Bits.CNT */
- #define IFX_CPU_SWEVT_CNT_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_SWEVT_Bits.CNT */
- #define IFX_CPU_SWEVT_CNT_OFF (6)
- /** \\brief Length for Ifx_CPU_SWEVT_Bits.EVTA */
- #define IFX_CPU_SWEVT_EVTA_LEN (3)
- /** \\brief Mask for Ifx_CPU_SWEVT_Bits.EVTA */
- #define IFX_CPU_SWEVT_EVTA_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_SWEVT_Bits.EVTA */
- #define IFX_CPU_SWEVT_EVTA_OFF (0)
- /** \\brief Length for Ifx_CPU_SWEVT_Bits.SUSP */
- #define IFX_CPU_SWEVT_SUSP_LEN (1)
- /** \\brief Mask for Ifx_CPU_SWEVT_Bits.SUSP */
- #define IFX_CPU_SWEVT_SUSP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SWEVT_Bits.SUSP */
- #define IFX_CPU_SWEVT_SUSP_OFF (5)
- /** \\brief Length for Ifx_CPU_SYSCON_Bits.FCDSF */
- #define IFX_CPU_SYSCON_FCDSF_LEN (1)
- /** \\brief Mask for Ifx_CPU_SYSCON_Bits.FCDSF */
- #define IFX_CPU_SYSCON_FCDSF_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SYSCON_Bits.FCDSF */
- #define IFX_CPU_SYSCON_FCDSF_OFF (0)
- /** \\brief Length for Ifx_CPU_SYSCON_Bits.IS */
- #define IFX_CPU_SYSCON_IS_LEN (1)
- /** \\brief Mask for Ifx_CPU_SYSCON_Bits.IS */
- #define IFX_CPU_SYSCON_IS_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SYSCON_Bits.IS */
- #define IFX_CPU_SYSCON_IS_OFF (3)
- /** \\brief Length for Ifx_CPU_SYSCON_Bits.IT */
- #define IFX_CPU_SYSCON_IT_LEN (1)
- /** \\brief Mask for Ifx_CPU_SYSCON_Bits.IT */
- #define IFX_CPU_SYSCON_IT_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SYSCON_Bits.IT */
- #define IFX_CPU_SYSCON_IT_OFF (4)
- /** \\brief Length for Ifx_CPU_SYSCON_Bits.PROTEN */
- #define IFX_CPU_SYSCON_PROTEN_LEN (1)
- /** \\brief Mask for Ifx_CPU_SYSCON_Bits.PROTEN */
- #define IFX_CPU_SYSCON_PROTEN_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SYSCON_Bits.PROTEN */
- #define IFX_CPU_SYSCON_PROTEN_OFF (1)
- /** \\brief Length for Ifx_CPU_SYSCON_Bits.TPROTEN */
- #define IFX_CPU_SYSCON_TPROTEN_LEN (1)
- /** \\brief Mask for Ifx_CPU_SYSCON_Bits.TPROTEN */
- #define IFX_CPU_SYSCON_TPROTEN_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_SYSCON_Bits.TPROTEN */
- #define IFX_CPU_SYSCON_TPROTEN_OFF (2)
- /** \\brief Length for Ifx_CPU_TASK_ASI_Bits.ASI */
- #define IFX_CPU_TASK_ASI_ASI_LEN (5)
- /** \\brief Mask for Ifx_CPU_TASK_ASI_Bits.ASI */
- #define IFX_CPU_TASK_ASI_ASI_MSK (0x1f)
- /** \\brief Offset for Ifx_CPU_TASK_ASI_Bits.ASI */
- #define IFX_CPU_TASK_ASI_ASI_OFF (0)
- /** \\brief Length for Ifx_CPU_TPS_CON_Bits.TEXP0 */
- #define IFX_CPU_TPS_CON_TEXP0_LEN (1)
- /** \\brief Mask for Ifx_CPU_TPS_CON_Bits.TEXP0 */
- #define IFX_CPU_TPS_CON_TEXP0_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TPS_CON_Bits.TEXP0 */
- #define IFX_CPU_TPS_CON_TEXP0_OFF (0)
- /** \\brief Length for Ifx_CPU_TPS_CON_Bits.TEXP1 */
- #define IFX_CPU_TPS_CON_TEXP1_LEN (1)
- /** \\brief Mask for Ifx_CPU_TPS_CON_Bits.TEXP1 */
- #define IFX_CPU_TPS_CON_TEXP1_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TPS_CON_Bits.TEXP1 */
- #define IFX_CPU_TPS_CON_TEXP1_OFF (1)
- /** \\brief Length for Ifx_CPU_TPS_CON_Bits.TEXP2 */
- #define IFX_CPU_TPS_CON_TEXP2_LEN (1)
- /** \\brief Mask for Ifx_CPU_TPS_CON_Bits.TEXP2 */
- #define IFX_CPU_TPS_CON_TEXP2_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TPS_CON_Bits.TEXP2 */
- #define IFX_CPU_TPS_CON_TEXP2_OFF (2)
- /** \\brief Length for Ifx_CPU_TPS_CON_Bits.TTRAP */
- #define IFX_CPU_TPS_CON_TTRAP_LEN (1)
- /** \\brief Mask for Ifx_CPU_TPS_CON_Bits.TTRAP */
- #define IFX_CPU_TPS_CON_TTRAP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TPS_CON_Bits.TTRAP */
- #define IFX_CPU_TPS_CON_TTRAP_OFF (16)
- /** \\brief Length for Ifx_CPU_TPS_TIMER_Bits.Timer */
- #define IFX_CPU_TPS_TIMER_TIMER_LEN (32)
- /** \\brief Mask for Ifx_CPU_TPS_TIMER_Bits.Timer */
- #define IFX_CPU_TPS_TIMER_TIMER_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_TPS_TIMER_Bits.Timer */
- #define IFX_CPU_TPS_TIMER_TIMER_OFF (0)
- /** \\brief Length for Ifx_CPU_TR_ADR_Bits.ADDR */
- #define IFX_CPU_TR_ADR_ADDR_LEN (32)
- /** \\brief Mask for Ifx_CPU_TR_ADR_Bits.ADDR */
- #define IFX_CPU_TR_ADR_ADDR_MSK (0xffffffff)
- /** \\brief Offset for Ifx_CPU_TR_ADR_Bits.ADDR */
- #define IFX_CPU_TR_ADR_ADDR_OFF (0)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.ALD */
- #define IFX_CPU_TR_EVT_ALD_LEN (1)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.ALD */
- #define IFX_CPU_TR_EVT_ALD_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.ALD */
- #define IFX_CPU_TR_EVT_ALD_OFF (28)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.ASI_EN */
- #define IFX_CPU_TR_EVT_ASI_EN_LEN (1)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.ASI_EN */
- #define IFX_CPU_TR_EVT_ASI_EN_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.ASI_EN */
- #define IFX_CPU_TR_EVT_ASI_EN_OFF (15)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.ASI */
- #define IFX_CPU_TR_EVT_ASI_LEN (5)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.ASI */
- #define IFX_CPU_TR_EVT_ASI_MSK (0x1f)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.ASI */
- #define IFX_CPU_TR_EVT_ASI_OFF (16)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.AST */
- #define IFX_CPU_TR_EVT_AST_LEN (1)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.AST */
- #define IFX_CPU_TR_EVT_AST_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.AST */
- #define IFX_CPU_TR_EVT_AST_OFF (27)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.BBM */
- #define IFX_CPU_TR_EVT_BBM_LEN (1)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.BBM */
- #define IFX_CPU_TR_EVT_BBM_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.BBM */
- #define IFX_CPU_TR_EVT_BBM_OFF (3)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.BOD */
- #define IFX_CPU_TR_EVT_BOD_LEN (1)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.BOD */
- #define IFX_CPU_TR_EVT_BOD_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.BOD */
- #define IFX_CPU_TR_EVT_BOD_OFF (4)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.CNT */
- #define IFX_CPU_TR_EVT_CNT_LEN (2)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.CNT */
- #define IFX_CPU_TR_EVT_CNT_MSK (0x3)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.CNT */
- #define IFX_CPU_TR_EVT_CNT_OFF (6)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.EVTA */
- #define IFX_CPU_TR_EVT_EVTA_LEN (3)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.EVTA */
- #define IFX_CPU_TR_EVT_EVTA_MSK (0x7)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.EVTA */
- #define IFX_CPU_TR_EVT_EVTA_OFF (0)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.RNG */
- #define IFX_CPU_TR_EVT_RNG_LEN (1)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.RNG */
- #define IFX_CPU_TR_EVT_RNG_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.RNG */
- #define IFX_CPU_TR_EVT_RNG_OFF (13)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.SUSP */
- #define IFX_CPU_TR_EVT_SUSP_LEN (1)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.SUSP */
- #define IFX_CPU_TR_EVT_SUSP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.SUSP */
- #define IFX_CPU_TR_EVT_SUSP_OFF (5)
- /** \\brief Length for Ifx_CPU_TR_EVT_Bits.TYP */
- #define IFX_CPU_TR_EVT_TYP_LEN (1)
- /** \\brief Mask for Ifx_CPU_TR_EVT_Bits.TYP */
- #define IFX_CPU_TR_EVT_TYP_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TR_EVT_Bits.TYP */
- #define IFX_CPU_TR_EVT_TYP_OFF (12)
- /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T0 */
- #define IFX_CPU_TRIG_ACC_T0_LEN (1)
- /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T0 */
- #define IFX_CPU_TRIG_ACC_T0_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T0 */
- #define IFX_CPU_TRIG_ACC_T0_OFF (0)
- /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T1 */
- #define IFX_CPU_TRIG_ACC_T1_LEN (1)
- /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T1 */
- #define IFX_CPU_TRIG_ACC_T1_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T1 */
- #define IFX_CPU_TRIG_ACC_T1_OFF (1)
- /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T2 */
- #define IFX_CPU_TRIG_ACC_T2_LEN (1)
- /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T2 */
- #define IFX_CPU_TRIG_ACC_T2_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T2 */
- #define IFX_CPU_TRIG_ACC_T2_OFF (2)
- /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T3 */
- #define IFX_CPU_TRIG_ACC_T3_LEN (1)
- /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T3 */
- #define IFX_CPU_TRIG_ACC_T3_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T3 */
- #define IFX_CPU_TRIG_ACC_T3_OFF (3)
- /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T4 */
- #define IFX_CPU_TRIG_ACC_T4_LEN (1)
- /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T4 */
- #define IFX_CPU_TRIG_ACC_T4_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T4 */
- #define IFX_CPU_TRIG_ACC_T4_OFF (4)
- /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T5 */
- #define IFX_CPU_TRIG_ACC_T5_LEN (1)
- /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T5 */
- #define IFX_CPU_TRIG_ACC_T5_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T5 */
- #define IFX_CPU_TRIG_ACC_T5_OFF (5)
- /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T6 */
- #define IFX_CPU_TRIG_ACC_T6_LEN (1)
- /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T6 */
- #define IFX_CPU_TRIG_ACC_T6_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T6 */
- #define IFX_CPU_TRIG_ACC_T6_OFF (6)
- /** \\brief Length for Ifx_CPU_TRIG_ACC_Bits.T7 */
- #define IFX_CPU_TRIG_ACC_T7_LEN (1)
- /** \\brief Mask for Ifx_CPU_TRIG_ACC_Bits.T7 */
- #define IFX_CPU_TRIG_ACC_T7_MSK (0x1)
- /** \\brief Offset for Ifx_CPU_TRIG_ACC_Bits.T7 */
- #define IFX_CPU_TRIG_ACC_T7_OFF (7)
- /** \} */
- /******************************************************************************/
- /******************************************************************************/
- #endif /* IFXCPU_BF_H */
|