123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764 |
- /**
- * \file IfxAsclin_bf.h
- * \brief
- * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
- *
- * Version: TC23XADAS_UM_V1.0P1.R0
- * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
- * MAY BE CHANGED BY USER [yes/no]: No
- *
- * IMPORTANT NOTICE
- *
- * Infineon Technologies AG (Infineon) is supplying this file for use
- * exclusively with Infineon's microcontroller products. This file can be freely
- * distributed within development tools that are supporting such microcontroller
- * products.
- *
- * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
- * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
- * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
- * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
- * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
- *
- * \defgroup IfxLld_Asclin_BitfieldsMask Bitfields mask and offset
- * \ingroup IfxLld_Asclin
- *
- */
- #ifndef IFXASCLIN_BF_H
- #define IFXASCLIN_BF_H 1
- /******************************************************************************/
- /******************************************************************************/
- /** \addtogroup IfxLld_Asclin_BitfieldsMask
- * \{ */
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN0 */
- #define IFX_ASCLIN_ACCEN0_EN0_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN0 */
- #define IFX_ASCLIN_ACCEN0_EN0_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN0 */
- #define IFX_ASCLIN_ACCEN0_EN0_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN10 */
- #define IFX_ASCLIN_ACCEN0_EN10_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN10 */
- #define IFX_ASCLIN_ACCEN0_EN10_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN10 */
- #define IFX_ASCLIN_ACCEN0_EN10_OFF (10)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN11 */
- #define IFX_ASCLIN_ACCEN0_EN11_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN11 */
- #define IFX_ASCLIN_ACCEN0_EN11_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN11 */
- #define IFX_ASCLIN_ACCEN0_EN11_OFF (11)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN12 */
- #define IFX_ASCLIN_ACCEN0_EN12_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN12 */
- #define IFX_ASCLIN_ACCEN0_EN12_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN12 */
- #define IFX_ASCLIN_ACCEN0_EN12_OFF (12)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN13 */
- #define IFX_ASCLIN_ACCEN0_EN13_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN13 */
- #define IFX_ASCLIN_ACCEN0_EN13_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN13 */
- #define IFX_ASCLIN_ACCEN0_EN13_OFF (13)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN14 */
- #define IFX_ASCLIN_ACCEN0_EN14_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN14 */
- #define IFX_ASCLIN_ACCEN0_EN14_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN14 */
- #define IFX_ASCLIN_ACCEN0_EN14_OFF (14)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN15 */
- #define IFX_ASCLIN_ACCEN0_EN15_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN15 */
- #define IFX_ASCLIN_ACCEN0_EN15_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN15 */
- #define IFX_ASCLIN_ACCEN0_EN15_OFF (15)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN16 */
- #define IFX_ASCLIN_ACCEN0_EN16_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN16 */
- #define IFX_ASCLIN_ACCEN0_EN16_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN16 */
- #define IFX_ASCLIN_ACCEN0_EN16_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN17 */
- #define IFX_ASCLIN_ACCEN0_EN17_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN17 */
- #define IFX_ASCLIN_ACCEN0_EN17_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN17 */
- #define IFX_ASCLIN_ACCEN0_EN17_OFF (17)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN18 */
- #define IFX_ASCLIN_ACCEN0_EN18_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN18 */
- #define IFX_ASCLIN_ACCEN0_EN18_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN18 */
- #define IFX_ASCLIN_ACCEN0_EN18_OFF (18)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN19 */
- #define IFX_ASCLIN_ACCEN0_EN19_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN19 */
- #define IFX_ASCLIN_ACCEN0_EN19_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN19 */
- #define IFX_ASCLIN_ACCEN0_EN19_OFF (19)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN1 */
- #define IFX_ASCLIN_ACCEN0_EN1_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN1 */
- #define IFX_ASCLIN_ACCEN0_EN1_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN1 */
- #define IFX_ASCLIN_ACCEN0_EN1_OFF (1)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN20 */
- #define IFX_ASCLIN_ACCEN0_EN20_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN20 */
- #define IFX_ASCLIN_ACCEN0_EN20_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN20 */
- #define IFX_ASCLIN_ACCEN0_EN20_OFF (20)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN21 */
- #define IFX_ASCLIN_ACCEN0_EN21_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN21 */
- #define IFX_ASCLIN_ACCEN0_EN21_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN21 */
- #define IFX_ASCLIN_ACCEN0_EN21_OFF (21)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN22 */
- #define IFX_ASCLIN_ACCEN0_EN22_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN22 */
- #define IFX_ASCLIN_ACCEN0_EN22_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN22 */
- #define IFX_ASCLIN_ACCEN0_EN22_OFF (22)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN23 */
- #define IFX_ASCLIN_ACCEN0_EN23_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN23 */
- #define IFX_ASCLIN_ACCEN0_EN23_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN23 */
- #define IFX_ASCLIN_ACCEN0_EN23_OFF (23)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN24 */
- #define IFX_ASCLIN_ACCEN0_EN24_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN24 */
- #define IFX_ASCLIN_ACCEN0_EN24_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN24 */
- #define IFX_ASCLIN_ACCEN0_EN24_OFF (24)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN25 */
- #define IFX_ASCLIN_ACCEN0_EN25_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN25 */
- #define IFX_ASCLIN_ACCEN0_EN25_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN25 */
- #define IFX_ASCLIN_ACCEN0_EN25_OFF (25)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN26 */
- #define IFX_ASCLIN_ACCEN0_EN26_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN26 */
- #define IFX_ASCLIN_ACCEN0_EN26_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN26 */
- #define IFX_ASCLIN_ACCEN0_EN26_OFF (26)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN27 */
- #define IFX_ASCLIN_ACCEN0_EN27_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN27 */
- #define IFX_ASCLIN_ACCEN0_EN27_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN27 */
- #define IFX_ASCLIN_ACCEN0_EN27_OFF (27)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN28 */
- #define IFX_ASCLIN_ACCEN0_EN28_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN28 */
- #define IFX_ASCLIN_ACCEN0_EN28_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN28 */
- #define IFX_ASCLIN_ACCEN0_EN28_OFF (28)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN29 */
- #define IFX_ASCLIN_ACCEN0_EN29_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN29 */
- #define IFX_ASCLIN_ACCEN0_EN29_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN29 */
- #define IFX_ASCLIN_ACCEN0_EN29_OFF (29)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN2 */
- #define IFX_ASCLIN_ACCEN0_EN2_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN2 */
- #define IFX_ASCLIN_ACCEN0_EN2_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN2 */
- #define IFX_ASCLIN_ACCEN0_EN2_OFF (2)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN30 */
- #define IFX_ASCLIN_ACCEN0_EN30_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN30 */
- #define IFX_ASCLIN_ACCEN0_EN30_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN30 */
- #define IFX_ASCLIN_ACCEN0_EN30_OFF (30)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN31 */
- #define IFX_ASCLIN_ACCEN0_EN31_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN31 */
- #define IFX_ASCLIN_ACCEN0_EN31_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN31 */
- #define IFX_ASCLIN_ACCEN0_EN31_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN3 */
- #define IFX_ASCLIN_ACCEN0_EN3_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN3 */
- #define IFX_ASCLIN_ACCEN0_EN3_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN3 */
- #define IFX_ASCLIN_ACCEN0_EN3_OFF (3)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN4 */
- #define IFX_ASCLIN_ACCEN0_EN4_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN4 */
- #define IFX_ASCLIN_ACCEN0_EN4_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN4 */
- #define IFX_ASCLIN_ACCEN0_EN4_OFF (4)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN5 */
- #define IFX_ASCLIN_ACCEN0_EN5_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN5 */
- #define IFX_ASCLIN_ACCEN0_EN5_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN5 */
- #define IFX_ASCLIN_ACCEN0_EN5_OFF (5)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN6 */
- #define IFX_ASCLIN_ACCEN0_EN6_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN6 */
- #define IFX_ASCLIN_ACCEN0_EN6_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN6 */
- #define IFX_ASCLIN_ACCEN0_EN6_OFF (6)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN7 */
- #define IFX_ASCLIN_ACCEN0_EN7_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN7 */
- #define IFX_ASCLIN_ACCEN0_EN7_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN7 */
- #define IFX_ASCLIN_ACCEN0_EN7_OFF (7)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN8 */
- #define IFX_ASCLIN_ACCEN0_EN8_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN8 */
- #define IFX_ASCLIN_ACCEN0_EN8_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN8 */
- #define IFX_ASCLIN_ACCEN0_EN8_OFF (8)
- /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN9 */
- #define IFX_ASCLIN_ACCEN0_EN9_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN9 */
- #define IFX_ASCLIN_ACCEN0_EN9_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN9 */
- #define IFX_ASCLIN_ACCEN0_EN9_OFF (9)
- /** \\brief Length for Ifx_ASCLIN_BITCON_Bits.OVERSAMPLING */
- #define IFX_ASCLIN_BITCON_OVERSAMPLING_LEN (4)
- /** \\brief Mask for Ifx_ASCLIN_BITCON_Bits.OVERSAMPLING */
- #define IFX_ASCLIN_BITCON_OVERSAMPLING_MSK (0xf)
- /** \\brief Offset for Ifx_ASCLIN_BITCON_Bits.OVERSAMPLING */
- #define IFX_ASCLIN_BITCON_OVERSAMPLING_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_BITCON_Bits.PRESCALER */
- #define IFX_ASCLIN_BITCON_PRESCALER_LEN (12)
- /** \\brief Mask for Ifx_ASCLIN_BITCON_Bits.PRESCALER */
- #define IFX_ASCLIN_BITCON_PRESCALER_MSK (0xfff)
- /** \\brief Offset for Ifx_ASCLIN_BITCON_Bits.PRESCALER */
- #define IFX_ASCLIN_BITCON_PRESCALER_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_BITCON_Bits.SAMPLEPOINT */
- #define IFX_ASCLIN_BITCON_SAMPLEPOINT_LEN (4)
- /** \\brief Mask for Ifx_ASCLIN_BITCON_Bits.SAMPLEPOINT */
- #define IFX_ASCLIN_BITCON_SAMPLEPOINT_MSK (0xf)
- /** \\brief Offset for Ifx_ASCLIN_BITCON_Bits.SAMPLEPOINT */
- #define IFX_ASCLIN_BITCON_SAMPLEPOINT_OFF (24)
- /** \\brief Length for Ifx_ASCLIN_BITCON_Bits.SM */
- #define IFX_ASCLIN_BITCON_SM_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_BITCON_Bits.SM */
- #define IFX_ASCLIN_BITCON_SM_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_BITCON_Bits.SM */
- #define IFX_ASCLIN_BITCON_SM_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_BRD_Bits.LOWERLIMIT */
- #define IFX_ASCLIN_BRD_LOWERLIMIT_LEN (8)
- /** \\brief Mask for Ifx_ASCLIN_BRD_Bits.LOWERLIMIT */
- #define IFX_ASCLIN_BRD_LOWERLIMIT_MSK (0xff)
- /** \\brief Offset for Ifx_ASCLIN_BRD_Bits.LOWERLIMIT */
- #define IFX_ASCLIN_BRD_LOWERLIMIT_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_BRD_Bits.MEASURED */
- #define IFX_ASCLIN_BRD_MEASURED_LEN (12)
- /** \\brief Mask for Ifx_ASCLIN_BRD_Bits.MEASURED */
- #define IFX_ASCLIN_BRD_MEASURED_MSK (0xfff)
- /** \\brief Offset for Ifx_ASCLIN_BRD_Bits.MEASURED */
- #define IFX_ASCLIN_BRD_MEASURED_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_BRD_Bits.UPPERLIMIT */
- #define IFX_ASCLIN_BRD_UPPERLIMIT_LEN (8)
- /** \\brief Mask for Ifx_ASCLIN_BRD_Bits.UPPERLIMIT */
- #define IFX_ASCLIN_BRD_UPPERLIMIT_MSK (0xff)
- /** \\brief Offset for Ifx_ASCLIN_BRD_Bits.UPPERLIMIT */
- #define IFX_ASCLIN_BRD_UPPERLIMIT_OFF (8)
- /** \\brief Length for Ifx_ASCLIN_BRG_Bits.DENOMINATOR */
- #define IFX_ASCLIN_BRG_DENOMINATOR_LEN (12)
- /** \\brief Mask for Ifx_ASCLIN_BRG_Bits.DENOMINATOR */
- #define IFX_ASCLIN_BRG_DENOMINATOR_MSK (0xfff)
- /** \\brief Offset for Ifx_ASCLIN_BRG_Bits.DENOMINATOR */
- #define IFX_ASCLIN_BRG_DENOMINATOR_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_BRG_Bits.NUMERATOR */
- #define IFX_ASCLIN_BRG_NUMERATOR_LEN (12)
- /** \\brief Mask for Ifx_ASCLIN_BRG_Bits.NUMERATOR */
- #define IFX_ASCLIN_BRG_NUMERATOR_MSK (0xfff)
- /** \\brief Offset for Ifx_ASCLIN_BRG_Bits.NUMERATOR */
- #define IFX_ASCLIN_BRG_NUMERATOR_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_CLC_Bits.DISR */
- #define IFX_ASCLIN_CLC_DISR_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_CLC_Bits.DISR */
- #define IFX_ASCLIN_CLC_DISR_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_CLC_Bits.DISR */
- #define IFX_ASCLIN_CLC_DISR_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_CLC_Bits.DISS */
- #define IFX_ASCLIN_CLC_DISS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_CLC_Bits.DISS */
- #define IFX_ASCLIN_CLC_DISS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_CLC_Bits.DISS */
- #define IFX_ASCLIN_CLC_DISS_OFF (1)
- /** \\brief Length for Ifx_ASCLIN_CLC_Bits.EDIS */
- #define IFX_ASCLIN_CLC_EDIS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_CLC_Bits.EDIS */
- #define IFX_ASCLIN_CLC_EDIS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_CLC_Bits.EDIS */
- #define IFX_ASCLIN_CLC_EDIS_OFF (3)
- /** \\brief Length for Ifx_ASCLIN_CSR_Bits.CLKSEL */
- #define IFX_ASCLIN_CSR_CLKSEL_LEN (5)
- /** \\brief Mask for Ifx_ASCLIN_CSR_Bits.CLKSEL */
- #define IFX_ASCLIN_CSR_CLKSEL_MSK (0x1f)
- /** \\brief Offset for Ifx_ASCLIN_CSR_Bits.CLKSEL */
- #define IFX_ASCLIN_CSR_CLKSEL_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_CSR_Bits.CON */
- #define IFX_ASCLIN_CSR_CON_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_CSR_Bits.CON */
- #define IFX_ASCLIN_CSR_CON_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_CSR_Bits.CON */
- #define IFX_ASCLIN_CSR_CON_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.CSM */
- #define IFX_ASCLIN_DATCON_CSM_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.CSM */
- #define IFX_ASCLIN_DATCON_CSM_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.CSM */
- #define IFX_ASCLIN_DATCON_CSM_OFF (15)
- /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.DATLEN */
- #define IFX_ASCLIN_DATCON_DATLEN_LEN (4)
- /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.DATLEN */
- #define IFX_ASCLIN_DATCON_DATLEN_MSK (0xf)
- /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.DATLEN */
- #define IFX_ASCLIN_DATCON_DATLEN_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.HO */
- #define IFX_ASCLIN_DATCON_HO_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.HO */
- #define IFX_ASCLIN_DATCON_HO_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.HO */
- #define IFX_ASCLIN_DATCON_HO_OFF (13)
- /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.RESPONSE */
- #define IFX_ASCLIN_DATCON_RESPONSE_LEN (8)
- /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.RESPONSE */
- #define IFX_ASCLIN_DATCON_RESPONSE_MSK (0xff)
- /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.RESPONSE */
- #define IFX_ASCLIN_DATCON_RESPONSE_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.RM */
- #define IFX_ASCLIN_DATCON_RM_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.RM */
- #define IFX_ASCLIN_DATCON_RM_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.RM */
- #define IFX_ASCLIN_DATCON_RM_OFF (14)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.BD */
- #define IFX_ASCLIN_FLAGS_BD_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.BD */
- #define IFX_ASCLIN_FLAGS_BD_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.BD */
- #define IFX_ASCLIN_FLAGS_BD_OFF (21)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.CE */
- #define IFX_ASCLIN_FLAGS_CE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.CE */
- #define IFX_ASCLIN_FLAGS_CE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.CE */
- #define IFX_ASCLIN_FLAGS_CE_OFF (25)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.FE */
- #define IFX_ASCLIN_FLAGS_FE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.FE */
- #define IFX_ASCLIN_FLAGS_FE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.FE */
- #define IFX_ASCLIN_FLAGS_FE_OFF (18)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.FED */
- #define IFX_ASCLIN_FLAGS_FED_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.FED */
- #define IFX_ASCLIN_FLAGS_FED_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.FED */
- #define IFX_ASCLIN_FLAGS_FED_OFF (5)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.HT */
- #define IFX_ASCLIN_FLAGS_HT_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.HT */
- #define IFX_ASCLIN_FLAGS_HT_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.HT */
- #define IFX_ASCLIN_FLAGS_HT_OFF (19)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.LA */
- #define IFX_ASCLIN_FLAGS_LA_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.LA */
- #define IFX_ASCLIN_FLAGS_LA_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.LA */
- #define IFX_ASCLIN_FLAGS_LA_OFF (23)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.LC */
- #define IFX_ASCLIN_FLAGS_LC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.LC */
- #define IFX_ASCLIN_FLAGS_LC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.LC */
- #define IFX_ASCLIN_FLAGS_LC_OFF (24)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.LP */
- #define IFX_ASCLIN_FLAGS_LP_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.LP */
- #define IFX_ASCLIN_FLAGS_LP_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.LP */
- #define IFX_ASCLIN_FLAGS_LP_OFF (22)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.PE */
- #define IFX_ASCLIN_FLAGS_PE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.PE */
- #define IFX_ASCLIN_FLAGS_PE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.PE */
- #define IFX_ASCLIN_FLAGS_PE_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RED */
- #define IFX_ASCLIN_FLAGS_RED_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RED */
- #define IFX_ASCLIN_FLAGS_RED_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RED */
- #define IFX_ASCLIN_FLAGS_RED_OFF (6)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RFL */
- #define IFX_ASCLIN_FLAGS_RFL_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RFL */
- #define IFX_ASCLIN_FLAGS_RFL_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RFL */
- #define IFX_ASCLIN_FLAGS_RFL_OFF (28)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RFO */
- #define IFX_ASCLIN_FLAGS_RFO_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RFO */
- #define IFX_ASCLIN_FLAGS_RFO_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RFO */
- #define IFX_ASCLIN_FLAGS_RFO_OFF (26)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RFU */
- #define IFX_ASCLIN_FLAGS_RFU_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RFU */
- #define IFX_ASCLIN_FLAGS_RFU_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RFU */
- #define IFX_ASCLIN_FLAGS_RFU_OFF (27)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RH */
- #define IFX_ASCLIN_FLAGS_RH_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RH */
- #define IFX_ASCLIN_FLAGS_RH_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RH */
- #define IFX_ASCLIN_FLAGS_RH_OFF (2)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RR */
- #define IFX_ASCLIN_FLAGS_RR_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RR */
- #define IFX_ASCLIN_FLAGS_RR_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RR */
- #define IFX_ASCLIN_FLAGS_RR_OFF (3)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RT */
- #define IFX_ASCLIN_FLAGS_RT_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RT */
- #define IFX_ASCLIN_FLAGS_RT_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RT */
- #define IFX_ASCLIN_FLAGS_RT_OFF (20)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TC */
- #define IFX_ASCLIN_FLAGS_TC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TC */
- #define IFX_ASCLIN_FLAGS_TC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TC */
- #define IFX_ASCLIN_FLAGS_TC_OFF (17)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TFL */
- #define IFX_ASCLIN_FLAGS_TFL_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TFL */
- #define IFX_ASCLIN_FLAGS_TFL_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TFL */
- #define IFX_ASCLIN_FLAGS_TFL_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TFO */
- #define IFX_ASCLIN_FLAGS_TFO_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TFO */
- #define IFX_ASCLIN_FLAGS_TFO_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TFO */
- #define IFX_ASCLIN_FLAGS_TFO_OFF (30)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TH */
- #define IFX_ASCLIN_FLAGS_TH_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TH */
- #define IFX_ASCLIN_FLAGS_TH_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TH */
- #define IFX_ASCLIN_FLAGS_TH_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.THRQ */
- #define IFX_ASCLIN_FLAGS_THRQ_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.THRQ */
- #define IFX_ASCLIN_FLAGS_THRQ_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.THRQ */
- #define IFX_ASCLIN_FLAGS_THRQ_OFF (14)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TR */
- #define IFX_ASCLIN_FLAGS_TR_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TR */
- #define IFX_ASCLIN_FLAGS_TR_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TR */
- #define IFX_ASCLIN_FLAGS_TR_OFF (1)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TRRQ */
- #define IFX_ASCLIN_FLAGS_TRRQ_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TRRQ */
- #define IFX_ASCLIN_FLAGS_TRRQ_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TRRQ */
- #define IFX_ASCLIN_FLAGS_TRRQ_OFF (15)
- /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TWRQ */
- #define IFX_ASCLIN_FLAGS_TWRQ_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TWRQ */
- #define IFX_ASCLIN_FLAGS_TWRQ_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TWRQ */
- #define IFX_ASCLIN_FLAGS_TWRQ_OFF (13)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.BDC */
- #define IFX_ASCLIN_FLAGSCLEAR_BDC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.BDC */
- #define IFX_ASCLIN_FLAGSCLEAR_BDC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.BDC */
- #define IFX_ASCLIN_FLAGSCLEAR_BDC_OFF (21)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.CEC */
- #define IFX_ASCLIN_FLAGSCLEAR_CEC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.CEC */
- #define IFX_ASCLIN_FLAGSCLEAR_CEC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.CEC */
- #define IFX_ASCLIN_FLAGSCLEAR_CEC_OFF (25)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEC */
- #define IFX_ASCLIN_FLAGSCLEAR_FEC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEC */
- #define IFX_ASCLIN_FLAGSCLEAR_FEC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEC */
- #define IFX_ASCLIN_FLAGSCLEAR_FEC_OFF (18)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEDC */
- #define IFX_ASCLIN_FLAGSCLEAR_FEDC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEDC */
- #define IFX_ASCLIN_FLAGSCLEAR_FEDC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEDC */
- #define IFX_ASCLIN_FLAGSCLEAR_FEDC_OFF (5)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.HTC */
- #define IFX_ASCLIN_FLAGSCLEAR_HTC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.HTC */
- #define IFX_ASCLIN_FLAGSCLEAR_HTC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.HTC */
- #define IFX_ASCLIN_FLAGSCLEAR_HTC_OFF (19)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.LAC */
- #define IFX_ASCLIN_FLAGSCLEAR_LAC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.LAC */
- #define IFX_ASCLIN_FLAGSCLEAR_LAC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.LAC */
- #define IFX_ASCLIN_FLAGSCLEAR_LAC_OFF (23)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.LCC */
- #define IFX_ASCLIN_FLAGSCLEAR_LCC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.LCC */
- #define IFX_ASCLIN_FLAGSCLEAR_LCC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.LCC */
- #define IFX_ASCLIN_FLAGSCLEAR_LCC_OFF (24)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.LPC */
- #define IFX_ASCLIN_FLAGSCLEAR_LPC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.LPC */
- #define IFX_ASCLIN_FLAGSCLEAR_LPC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.LPC */
- #define IFX_ASCLIN_FLAGSCLEAR_LPC_OFF (22)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.PEC */
- #define IFX_ASCLIN_FLAGSCLEAR_PEC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.PEC */
- #define IFX_ASCLIN_FLAGSCLEAR_PEC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.PEC */
- #define IFX_ASCLIN_FLAGSCLEAR_PEC_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.REDC */
- #define IFX_ASCLIN_FLAGSCLEAR_REDC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.REDC */
- #define IFX_ASCLIN_FLAGSCLEAR_REDC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.REDC */
- #define IFX_ASCLIN_FLAGSCLEAR_REDC_OFF (6)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFLC */
- #define IFX_ASCLIN_FLAGSCLEAR_RFLC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFLC */
- #define IFX_ASCLIN_FLAGSCLEAR_RFLC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFLC */
- #define IFX_ASCLIN_FLAGSCLEAR_RFLC_OFF (28)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFOC */
- #define IFX_ASCLIN_FLAGSCLEAR_RFOC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFOC */
- #define IFX_ASCLIN_FLAGSCLEAR_RFOC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFOC */
- #define IFX_ASCLIN_FLAGSCLEAR_RFOC_OFF (26)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFUC */
- #define IFX_ASCLIN_FLAGSCLEAR_RFUC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFUC */
- #define IFX_ASCLIN_FLAGSCLEAR_RFUC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFUC */
- #define IFX_ASCLIN_FLAGSCLEAR_RFUC_OFF (27)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RHC */
- #define IFX_ASCLIN_FLAGSCLEAR_RHC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RHC */
- #define IFX_ASCLIN_FLAGSCLEAR_RHC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RHC */
- #define IFX_ASCLIN_FLAGSCLEAR_RHC_OFF (2)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RRC */
- #define IFX_ASCLIN_FLAGSCLEAR_RRC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RRC */
- #define IFX_ASCLIN_FLAGSCLEAR_RRC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RRC */
- #define IFX_ASCLIN_FLAGSCLEAR_RRC_OFF (3)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RTC */
- #define IFX_ASCLIN_FLAGSCLEAR_RTC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RTC */
- #define IFX_ASCLIN_FLAGSCLEAR_RTC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RTC */
- #define IFX_ASCLIN_FLAGSCLEAR_RTC_OFF (20)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TCC */
- #define IFX_ASCLIN_FLAGSCLEAR_TCC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TCC */
- #define IFX_ASCLIN_FLAGSCLEAR_TCC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TCC */
- #define IFX_ASCLIN_FLAGSCLEAR_TCC_OFF (17)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFLC */
- #define IFX_ASCLIN_FLAGSCLEAR_TFLC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFLC */
- #define IFX_ASCLIN_FLAGSCLEAR_TFLC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFLC */
- #define IFX_ASCLIN_FLAGSCLEAR_TFLC_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFOC */
- #define IFX_ASCLIN_FLAGSCLEAR_TFOC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFOC */
- #define IFX_ASCLIN_FLAGSCLEAR_TFOC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFOC */
- #define IFX_ASCLIN_FLAGSCLEAR_TFOC_OFF (30)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.THC */
- #define IFX_ASCLIN_FLAGSCLEAR_THC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.THC */
- #define IFX_ASCLIN_FLAGSCLEAR_THC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.THC */
- #define IFX_ASCLIN_FLAGSCLEAR_THC_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.THRQC */
- #define IFX_ASCLIN_FLAGSCLEAR_THRQC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.THRQC */
- #define IFX_ASCLIN_FLAGSCLEAR_THRQC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.THRQC */
- #define IFX_ASCLIN_FLAGSCLEAR_THRQC_OFF (14)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRC */
- #define IFX_ASCLIN_FLAGSCLEAR_TRC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRC */
- #define IFX_ASCLIN_FLAGSCLEAR_TRC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRC */
- #define IFX_ASCLIN_FLAGSCLEAR_TRC_OFF (1)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRRQC */
- #define IFX_ASCLIN_FLAGSCLEAR_TRRQC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRRQC */
- #define IFX_ASCLIN_FLAGSCLEAR_TRRQC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRRQC */
- #define IFX_ASCLIN_FLAGSCLEAR_TRRQC_OFF (15)
- /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TWRQC */
- #define IFX_ASCLIN_FLAGSCLEAR_TWRQC_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TWRQC */
- #define IFX_ASCLIN_FLAGSCLEAR_TWRQC_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TWRQC */
- #define IFX_ASCLIN_FLAGSCLEAR_TWRQC_OFF (13)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.ABE */
- #define IFX_ASCLIN_FLAGSENABLE_ABE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.ABE */
- #define IFX_ASCLIN_FLAGSENABLE_ABE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.ABE */
- #define IFX_ASCLIN_FLAGSENABLE_ABE_OFF (23)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.BDE */
- #define IFX_ASCLIN_FLAGSENABLE_BDE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.BDE */
- #define IFX_ASCLIN_FLAGSENABLE_BDE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.BDE */
- #define IFX_ASCLIN_FLAGSENABLE_BDE_OFF (21)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.CEE */
- #define IFX_ASCLIN_FLAGSENABLE_CEE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.CEE */
- #define IFX_ASCLIN_FLAGSENABLE_CEE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.CEE */
- #define IFX_ASCLIN_FLAGSENABLE_CEE_OFF (25)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.FEDE */
- #define IFX_ASCLIN_FLAGSENABLE_FEDE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.FEDE */
- #define IFX_ASCLIN_FLAGSENABLE_FEDE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.FEDE */
- #define IFX_ASCLIN_FLAGSENABLE_FEDE_OFF (5)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.FEE */
- #define IFX_ASCLIN_FLAGSENABLE_FEE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.FEE */
- #define IFX_ASCLIN_FLAGSENABLE_FEE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.FEE */
- #define IFX_ASCLIN_FLAGSENABLE_FEE_OFF (18)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.HTE */
- #define IFX_ASCLIN_FLAGSENABLE_HTE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.HTE */
- #define IFX_ASCLIN_FLAGSENABLE_HTE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.HTE */
- #define IFX_ASCLIN_FLAGSENABLE_HTE_OFF (19)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.LCE */
- #define IFX_ASCLIN_FLAGSENABLE_LCE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.LCE */
- #define IFX_ASCLIN_FLAGSENABLE_LCE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.LCE */
- #define IFX_ASCLIN_FLAGSENABLE_LCE_OFF (24)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.LPE */
- #define IFX_ASCLIN_FLAGSENABLE_LPE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.LPE */
- #define IFX_ASCLIN_FLAGSENABLE_LPE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.LPE */
- #define IFX_ASCLIN_FLAGSENABLE_LPE_OFF (22)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.PEE */
- #define IFX_ASCLIN_FLAGSENABLE_PEE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.PEE */
- #define IFX_ASCLIN_FLAGSENABLE_PEE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.PEE */
- #define IFX_ASCLIN_FLAGSENABLE_PEE_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.REDE */
- #define IFX_ASCLIN_FLAGSENABLE_REDE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.REDE */
- #define IFX_ASCLIN_FLAGSENABLE_REDE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.REDE */
- #define IFX_ASCLIN_FLAGSENABLE_REDE_OFF (6)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RFLE */
- #define IFX_ASCLIN_FLAGSENABLE_RFLE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RFLE */
- #define IFX_ASCLIN_FLAGSENABLE_RFLE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RFLE */
- #define IFX_ASCLIN_FLAGSENABLE_RFLE_OFF (28)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RFOE */
- #define IFX_ASCLIN_FLAGSENABLE_RFOE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RFOE */
- #define IFX_ASCLIN_FLAGSENABLE_RFOE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RFOE */
- #define IFX_ASCLIN_FLAGSENABLE_RFOE_OFF (26)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RFUE */
- #define IFX_ASCLIN_FLAGSENABLE_RFUE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RFUE */
- #define IFX_ASCLIN_FLAGSENABLE_RFUE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RFUE */
- #define IFX_ASCLIN_FLAGSENABLE_RFUE_OFF (27)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RHE */
- #define IFX_ASCLIN_FLAGSENABLE_RHE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RHE */
- #define IFX_ASCLIN_FLAGSENABLE_RHE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RHE */
- #define IFX_ASCLIN_FLAGSENABLE_RHE_OFF (2)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RRE */
- #define IFX_ASCLIN_FLAGSENABLE_RRE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RRE */
- #define IFX_ASCLIN_FLAGSENABLE_RRE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RRE */
- #define IFX_ASCLIN_FLAGSENABLE_RRE_OFF (3)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RTE */
- #define IFX_ASCLIN_FLAGSENABLE_RTE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RTE */
- #define IFX_ASCLIN_FLAGSENABLE_RTE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RTE */
- #define IFX_ASCLIN_FLAGSENABLE_RTE_OFF (20)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.TCE */
- #define IFX_ASCLIN_FLAGSENABLE_TCE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.TCE */
- #define IFX_ASCLIN_FLAGSENABLE_TCE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.TCE */
- #define IFX_ASCLIN_FLAGSENABLE_TCE_OFF (17)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.TFLE */
- #define IFX_ASCLIN_FLAGSENABLE_TFLE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.TFLE */
- #define IFX_ASCLIN_FLAGSENABLE_TFLE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.TFLE */
- #define IFX_ASCLIN_FLAGSENABLE_TFLE_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.TFOE */
- #define IFX_ASCLIN_FLAGSENABLE_TFOE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.TFOE */
- #define IFX_ASCLIN_FLAGSENABLE_TFOE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.TFOE */
- #define IFX_ASCLIN_FLAGSENABLE_TFOE_OFF (30)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.THE */
- #define IFX_ASCLIN_FLAGSENABLE_THE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.THE */
- #define IFX_ASCLIN_FLAGSENABLE_THE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.THE */
- #define IFX_ASCLIN_FLAGSENABLE_THE_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.TRE */
- #define IFX_ASCLIN_FLAGSENABLE_TRE_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.TRE */
- #define IFX_ASCLIN_FLAGSENABLE_TRE_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.TRE */
- #define IFX_ASCLIN_FLAGSENABLE_TRE_OFF (1)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.BDS */
- #define IFX_ASCLIN_FLAGSSET_BDS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.BDS */
- #define IFX_ASCLIN_FLAGSSET_BDS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.BDS */
- #define IFX_ASCLIN_FLAGSSET_BDS_OFF (21)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.CES */
- #define IFX_ASCLIN_FLAGSSET_CES_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.CES */
- #define IFX_ASCLIN_FLAGSSET_CES_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.CES */
- #define IFX_ASCLIN_FLAGSSET_CES_OFF (25)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.FEDS */
- #define IFX_ASCLIN_FLAGSSET_FEDS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.FEDS */
- #define IFX_ASCLIN_FLAGSSET_FEDS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.FEDS */
- #define IFX_ASCLIN_FLAGSSET_FEDS_OFF (5)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.FES */
- #define IFX_ASCLIN_FLAGSSET_FES_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.FES */
- #define IFX_ASCLIN_FLAGSSET_FES_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.FES */
- #define IFX_ASCLIN_FLAGSSET_FES_OFF (18)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.HTS */
- #define IFX_ASCLIN_FLAGSSET_HTS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.HTS */
- #define IFX_ASCLIN_FLAGSSET_HTS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.HTS */
- #define IFX_ASCLIN_FLAGSSET_HTS_OFF (19)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.LAS */
- #define IFX_ASCLIN_FLAGSSET_LAS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.LAS */
- #define IFX_ASCLIN_FLAGSSET_LAS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.LAS */
- #define IFX_ASCLIN_FLAGSSET_LAS_OFF (23)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.LCS */
- #define IFX_ASCLIN_FLAGSSET_LCS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.LCS */
- #define IFX_ASCLIN_FLAGSSET_LCS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.LCS */
- #define IFX_ASCLIN_FLAGSSET_LCS_OFF (24)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.LPS */
- #define IFX_ASCLIN_FLAGSSET_LPS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.LPS */
- #define IFX_ASCLIN_FLAGSSET_LPS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.LPS */
- #define IFX_ASCLIN_FLAGSSET_LPS_OFF (22)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.PES */
- #define IFX_ASCLIN_FLAGSSET_PES_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.PES */
- #define IFX_ASCLIN_FLAGSSET_PES_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.PES */
- #define IFX_ASCLIN_FLAGSSET_PES_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.REDS */
- #define IFX_ASCLIN_FLAGSSET_REDS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.REDS */
- #define IFX_ASCLIN_FLAGSSET_REDS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.REDS */
- #define IFX_ASCLIN_FLAGSSET_REDS_OFF (6)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RFLS */
- #define IFX_ASCLIN_FLAGSSET_RFLS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RFLS */
- #define IFX_ASCLIN_FLAGSSET_RFLS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RFLS */
- #define IFX_ASCLIN_FLAGSSET_RFLS_OFF (28)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RFOS */
- #define IFX_ASCLIN_FLAGSSET_RFOS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RFOS */
- #define IFX_ASCLIN_FLAGSSET_RFOS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RFOS */
- #define IFX_ASCLIN_FLAGSSET_RFOS_OFF (26)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RFUS */
- #define IFX_ASCLIN_FLAGSSET_RFUS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RFUS */
- #define IFX_ASCLIN_FLAGSSET_RFUS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RFUS */
- #define IFX_ASCLIN_FLAGSSET_RFUS_OFF (27)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RHS */
- #define IFX_ASCLIN_FLAGSSET_RHS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RHS */
- #define IFX_ASCLIN_FLAGSSET_RHS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RHS */
- #define IFX_ASCLIN_FLAGSSET_RHS_OFF (2)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RRS */
- #define IFX_ASCLIN_FLAGSSET_RRS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RRS */
- #define IFX_ASCLIN_FLAGSSET_RRS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RRS */
- #define IFX_ASCLIN_FLAGSSET_RRS_OFF (3)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RTS */
- #define IFX_ASCLIN_FLAGSSET_RTS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RTS */
- #define IFX_ASCLIN_FLAGSSET_RTS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RTS */
- #define IFX_ASCLIN_FLAGSSET_RTS_OFF (20)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TCS */
- #define IFX_ASCLIN_FLAGSSET_TCS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TCS */
- #define IFX_ASCLIN_FLAGSSET_TCS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TCS */
- #define IFX_ASCLIN_FLAGSSET_TCS_OFF (17)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TFLS */
- #define IFX_ASCLIN_FLAGSSET_TFLS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TFLS */
- #define IFX_ASCLIN_FLAGSSET_TFLS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TFLS */
- #define IFX_ASCLIN_FLAGSSET_TFLS_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TFOS */
- #define IFX_ASCLIN_FLAGSSET_TFOS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TFOS */
- #define IFX_ASCLIN_FLAGSSET_TFOS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TFOS */
- #define IFX_ASCLIN_FLAGSSET_TFOS_OFF (30)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.THRQS */
- #define IFX_ASCLIN_FLAGSSET_THRQS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.THRQS */
- #define IFX_ASCLIN_FLAGSSET_THRQS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.THRQS */
- #define IFX_ASCLIN_FLAGSSET_THRQS_OFF (14)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.THS */
- #define IFX_ASCLIN_FLAGSSET_THS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.THS */
- #define IFX_ASCLIN_FLAGSSET_THS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.THS */
- #define IFX_ASCLIN_FLAGSSET_THS_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TRRQS */
- #define IFX_ASCLIN_FLAGSSET_TRRQS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TRRQS */
- #define IFX_ASCLIN_FLAGSSET_TRRQS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TRRQS */
- #define IFX_ASCLIN_FLAGSSET_TRRQS_OFF (15)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TRS */
- #define IFX_ASCLIN_FLAGSSET_TRS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TRS */
- #define IFX_ASCLIN_FLAGSSET_TRS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TRS */
- #define IFX_ASCLIN_FLAGSSET_TRS_OFF (1)
- /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TWRQS */
- #define IFX_ASCLIN_FLAGSSET_TWRQS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TWRQS */
- #define IFX_ASCLIN_FLAGSSET_TWRQS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TWRQS */
- #define IFX_ASCLIN_FLAGSSET_TWRQS_OFF (13)
- /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.CEN */
- #define IFX_ASCLIN_FRAMECON_CEN_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.CEN */
- #define IFX_ASCLIN_FRAMECON_CEN_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.CEN */
- #define IFX_ASCLIN_FRAMECON_CEN_OFF (29)
- /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.IDLE */
- #define IFX_ASCLIN_FRAMECON_IDLE_LEN (3)
- /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.IDLE */
- #define IFX_ASCLIN_FRAMECON_IDLE_MSK (0x7)
- /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.IDLE */
- #define IFX_ASCLIN_FRAMECON_IDLE_OFF (6)
- /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.LEAD */
- #define IFX_ASCLIN_FRAMECON_LEAD_LEN (3)
- /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.LEAD */
- #define IFX_ASCLIN_FRAMECON_LEAD_MSK (0x7)
- /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.LEAD */
- #define IFX_ASCLIN_FRAMECON_LEAD_OFF (12)
- /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.MODE */
- #define IFX_ASCLIN_FRAMECON_MODE_LEN (2)
- /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.MODE */
- #define IFX_ASCLIN_FRAMECON_MODE_MSK (0x3)
- /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.MODE */
- #define IFX_ASCLIN_FRAMECON_MODE_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.MSB */
- #define IFX_ASCLIN_FRAMECON_MSB_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.MSB */
- #define IFX_ASCLIN_FRAMECON_MSB_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.MSB */
- #define IFX_ASCLIN_FRAMECON_MSB_OFF (28)
- /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.ODD */
- #define IFX_ASCLIN_FRAMECON_ODD_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.ODD */
- #define IFX_ASCLIN_FRAMECON_ODD_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.ODD */
- #define IFX_ASCLIN_FRAMECON_ODD_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.PEN */
- #define IFX_ASCLIN_FRAMECON_PEN_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.PEN */
- #define IFX_ASCLIN_FRAMECON_PEN_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.PEN */
- #define IFX_ASCLIN_FRAMECON_PEN_OFF (30)
- /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.STOP */
- #define IFX_ASCLIN_FRAMECON_STOP_LEN (3)
- /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.STOP */
- #define IFX_ASCLIN_FRAMECON_STOP_MSK (0x7)
- /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.STOP */
- #define IFX_ASCLIN_FRAMECON_STOP_OFF (9)
- /** \\brief Length for Ifx_ASCLIN_ID_Bits.MODNUMBER */
- #define IFX_ASCLIN_ID_MODNUMBER_LEN (16)
- /** \\brief Mask for Ifx_ASCLIN_ID_Bits.MODNUMBER */
- #define IFX_ASCLIN_ID_MODNUMBER_MSK (0xffff)
- /** \\brief Offset for Ifx_ASCLIN_ID_Bits.MODNUMBER */
- #define IFX_ASCLIN_ID_MODNUMBER_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_ID_Bits.MODREV */
- #define IFX_ASCLIN_ID_MODREV_LEN (8)
- /** \\brief Mask for Ifx_ASCLIN_ID_Bits.MODREV */
- #define IFX_ASCLIN_ID_MODREV_MSK (0xff)
- /** \\brief Offset for Ifx_ASCLIN_ID_Bits.MODREV */
- #define IFX_ASCLIN_ID_MODREV_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_ID_Bits.MODTYPE */
- #define IFX_ASCLIN_ID_MODTYPE_LEN (8)
- /** \\brief Mask for Ifx_ASCLIN_ID_Bits.MODTYPE */
- #define IFX_ASCLIN_ID_MODTYPE_MSK (0xff)
- /** \\brief Offset for Ifx_ASCLIN_ID_Bits.MODTYPE */
- #define IFX_ASCLIN_ID_MODTYPE_OFF (8)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.ALTI */
- #define IFX_ASCLIN_IOCR_ALTI_LEN (3)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.ALTI */
- #define IFX_ASCLIN_IOCR_ALTI_MSK (0x7)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.ALTI */
- #define IFX_ASCLIN_IOCR_ALTI_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.CPOL */
- #define IFX_ASCLIN_IOCR_CPOL_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.CPOL */
- #define IFX_ASCLIN_IOCR_CPOL_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.CPOL */
- #define IFX_ASCLIN_IOCR_CPOL_OFF (26)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.CTS */
- #define IFX_ASCLIN_IOCR_CTS_LEN (2)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.CTS */
- #define IFX_ASCLIN_IOCR_CTS_MSK (0x3)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.CTS */
- #define IFX_ASCLIN_IOCR_CTS_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.CTSEN */
- #define IFX_ASCLIN_IOCR_CTSEN_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.CTSEN */
- #define IFX_ASCLIN_IOCR_CTSEN_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.CTSEN */
- #define IFX_ASCLIN_IOCR_CTSEN_OFF (29)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.DEPTH */
- #define IFX_ASCLIN_IOCR_DEPTH_LEN (6)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.DEPTH */
- #define IFX_ASCLIN_IOCR_DEPTH_MSK (0x3f)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.DEPTH */
- #define IFX_ASCLIN_IOCR_DEPTH_OFF (4)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.LB */
- #define IFX_ASCLIN_IOCR_LB_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.LB */
- #define IFX_ASCLIN_IOCR_LB_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.LB */
- #define IFX_ASCLIN_IOCR_LB_OFF (28)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.RCPOL */
- #define IFX_ASCLIN_IOCR_RCPOL_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.RCPOL */
- #define IFX_ASCLIN_IOCR_RCPOL_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.RCPOL */
- #define IFX_ASCLIN_IOCR_RCPOL_OFF (25)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.RXM */
- #define IFX_ASCLIN_IOCR_RXM_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.RXM */
- #define IFX_ASCLIN_IOCR_RXM_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.RXM */
- #define IFX_ASCLIN_IOCR_RXM_OFF (30)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.SPOL */
- #define IFX_ASCLIN_IOCR_SPOL_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.SPOL */
- #define IFX_ASCLIN_IOCR_SPOL_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.SPOL */
- #define IFX_ASCLIN_IOCR_SPOL_OFF (27)
- /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.TXM */
- #define IFX_ASCLIN_IOCR_TXM_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.TXM */
- #define IFX_ASCLIN_IOCR_TXM_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.TXM */
- #define IFX_ASCLIN_IOCR_TXM_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_KRST0_Bits.RST */
- #define IFX_ASCLIN_KRST0_RST_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_KRST0_Bits.RST */
- #define IFX_ASCLIN_KRST0_RST_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_KRST0_Bits.RST */
- #define IFX_ASCLIN_KRST0_RST_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_KRST0_Bits.RSTSTAT */
- #define IFX_ASCLIN_KRST0_RSTSTAT_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_KRST0_Bits.RSTSTAT */
- #define IFX_ASCLIN_KRST0_RSTSTAT_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_KRST0_Bits.RSTSTAT */
- #define IFX_ASCLIN_KRST0_RSTSTAT_OFF (1)
- /** \\brief Length for Ifx_ASCLIN_KRST1_Bits.RST */
- #define IFX_ASCLIN_KRST1_RST_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_KRST1_Bits.RST */
- #define IFX_ASCLIN_KRST1_RST_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_KRST1_Bits.RST */
- #define IFX_ASCLIN_KRST1_RST_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_KRSTCLR_Bits.CLR */
- #define IFX_ASCLIN_KRSTCLR_CLR_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_KRSTCLR_Bits.CLR */
- #define IFX_ASCLIN_KRSTCLR_CLR_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_KRSTCLR_Bits.CLR */
- #define IFX_ASCLIN_KRSTCLR_CLR_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_LIN_BTIMER_Bits.BREAK */
- #define IFX_ASCLIN_LIN_BTIMER_BREAK_LEN (6)
- /** \\brief Mask for Ifx_ASCLIN_LIN_BTIMER_Bits.BREAK */
- #define IFX_ASCLIN_LIN_BTIMER_BREAK_MSK (0x3f)
- /** \\brief Offset for Ifx_ASCLIN_LIN_BTIMER_Bits.BREAK */
- #define IFX_ASCLIN_LIN_BTIMER_BREAK_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_LIN_CON_Bits.ABD */
- #define IFX_ASCLIN_LIN_CON_ABD_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_LIN_CON_Bits.ABD */
- #define IFX_ASCLIN_LIN_CON_ABD_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_LIN_CON_Bits.ABD */
- #define IFX_ASCLIN_LIN_CON_ABD_OFF (27)
- /** \\brief Length for Ifx_ASCLIN_LIN_CON_Bits.CSEN */
- #define IFX_ASCLIN_LIN_CON_CSEN_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_LIN_CON_Bits.CSEN */
- #define IFX_ASCLIN_LIN_CON_CSEN_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_LIN_CON_Bits.CSEN */
- #define IFX_ASCLIN_LIN_CON_CSEN_OFF (25)
- /** \\brief Length for Ifx_ASCLIN_LIN_CON_Bits.CSI */
- #define IFX_ASCLIN_LIN_CON_CSI_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_LIN_CON_Bits.CSI */
- #define IFX_ASCLIN_LIN_CON_CSI_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_LIN_CON_Bits.CSI */
- #define IFX_ASCLIN_LIN_CON_CSI_OFF (23)
- /** \\brief Length for Ifx_ASCLIN_LIN_CON_Bits.MS */
- #define IFX_ASCLIN_LIN_CON_MS_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_LIN_CON_Bits.MS */
- #define IFX_ASCLIN_LIN_CON_MS_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_LIN_CON_Bits.MS */
- #define IFX_ASCLIN_LIN_CON_MS_OFF (26)
- /** \\brief Length for Ifx_ASCLIN_LIN_HTIMER_Bits.HEADER */
- #define IFX_ASCLIN_LIN_HTIMER_HEADER_LEN (8)
- /** \\brief Mask for Ifx_ASCLIN_LIN_HTIMER_Bits.HEADER */
- #define IFX_ASCLIN_LIN_HTIMER_HEADER_MSK (0xff)
- /** \\brief Offset for Ifx_ASCLIN_LIN_HTIMER_Bits.HEADER */
- #define IFX_ASCLIN_LIN_HTIMER_HEADER_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_OCS_Bits.SUS */
- #define IFX_ASCLIN_OCS_SUS_LEN (4)
- /** \\brief Mask for Ifx_ASCLIN_OCS_Bits.SUS */
- #define IFX_ASCLIN_OCS_SUS_MSK (0xf)
- /** \\brief Offset for Ifx_ASCLIN_OCS_Bits.SUS */
- #define IFX_ASCLIN_OCS_SUS_OFF (24)
- /** \\brief Length for Ifx_ASCLIN_OCS_Bits.SUS_P */
- #define IFX_ASCLIN_OCS_SUS_P_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_OCS_Bits.SUS_P */
- #define IFX_ASCLIN_OCS_SUS_P_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_OCS_Bits.SUS_P */
- #define IFX_ASCLIN_OCS_SUS_P_OFF (28)
- /** \\brief Length for Ifx_ASCLIN_OCS_Bits.SUSSTA */
- #define IFX_ASCLIN_OCS_SUSSTA_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_OCS_Bits.SUSSTA */
- #define IFX_ASCLIN_OCS_SUSSTA_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_OCS_Bits.SUSSTA */
- #define IFX_ASCLIN_OCS_SUSSTA_OFF (29)
- /** \\brief Length for Ifx_ASCLIN_RXDATA_Bits.DATA */
- #define IFX_ASCLIN_RXDATA_DATA_LEN (32)
- /** \\brief Mask for Ifx_ASCLIN_RXDATA_Bits.DATA */
- #define IFX_ASCLIN_RXDATA_DATA_MSK (0xffffffff)
- /** \\brief Offset for Ifx_ASCLIN_RXDATA_Bits.DATA */
- #define IFX_ASCLIN_RXDATA_DATA_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_RXDATAD_Bits.DATA */
- #define IFX_ASCLIN_RXDATAD_DATA_LEN (32)
- /** \\brief Mask for Ifx_ASCLIN_RXDATAD_Bits.DATA */
- #define IFX_ASCLIN_RXDATAD_DATA_MSK (0xffffffff)
- /** \\brief Offset for Ifx_ASCLIN_RXDATAD_Bits.DATA */
- #define IFX_ASCLIN_RXDATAD_DATA_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.BUF */
- #define IFX_ASCLIN_RXFIFOCON_BUF_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.BUF */
- #define IFX_ASCLIN_RXFIFOCON_BUF_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.BUF */
- #define IFX_ASCLIN_RXFIFOCON_BUF_OFF (31)
- /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.ENI */
- #define IFX_ASCLIN_RXFIFOCON_ENI_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.ENI */
- #define IFX_ASCLIN_RXFIFOCON_ENI_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.ENI */
- #define IFX_ASCLIN_RXFIFOCON_ENI_OFF (1)
- /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.FILL */
- #define IFX_ASCLIN_RXFIFOCON_FILL_LEN (5)
- /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.FILL */
- #define IFX_ASCLIN_RXFIFOCON_FILL_MSK (0x1f)
- /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.FILL */
- #define IFX_ASCLIN_RXFIFOCON_FILL_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.FLUSH */
- #define IFX_ASCLIN_RXFIFOCON_FLUSH_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.FLUSH */
- #define IFX_ASCLIN_RXFIFOCON_FLUSH_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.FLUSH */
- #define IFX_ASCLIN_RXFIFOCON_FLUSH_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.INTLEVEL */
- #define IFX_ASCLIN_RXFIFOCON_INTLEVEL_LEN (4)
- /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.INTLEVEL */
- #define IFX_ASCLIN_RXFIFOCON_INTLEVEL_MSK (0xf)
- /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.INTLEVEL */
- #define IFX_ASCLIN_RXFIFOCON_INTLEVEL_OFF (8)
- /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.OUTW */
- #define IFX_ASCLIN_RXFIFOCON_OUTW_LEN (2)
- /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.OUTW */
- #define IFX_ASCLIN_RXFIFOCON_OUTW_MSK (0x3)
- /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.OUTW */
- #define IFX_ASCLIN_RXFIFOCON_OUTW_OFF (6)
- /** \\brief Length for Ifx_ASCLIN_TXDATA_Bits.DATA */
- #define IFX_ASCLIN_TXDATA_DATA_LEN (32)
- /** \\brief Mask for Ifx_ASCLIN_TXDATA_Bits.DATA */
- #define IFX_ASCLIN_TXDATA_DATA_MSK (0xffffffff)
- /** \\brief Offset for Ifx_ASCLIN_TXDATA_Bits.DATA */
- #define IFX_ASCLIN_TXDATA_DATA_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.ENO */
- #define IFX_ASCLIN_TXFIFOCON_ENO_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.ENO */
- #define IFX_ASCLIN_TXFIFOCON_ENO_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.ENO */
- #define IFX_ASCLIN_TXFIFOCON_ENO_OFF (1)
- /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.FILL */
- #define IFX_ASCLIN_TXFIFOCON_FILL_LEN (5)
- /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.FILL */
- #define IFX_ASCLIN_TXFIFOCON_FILL_MSK (0x1f)
- /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.FILL */
- #define IFX_ASCLIN_TXFIFOCON_FILL_OFF (16)
- /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.FLUSH */
- #define IFX_ASCLIN_TXFIFOCON_FLUSH_LEN (1)
- /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.FLUSH */
- #define IFX_ASCLIN_TXFIFOCON_FLUSH_MSK (0x1)
- /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.FLUSH */
- #define IFX_ASCLIN_TXFIFOCON_FLUSH_OFF (0)
- /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.INTLEVEL */
- #define IFX_ASCLIN_TXFIFOCON_INTLEVEL_LEN (4)
- /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.INTLEVEL */
- #define IFX_ASCLIN_TXFIFOCON_INTLEVEL_MSK (0xf)
- /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.INTLEVEL */
- #define IFX_ASCLIN_TXFIFOCON_INTLEVEL_OFF (8)
- /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.INW */
- #define IFX_ASCLIN_TXFIFOCON_INW_LEN (2)
- /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.INW */
- #define IFX_ASCLIN_TXFIFOCON_INW_MSK (0x3)
- /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.INW */
- #define IFX_ASCLIN_TXFIFOCON_INW_OFF (6)
- /** \} */
- /******************************************************************************/
- /******************************************************************************/
- #endif /* IFXASCLIN_BF_H */
|