IfxAsclin_bf.h 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764
  1. /**
  2. * \file IfxAsclin_bf.h
  3. * \brief
  4. * \copyright Copyright (c) 2014 Infineon Technologies AG. All rights reserved.
  5. *
  6. * Version: TC23XADAS_UM_V1.0P1.R0
  7. * Specification: tc23xadas_um_sfrs_MCSFR.xml (Revision: UM_V1.0p1)
  8. * MAY BE CHANGED BY USER [yes/no]: No
  9. *
  10. * IMPORTANT NOTICE
  11. *
  12. * Infineon Technologies AG (Infineon) is supplying this file for use
  13. * exclusively with Infineon's microcontroller products. This file can be freely
  14. * distributed within development tools that are supporting such microcontroller
  15. * products.
  16. *
  17. * THIS SOFTWARE IS PROVIDED "AS IS". NO WARRANTIES, WHETHER EXPRESS, IMPLIED
  18. * OR STATUTORY, INCLUDING, BUT NOT LIMITED TO, IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE.
  20. * INFINEON SHALL NOT, IN ANY CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL,
  21. * OR CONSEQUENTIAL DAMAGES, FOR ANY REASON WHATSOEVER.
  22. *
  23. * \defgroup IfxLld_Asclin_BitfieldsMask Bitfields mask and offset
  24. * \ingroup IfxLld_Asclin
  25. *
  26. */
  27. #ifndef IFXASCLIN_BF_H
  28. #define IFXASCLIN_BF_H 1
  29. /******************************************************************************/
  30. /******************************************************************************/
  31. /** \addtogroup IfxLld_Asclin_BitfieldsMask
  32. * \{ */
  33. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN0 */
  34. #define IFX_ASCLIN_ACCEN0_EN0_LEN (1)
  35. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN0 */
  36. #define IFX_ASCLIN_ACCEN0_EN0_MSK (0x1)
  37. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN0 */
  38. #define IFX_ASCLIN_ACCEN0_EN0_OFF (0)
  39. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN10 */
  40. #define IFX_ASCLIN_ACCEN0_EN10_LEN (1)
  41. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN10 */
  42. #define IFX_ASCLIN_ACCEN0_EN10_MSK (0x1)
  43. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN10 */
  44. #define IFX_ASCLIN_ACCEN0_EN10_OFF (10)
  45. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN11 */
  46. #define IFX_ASCLIN_ACCEN0_EN11_LEN (1)
  47. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN11 */
  48. #define IFX_ASCLIN_ACCEN0_EN11_MSK (0x1)
  49. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN11 */
  50. #define IFX_ASCLIN_ACCEN0_EN11_OFF (11)
  51. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN12 */
  52. #define IFX_ASCLIN_ACCEN0_EN12_LEN (1)
  53. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN12 */
  54. #define IFX_ASCLIN_ACCEN0_EN12_MSK (0x1)
  55. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN12 */
  56. #define IFX_ASCLIN_ACCEN0_EN12_OFF (12)
  57. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN13 */
  58. #define IFX_ASCLIN_ACCEN0_EN13_LEN (1)
  59. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN13 */
  60. #define IFX_ASCLIN_ACCEN0_EN13_MSK (0x1)
  61. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN13 */
  62. #define IFX_ASCLIN_ACCEN0_EN13_OFF (13)
  63. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN14 */
  64. #define IFX_ASCLIN_ACCEN0_EN14_LEN (1)
  65. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN14 */
  66. #define IFX_ASCLIN_ACCEN0_EN14_MSK (0x1)
  67. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN14 */
  68. #define IFX_ASCLIN_ACCEN0_EN14_OFF (14)
  69. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN15 */
  70. #define IFX_ASCLIN_ACCEN0_EN15_LEN (1)
  71. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN15 */
  72. #define IFX_ASCLIN_ACCEN0_EN15_MSK (0x1)
  73. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN15 */
  74. #define IFX_ASCLIN_ACCEN0_EN15_OFF (15)
  75. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN16 */
  76. #define IFX_ASCLIN_ACCEN0_EN16_LEN (1)
  77. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN16 */
  78. #define IFX_ASCLIN_ACCEN0_EN16_MSK (0x1)
  79. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN16 */
  80. #define IFX_ASCLIN_ACCEN0_EN16_OFF (16)
  81. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN17 */
  82. #define IFX_ASCLIN_ACCEN0_EN17_LEN (1)
  83. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN17 */
  84. #define IFX_ASCLIN_ACCEN0_EN17_MSK (0x1)
  85. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN17 */
  86. #define IFX_ASCLIN_ACCEN0_EN17_OFF (17)
  87. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN18 */
  88. #define IFX_ASCLIN_ACCEN0_EN18_LEN (1)
  89. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN18 */
  90. #define IFX_ASCLIN_ACCEN0_EN18_MSK (0x1)
  91. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN18 */
  92. #define IFX_ASCLIN_ACCEN0_EN18_OFF (18)
  93. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN19 */
  94. #define IFX_ASCLIN_ACCEN0_EN19_LEN (1)
  95. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN19 */
  96. #define IFX_ASCLIN_ACCEN0_EN19_MSK (0x1)
  97. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN19 */
  98. #define IFX_ASCLIN_ACCEN0_EN19_OFF (19)
  99. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN1 */
  100. #define IFX_ASCLIN_ACCEN0_EN1_LEN (1)
  101. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN1 */
  102. #define IFX_ASCLIN_ACCEN0_EN1_MSK (0x1)
  103. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN1 */
  104. #define IFX_ASCLIN_ACCEN0_EN1_OFF (1)
  105. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN20 */
  106. #define IFX_ASCLIN_ACCEN0_EN20_LEN (1)
  107. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN20 */
  108. #define IFX_ASCLIN_ACCEN0_EN20_MSK (0x1)
  109. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN20 */
  110. #define IFX_ASCLIN_ACCEN0_EN20_OFF (20)
  111. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN21 */
  112. #define IFX_ASCLIN_ACCEN0_EN21_LEN (1)
  113. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN21 */
  114. #define IFX_ASCLIN_ACCEN0_EN21_MSK (0x1)
  115. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN21 */
  116. #define IFX_ASCLIN_ACCEN0_EN21_OFF (21)
  117. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN22 */
  118. #define IFX_ASCLIN_ACCEN0_EN22_LEN (1)
  119. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN22 */
  120. #define IFX_ASCLIN_ACCEN0_EN22_MSK (0x1)
  121. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN22 */
  122. #define IFX_ASCLIN_ACCEN0_EN22_OFF (22)
  123. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN23 */
  124. #define IFX_ASCLIN_ACCEN0_EN23_LEN (1)
  125. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN23 */
  126. #define IFX_ASCLIN_ACCEN0_EN23_MSK (0x1)
  127. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN23 */
  128. #define IFX_ASCLIN_ACCEN0_EN23_OFF (23)
  129. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN24 */
  130. #define IFX_ASCLIN_ACCEN0_EN24_LEN (1)
  131. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN24 */
  132. #define IFX_ASCLIN_ACCEN0_EN24_MSK (0x1)
  133. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN24 */
  134. #define IFX_ASCLIN_ACCEN0_EN24_OFF (24)
  135. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN25 */
  136. #define IFX_ASCLIN_ACCEN0_EN25_LEN (1)
  137. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN25 */
  138. #define IFX_ASCLIN_ACCEN0_EN25_MSK (0x1)
  139. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN25 */
  140. #define IFX_ASCLIN_ACCEN0_EN25_OFF (25)
  141. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN26 */
  142. #define IFX_ASCLIN_ACCEN0_EN26_LEN (1)
  143. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN26 */
  144. #define IFX_ASCLIN_ACCEN0_EN26_MSK (0x1)
  145. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN26 */
  146. #define IFX_ASCLIN_ACCEN0_EN26_OFF (26)
  147. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN27 */
  148. #define IFX_ASCLIN_ACCEN0_EN27_LEN (1)
  149. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN27 */
  150. #define IFX_ASCLIN_ACCEN0_EN27_MSK (0x1)
  151. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN27 */
  152. #define IFX_ASCLIN_ACCEN0_EN27_OFF (27)
  153. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN28 */
  154. #define IFX_ASCLIN_ACCEN0_EN28_LEN (1)
  155. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN28 */
  156. #define IFX_ASCLIN_ACCEN0_EN28_MSK (0x1)
  157. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN28 */
  158. #define IFX_ASCLIN_ACCEN0_EN28_OFF (28)
  159. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN29 */
  160. #define IFX_ASCLIN_ACCEN0_EN29_LEN (1)
  161. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN29 */
  162. #define IFX_ASCLIN_ACCEN0_EN29_MSK (0x1)
  163. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN29 */
  164. #define IFX_ASCLIN_ACCEN0_EN29_OFF (29)
  165. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN2 */
  166. #define IFX_ASCLIN_ACCEN0_EN2_LEN (1)
  167. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN2 */
  168. #define IFX_ASCLIN_ACCEN0_EN2_MSK (0x1)
  169. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN2 */
  170. #define IFX_ASCLIN_ACCEN0_EN2_OFF (2)
  171. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN30 */
  172. #define IFX_ASCLIN_ACCEN0_EN30_LEN (1)
  173. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN30 */
  174. #define IFX_ASCLIN_ACCEN0_EN30_MSK (0x1)
  175. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN30 */
  176. #define IFX_ASCLIN_ACCEN0_EN30_OFF (30)
  177. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN31 */
  178. #define IFX_ASCLIN_ACCEN0_EN31_LEN (1)
  179. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN31 */
  180. #define IFX_ASCLIN_ACCEN0_EN31_MSK (0x1)
  181. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN31 */
  182. #define IFX_ASCLIN_ACCEN0_EN31_OFF (31)
  183. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN3 */
  184. #define IFX_ASCLIN_ACCEN0_EN3_LEN (1)
  185. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN3 */
  186. #define IFX_ASCLIN_ACCEN0_EN3_MSK (0x1)
  187. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN3 */
  188. #define IFX_ASCLIN_ACCEN0_EN3_OFF (3)
  189. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN4 */
  190. #define IFX_ASCLIN_ACCEN0_EN4_LEN (1)
  191. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN4 */
  192. #define IFX_ASCLIN_ACCEN0_EN4_MSK (0x1)
  193. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN4 */
  194. #define IFX_ASCLIN_ACCEN0_EN4_OFF (4)
  195. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN5 */
  196. #define IFX_ASCLIN_ACCEN0_EN5_LEN (1)
  197. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN5 */
  198. #define IFX_ASCLIN_ACCEN0_EN5_MSK (0x1)
  199. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN5 */
  200. #define IFX_ASCLIN_ACCEN0_EN5_OFF (5)
  201. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN6 */
  202. #define IFX_ASCLIN_ACCEN0_EN6_LEN (1)
  203. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN6 */
  204. #define IFX_ASCLIN_ACCEN0_EN6_MSK (0x1)
  205. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN6 */
  206. #define IFX_ASCLIN_ACCEN0_EN6_OFF (6)
  207. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN7 */
  208. #define IFX_ASCLIN_ACCEN0_EN7_LEN (1)
  209. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN7 */
  210. #define IFX_ASCLIN_ACCEN0_EN7_MSK (0x1)
  211. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN7 */
  212. #define IFX_ASCLIN_ACCEN0_EN7_OFF (7)
  213. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN8 */
  214. #define IFX_ASCLIN_ACCEN0_EN8_LEN (1)
  215. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN8 */
  216. #define IFX_ASCLIN_ACCEN0_EN8_MSK (0x1)
  217. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN8 */
  218. #define IFX_ASCLIN_ACCEN0_EN8_OFF (8)
  219. /** \\brief Length for Ifx_ASCLIN_ACCEN0_Bits.EN9 */
  220. #define IFX_ASCLIN_ACCEN0_EN9_LEN (1)
  221. /** \\brief Mask for Ifx_ASCLIN_ACCEN0_Bits.EN9 */
  222. #define IFX_ASCLIN_ACCEN0_EN9_MSK (0x1)
  223. /** \\brief Offset for Ifx_ASCLIN_ACCEN0_Bits.EN9 */
  224. #define IFX_ASCLIN_ACCEN0_EN9_OFF (9)
  225. /** \\brief Length for Ifx_ASCLIN_BITCON_Bits.OVERSAMPLING */
  226. #define IFX_ASCLIN_BITCON_OVERSAMPLING_LEN (4)
  227. /** \\brief Mask for Ifx_ASCLIN_BITCON_Bits.OVERSAMPLING */
  228. #define IFX_ASCLIN_BITCON_OVERSAMPLING_MSK (0xf)
  229. /** \\brief Offset for Ifx_ASCLIN_BITCON_Bits.OVERSAMPLING */
  230. #define IFX_ASCLIN_BITCON_OVERSAMPLING_OFF (16)
  231. /** \\brief Length for Ifx_ASCLIN_BITCON_Bits.PRESCALER */
  232. #define IFX_ASCLIN_BITCON_PRESCALER_LEN (12)
  233. /** \\brief Mask for Ifx_ASCLIN_BITCON_Bits.PRESCALER */
  234. #define IFX_ASCLIN_BITCON_PRESCALER_MSK (0xfff)
  235. /** \\brief Offset for Ifx_ASCLIN_BITCON_Bits.PRESCALER */
  236. #define IFX_ASCLIN_BITCON_PRESCALER_OFF (0)
  237. /** \\brief Length for Ifx_ASCLIN_BITCON_Bits.SAMPLEPOINT */
  238. #define IFX_ASCLIN_BITCON_SAMPLEPOINT_LEN (4)
  239. /** \\brief Mask for Ifx_ASCLIN_BITCON_Bits.SAMPLEPOINT */
  240. #define IFX_ASCLIN_BITCON_SAMPLEPOINT_MSK (0xf)
  241. /** \\brief Offset for Ifx_ASCLIN_BITCON_Bits.SAMPLEPOINT */
  242. #define IFX_ASCLIN_BITCON_SAMPLEPOINT_OFF (24)
  243. /** \\brief Length for Ifx_ASCLIN_BITCON_Bits.SM */
  244. #define IFX_ASCLIN_BITCON_SM_LEN (1)
  245. /** \\brief Mask for Ifx_ASCLIN_BITCON_Bits.SM */
  246. #define IFX_ASCLIN_BITCON_SM_MSK (0x1)
  247. /** \\brief Offset for Ifx_ASCLIN_BITCON_Bits.SM */
  248. #define IFX_ASCLIN_BITCON_SM_OFF (31)
  249. /** \\brief Length for Ifx_ASCLIN_BRD_Bits.LOWERLIMIT */
  250. #define IFX_ASCLIN_BRD_LOWERLIMIT_LEN (8)
  251. /** \\brief Mask for Ifx_ASCLIN_BRD_Bits.LOWERLIMIT */
  252. #define IFX_ASCLIN_BRD_LOWERLIMIT_MSK (0xff)
  253. /** \\brief Offset for Ifx_ASCLIN_BRD_Bits.LOWERLIMIT */
  254. #define IFX_ASCLIN_BRD_LOWERLIMIT_OFF (0)
  255. /** \\brief Length for Ifx_ASCLIN_BRD_Bits.MEASURED */
  256. #define IFX_ASCLIN_BRD_MEASURED_LEN (12)
  257. /** \\brief Mask for Ifx_ASCLIN_BRD_Bits.MEASURED */
  258. #define IFX_ASCLIN_BRD_MEASURED_MSK (0xfff)
  259. /** \\brief Offset for Ifx_ASCLIN_BRD_Bits.MEASURED */
  260. #define IFX_ASCLIN_BRD_MEASURED_OFF (16)
  261. /** \\brief Length for Ifx_ASCLIN_BRD_Bits.UPPERLIMIT */
  262. #define IFX_ASCLIN_BRD_UPPERLIMIT_LEN (8)
  263. /** \\brief Mask for Ifx_ASCLIN_BRD_Bits.UPPERLIMIT */
  264. #define IFX_ASCLIN_BRD_UPPERLIMIT_MSK (0xff)
  265. /** \\brief Offset for Ifx_ASCLIN_BRD_Bits.UPPERLIMIT */
  266. #define IFX_ASCLIN_BRD_UPPERLIMIT_OFF (8)
  267. /** \\brief Length for Ifx_ASCLIN_BRG_Bits.DENOMINATOR */
  268. #define IFX_ASCLIN_BRG_DENOMINATOR_LEN (12)
  269. /** \\brief Mask for Ifx_ASCLIN_BRG_Bits.DENOMINATOR */
  270. #define IFX_ASCLIN_BRG_DENOMINATOR_MSK (0xfff)
  271. /** \\brief Offset for Ifx_ASCLIN_BRG_Bits.DENOMINATOR */
  272. #define IFX_ASCLIN_BRG_DENOMINATOR_OFF (0)
  273. /** \\brief Length for Ifx_ASCLIN_BRG_Bits.NUMERATOR */
  274. #define IFX_ASCLIN_BRG_NUMERATOR_LEN (12)
  275. /** \\brief Mask for Ifx_ASCLIN_BRG_Bits.NUMERATOR */
  276. #define IFX_ASCLIN_BRG_NUMERATOR_MSK (0xfff)
  277. /** \\brief Offset for Ifx_ASCLIN_BRG_Bits.NUMERATOR */
  278. #define IFX_ASCLIN_BRG_NUMERATOR_OFF (16)
  279. /** \\brief Length for Ifx_ASCLIN_CLC_Bits.DISR */
  280. #define IFX_ASCLIN_CLC_DISR_LEN (1)
  281. /** \\brief Mask for Ifx_ASCLIN_CLC_Bits.DISR */
  282. #define IFX_ASCLIN_CLC_DISR_MSK (0x1)
  283. /** \\brief Offset for Ifx_ASCLIN_CLC_Bits.DISR */
  284. #define IFX_ASCLIN_CLC_DISR_OFF (0)
  285. /** \\brief Length for Ifx_ASCLIN_CLC_Bits.DISS */
  286. #define IFX_ASCLIN_CLC_DISS_LEN (1)
  287. /** \\brief Mask for Ifx_ASCLIN_CLC_Bits.DISS */
  288. #define IFX_ASCLIN_CLC_DISS_MSK (0x1)
  289. /** \\brief Offset for Ifx_ASCLIN_CLC_Bits.DISS */
  290. #define IFX_ASCLIN_CLC_DISS_OFF (1)
  291. /** \\brief Length for Ifx_ASCLIN_CLC_Bits.EDIS */
  292. #define IFX_ASCLIN_CLC_EDIS_LEN (1)
  293. /** \\brief Mask for Ifx_ASCLIN_CLC_Bits.EDIS */
  294. #define IFX_ASCLIN_CLC_EDIS_MSK (0x1)
  295. /** \\brief Offset for Ifx_ASCLIN_CLC_Bits.EDIS */
  296. #define IFX_ASCLIN_CLC_EDIS_OFF (3)
  297. /** \\brief Length for Ifx_ASCLIN_CSR_Bits.CLKSEL */
  298. #define IFX_ASCLIN_CSR_CLKSEL_LEN (5)
  299. /** \\brief Mask for Ifx_ASCLIN_CSR_Bits.CLKSEL */
  300. #define IFX_ASCLIN_CSR_CLKSEL_MSK (0x1f)
  301. /** \\brief Offset for Ifx_ASCLIN_CSR_Bits.CLKSEL */
  302. #define IFX_ASCLIN_CSR_CLKSEL_OFF (0)
  303. /** \\brief Length for Ifx_ASCLIN_CSR_Bits.CON */
  304. #define IFX_ASCLIN_CSR_CON_LEN (1)
  305. /** \\brief Mask for Ifx_ASCLIN_CSR_Bits.CON */
  306. #define IFX_ASCLIN_CSR_CON_MSK (0x1)
  307. /** \\brief Offset for Ifx_ASCLIN_CSR_Bits.CON */
  308. #define IFX_ASCLIN_CSR_CON_OFF (31)
  309. /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.CSM */
  310. #define IFX_ASCLIN_DATCON_CSM_LEN (1)
  311. /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.CSM */
  312. #define IFX_ASCLIN_DATCON_CSM_MSK (0x1)
  313. /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.CSM */
  314. #define IFX_ASCLIN_DATCON_CSM_OFF (15)
  315. /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.DATLEN */
  316. #define IFX_ASCLIN_DATCON_DATLEN_LEN (4)
  317. /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.DATLEN */
  318. #define IFX_ASCLIN_DATCON_DATLEN_MSK (0xf)
  319. /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.DATLEN */
  320. #define IFX_ASCLIN_DATCON_DATLEN_OFF (0)
  321. /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.HO */
  322. #define IFX_ASCLIN_DATCON_HO_LEN (1)
  323. /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.HO */
  324. #define IFX_ASCLIN_DATCON_HO_MSK (0x1)
  325. /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.HO */
  326. #define IFX_ASCLIN_DATCON_HO_OFF (13)
  327. /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.RESPONSE */
  328. #define IFX_ASCLIN_DATCON_RESPONSE_LEN (8)
  329. /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.RESPONSE */
  330. #define IFX_ASCLIN_DATCON_RESPONSE_MSK (0xff)
  331. /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.RESPONSE */
  332. #define IFX_ASCLIN_DATCON_RESPONSE_OFF (16)
  333. /** \\brief Length for Ifx_ASCLIN_DATCON_Bits.RM */
  334. #define IFX_ASCLIN_DATCON_RM_LEN (1)
  335. /** \\brief Mask for Ifx_ASCLIN_DATCON_Bits.RM */
  336. #define IFX_ASCLIN_DATCON_RM_MSK (0x1)
  337. /** \\brief Offset for Ifx_ASCLIN_DATCON_Bits.RM */
  338. #define IFX_ASCLIN_DATCON_RM_OFF (14)
  339. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.BD */
  340. #define IFX_ASCLIN_FLAGS_BD_LEN (1)
  341. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.BD */
  342. #define IFX_ASCLIN_FLAGS_BD_MSK (0x1)
  343. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.BD */
  344. #define IFX_ASCLIN_FLAGS_BD_OFF (21)
  345. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.CE */
  346. #define IFX_ASCLIN_FLAGS_CE_LEN (1)
  347. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.CE */
  348. #define IFX_ASCLIN_FLAGS_CE_MSK (0x1)
  349. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.CE */
  350. #define IFX_ASCLIN_FLAGS_CE_OFF (25)
  351. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.FE */
  352. #define IFX_ASCLIN_FLAGS_FE_LEN (1)
  353. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.FE */
  354. #define IFX_ASCLIN_FLAGS_FE_MSK (0x1)
  355. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.FE */
  356. #define IFX_ASCLIN_FLAGS_FE_OFF (18)
  357. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.FED */
  358. #define IFX_ASCLIN_FLAGS_FED_LEN (1)
  359. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.FED */
  360. #define IFX_ASCLIN_FLAGS_FED_MSK (0x1)
  361. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.FED */
  362. #define IFX_ASCLIN_FLAGS_FED_OFF (5)
  363. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.HT */
  364. #define IFX_ASCLIN_FLAGS_HT_LEN (1)
  365. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.HT */
  366. #define IFX_ASCLIN_FLAGS_HT_MSK (0x1)
  367. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.HT */
  368. #define IFX_ASCLIN_FLAGS_HT_OFF (19)
  369. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.LA */
  370. #define IFX_ASCLIN_FLAGS_LA_LEN (1)
  371. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.LA */
  372. #define IFX_ASCLIN_FLAGS_LA_MSK (0x1)
  373. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.LA */
  374. #define IFX_ASCLIN_FLAGS_LA_OFF (23)
  375. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.LC */
  376. #define IFX_ASCLIN_FLAGS_LC_LEN (1)
  377. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.LC */
  378. #define IFX_ASCLIN_FLAGS_LC_MSK (0x1)
  379. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.LC */
  380. #define IFX_ASCLIN_FLAGS_LC_OFF (24)
  381. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.LP */
  382. #define IFX_ASCLIN_FLAGS_LP_LEN (1)
  383. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.LP */
  384. #define IFX_ASCLIN_FLAGS_LP_MSK (0x1)
  385. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.LP */
  386. #define IFX_ASCLIN_FLAGS_LP_OFF (22)
  387. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.PE */
  388. #define IFX_ASCLIN_FLAGS_PE_LEN (1)
  389. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.PE */
  390. #define IFX_ASCLIN_FLAGS_PE_MSK (0x1)
  391. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.PE */
  392. #define IFX_ASCLIN_FLAGS_PE_OFF (16)
  393. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RED */
  394. #define IFX_ASCLIN_FLAGS_RED_LEN (1)
  395. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RED */
  396. #define IFX_ASCLIN_FLAGS_RED_MSK (0x1)
  397. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RED */
  398. #define IFX_ASCLIN_FLAGS_RED_OFF (6)
  399. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RFL */
  400. #define IFX_ASCLIN_FLAGS_RFL_LEN (1)
  401. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RFL */
  402. #define IFX_ASCLIN_FLAGS_RFL_MSK (0x1)
  403. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RFL */
  404. #define IFX_ASCLIN_FLAGS_RFL_OFF (28)
  405. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RFO */
  406. #define IFX_ASCLIN_FLAGS_RFO_LEN (1)
  407. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RFO */
  408. #define IFX_ASCLIN_FLAGS_RFO_MSK (0x1)
  409. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RFO */
  410. #define IFX_ASCLIN_FLAGS_RFO_OFF (26)
  411. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RFU */
  412. #define IFX_ASCLIN_FLAGS_RFU_LEN (1)
  413. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RFU */
  414. #define IFX_ASCLIN_FLAGS_RFU_MSK (0x1)
  415. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RFU */
  416. #define IFX_ASCLIN_FLAGS_RFU_OFF (27)
  417. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RH */
  418. #define IFX_ASCLIN_FLAGS_RH_LEN (1)
  419. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RH */
  420. #define IFX_ASCLIN_FLAGS_RH_MSK (0x1)
  421. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RH */
  422. #define IFX_ASCLIN_FLAGS_RH_OFF (2)
  423. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RR */
  424. #define IFX_ASCLIN_FLAGS_RR_LEN (1)
  425. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RR */
  426. #define IFX_ASCLIN_FLAGS_RR_MSK (0x1)
  427. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RR */
  428. #define IFX_ASCLIN_FLAGS_RR_OFF (3)
  429. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.RT */
  430. #define IFX_ASCLIN_FLAGS_RT_LEN (1)
  431. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.RT */
  432. #define IFX_ASCLIN_FLAGS_RT_MSK (0x1)
  433. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.RT */
  434. #define IFX_ASCLIN_FLAGS_RT_OFF (20)
  435. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TC */
  436. #define IFX_ASCLIN_FLAGS_TC_LEN (1)
  437. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TC */
  438. #define IFX_ASCLIN_FLAGS_TC_MSK (0x1)
  439. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TC */
  440. #define IFX_ASCLIN_FLAGS_TC_OFF (17)
  441. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TFL */
  442. #define IFX_ASCLIN_FLAGS_TFL_LEN (1)
  443. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TFL */
  444. #define IFX_ASCLIN_FLAGS_TFL_MSK (0x1)
  445. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TFL */
  446. #define IFX_ASCLIN_FLAGS_TFL_OFF (31)
  447. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TFO */
  448. #define IFX_ASCLIN_FLAGS_TFO_LEN (1)
  449. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TFO */
  450. #define IFX_ASCLIN_FLAGS_TFO_MSK (0x1)
  451. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TFO */
  452. #define IFX_ASCLIN_FLAGS_TFO_OFF (30)
  453. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TH */
  454. #define IFX_ASCLIN_FLAGS_TH_LEN (1)
  455. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TH */
  456. #define IFX_ASCLIN_FLAGS_TH_MSK (0x1)
  457. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TH */
  458. #define IFX_ASCLIN_FLAGS_TH_OFF (0)
  459. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.THRQ */
  460. #define IFX_ASCLIN_FLAGS_THRQ_LEN (1)
  461. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.THRQ */
  462. #define IFX_ASCLIN_FLAGS_THRQ_MSK (0x1)
  463. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.THRQ */
  464. #define IFX_ASCLIN_FLAGS_THRQ_OFF (14)
  465. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TR */
  466. #define IFX_ASCLIN_FLAGS_TR_LEN (1)
  467. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TR */
  468. #define IFX_ASCLIN_FLAGS_TR_MSK (0x1)
  469. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TR */
  470. #define IFX_ASCLIN_FLAGS_TR_OFF (1)
  471. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TRRQ */
  472. #define IFX_ASCLIN_FLAGS_TRRQ_LEN (1)
  473. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TRRQ */
  474. #define IFX_ASCLIN_FLAGS_TRRQ_MSK (0x1)
  475. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TRRQ */
  476. #define IFX_ASCLIN_FLAGS_TRRQ_OFF (15)
  477. /** \\brief Length for Ifx_ASCLIN_FLAGS_Bits.TWRQ */
  478. #define IFX_ASCLIN_FLAGS_TWRQ_LEN (1)
  479. /** \\brief Mask for Ifx_ASCLIN_FLAGS_Bits.TWRQ */
  480. #define IFX_ASCLIN_FLAGS_TWRQ_MSK (0x1)
  481. /** \\brief Offset for Ifx_ASCLIN_FLAGS_Bits.TWRQ */
  482. #define IFX_ASCLIN_FLAGS_TWRQ_OFF (13)
  483. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.BDC */
  484. #define IFX_ASCLIN_FLAGSCLEAR_BDC_LEN (1)
  485. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.BDC */
  486. #define IFX_ASCLIN_FLAGSCLEAR_BDC_MSK (0x1)
  487. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.BDC */
  488. #define IFX_ASCLIN_FLAGSCLEAR_BDC_OFF (21)
  489. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.CEC */
  490. #define IFX_ASCLIN_FLAGSCLEAR_CEC_LEN (1)
  491. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.CEC */
  492. #define IFX_ASCLIN_FLAGSCLEAR_CEC_MSK (0x1)
  493. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.CEC */
  494. #define IFX_ASCLIN_FLAGSCLEAR_CEC_OFF (25)
  495. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEC */
  496. #define IFX_ASCLIN_FLAGSCLEAR_FEC_LEN (1)
  497. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEC */
  498. #define IFX_ASCLIN_FLAGSCLEAR_FEC_MSK (0x1)
  499. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEC */
  500. #define IFX_ASCLIN_FLAGSCLEAR_FEC_OFF (18)
  501. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEDC */
  502. #define IFX_ASCLIN_FLAGSCLEAR_FEDC_LEN (1)
  503. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEDC */
  504. #define IFX_ASCLIN_FLAGSCLEAR_FEDC_MSK (0x1)
  505. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.FEDC */
  506. #define IFX_ASCLIN_FLAGSCLEAR_FEDC_OFF (5)
  507. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.HTC */
  508. #define IFX_ASCLIN_FLAGSCLEAR_HTC_LEN (1)
  509. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.HTC */
  510. #define IFX_ASCLIN_FLAGSCLEAR_HTC_MSK (0x1)
  511. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.HTC */
  512. #define IFX_ASCLIN_FLAGSCLEAR_HTC_OFF (19)
  513. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.LAC */
  514. #define IFX_ASCLIN_FLAGSCLEAR_LAC_LEN (1)
  515. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.LAC */
  516. #define IFX_ASCLIN_FLAGSCLEAR_LAC_MSK (0x1)
  517. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.LAC */
  518. #define IFX_ASCLIN_FLAGSCLEAR_LAC_OFF (23)
  519. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.LCC */
  520. #define IFX_ASCLIN_FLAGSCLEAR_LCC_LEN (1)
  521. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.LCC */
  522. #define IFX_ASCLIN_FLAGSCLEAR_LCC_MSK (0x1)
  523. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.LCC */
  524. #define IFX_ASCLIN_FLAGSCLEAR_LCC_OFF (24)
  525. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.LPC */
  526. #define IFX_ASCLIN_FLAGSCLEAR_LPC_LEN (1)
  527. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.LPC */
  528. #define IFX_ASCLIN_FLAGSCLEAR_LPC_MSK (0x1)
  529. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.LPC */
  530. #define IFX_ASCLIN_FLAGSCLEAR_LPC_OFF (22)
  531. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.PEC */
  532. #define IFX_ASCLIN_FLAGSCLEAR_PEC_LEN (1)
  533. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.PEC */
  534. #define IFX_ASCLIN_FLAGSCLEAR_PEC_MSK (0x1)
  535. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.PEC */
  536. #define IFX_ASCLIN_FLAGSCLEAR_PEC_OFF (16)
  537. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.REDC */
  538. #define IFX_ASCLIN_FLAGSCLEAR_REDC_LEN (1)
  539. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.REDC */
  540. #define IFX_ASCLIN_FLAGSCLEAR_REDC_MSK (0x1)
  541. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.REDC */
  542. #define IFX_ASCLIN_FLAGSCLEAR_REDC_OFF (6)
  543. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFLC */
  544. #define IFX_ASCLIN_FLAGSCLEAR_RFLC_LEN (1)
  545. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFLC */
  546. #define IFX_ASCLIN_FLAGSCLEAR_RFLC_MSK (0x1)
  547. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFLC */
  548. #define IFX_ASCLIN_FLAGSCLEAR_RFLC_OFF (28)
  549. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFOC */
  550. #define IFX_ASCLIN_FLAGSCLEAR_RFOC_LEN (1)
  551. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFOC */
  552. #define IFX_ASCLIN_FLAGSCLEAR_RFOC_MSK (0x1)
  553. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFOC */
  554. #define IFX_ASCLIN_FLAGSCLEAR_RFOC_OFF (26)
  555. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFUC */
  556. #define IFX_ASCLIN_FLAGSCLEAR_RFUC_LEN (1)
  557. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFUC */
  558. #define IFX_ASCLIN_FLAGSCLEAR_RFUC_MSK (0x1)
  559. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RFUC */
  560. #define IFX_ASCLIN_FLAGSCLEAR_RFUC_OFF (27)
  561. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RHC */
  562. #define IFX_ASCLIN_FLAGSCLEAR_RHC_LEN (1)
  563. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RHC */
  564. #define IFX_ASCLIN_FLAGSCLEAR_RHC_MSK (0x1)
  565. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RHC */
  566. #define IFX_ASCLIN_FLAGSCLEAR_RHC_OFF (2)
  567. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RRC */
  568. #define IFX_ASCLIN_FLAGSCLEAR_RRC_LEN (1)
  569. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RRC */
  570. #define IFX_ASCLIN_FLAGSCLEAR_RRC_MSK (0x1)
  571. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RRC */
  572. #define IFX_ASCLIN_FLAGSCLEAR_RRC_OFF (3)
  573. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.RTC */
  574. #define IFX_ASCLIN_FLAGSCLEAR_RTC_LEN (1)
  575. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.RTC */
  576. #define IFX_ASCLIN_FLAGSCLEAR_RTC_MSK (0x1)
  577. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.RTC */
  578. #define IFX_ASCLIN_FLAGSCLEAR_RTC_OFF (20)
  579. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TCC */
  580. #define IFX_ASCLIN_FLAGSCLEAR_TCC_LEN (1)
  581. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TCC */
  582. #define IFX_ASCLIN_FLAGSCLEAR_TCC_MSK (0x1)
  583. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TCC */
  584. #define IFX_ASCLIN_FLAGSCLEAR_TCC_OFF (17)
  585. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFLC */
  586. #define IFX_ASCLIN_FLAGSCLEAR_TFLC_LEN (1)
  587. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFLC */
  588. #define IFX_ASCLIN_FLAGSCLEAR_TFLC_MSK (0x1)
  589. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFLC */
  590. #define IFX_ASCLIN_FLAGSCLEAR_TFLC_OFF (31)
  591. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFOC */
  592. #define IFX_ASCLIN_FLAGSCLEAR_TFOC_LEN (1)
  593. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFOC */
  594. #define IFX_ASCLIN_FLAGSCLEAR_TFOC_MSK (0x1)
  595. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TFOC */
  596. #define IFX_ASCLIN_FLAGSCLEAR_TFOC_OFF (30)
  597. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.THC */
  598. #define IFX_ASCLIN_FLAGSCLEAR_THC_LEN (1)
  599. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.THC */
  600. #define IFX_ASCLIN_FLAGSCLEAR_THC_MSK (0x1)
  601. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.THC */
  602. #define IFX_ASCLIN_FLAGSCLEAR_THC_OFF (0)
  603. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.THRQC */
  604. #define IFX_ASCLIN_FLAGSCLEAR_THRQC_LEN (1)
  605. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.THRQC */
  606. #define IFX_ASCLIN_FLAGSCLEAR_THRQC_MSK (0x1)
  607. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.THRQC */
  608. #define IFX_ASCLIN_FLAGSCLEAR_THRQC_OFF (14)
  609. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRC */
  610. #define IFX_ASCLIN_FLAGSCLEAR_TRC_LEN (1)
  611. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRC */
  612. #define IFX_ASCLIN_FLAGSCLEAR_TRC_MSK (0x1)
  613. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRC */
  614. #define IFX_ASCLIN_FLAGSCLEAR_TRC_OFF (1)
  615. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRRQC */
  616. #define IFX_ASCLIN_FLAGSCLEAR_TRRQC_LEN (1)
  617. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRRQC */
  618. #define IFX_ASCLIN_FLAGSCLEAR_TRRQC_MSK (0x1)
  619. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TRRQC */
  620. #define IFX_ASCLIN_FLAGSCLEAR_TRRQC_OFF (15)
  621. /** \\brief Length for Ifx_ASCLIN_FLAGSCLEAR_Bits.TWRQC */
  622. #define IFX_ASCLIN_FLAGSCLEAR_TWRQC_LEN (1)
  623. /** \\brief Mask for Ifx_ASCLIN_FLAGSCLEAR_Bits.TWRQC */
  624. #define IFX_ASCLIN_FLAGSCLEAR_TWRQC_MSK (0x1)
  625. /** \\brief Offset for Ifx_ASCLIN_FLAGSCLEAR_Bits.TWRQC */
  626. #define IFX_ASCLIN_FLAGSCLEAR_TWRQC_OFF (13)
  627. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.ABE */
  628. #define IFX_ASCLIN_FLAGSENABLE_ABE_LEN (1)
  629. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.ABE */
  630. #define IFX_ASCLIN_FLAGSENABLE_ABE_MSK (0x1)
  631. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.ABE */
  632. #define IFX_ASCLIN_FLAGSENABLE_ABE_OFF (23)
  633. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.BDE */
  634. #define IFX_ASCLIN_FLAGSENABLE_BDE_LEN (1)
  635. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.BDE */
  636. #define IFX_ASCLIN_FLAGSENABLE_BDE_MSK (0x1)
  637. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.BDE */
  638. #define IFX_ASCLIN_FLAGSENABLE_BDE_OFF (21)
  639. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.CEE */
  640. #define IFX_ASCLIN_FLAGSENABLE_CEE_LEN (1)
  641. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.CEE */
  642. #define IFX_ASCLIN_FLAGSENABLE_CEE_MSK (0x1)
  643. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.CEE */
  644. #define IFX_ASCLIN_FLAGSENABLE_CEE_OFF (25)
  645. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.FEDE */
  646. #define IFX_ASCLIN_FLAGSENABLE_FEDE_LEN (1)
  647. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.FEDE */
  648. #define IFX_ASCLIN_FLAGSENABLE_FEDE_MSK (0x1)
  649. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.FEDE */
  650. #define IFX_ASCLIN_FLAGSENABLE_FEDE_OFF (5)
  651. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.FEE */
  652. #define IFX_ASCLIN_FLAGSENABLE_FEE_LEN (1)
  653. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.FEE */
  654. #define IFX_ASCLIN_FLAGSENABLE_FEE_MSK (0x1)
  655. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.FEE */
  656. #define IFX_ASCLIN_FLAGSENABLE_FEE_OFF (18)
  657. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.HTE */
  658. #define IFX_ASCLIN_FLAGSENABLE_HTE_LEN (1)
  659. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.HTE */
  660. #define IFX_ASCLIN_FLAGSENABLE_HTE_MSK (0x1)
  661. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.HTE */
  662. #define IFX_ASCLIN_FLAGSENABLE_HTE_OFF (19)
  663. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.LCE */
  664. #define IFX_ASCLIN_FLAGSENABLE_LCE_LEN (1)
  665. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.LCE */
  666. #define IFX_ASCLIN_FLAGSENABLE_LCE_MSK (0x1)
  667. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.LCE */
  668. #define IFX_ASCLIN_FLAGSENABLE_LCE_OFF (24)
  669. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.LPE */
  670. #define IFX_ASCLIN_FLAGSENABLE_LPE_LEN (1)
  671. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.LPE */
  672. #define IFX_ASCLIN_FLAGSENABLE_LPE_MSK (0x1)
  673. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.LPE */
  674. #define IFX_ASCLIN_FLAGSENABLE_LPE_OFF (22)
  675. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.PEE */
  676. #define IFX_ASCLIN_FLAGSENABLE_PEE_LEN (1)
  677. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.PEE */
  678. #define IFX_ASCLIN_FLAGSENABLE_PEE_MSK (0x1)
  679. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.PEE */
  680. #define IFX_ASCLIN_FLAGSENABLE_PEE_OFF (16)
  681. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.REDE */
  682. #define IFX_ASCLIN_FLAGSENABLE_REDE_LEN (1)
  683. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.REDE */
  684. #define IFX_ASCLIN_FLAGSENABLE_REDE_MSK (0x1)
  685. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.REDE */
  686. #define IFX_ASCLIN_FLAGSENABLE_REDE_OFF (6)
  687. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RFLE */
  688. #define IFX_ASCLIN_FLAGSENABLE_RFLE_LEN (1)
  689. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RFLE */
  690. #define IFX_ASCLIN_FLAGSENABLE_RFLE_MSK (0x1)
  691. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RFLE */
  692. #define IFX_ASCLIN_FLAGSENABLE_RFLE_OFF (28)
  693. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RFOE */
  694. #define IFX_ASCLIN_FLAGSENABLE_RFOE_LEN (1)
  695. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RFOE */
  696. #define IFX_ASCLIN_FLAGSENABLE_RFOE_MSK (0x1)
  697. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RFOE */
  698. #define IFX_ASCLIN_FLAGSENABLE_RFOE_OFF (26)
  699. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RFUE */
  700. #define IFX_ASCLIN_FLAGSENABLE_RFUE_LEN (1)
  701. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RFUE */
  702. #define IFX_ASCLIN_FLAGSENABLE_RFUE_MSK (0x1)
  703. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RFUE */
  704. #define IFX_ASCLIN_FLAGSENABLE_RFUE_OFF (27)
  705. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RHE */
  706. #define IFX_ASCLIN_FLAGSENABLE_RHE_LEN (1)
  707. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RHE */
  708. #define IFX_ASCLIN_FLAGSENABLE_RHE_MSK (0x1)
  709. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RHE */
  710. #define IFX_ASCLIN_FLAGSENABLE_RHE_OFF (2)
  711. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RRE */
  712. #define IFX_ASCLIN_FLAGSENABLE_RRE_LEN (1)
  713. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RRE */
  714. #define IFX_ASCLIN_FLAGSENABLE_RRE_MSK (0x1)
  715. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RRE */
  716. #define IFX_ASCLIN_FLAGSENABLE_RRE_OFF (3)
  717. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.RTE */
  718. #define IFX_ASCLIN_FLAGSENABLE_RTE_LEN (1)
  719. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.RTE */
  720. #define IFX_ASCLIN_FLAGSENABLE_RTE_MSK (0x1)
  721. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.RTE */
  722. #define IFX_ASCLIN_FLAGSENABLE_RTE_OFF (20)
  723. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.TCE */
  724. #define IFX_ASCLIN_FLAGSENABLE_TCE_LEN (1)
  725. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.TCE */
  726. #define IFX_ASCLIN_FLAGSENABLE_TCE_MSK (0x1)
  727. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.TCE */
  728. #define IFX_ASCLIN_FLAGSENABLE_TCE_OFF (17)
  729. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.TFLE */
  730. #define IFX_ASCLIN_FLAGSENABLE_TFLE_LEN (1)
  731. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.TFLE */
  732. #define IFX_ASCLIN_FLAGSENABLE_TFLE_MSK (0x1)
  733. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.TFLE */
  734. #define IFX_ASCLIN_FLAGSENABLE_TFLE_OFF (31)
  735. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.TFOE */
  736. #define IFX_ASCLIN_FLAGSENABLE_TFOE_LEN (1)
  737. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.TFOE */
  738. #define IFX_ASCLIN_FLAGSENABLE_TFOE_MSK (0x1)
  739. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.TFOE */
  740. #define IFX_ASCLIN_FLAGSENABLE_TFOE_OFF (30)
  741. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.THE */
  742. #define IFX_ASCLIN_FLAGSENABLE_THE_LEN (1)
  743. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.THE */
  744. #define IFX_ASCLIN_FLAGSENABLE_THE_MSK (0x1)
  745. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.THE */
  746. #define IFX_ASCLIN_FLAGSENABLE_THE_OFF (0)
  747. /** \\brief Length for Ifx_ASCLIN_FLAGSENABLE_Bits.TRE */
  748. #define IFX_ASCLIN_FLAGSENABLE_TRE_LEN (1)
  749. /** \\brief Mask for Ifx_ASCLIN_FLAGSENABLE_Bits.TRE */
  750. #define IFX_ASCLIN_FLAGSENABLE_TRE_MSK (0x1)
  751. /** \\brief Offset for Ifx_ASCLIN_FLAGSENABLE_Bits.TRE */
  752. #define IFX_ASCLIN_FLAGSENABLE_TRE_OFF (1)
  753. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.BDS */
  754. #define IFX_ASCLIN_FLAGSSET_BDS_LEN (1)
  755. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.BDS */
  756. #define IFX_ASCLIN_FLAGSSET_BDS_MSK (0x1)
  757. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.BDS */
  758. #define IFX_ASCLIN_FLAGSSET_BDS_OFF (21)
  759. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.CES */
  760. #define IFX_ASCLIN_FLAGSSET_CES_LEN (1)
  761. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.CES */
  762. #define IFX_ASCLIN_FLAGSSET_CES_MSK (0x1)
  763. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.CES */
  764. #define IFX_ASCLIN_FLAGSSET_CES_OFF (25)
  765. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.FEDS */
  766. #define IFX_ASCLIN_FLAGSSET_FEDS_LEN (1)
  767. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.FEDS */
  768. #define IFX_ASCLIN_FLAGSSET_FEDS_MSK (0x1)
  769. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.FEDS */
  770. #define IFX_ASCLIN_FLAGSSET_FEDS_OFF (5)
  771. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.FES */
  772. #define IFX_ASCLIN_FLAGSSET_FES_LEN (1)
  773. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.FES */
  774. #define IFX_ASCLIN_FLAGSSET_FES_MSK (0x1)
  775. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.FES */
  776. #define IFX_ASCLIN_FLAGSSET_FES_OFF (18)
  777. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.HTS */
  778. #define IFX_ASCLIN_FLAGSSET_HTS_LEN (1)
  779. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.HTS */
  780. #define IFX_ASCLIN_FLAGSSET_HTS_MSK (0x1)
  781. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.HTS */
  782. #define IFX_ASCLIN_FLAGSSET_HTS_OFF (19)
  783. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.LAS */
  784. #define IFX_ASCLIN_FLAGSSET_LAS_LEN (1)
  785. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.LAS */
  786. #define IFX_ASCLIN_FLAGSSET_LAS_MSK (0x1)
  787. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.LAS */
  788. #define IFX_ASCLIN_FLAGSSET_LAS_OFF (23)
  789. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.LCS */
  790. #define IFX_ASCLIN_FLAGSSET_LCS_LEN (1)
  791. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.LCS */
  792. #define IFX_ASCLIN_FLAGSSET_LCS_MSK (0x1)
  793. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.LCS */
  794. #define IFX_ASCLIN_FLAGSSET_LCS_OFF (24)
  795. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.LPS */
  796. #define IFX_ASCLIN_FLAGSSET_LPS_LEN (1)
  797. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.LPS */
  798. #define IFX_ASCLIN_FLAGSSET_LPS_MSK (0x1)
  799. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.LPS */
  800. #define IFX_ASCLIN_FLAGSSET_LPS_OFF (22)
  801. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.PES */
  802. #define IFX_ASCLIN_FLAGSSET_PES_LEN (1)
  803. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.PES */
  804. #define IFX_ASCLIN_FLAGSSET_PES_MSK (0x1)
  805. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.PES */
  806. #define IFX_ASCLIN_FLAGSSET_PES_OFF (16)
  807. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.REDS */
  808. #define IFX_ASCLIN_FLAGSSET_REDS_LEN (1)
  809. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.REDS */
  810. #define IFX_ASCLIN_FLAGSSET_REDS_MSK (0x1)
  811. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.REDS */
  812. #define IFX_ASCLIN_FLAGSSET_REDS_OFF (6)
  813. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RFLS */
  814. #define IFX_ASCLIN_FLAGSSET_RFLS_LEN (1)
  815. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RFLS */
  816. #define IFX_ASCLIN_FLAGSSET_RFLS_MSK (0x1)
  817. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RFLS */
  818. #define IFX_ASCLIN_FLAGSSET_RFLS_OFF (28)
  819. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RFOS */
  820. #define IFX_ASCLIN_FLAGSSET_RFOS_LEN (1)
  821. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RFOS */
  822. #define IFX_ASCLIN_FLAGSSET_RFOS_MSK (0x1)
  823. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RFOS */
  824. #define IFX_ASCLIN_FLAGSSET_RFOS_OFF (26)
  825. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RFUS */
  826. #define IFX_ASCLIN_FLAGSSET_RFUS_LEN (1)
  827. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RFUS */
  828. #define IFX_ASCLIN_FLAGSSET_RFUS_MSK (0x1)
  829. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RFUS */
  830. #define IFX_ASCLIN_FLAGSSET_RFUS_OFF (27)
  831. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RHS */
  832. #define IFX_ASCLIN_FLAGSSET_RHS_LEN (1)
  833. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RHS */
  834. #define IFX_ASCLIN_FLAGSSET_RHS_MSK (0x1)
  835. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RHS */
  836. #define IFX_ASCLIN_FLAGSSET_RHS_OFF (2)
  837. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RRS */
  838. #define IFX_ASCLIN_FLAGSSET_RRS_LEN (1)
  839. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RRS */
  840. #define IFX_ASCLIN_FLAGSSET_RRS_MSK (0x1)
  841. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RRS */
  842. #define IFX_ASCLIN_FLAGSSET_RRS_OFF (3)
  843. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.RTS */
  844. #define IFX_ASCLIN_FLAGSSET_RTS_LEN (1)
  845. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.RTS */
  846. #define IFX_ASCLIN_FLAGSSET_RTS_MSK (0x1)
  847. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.RTS */
  848. #define IFX_ASCLIN_FLAGSSET_RTS_OFF (20)
  849. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TCS */
  850. #define IFX_ASCLIN_FLAGSSET_TCS_LEN (1)
  851. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TCS */
  852. #define IFX_ASCLIN_FLAGSSET_TCS_MSK (0x1)
  853. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TCS */
  854. #define IFX_ASCLIN_FLAGSSET_TCS_OFF (17)
  855. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TFLS */
  856. #define IFX_ASCLIN_FLAGSSET_TFLS_LEN (1)
  857. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TFLS */
  858. #define IFX_ASCLIN_FLAGSSET_TFLS_MSK (0x1)
  859. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TFLS */
  860. #define IFX_ASCLIN_FLAGSSET_TFLS_OFF (31)
  861. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TFOS */
  862. #define IFX_ASCLIN_FLAGSSET_TFOS_LEN (1)
  863. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TFOS */
  864. #define IFX_ASCLIN_FLAGSSET_TFOS_MSK (0x1)
  865. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TFOS */
  866. #define IFX_ASCLIN_FLAGSSET_TFOS_OFF (30)
  867. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.THRQS */
  868. #define IFX_ASCLIN_FLAGSSET_THRQS_LEN (1)
  869. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.THRQS */
  870. #define IFX_ASCLIN_FLAGSSET_THRQS_MSK (0x1)
  871. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.THRQS */
  872. #define IFX_ASCLIN_FLAGSSET_THRQS_OFF (14)
  873. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.THS */
  874. #define IFX_ASCLIN_FLAGSSET_THS_LEN (1)
  875. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.THS */
  876. #define IFX_ASCLIN_FLAGSSET_THS_MSK (0x1)
  877. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.THS */
  878. #define IFX_ASCLIN_FLAGSSET_THS_OFF (0)
  879. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TRRQS */
  880. #define IFX_ASCLIN_FLAGSSET_TRRQS_LEN (1)
  881. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TRRQS */
  882. #define IFX_ASCLIN_FLAGSSET_TRRQS_MSK (0x1)
  883. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TRRQS */
  884. #define IFX_ASCLIN_FLAGSSET_TRRQS_OFF (15)
  885. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TRS */
  886. #define IFX_ASCLIN_FLAGSSET_TRS_LEN (1)
  887. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TRS */
  888. #define IFX_ASCLIN_FLAGSSET_TRS_MSK (0x1)
  889. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TRS */
  890. #define IFX_ASCLIN_FLAGSSET_TRS_OFF (1)
  891. /** \\brief Length for Ifx_ASCLIN_FLAGSSET_Bits.TWRQS */
  892. #define IFX_ASCLIN_FLAGSSET_TWRQS_LEN (1)
  893. /** \\brief Mask for Ifx_ASCLIN_FLAGSSET_Bits.TWRQS */
  894. #define IFX_ASCLIN_FLAGSSET_TWRQS_MSK (0x1)
  895. /** \\brief Offset for Ifx_ASCLIN_FLAGSSET_Bits.TWRQS */
  896. #define IFX_ASCLIN_FLAGSSET_TWRQS_OFF (13)
  897. /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.CEN */
  898. #define IFX_ASCLIN_FRAMECON_CEN_LEN (1)
  899. /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.CEN */
  900. #define IFX_ASCLIN_FRAMECON_CEN_MSK (0x1)
  901. /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.CEN */
  902. #define IFX_ASCLIN_FRAMECON_CEN_OFF (29)
  903. /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.IDLE */
  904. #define IFX_ASCLIN_FRAMECON_IDLE_LEN (3)
  905. /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.IDLE */
  906. #define IFX_ASCLIN_FRAMECON_IDLE_MSK (0x7)
  907. /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.IDLE */
  908. #define IFX_ASCLIN_FRAMECON_IDLE_OFF (6)
  909. /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.LEAD */
  910. #define IFX_ASCLIN_FRAMECON_LEAD_LEN (3)
  911. /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.LEAD */
  912. #define IFX_ASCLIN_FRAMECON_LEAD_MSK (0x7)
  913. /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.LEAD */
  914. #define IFX_ASCLIN_FRAMECON_LEAD_OFF (12)
  915. /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.MODE */
  916. #define IFX_ASCLIN_FRAMECON_MODE_LEN (2)
  917. /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.MODE */
  918. #define IFX_ASCLIN_FRAMECON_MODE_MSK (0x3)
  919. /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.MODE */
  920. #define IFX_ASCLIN_FRAMECON_MODE_OFF (16)
  921. /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.MSB */
  922. #define IFX_ASCLIN_FRAMECON_MSB_LEN (1)
  923. /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.MSB */
  924. #define IFX_ASCLIN_FRAMECON_MSB_MSK (0x1)
  925. /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.MSB */
  926. #define IFX_ASCLIN_FRAMECON_MSB_OFF (28)
  927. /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.ODD */
  928. #define IFX_ASCLIN_FRAMECON_ODD_LEN (1)
  929. /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.ODD */
  930. #define IFX_ASCLIN_FRAMECON_ODD_MSK (0x1)
  931. /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.ODD */
  932. #define IFX_ASCLIN_FRAMECON_ODD_OFF (31)
  933. /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.PEN */
  934. #define IFX_ASCLIN_FRAMECON_PEN_LEN (1)
  935. /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.PEN */
  936. #define IFX_ASCLIN_FRAMECON_PEN_MSK (0x1)
  937. /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.PEN */
  938. #define IFX_ASCLIN_FRAMECON_PEN_OFF (30)
  939. /** \\brief Length for Ifx_ASCLIN_FRAMECON_Bits.STOP */
  940. #define IFX_ASCLIN_FRAMECON_STOP_LEN (3)
  941. /** \\brief Mask for Ifx_ASCLIN_FRAMECON_Bits.STOP */
  942. #define IFX_ASCLIN_FRAMECON_STOP_MSK (0x7)
  943. /** \\brief Offset for Ifx_ASCLIN_FRAMECON_Bits.STOP */
  944. #define IFX_ASCLIN_FRAMECON_STOP_OFF (9)
  945. /** \\brief Length for Ifx_ASCLIN_ID_Bits.MODNUMBER */
  946. #define IFX_ASCLIN_ID_MODNUMBER_LEN (16)
  947. /** \\brief Mask for Ifx_ASCLIN_ID_Bits.MODNUMBER */
  948. #define IFX_ASCLIN_ID_MODNUMBER_MSK (0xffff)
  949. /** \\brief Offset for Ifx_ASCLIN_ID_Bits.MODNUMBER */
  950. #define IFX_ASCLIN_ID_MODNUMBER_OFF (16)
  951. /** \\brief Length for Ifx_ASCLIN_ID_Bits.MODREV */
  952. #define IFX_ASCLIN_ID_MODREV_LEN (8)
  953. /** \\brief Mask for Ifx_ASCLIN_ID_Bits.MODREV */
  954. #define IFX_ASCLIN_ID_MODREV_MSK (0xff)
  955. /** \\brief Offset for Ifx_ASCLIN_ID_Bits.MODREV */
  956. #define IFX_ASCLIN_ID_MODREV_OFF (0)
  957. /** \\brief Length for Ifx_ASCLIN_ID_Bits.MODTYPE */
  958. #define IFX_ASCLIN_ID_MODTYPE_LEN (8)
  959. /** \\brief Mask for Ifx_ASCLIN_ID_Bits.MODTYPE */
  960. #define IFX_ASCLIN_ID_MODTYPE_MSK (0xff)
  961. /** \\brief Offset for Ifx_ASCLIN_ID_Bits.MODTYPE */
  962. #define IFX_ASCLIN_ID_MODTYPE_OFF (8)
  963. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.ALTI */
  964. #define IFX_ASCLIN_IOCR_ALTI_LEN (3)
  965. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.ALTI */
  966. #define IFX_ASCLIN_IOCR_ALTI_MSK (0x7)
  967. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.ALTI */
  968. #define IFX_ASCLIN_IOCR_ALTI_OFF (0)
  969. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.CPOL */
  970. #define IFX_ASCLIN_IOCR_CPOL_LEN (1)
  971. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.CPOL */
  972. #define IFX_ASCLIN_IOCR_CPOL_MSK (0x1)
  973. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.CPOL */
  974. #define IFX_ASCLIN_IOCR_CPOL_OFF (26)
  975. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.CTS */
  976. #define IFX_ASCLIN_IOCR_CTS_LEN (2)
  977. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.CTS */
  978. #define IFX_ASCLIN_IOCR_CTS_MSK (0x3)
  979. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.CTS */
  980. #define IFX_ASCLIN_IOCR_CTS_OFF (16)
  981. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.CTSEN */
  982. #define IFX_ASCLIN_IOCR_CTSEN_LEN (1)
  983. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.CTSEN */
  984. #define IFX_ASCLIN_IOCR_CTSEN_MSK (0x1)
  985. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.CTSEN */
  986. #define IFX_ASCLIN_IOCR_CTSEN_OFF (29)
  987. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.DEPTH */
  988. #define IFX_ASCLIN_IOCR_DEPTH_LEN (6)
  989. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.DEPTH */
  990. #define IFX_ASCLIN_IOCR_DEPTH_MSK (0x3f)
  991. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.DEPTH */
  992. #define IFX_ASCLIN_IOCR_DEPTH_OFF (4)
  993. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.LB */
  994. #define IFX_ASCLIN_IOCR_LB_LEN (1)
  995. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.LB */
  996. #define IFX_ASCLIN_IOCR_LB_MSK (0x1)
  997. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.LB */
  998. #define IFX_ASCLIN_IOCR_LB_OFF (28)
  999. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.RCPOL */
  1000. #define IFX_ASCLIN_IOCR_RCPOL_LEN (1)
  1001. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.RCPOL */
  1002. #define IFX_ASCLIN_IOCR_RCPOL_MSK (0x1)
  1003. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.RCPOL */
  1004. #define IFX_ASCLIN_IOCR_RCPOL_OFF (25)
  1005. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.RXM */
  1006. #define IFX_ASCLIN_IOCR_RXM_LEN (1)
  1007. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.RXM */
  1008. #define IFX_ASCLIN_IOCR_RXM_MSK (0x1)
  1009. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.RXM */
  1010. #define IFX_ASCLIN_IOCR_RXM_OFF (30)
  1011. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.SPOL */
  1012. #define IFX_ASCLIN_IOCR_SPOL_LEN (1)
  1013. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.SPOL */
  1014. #define IFX_ASCLIN_IOCR_SPOL_MSK (0x1)
  1015. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.SPOL */
  1016. #define IFX_ASCLIN_IOCR_SPOL_OFF (27)
  1017. /** \\brief Length for Ifx_ASCLIN_IOCR_Bits.TXM */
  1018. #define IFX_ASCLIN_IOCR_TXM_LEN (1)
  1019. /** \\brief Mask for Ifx_ASCLIN_IOCR_Bits.TXM */
  1020. #define IFX_ASCLIN_IOCR_TXM_MSK (0x1)
  1021. /** \\brief Offset for Ifx_ASCLIN_IOCR_Bits.TXM */
  1022. #define IFX_ASCLIN_IOCR_TXM_OFF (31)
  1023. /** \\brief Length for Ifx_ASCLIN_KRST0_Bits.RST */
  1024. #define IFX_ASCLIN_KRST0_RST_LEN (1)
  1025. /** \\brief Mask for Ifx_ASCLIN_KRST0_Bits.RST */
  1026. #define IFX_ASCLIN_KRST0_RST_MSK (0x1)
  1027. /** \\brief Offset for Ifx_ASCLIN_KRST0_Bits.RST */
  1028. #define IFX_ASCLIN_KRST0_RST_OFF (0)
  1029. /** \\brief Length for Ifx_ASCLIN_KRST0_Bits.RSTSTAT */
  1030. #define IFX_ASCLIN_KRST0_RSTSTAT_LEN (1)
  1031. /** \\brief Mask for Ifx_ASCLIN_KRST0_Bits.RSTSTAT */
  1032. #define IFX_ASCLIN_KRST0_RSTSTAT_MSK (0x1)
  1033. /** \\brief Offset for Ifx_ASCLIN_KRST0_Bits.RSTSTAT */
  1034. #define IFX_ASCLIN_KRST0_RSTSTAT_OFF (1)
  1035. /** \\brief Length for Ifx_ASCLIN_KRST1_Bits.RST */
  1036. #define IFX_ASCLIN_KRST1_RST_LEN (1)
  1037. /** \\brief Mask for Ifx_ASCLIN_KRST1_Bits.RST */
  1038. #define IFX_ASCLIN_KRST1_RST_MSK (0x1)
  1039. /** \\brief Offset for Ifx_ASCLIN_KRST1_Bits.RST */
  1040. #define IFX_ASCLIN_KRST1_RST_OFF (0)
  1041. /** \\brief Length for Ifx_ASCLIN_KRSTCLR_Bits.CLR */
  1042. #define IFX_ASCLIN_KRSTCLR_CLR_LEN (1)
  1043. /** \\brief Mask for Ifx_ASCLIN_KRSTCLR_Bits.CLR */
  1044. #define IFX_ASCLIN_KRSTCLR_CLR_MSK (0x1)
  1045. /** \\brief Offset for Ifx_ASCLIN_KRSTCLR_Bits.CLR */
  1046. #define IFX_ASCLIN_KRSTCLR_CLR_OFF (0)
  1047. /** \\brief Length for Ifx_ASCLIN_LIN_BTIMER_Bits.BREAK */
  1048. #define IFX_ASCLIN_LIN_BTIMER_BREAK_LEN (6)
  1049. /** \\brief Mask for Ifx_ASCLIN_LIN_BTIMER_Bits.BREAK */
  1050. #define IFX_ASCLIN_LIN_BTIMER_BREAK_MSK (0x3f)
  1051. /** \\brief Offset for Ifx_ASCLIN_LIN_BTIMER_Bits.BREAK */
  1052. #define IFX_ASCLIN_LIN_BTIMER_BREAK_OFF (0)
  1053. /** \\brief Length for Ifx_ASCLIN_LIN_CON_Bits.ABD */
  1054. #define IFX_ASCLIN_LIN_CON_ABD_LEN (1)
  1055. /** \\brief Mask for Ifx_ASCLIN_LIN_CON_Bits.ABD */
  1056. #define IFX_ASCLIN_LIN_CON_ABD_MSK (0x1)
  1057. /** \\brief Offset for Ifx_ASCLIN_LIN_CON_Bits.ABD */
  1058. #define IFX_ASCLIN_LIN_CON_ABD_OFF (27)
  1059. /** \\brief Length for Ifx_ASCLIN_LIN_CON_Bits.CSEN */
  1060. #define IFX_ASCLIN_LIN_CON_CSEN_LEN (1)
  1061. /** \\brief Mask for Ifx_ASCLIN_LIN_CON_Bits.CSEN */
  1062. #define IFX_ASCLIN_LIN_CON_CSEN_MSK (0x1)
  1063. /** \\brief Offset for Ifx_ASCLIN_LIN_CON_Bits.CSEN */
  1064. #define IFX_ASCLIN_LIN_CON_CSEN_OFF (25)
  1065. /** \\brief Length for Ifx_ASCLIN_LIN_CON_Bits.CSI */
  1066. #define IFX_ASCLIN_LIN_CON_CSI_LEN (1)
  1067. /** \\brief Mask for Ifx_ASCLIN_LIN_CON_Bits.CSI */
  1068. #define IFX_ASCLIN_LIN_CON_CSI_MSK (0x1)
  1069. /** \\brief Offset for Ifx_ASCLIN_LIN_CON_Bits.CSI */
  1070. #define IFX_ASCLIN_LIN_CON_CSI_OFF (23)
  1071. /** \\brief Length for Ifx_ASCLIN_LIN_CON_Bits.MS */
  1072. #define IFX_ASCLIN_LIN_CON_MS_LEN (1)
  1073. /** \\brief Mask for Ifx_ASCLIN_LIN_CON_Bits.MS */
  1074. #define IFX_ASCLIN_LIN_CON_MS_MSK (0x1)
  1075. /** \\brief Offset for Ifx_ASCLIN_LIN_CON_Bits.MS */
  1076. #define IFX_ASCLIN_LIN_CON_MS_OFF (26)
  1077. /** \\brief Length for Ifx_ASCLIN_LIN_HTIMER_Bits.HEADER */
  1078. #define IFX_ASCLIN_LIN_HTIMER_HEADER_LEN (8)
  1079. /** \\brief Mask for Ifx_ASCLIN_LIN_HTIMER_Bits.HEADER */
  1080. #define IFX_ASCLIN_LIN_HTIMER_HEADER_MSK (0xff)
  1081. /** \\brief Offset for Ifx_ASCLIN_LIN_HTIMER_Bits.HEADER */
  1082. #define IFX_ASCLIN_LIN_HTIMER_HEADER_OFF (0)
  1083. /** \\brief Length for Ifx_ASCLIN_OCS_Bits.SUS */
  1084. #define IFX_ASCLIN_OCS_SUS_LEN (4)
  1085. /** \\brief Mask for Ifx_ASCLIN_OCS_Bits.SUS */
  1086. #define IFX_ASCLIN_OCS_SUS_MSK (0xf)
  1087. /** \\brief Offset for Ifx_ASCLIN_OCS_Bits.SUS */
  1088. #define IFX_ASCLIN_OCS_SUS_OFF (24)
  1089. /** \\brief Length for Ifx_ASCLIN_OCS_Bits.SUS_P */
  1090. #define IFX_ASCLIN_OCS_SUS_P_LEN (1)
  1091. /** \\brief Mask for Ifx_ASCLIN_OCS_Bits.SUS_P */
  1092. #define IFX_ASCLIN_OCS_SUS_P_MSK (0x1)
  1093. /** \\brief Offset for Ifx_ASCLIN_OCS_Bits.SUS_P */
  1094. #define IFX_ASCLIN_OCS_SUS_P_OFF (28)
  1095. /** \\brief Length for Ifx_ASCLIN_OCS_Bits.SUSSTA */
  1096. #define IFX_ASCLIN_OCS_SUSSTA_LEN (1)
  1097. /** \\brief Mask for Ifx_ASCLIN_OCS_Bits.SUSSTA */
  1098. #define IFX_ASCLIN_OCS_SUSSTA_MSK (0x1)
  1099. /** \\brief Offset for Ifx_ASCLIN_OCS_Bits.SUSSTA */
  1100. #define IFX_ASCLIN_OCS_SUSSTA_OFF (29)
  1101. /** \\brief Length for Ifx_ASCLIN_RXDATA_Bits.DATA */
  1102. #define IFX_ASCLIN_RXDATA_DATA_LEN (32)
  1103. /** \\brief Mask for Ifx_ASCLIN_RXDATA_Bits.DATA */
  1104. #define IFX_ASCLIN_RXDATA_DATA_MSK (0xffffffff)
  1105. /** \\brief Offset for Ifx_ASCLIN_RXDATA_Bits.DATA */
  1106. #define IFX_ASCLIN_RXDATA_DATA_OFF (0)
  1107. /** \\brief Length for Ifx_ASCLIN_RXDATAD_Bits.DATA */
  1108. #define IFX_ASCLIN_RXDATAD_DATA_LEN (32)
  1109. /** \\brief Mask for Ifx_ASCLIN_RXDATAD_Bits.DATA */
  1110. #define IFX_ASCLIN_RXDATAD_DATA_MSK (0xffffffff)
  1111. /** \\brief Offset for Ifx_ASCLIN_RXDATAD_Bits.DATA */
  1112. #define IFX_ASCLIN_RXDATAD_DATA_OFF (0)
  1113. /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.BUF */
  1114. #define IFX_ASCLIN_RXFIFOCON_BUF_LEN (1)
  1115. /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.BUF */
  1116. #define IFX_ASCLIN_RXFIFOCON_BUF_MSK (0x1)
  1117. /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.BUF */
  1118. #define IFX_ASCLIN_RXFIFOCON_BUF_OFF (31)
  1119. /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.ENI */
  1120. #define IFX_ASCLIN_RXFIFOCON_ENI_LEN (1)
  1121. /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.ENI */
  1122. #define IFX_ASCLIN_RXFIFOCON_ENI_MSK (0x1)
  1123. /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.ENI */
  1124. #define IFX_ASCLIN_RXFIFOCON_ENI_OFF (1)
  1125. /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.FILL */
  1126. #define IFX_ASCLIN_RXFIFOCON_FILL_LEN (5)
  1127. /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.FILL */
  1128. #define IFX_ASCLIN_RXFIFOCON_FILL_MSK (0x1f)
  1129. /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.FILL */
  1130. #define IFX_ASCLIN_RXFIFOCON_FILL_OFF (16)
  1131. /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.FLUSH */
  1132. #define IFX_ASCLIN_RXFIFOCON_FLUSH_LEN (1)
  1133. /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.FLUSH */
  1134. #define IFX_ASCLIN_RXFIFOCON_FLUSH_MSK (0x1)
  1135. /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.FLUSH */
  1136. #define IFX_ASCLIN_RXFIFOCON_FLUSH_OFF (0)
  1137. /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.INTLEVEL */
  1138. #define IFX_ASCLIN_RXFIFOCON_INTLEVEL_LEN (4)
  1139. /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.INTLEVEL */
  1140. #define IFX_ASCLIN_RXFIFOCON_INTLEVEL_MSK (0xf)
  1141. /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.INTLEVEL */
  1142. #define IFX_ASCLIN_RXFIFOCON_INTLEVEL_OFF (8)
  1143. /** \\brief Length for Ifx_ASCLIN_RXFIFOCON_Bits.OUTW */
  1144. #define IFX_ASCLIN_RXFIFOCON_OUTW_LEN (2)
  1145. /** \\brief Mask for Ifx_ASCLIN_RXFIFOCON_Bits.OUTW */
  1146. #define IFX_ASCLIN_RXFIFOCON_OUTW_MSK (0x3)
  1147. /** \\brief Offset for Ifx_ASCLIN_RXFIFOCON_Bits.OUTW */
  1148. #define IFX_ASCLIN_RXFIFOCON_OUTW_OFF (6)
  1149. /** \\brief Length for Ifx_ASCLIN_TXDATA_Bits.DATA */
  1150. #define IFX_ASCLIN_TXDATA_DATA_LEN (32)
  1151. /** \\brief Mask for Ifx_ASCLIN_TXDATA_Bits.DATA */
  1152. #define IFX_ASCLIN_TXDATA_DATA_MSK (0xffffffff)
  1153. /** \\brief Offset for Ifx_ASCLIN_TXDATA_Bits.DATA */
  1154. #define IFX_ASCLIN_TXDATA_DATA_OFF (0)
  1155. /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.ENO */
  1156. #define IFX_ASCLIN_TXFIFOCON_ENO_LEN (1)
  1157. /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.ENO */
  1158. #define IFX_ASCLIN_TXFIFOCON_ENO_MSK (0x1)
  1159. /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.ENO */
  1160. #define IFX_ASCLIN_TXFIFOCON_ENO_OFF (1)
  1161. /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.FILL */
  1162. #define IFX_ASCLIN_TXFIFOCON_FILL_LEN (5)
  1163. /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.FILL */
  1164. #define IFX_ASCLIN_TXFIFOCON_FILL_MSK (0x1f)
  1165. /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.FILL */
  1166. #define IFX_ASCLIN_TXFIFOCON_FILL_OFF (16)
  1167. /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.FLUSH */
  1168. #define IFX_ASCLIN_TXFIFOCON_FLUSH_LEN (1)
  1169. /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.FLUSH */
  1170. #define IFX_ASCLIN_TXFIFOCON_FLUSH_MSK (0x1)
  1171. /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.FLUSH */
  1172. #define IFX_ASCLIN_TXFIFOCON_FLUSH_OFF (0)
  1173. /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.INTLEVEL */
  1174. #define IFX_ASCLIN_TXFIFOCON_INTLEVEL_LEN (4)
  1175. /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.INTLEVEL */
  1176. #define IFX_ASCLIN_TXFIFOCON_INTLEVEL_MSK (0xf)
  1177. /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.INTLEVEL */
  1178. #define IFX_ASCLIN_TXFIFOCON_INTLEVEL_OFF (8)
  1179. /** \\brief Length for Ifx_ASCLIN_TXFIFOCON_Bits.INW */
  1180. #define IFX_ASCLIN_TXFIFOCON_INW_LEN (2)
  1181. /** \\brief Mask for Ifx_ASCLIN_TXFIFOCON_Bits.INW */
  1182. #define IFX_ASCLIN_TXFIFOCON_INW_MSK (0x3)
  1183. /** \\brief Offset for Ifx_ASCLIN_TXFIFOCON_Bits.INW */
  1184. #define IFX_ASCLIN_TXFIFOCON_INW_OFF (6)
  1185. /** \} */
  1186. /******************************************************************************/
  1187. /******************************************************************************/
  1188. #endif /* IFXASCLIN_BF_H */