stm32f100xe.h 567 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434
  1. /**
  2. ******************************************************************************
  3. * @file stm32f100xe.h
  4. * @author MCD Application Team
  5. * @version V4.1.0
  6. * @date 29-April-2016
  7. * @brief CMSIS Cortex-M3 Device Peripheral Access Layer Header File.
  8. * This file contains all the peripheral register's definitions, bits
  9. * definitions and memory mapping for STM32F1xx devices.
  10. *
  11. * This file contains:
  12. * - Data structures and the address mapping for all peripherals
  13. * - Peripheral's registers declarations and bits definition
  14. * - Macros to access peripheral’s registers hardware
  15. *
  16. ******************************************************************************
  17. * @attention
  18. *
  19. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  20. *
  21. * Redistribution and use in source and binary forms, with or without modification,
  22. * are permitted provided that the following conditions are met:
  23. * 1. Redistributions of source code must retain the above copyright notice,
  24. * this list of conditions and the following disclaimer.
  25. * 2. Redistributions in binary form must reproduce the above copyright notice,
  26. * this list of conditions and the following disclaimer in the documentation
  27. * and/or other materials provided with the distribution.
  28. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  29. * may be used to endorse or promote products derived from this software
  30. * without specific prior written permission.
  31. *
  32. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  33. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  34. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  35. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  36. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  37. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  38. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  39. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  40. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  41. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  42. *
  43. ******************************************************************************
  44. */
  45. /** @addtogroup CMSIS
  46. * @{
  47. */
  48. /** @addtogroup stm32f100xe
  49. * @{
  50. */
  51. #ifndef __STM32F100xE_H
  52. #define __STM32F100xE_H
  53. #ifdef __cplusplus
  54. extern "C" {
  55. #endif
  56. /** @addtogroup Configuration_section_for_CMSIS
  57. * @{
  58. */
  59. /**
  60. * @brief Configuration of the Cortex-M3 Processor and Core Peripherals
  61. */
  62. #define __MPU_PRESENT 0 /*!< Other STM32 devices does not provide an MPU */
  63. #define __CM3_REV 0x0200 /*!< Core Revision r2p0 */
  64. #define __NVIC_PRIO_BITS 4 /*!< STM32 uses 4 Bits for the Priority Levels */
  65. #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
  66. /**
  67. * @}
  68. */
  69. /** @addtogroup Peripheral_interrupt_number_definition
  70. * @{
  71. */
  72. /**
  73. * @brief STM32F10x Interrupt Number Definition, according to the selected device
  74. * in @ref Library_configuration_section
  75. */
  76. /*!< Interrupt Number Definition */
  77. typedef enum
  78. {
  79. /****** Cortex-M3 Processor Exceptions Numbers ***************************************************/
  80. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  81. HardFault_IRQn = -13, /*!< 3 Cortex-M3 Hard Fault Interrupt */
  82. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M3 Memory Management Interrupt */
  83. BusFault_IRQn = -11, /*!< 5 Cortex-M3 Bus Fault Interrupt */
  84. UsageFault_IRQn = -10, /*!< 6 Cortex-M3 Usage Fault Interrupt */
  85. SVCall_IRQn = -5, /*!< 11 Cortex-M3 SV Call Interrupt */
  86. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M3 Debug Monitor Interrupt */
  87. PendSV_IRQn = -2, /*!< 14 Cortex-M3 Pend SV Interrupt */
  88. SysTick_IRQn = -1, /*!< 15 Cortex-M3 System Tick Interrupt */
  89. /****** STM32 specific Interrupt Numbers *********************************************************/
  90. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  91. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  92. TAMPER_IRQn = 2, /*!< Tamper Interrupt */
  93. RTC_IRQn = 3, /*!< RTC global Interrupt */
  94. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  95. RCC_IRQn = 5, /*!< RCC global Interrupt */
  96. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  97. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  98. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  99. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  100. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  101. DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
  102. DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
  103. DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
  104. DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
  105. DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
  106. DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
  107. DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
  108. ADC1_IRQn = 18, /*!< ADC1 global Interrupt */
  109. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  110. TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break and TIM15 Interrupts */
  111. TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update and TIM16 Interrupts */
  112. TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Commutation and TIM17 Interrupt */
  113. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  114. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  115. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  116. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  117. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  118. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  119. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  120. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  121. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  122. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  123. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  124. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  125. USART3_IRQn = 39, /*!< USART3 global Interrupt */
  126. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  127. RTC_Alarm_IRQn = 41, /*!< RTC Alarm through EXTI Line Interrupt */
  128. CEC_IRQn = 42, /*!< HDMI-CEC Interrupt */
  129. TIM12_IRQn = 43, /*!< TIM12 global Interrupt */
  130. TIM13_IRQn = 44, /*!< TIM13 global Interrupt */
  131. TIM14_IRQn = 45, /*!< TIM14 global Interrupt */
  132. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  133. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  134. UART4_IRQn = 52, /*!< UART4 global Interrupt */
  135. UART5_IRQn = 53, /*!< UART5 global Interrupt */
  136. TIM6_DAC_IRQn = 54, /*!< TIM6 and DAC underrun Interrupt */
  137. TIM7_IRQn = 55, /*!< TIM7 global Interrupt */
  138. DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
  139. DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
  140. DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
  141. DMA2_Channel4_5_IRQn = 59, /*!< DMA2 Channel 4 and Channel 5 global Interrupt */
  142. DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */
  143. DMA2_Channel5_IRQn = 60 /*!< DMA2 Channel 5 global Interrupt (DMA2 Channel 5 is
  144. mapped at position 60 only if the MISC_REMAP bit in
  145. the AFIO_MAPR2 register is set) */
  146. } IRQn_Type;
  147. /**
  148. * @}
  149. */
  150. #include "core_cm3.h"
  151. #include "system_stm32f1xx.h"
  152. #include <stdint.h>
  153. /** @addtogroup Peripheral_registers_structures
  154. * @{
  155. */
  156. /**
  157. * @brief Analog to Digital Converter
  158. */
  159. typedef struct
  160. {
  161. __IO uint32_t SR;
  162. __IO uint32_t CR1;
  163. __IO uint32_t CR2;
  164. __IO uint32_t SMPR1;
  165. __IO uint32_t SMPR2;
  166. __IO uint32_t JOFR1;
  167. __IO uint32_t JOFR2;
  168. __IO uint32_t JOFR3;
  169. __IO uint32_t JOFR4;
  170. __IO uint32_t HTR;
  171. __IO uint32_t LTR;
  172. __IO uint32_t SQR1;
  173. __IO uint32_t SQR2;
  174. __IO uint32_t SQR3;
  175. __IO uint32_t JSQR;
  176. __IO uint32_t JDR1;
  177. __IO uint32_t JDR2;
  178. __IO uint32_t JDR3;
  179. __IO uint32_t JDR4;
  180. __IO uint32_t DR;
  181. } ADC_TypeDef;
  182. typedef struct
  183. {
  184. __IO uint32_t SR; /*!< ADC status register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address */
  185. __IO uint32_t CR1; /*!< ADC control register 1, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x04 */
  186. __IO uint32_t CR2; /*!< ADC control register 2, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x08 */
  187. uint32_t RESERVED[16];
  188. __IO uint32_t DR; /*!< ADC data register, used for ADC multimode (bits common to several ADC instances). Address offset: ADC1 base address + 0x4C */
  189. } ADC_Common_TypeDef;
  190. /**
  191. * @brief Backup Registers
  192. */
  193. typedef struct
  194. {
  195. uint32_t RESERVED0;
  196. __IO uint32_t DR1;
  197. __IO uint32_t DR2;
  198. __IO uint32_t DR3;
  199. __IO uint32_t DR4;
  200. __IO uint32_t DR5;
  201. __IO uint32_t DR6;
  202. __IO uint32_t DR7;
  203. __IO uint32_t DR8;
  204. __IO uint32_t DR9;
  205. __IO uint32_t DR10;
  206. __IO uint32_t RTCCR;
  207. __IO uint32_t CR;
  208. __IO uint32_t CSR;
  209. uint32_t RESERVED13[2];
  210. __IO uint32_t DR11;
  211. __IO uint32_t DR12;
  212. __IO uint32_t DR13;
  213. __IO uint32_t DR14;
  214. __IO uint32_t DR15;
  215. __IO uint32_t DR16;
  216. __IO uint32_t DR17;
  217. __IO uint32_t DR18;
  218. __IO uint32_t DR19;
  219. __IO uint32_t DR20;
  220. __IO uint32_t DR21;
  221. __IO uint32_t DR22;
  222. __IO uint32_t DR23;
  223. __IO uint32_t DR24;
  224. __IO uint32_t DR25;
  225. __IO uint32_t DR26;
  226. __IO uint32_t DR27;
  227. __IO uint32_t DR28;
  228. __IO uint32_t DR29;
  229. __IO uint32_t DR30;
  230. __IO uint32_t DR31;
  231. __IO uint32_t DR32;
  232. __IO uint32_t DR33;
  233. __IO uint32_t DR34;
  234. __IO uint32_t DR35;
  235. __IO uint32_t DR36;
  236. __IO uint32_t DR37;
  237. __IO uint32_t DR38;
  238. __IO uint32_t DR39;
  239. __IO uint32_t DR40;
  240. __IO uint32_t DR41;
  241. __IO uint32_t DR42;
  242. } BKP_TypeDef;
  243. /**
  244. * @brief Consumer Electronics Control (CEC)
  245. */
  246. typedef struct
  247. {
  248. __IO uint32_t CFGR;
  249. __IO uint32_t OAR;
  250. __IO uint32_t PRES;
  251. __IO uint32_t ESR;
  252. __IO uint32_t CSR;
  253. __IO uint32_t TXD;
  254. __IO uint32_t RXD;
  255. } CEC_TypeDef;
  256. /**
  257. * @brief CRC calculation unit
  258. */
  259. typedef struct
  260. {
  261. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  262. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  263. uint8_t RESERVED0; /*!< Reserved, Address offset: 0x05 */
  264. uint16_t RESERVED1; /*!< Reserved, Address offset: 0x06 */
  265. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  266. } CRC_TypeDef;
  267. /**
  268. * @brief Digital to Analog Converter
  269. */
  270. typedef struct
  271. {
  272. __IO uint32_t CR;
  273. __IO uint32_t SWTRIGR;
  274. __IO uint32_t DHR12R1;
  275. __IO uint32_t DHR12L1;
  276. __IO uint32_t DHR8R1;
  277. __IO uint32_t DHR12R2;
  278. __IO uint32_t DHR12L2;
  279. __IO uint32_t DHR8R2;
  280. __IO uint32_t DHR12RD;
  281. __IO uint32_t DHR12LD;
  282. __IO uint32_t DHR8RD;
  283. __IO uint32_t DOR1;
  284. __IO uint32_t DOR2;
  285. __IO uint32_t SR;
  286. } DAC_TypeDef;
  287. /**
  288. * @brief Debug MCU
  289. */
  290. typedef struct
  291. {
  292. __IO uint32_t IDCODE;
  293. __IO uint32_t CR;
  294. }DBGMCU_TypeDef;
  295. /**
  296. * @brief DMA Controller
  297. */
  298. typedef struct
  299. {
  300. __IO uint32_t CCR;
  301. __IO uint32_t CNDTR;
  302. __IO uint32_t CPAR;
  303. __IO uint32_t CMAR;
  304. } DMA_Channel_TypeDef;
  305. typedef struct
  306. {
  307. __IO uint32_t ISR;
  308. __IO uint32_t IFCR;
  309. } DMA_TypeDef;
  310. /**
  311. * @brief External Interrupt/Event Controller
  312. */
  313. typedef struct
  314. {
  315. __IO uint32_t IMR;
  316. __IO uint32_t EMR;
  317. __IO uint32_t RTSR;
  318. __IO uint32_t FTSR;
  319. __IO uint32_t SWIER;
  320. __IO uint32_t PR;
  321. } EXTI_TypeDef;
  322. /**
  323. * @brief FLASH Registers
  324. */
  325. typedef struct
  326. {
  327. __IO uint32_t ACR;
  328. __IO uint32_t KEYR;
  329. __IO uint32_t OPTKEYR;
  330. __IO uint32_t SR;
  331. __IO uint32_t CR;
  332. __IO uint32_t AR;
  333. __IO uint32_t RESERVED;
  334. __IO uint32_t OBR;
  335. __IO uint32_t WRPR;
  336. } FLASH_TypeDef;
  337. /**
  338. * @brief Option Bytes Registers
  339. */
  340. typedef struct
  341. {
  342. __IO uint16_t RDP;
  343. __IO uint16_t USER;
  344. __IO uint16_t Data0;
  345. __IO uint16_t Data1;
  346. __IO uint16_t WRP0;
  347. __IO uint16_t WRP1;
  348. __IO uint16_t WRP2;
  349. __IO uint16_t WRP3;
  350. } OB_TypeDef;
  351. /**
  352. * @brief Flexible Static Memory Controller
  353. */
  354. typedef struct
  355. {
  356. __IO uint32_t BTCR[8];
  357. } FSMC_Bank1_TypeDef;
  358. /**
  359. * @brief Flexible Static Memory Controller Bank1E
  360. */
  361. typedef struct
  362. {
  363. __IO uint32_t BWTR[7];
  364. } FSMC_Bank1E_TypeDef;
  365. /**
  366. * @brief General Purpose I/O
  367. */
  368. typedef struct
  369. {
  370. __IO uint32_t CRL;
  371. __IO uint32_t CRH;
  372. __IO uint32_t IDR;
  373. __IO uint32_t ODR;
  374. __IO uint32_t BSRR;
  375. __IO uint32_t BRR;
  376. __IO uint32_t LCKR;
  377. } GPIO_TypeDef;
  378. /**
  379. * @brief Alternate Function I/O
  380. */
  381. typedef struct
  382. {
  383. __IO uint32_t EVCR;
  384. __IO uint32_t MAPR;
  385. __IO uint32_t EXTICR[4];
  386. uint32_t RESERVED0;
  387. __IO uint32_t MAPR2;
  388. } AFIO_TypeDef;
  389. /**
  390. * @brief Inter Integrated Circuit Interface
  391. */
  392. typedef struct
  393. {
  394. __IO uint32_t CR1;
  395. __IO uint32_t CR2;
  396. __IO uint32_t OAR1;
  397. __IO uint32_t OAR2;
  398. __IO uint32_t DR;
  399. __IO uint32_t SR1;
  400. __IO uint32_t SR2;
  401. __IO uint32_t CCR;
  402. __IO uint32_t TRISE;
  403. } I2C_TypeDef;
  404. /**
  405. * @brief Independent WATCHDOG
  406. */
  407. typedef struct
  408. {
  409. __IO uint32_t KR; /*!< Key register, Address offset: 0x00 */
  410. __IO uint32_t PR; /*!< Prescaler register, Address offset: 0x04 */
  411. __IO uint32_t RLR; /*!< Reload register, Address offset: 0x08 */
  412. __IO uint32_t SR; /*!< Status register, Address offset: 0x0C */
  413. } IWDG_TypeDef;
  414. /**
  415. * @brief Power Control
  416. */
  417. typedef struct
  418. {
  419. __IO uint32_t CR;
  420. __IO uint32_t CSR;
  421. } PWR_TypeDef;
  422. /**
  423. * @brief Reset and Clock Control
  424. */
  425. typedef struct
  426. {
  427. __IO uint32_t CR;
  428. __IO uint32_t CFGR;
  429. __IO uint32_t CIR;
  430. __IO uint32_t APB2RSTR;
  431. __IO uint32_t APB1RSTR;
  432. __IO uint32_t AHBENR;
  433. __IO uint32_t APB2ENR;
  434. __IO uint32_t APB1ENR;
  435. __IO uint32_t BDCR;
  436. __IO uint32_t CSR;
  437. uint32_t RESERVED0;
  438. __IO uint32_t CFGR2;
  439. } RCC_TypeDef;
  440. /**
  441. * @brief Real-Time Clock
  442. */
  443. typedef struct
  444. {
  445. __IO uint32_t CRH;
  446. __IO uint32_t CRL;
  447. __IO uint32_t PRLH;
  448. __IO uint32_t PRLL;
  449. __IO uint32_t DIVH;
  450. __IO uint32_t DIVL;
  451. __IO uint32_t CNTH;
  452. __IO uint32_t CNTL;
  453. __IO uint32_t ALRH;
  454. __IO uint32_t ALRL;
  455. } RTC_TypeDef;
  456. /**
  457. * @brief SD host Interface
  458. */
  459. typedef struct
  460. {
  461. __IO uint32_t POWER;
  462. __IO uint32_t CLKCR;
  463. __IO uint32_t ARG;
  464. __IO uint32_t CMD;
  465. __I uint32_t RESPCMD;
  466. __I uint32_t RESP1;
  467. __I uint32_t RESP2;
  468. __I uint32_t RESP3;
  469. __I uint32_t RESP4;
  470. __IO uint32_t DTIMER;
  471. __IO uint32_t DLEN;
  472. __IO uint32_t DCTRL;
  473. __I uint32_t DCOUNT;
  474. __I uint32_t STA;
  475. __IO uint32_t ICR;
  476. __IO uint32_t MASK;
  477. uint32_t RESERVED0[2];
  478. __I uint32_t FIFOCNT;
  479. uint32_t RESERVED1[13];
  480. __IO uint32_t FIFO;
  481. } SDIO_TypeDef;
  482. /**
  483. * @brief Serial Peripheral Interface
  484. */
  485. typedef struct
  486. {
  487. __IO uint32_t CR1;
  488. __IO uint32_t CR2;
  489. __IO uint32_t SR;
  490. __IO uint32_t DR;
  491. __IO uint32_t CRCPR;
  492. __IO uint32_t RXCRCR;
  493. __IO uint32_t TXCRCR;
  494. } SPI_TypeDef;
  495. /**
  496. * @brief TIM Timers
  497. */
  498. typedef struct
  499. {
  500. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  501. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  502. __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
  503. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  504. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  505. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  506. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  507. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  508. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  509. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  510. __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
  511. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  512. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  513. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  514. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  515. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  516. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  517. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  518. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  519. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
  520. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  521. }TIM_TypeDef;
  522. /**
  523. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  524. */
  525. typedef struct
  526. {
  527. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  528. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  529. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  530. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  531. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  532. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  533. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  534. } USART_TypeDef;
  535. /**
  536. * @brief Window WATCHDOG
  537. */
  538. typedef struct
  539. {
  540. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  541. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  542. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  543. } WWDG_TypeDef;
  544. /**
  545. * @}
  546. */
  547. /** @addtogroup Peripheral_memory_map
  548. * @{
  549. */
  550. #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH base address in the alias region */
  551. #define FLASH_BANK1_END ((uint32_t)0x0807FFFF) /*!< FLASH END address of bank1 */
  552. #define SRAM_BASE ((uint32_t)0x20000000) /*!< SRAM base address in the alias region */
  553. #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */
  554. #define SRAM_BB_BASE ((uint32_t)0x22000000) /*!< SRAM base address in the bit-band region */
  555. #define PERIPH_BB_BASE ((uint32_t)0x42000000) /*!< Peripheral base address in the bit-band region */
  556. #define FSMC_BASE ((uint32_t)0x60000000) /*!< FSMC base address */
  557. #define FSMC_R_BASE ((uint32_t)0xA0000000) /*!< FSMC registers base address */
  558. /*!< Peripheral memory map */
  559. #define APB1PERIPH_BASE PERIPH_BASE
  560. #define APB2PERIPH_BASE (PERIPH_BASE + 0x10000)
  561. #define AHBPERIPH_BASE (PERIPH_BASE + 0x20000)
  562. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000)
  563. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400)
  564. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800)
  565. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00)
  566. #define TIM6_BASE (APB1PERIPH_BASE + 0x1000)
  567. #define TIM7_BASE (APB1PERIPH_BASE + 0x1400)
  568. #define TIM12_BASE (APB1PERIPH_BASE + 0x1800)
  569. #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00)
  570. #define TIM14_BASE (APB1PERIPH_BASE + 0x2000)
  571. #define RTC_BASE (APB1PERIPH_BASE + 0x2800)
  572. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00)
  573. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000)
  574. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800)
  575. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00)
  576. #define USART2_BASE (APB1PERIPH_BASE + 0x4400)
  577. #define USART3_BASE (APB1PERIPH_BASE + 0x4800)
  578. #define UART4_BASE (APB1PERIPH_BASE + 0x4C00)
  579. #define UART5_BASE (APB1PERIPH_BASE + 0x5000)
  580. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400)
  581. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800)
  582. #define BKP_BASE (APB1PERIPH_BASE + 0x6C00)
  583. #define PWR_BASE (APB1PERIPH_BASE + 0x7000)
  584. #define DAC_BASE (APB1PERIPH_BASE + 0x7400)
  585. #define CEC_BASE (APB1PERIPH_BASE + 0x7800)
  586. #define AFIO_BASE (APB2PERIPH_BASE + 0x0000)
  587. #define EXTI_BASE (APB2PERIPH_BASE + 0x0400)
  588. #define GPIOA_BASE (APB2PERIPH_BASE + 0x0800)
  589. #define GPIOB_BASE (APB2PERIPH_BASE + 0x0C00)
  590. #define GPIOC_BASE (APB2PERIPH_BASE + 0x1000)
  591. #define GPIOD_BASE (APB2PERIPH_BASE + 0x1400)
  592. #define GPIOE_BASE (APB2PERIPH_BASE + 0x1800)
  593. #define GPIOF_BASE (APB2PERIPH_BASE + 0x1C00)
  594. #define GPIOG_BASE (APB2PERIPH_BASE + 0x2000)
  595. #define ADC1_BASE (APB2PERIPH_BASE + 0x2400)
  596. #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00)
  597. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000)
  598. #define USART1_BASE (APB2PERIPH_BASE + 0x3800)
  599. #define TIM15_BASE (APB2PERIPH_BASE + 0x4000)
  600. #define TIM16_BASE (APB2PERIPH_BASE + 0x4400)
  601. #define TIM17_BASE (APB2PERIPH_BASE + 0x4800)
  602. #define SDIO_BASE (PERIPH_BASE + 0x18000)
  603. #define DMA1_BASE (AHBPERIPH_BASE + 0x0000)
  604. #define DMA1_Channel1_BASE (AHBPERIPH_BASE + 0x0008)
  605. #define DMA1_Channel2_BASE (AHBPERIPH_BASE + 0x001C)
  606. #define DMA1_Channel3_BASE (AHBPERIPH_BASE + 0x0030)
  607. #define DMA1_Channel4_BASE (AHBPERIPH_BASE + 0x0044)
  608. #define DMA1_Channel5_BASE (AHBPERIPH_BASE + 0x0058)
  609. #define DMA1_Channel6_BASE (AHBPERIPH_BASE + 0x006C)
  610. #define DMA1_Channel7_BASE (AHBPERIPH_BASE + 0x0080)
  611. #define DMA2_BASE (AHBPERIPH_BASE + 0x0400)
  612. #define DMA2_Channel1_BASE (AHBPERIPH_BASE + 0x0408)
  613. #define DMA2_Channel2_BASE (AHBPERIPH_BASE + 0x041C)
  614. #define DMA2_Channel3_BASE (AHBPERIPH_BASE + 0x0430)
  615. #define DMA2_Channel4_BASE (AHBPERIPH_BASE + 0x0444)
  616. #define DMA2_Channel5_BASE (AHBPERIPH_BASE + 0x0458)
  617. #define RCC_BASE (AHBPERIPH_BASE + 0x1000)
  618. #define CRC_BASE (AHBPERIPH_BASE + 0x3000)
  619. #define FLASH_R_BASE (AHBPERIPH_BASE + 0x2000) /*!< Flash registers base address */
  620. #define FLASHSIZE_BASE ((uint32_t)0x1FFFF7E0) /*!< FLASH Size register base address */
  621. #define UID_BASE ((uint32_t)0x1FFFF7E8) /*!< Unique device ID register base address */
  622. #define OB_BASE ((uint32_t)0x1FFFF800) /*!< Flash Option Bytes base address */
  623. #define FSMC_BANK1 (FSMC_BASE) /*!< FSMC Bank1 base address */
  624. #define FSMC_BANK1_1 (FSMC_BANK1) /*!< FSMC Bank1_1 base address */
  625. #define FSMC_BANK1_2 (FSMC_BANK1 + 0x04000000) /*!< FSMC Bank1_2 base address */
  626. #define FSMC_BANK1_3 (FSMC_BANK1 + 0x08000000) /*!< FSMC Bank1_3 base address */
  627. #define FSMC_BANK1_4 (FSMC_BANK1 + 0x0C000000) /*!< FSMC Bank1_4 base address */
  628. #define FSMC_BANK1_R_BASE (FSMC_R_BASE + 0x0000) /*!< FSMC Bank1 registers base address */
  629. #define FSMC_BANK1E_R_BASE (FSMC_R_BASE + 0x0104) /*!< FSMC Bank1E registers base address */
  630. #define DBGMCU_BASE ((uint32_t)0xE0042000) /*!< Debug MCU registers base address */
  631. /**
  632. * @}
  633. */
  634. /** @addtogroup Peripheral_declaration
  635. * @{
  636. */
  637. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  638. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  639. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  640. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  641. #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
  642. #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
  643. #define TIM12 ((TIM_TypeDef *) TIM12_BASE)
  644. #define TIM13 ((TIM_TypeDef *) TIM13_BASE)
  645. #define TIM14 ((TIM_TypeDef *) TIM14_BASE)
  646. #define RTC ((RTC_TypeDef *) RTC_BASE)
  647. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  648. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  649. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  650. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  651. #define USART2 ((USART_TypeDef *) USART2_BASE)
  652. #define USART3 ((USART_TypeDef *) USART3_BASE)
  653. #define UART4 ((USART_TypeDef *) UART4_BASE)
  654. #define UART5 ((USART_TypeDef *) UART5_BASE)
  655. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  656. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  657. #define BKP ((BKP_TypeDef *) BKP_BASE)
  658. #define PWR ((PWR_TypeDef *) PWR_BASE)
  659. #define DAC ((DAC_TypeDef *) DAC_BASE)
  660. #define CEC ((CEC_TypeDef *) CEC_BASE)
  661. #define AFIO ((AFIO_TypeDef *) AFIO_BASE)
  662. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  663. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  664. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  665. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  666. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  667. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  668. #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
  669. #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
  670. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  671. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_BASE)
  672. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  673. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  674. #define USART1 ((USART_TypeDef *) USART1_BASE)
  675. #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
  676. #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
  677. #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
  678. #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
  679. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  680. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  681. #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
  682. #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
  683. #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
  684. #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
  685. #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
  686. #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
  687. #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
  688. #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
  689. #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
  690. #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
  691. #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
  692. #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
  693. #define RCC ((RCC_TypeDef *) RCC_BASE)
  694. #define CRC ((CRC_TypeDef *) CRC_BASE)
  695. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  696. #define OB ((OB_TypeDef *) OB_BASE)
  697. #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *) FSMC_BANK1_R_BASE)
  698. #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *) FSMC_BANK1E_R_BASE)
  699. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  700. /**
  701. * @}
  702. */
  703. /** @addtogroup Exported_constants
  704. * @{
  705. */
  706. /** @addtogroup Peripheral_Registers_Bits_Definition
  707. * @{
  708. */
  709. /******************************************************************************/
  710. /* Peripheral Registers_Bits_Definition */
  711. /******************************************************************************/
  712. /******************************************************************************/
  713. /* */
  714. /* CRC calculation unit (CRC) */
  715. /* */
  716. /******************************************************************************/
  717. /******************* Bit definition for CRC_DR register *********************/
  718. #define CRC_DR_DR_Pos (0U)
  719. #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  720. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  721. /******************* Bit definition for CRC_IDR register ********************/
  722. #define CRC_IDR_IDR_Pos (0U)
  723. #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
  724. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
  725. /******************** Bit definition for CRC_CR register ********************/
  726. #define CRC_CR_RESET_Pos (0U)
  727. #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  728. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */
  729. /******************************************************************************/
  730. /* */
  731. /* Power Control */
  732. /* */
  733. /******************************************************************************/
  734. /******************** Bit definition for PWR_CR register ********************/
  735. #define PWR_CR_LPDS_Pos (0U)
  736. #define PWR_CR_LPDS_Msk (0x1U << PWR_CR_LPDS_Pos) /*!< 0x00000001 */
  737. #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */
  738. #define PWR_CR_PDDS_Pos (1U)
  739. #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  740. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  741. #define PWR_CR_CWUF_Pos (2U)
  742. #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  743. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  744. #define PWR_CR_CSBF_Pos (3U)
  745. #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  746. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  747. #define PWR_CR_PVDE_Pos (4U)
  748. #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
  749. #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
  750. #define PWR_CR_PLS_Pos (5U)
  751. #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
  752. #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  753. #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
  754. #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
  755. #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
  756. /*!< PVD level configuration */
  757. #define PWR_CR_PLS_2V2 ((uint32_t)0x00000000) /*!< PVD level 2.2V */
  758. #define PWR_CR_PLS_2V3 ((uint32_t)0x00000020) /*!< PVD level 2.3V */
  759. #define PWR_CR_PLS_2V4 ((uint32_t)0x00000040) /*!< PVD level 2.4V */
  760. #define PWR_CR_PLS_2V5 ((uint32_t)0x00000060) /*!< PVD level 2.5V */
  761. #define PWR_CR_PLS_2V6 ((uint32_t)0x00000080) /*!< PVD level 2.6V */
  762. #define PWR_CR_PLS_2V7 ((uint32_t)0x000000A0) /*!< PVD level 2.7V */
  763. #define PWR_CR_PLS_2V8 ((uint32_t)0x000000C0) /*!< PVD level 2.8V */
  764. #define PWR_CR_PLS_2V9 ((uint32_t)0x000000E0) /*!< PVD level 2.9V */
  765. #define PWR_CR_DBP_Pos (8U)
  766. #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  767. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  768. /******************* Bit definition for PWR_CSR register ********************/
  769. #define PWR_CSR_WUF_Pos (0U)
  770. #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  771. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  772. #define PWR_CSR_SBF_Pos (1U)
  773. #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  774. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  775. #define PWR_CSR_PVDO_Pos (2U)
  776. #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
  777. #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
  778. #define PWR_CSR_EWUP_Pos (8U)
  779. #define PWR_CSR_EWUP_Msk (0x1U << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */
  780. #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */
  781. /******************************************************************************/
  782. /* */
  783. /* Backup registers */
  784. /* */
  785. /******************************************************************************/
  786. /******************* Bit definition for BKP_DR1 register ********************/
  787. #define BKP_DR1_D_Pos (0U)
  788. #define BKP_DR1_D_Msk (0xFFFFU << BKP_DR1_D_Pos) /*!< 0x0000FFFF */
  789. #define BKP_DR1_D BKP_DR1_D_Msk /*!< Backup data */
  790. /******************* Bit definition for BKP_DR2 register ********************/
  791. #define BKP_DR2_D_Pos (0U)
  792. #define BKP_DR2_D_Msk (0xFFFFU << BKP_DR2_D_Pos) /*!< 0x0000FFFF */
  793. #define BKP_DR2_D BKP_DR2_D_Msk /*!< Backup data */
  794. /******************* Bit definition for BKP_DR3 register ********************/
  795. #define BKP_DR3_D_Pos (0U)
  796. #define BKP_DR3_D_Msk (0xFFFFU << BKP_DR3_D_Pos) /*!< 0x0000FFFF */
  797. #define BKP_DR3_D BKP_DR3_D_Msk /*!< Backup data */
  798. /******************* Bit definition for BKP_DR4 register ********************/
  799. #define BKP_DR4_D_Pos (0U)
  800. #define BKP_DR4_D_Msk (0xFFFFU << BKP_DR4_D_Pos) /*!< 0x0000FFFF */
  801. #define BKP_DR4_D BKP_DR4_D_Msk /*!< Backup data */
  802. /******************* Bit definition for BKP_DR5 register ********************/
  803. #define BKP_DR5_D_Pos (0U)
  804. #define BKP_DR5_D_Msk (0xFFFFU << BKP_DR5_D_Pos) /*!< 0x0000FFFF */
  805. #define BKP_DR5_D BKP_DR5_D_Msk /*!< Backup data */
  806. /******************* Bit definition for BKP_DR6 register ********************/
  807. #define BKP_DR6_D_Pos (0U)
  808. #define BKP_DR6_D_Msk (0xFFFFU << BKP_DR6_D_Pos) /*!< 0x0000FFFF */
  809. #define BKP_DR6_D BKP_DR6_D_Msk /*!< Backup data */
  810. /******************* Bit definition for BKP_DR7 register ********************/
  811. #define BKP_DR7_D_Pos (0U)
  812. #define BKP_DR7_D_Msk (0xFFFFU << BKP_DR7_D_Pos) /*!< 0x0000FFFF */
  813. #define BKP_DR7_D BKP_DR7_D_Msk /*!< Backup data */
  814. /******************* Bit definition for BKP_DR8 register ********************/
  815. #define BKP_DR8_D_Pos (0U)
  816. #define BKP_DR8_D_Msk (0xFFFFU << BKP_DR8_D_Pos) /*!< 0x0000FFFF */
  817. #define BKP_DR8_D BKP_DR8_D_Msk /*!< Backup data */
  818. /******************* Bit definition for BKP_DR9 register ********************/
  819. #define BKP_DR9_D_Pos (0U)
  820. #define BKP_DR9_D_Msk (0xFFFFU << BKP_DR9_D_Pos) /*!< 0x0000FFFF */
  821. #define BKP_DR9_D BKP_DR9_D_Msk /*!< Backup data */
  822. /******************* Bit definition for BKP_DR10 register *******************/
  823. #define BKP_DR10_D_Pos (0U)
  824. #define BKP_DR10_D_Msk (0xFFFFU << BKP_DR10_D_Pos) /*!< 0x0000FFFF */
  825. #define BKP_DR10_D BKP_DR10_D_Msk /*!< Backup data */
  826. /******************* Bit definition for BKP_DR11 register *******************/
  827. #define BKP_DR11_D_Pos (0U)
  828. #define BKP_DR11_D_Msk (0xFFFFU << BKP_DR11_D_Pos) /*!< 0x0000FFFF */
  829. #define BKP_DR11_D BKP_DR11_D_Msk /*!< Backup data */
  830. /******************* Bit definition for BKP_DR12 register *******************/
  831. #define BKP_DR12_D_Pos (0U)
  832. #define BKP_DR12_D_Msk (0xFFFFU << BKP_DR12_D_Pos) /*!< 0x0000FFFF */
  833. #define BKP_DR12_D BKP_DR12_D_Msk /*!< Backup data */
  834. /******************* Bit definition for BKP_DR13 register *******************/
  835. #define BKP_DR13_D_Pos (0U)
  836. #define BKP_DR13_D_Msk (0xFFFFU << BKP_DR13_D_Pos) /*!< 0x0000FFFF */
  837. #define BKP_DR13_D BKP_DR13_D_Msk /*!< Backup data */
  838. /******************* Bit definition for BKP_DR14 register *******************/
  839. #define BKP_DR14_D_Pos (0U)
  840. #define BKP_DR14_D_Msk (0xFFFFU << BKP_DR14_D_Pos) /*!< 0x0000FFFF */
  841. #define BKP_DR14_D BKP_DR14_D_Msk /*!< Backup data */
  842. /******************* Bit definition for BKP_DR15 register *******************/
  843. #define BKP_DR15_D_Pos (0U)
  844. #define BKP_DR15_D_Msk (0xFFFFU << BKP_DR15_D_Pos) /*!< 0x0000FFFF */
  845. #define BKP_DR15_D BKP_DR15_D_Msk /*!< Backup data */
  846. /******************* Bit definition for BKP_DR16 register *******************/
  847. #define BKP_DR16_D_Pos (0U)
  848. #define BKP_DR16_D_Msk (0xFFFFU << BKP_DR16_D_Pos) /*!< 0x0000FFFF */
  849. #define BKP_DR16_D BKP_DR16_D_Msk /*!< Backup data */
  850. /******************* Bit definition for BKP_DR17 register *******************/
  851. #define BKP_DR17_D_Pos (0U)
  852. #define BKP_DR17_D_Msk (0xFFFFU << BKP_DR17_D_Pos) /*!< 0x0000FFFF */
  853. #define BKP_DR17_D BKP_DR17_D_Msk /*!< Backup data */
  854. /****************** Bit definition for BKP_DR18 register ********************/
  855. #define BKP_DR18_D_Pos (0U)
  856. #define BKP_DR18_D_Msk (0xFFFFU << BKP_DR18_D_Pos) /*!< 0x0000FFFF */
  857. #define BKP_DR18_D BKP_DR18_D_Msk /*!< Backup data */
  858. /******************* Bit definition for BKP_DR19 register *******************/
  859. #define BKP_DR19_D_Pos (0U)
  860. #define BKP_DR19_D_Msk (0xFFFFU << BKP_DR19_D_Pos) /*!< 0x0000FFFF */
  861. #define BKP_DR19_D BKP_DR19_D_Msk /*!< Backup data */
  862. /******************* Bit definition for BKP_DR20 register *******************/
  863. #define BKP_DR20_D_Pos (0U)
  864. #define BKP_DR20_D_Msk (0xFFFFU << BKP_DR20_D_Pos) /*!< 0x0000FFFF */
  865. #define BKP_DR20_D BKP_DR20_D_Msk /*!< Backup data */
  866. /******************* Bit definition for BKP_DR21 register *******************/
  867. #define BKP_DR21_D_Pos (0U)
  868. #define BKP_DR21_D_Msk (0xFFFFU << BKP_DR21_D_Pos) /*!< 0x0000FFFF */
  869. #define BKP_DR21_D BKP_DR21_D_Msk /*!< Backup data */
  870. /******************* Bit definition for BKP_DR22 register *******************/
  871. #define BKP_DR22_D_Pos (0U)
  872. #define BKP_DR22_D_Msk (0xFFFFU << BKP_DR22_D_Pos) /*!< 0x0000FFFF */
  873. #define BKP_DR22_D BKP_DR22_D_Msk /*!< Backup data */
  874. /******************* Bit definition for BKP_DR23 register *******************/
  875. #define BKP_DR23_D_Pos (0U)
  876. #define BKP_DR23_D_Msk (0xFFFFU << BKP_DR23_D_Pos) /*!< 0x0000FFFF */
  877. #define BKP_DR23_D BKP_DR23_D_Msk /*!< Backup data */
  878. /******************* Bit definition for BKP_DR24 register *******************/
  879. #define BKP_DR24_D_Pos (0U)
  880. #define BKP_DR24_D_Msk (0xFFFFU << BKP_DR24_D_Pos) /*!< 0x0000FFFF */
  881. #define BKP_DR24_D BKP_DR24_D_Msk /*!< Backup data */
  882. /******************* Bit definition for BKP_DR25 register *******************/
  883. #define BKP_DR25_D_Pos (0U)
  884. #define BKP_DR25_D_Msk (0xFFFFU << BKP_DR25_D_Pos) /*!< 0x0000FFFF */
  885. #define BKP_DR25_D BKP_DR25_D_Msk /*!< Backup data */
  886. /******************* Bit definition for BKP_DR26 register *******************/
  887. #define BKP_DR26_D_Pos (0U)
  888. #define BKP_DR26_D_Msk (0xFFFFU << BKP_DR26_D_Pos) /*!< 0x0000FFFF */
  889. #define BKP_DR26_D BKP_DR26_D_Msk /*!< Backup data */
  890. /******************* Bit definition for BKP_DR27 register *******************/
  891. #define BKP_DR27_D_Pos (0U)
  892. #define BKP_DR27_D_Msk (0xFFFFU << BKP_DR27_D_Pos) /*!< 0x0000FFFF */
  893. #define BKP_DR27_D BKP_DR27_D_Msk /*!< Backup data */
  894. /******************* Bit definition for BKP_DR28 register *******************/
  895. #define BKP_DR28_D_Pos (0U)
  896. #define BKP_DR28_D_Msk (0xFFFFU << BKP_DR28_D_Pos) /*!< 0x0000FFFF */
  897. #define BKP_DR28_D BKP_DR28_D_Msk /*!< Backup data */
  898. /******************* Bit definition for BKP_DR29 register *******************/
  899. #define BKP_DR29_D_Pos (0U)
  900. #define BKP_DR29_D_Msk (0xFFFFU << BKP_DR29_D_Pos) /*!< 0x0000FFFF */
  901. #define BKP_DR29_D BKP_DR29_D_Msk /*!< Backup data */
  902. /******************* Bit definition for BKP_DR30 register *******************/
  903. #define BKP_DR30_D_Pos (0U)
  904. #define BKP_DR30_D_Msk (0xFFFFU << BKP_DR30_D_Pos) /*!< 0x0000FFFF */
  905. #define BKP_DR30_D BKP_DR30_D_Msk /*!< Backup data */
  906. /******************* Bit definition for BKP_DR31 register *******************/
  907. #define BKP_DR31_D_Pos (0U)
  908. #define BKP_DR31_D_Msk (0xFFFFU << BKP_DR31_D_Pos) /*!< 0x0000FFFF */
  909. #define BKP_DR31_D BKP_DR31_D_Msk /*!< Backup data */
  910. /******************* Bit definition for BKP_DR32 register *******************/
  911. #define BKP_DR32_D_Pos (0U)
  912. #define BKP_DR32_D_Msk (0xFFFFU << BKP_DR32_D_Pos) /*!< 0x0000FFFF */
  913. #define BKP_DR32_D BKP_DR32_D_Msk /*!< Backup data */
  914. /******************* Bit definition for BKP_DR33 register *******************/
  915. #define BKP_DR33_D_Pos (0U)
  916. #define BKP_DR33_D_Msk (0xFFFFU << BKP_DR33_D_Pos) /*!< 0x0000FFFF */
  917. #define BKP_DR33_D BKP_DR33_D_Msk /*!< Backup data */
  918. /******************* Bit definition for BKP_DR34 register *******************/
  919. #define BKP_DR34_D_Pos (0U)
  920. #define BKP_DR34_D_Msk (0xFFFFU << BKP_DR34_D_Pos) /*!< 0x0000FFFF */
  921. #define BKP_DR34_D BKP_DR34_D_Msk /*!< Backup data */
  922. /******************* Bit definition for BKP_DR35 register *******************/
  923. #define BKP_DR35_D_Pos (0U)
  924. #define BKP_DR35_D_Msk (0xFFFFU << BKP_DR35_D_Pos) /*!< 0x0000FFFF */
  925. #define BKP_DR35_D BKP_DR35_D_Msk /*!< Backup data */
  926. /******************* Bit definition for BKP_DR36 register *******************/
  927. #define BKP_DR36_D_Pos (0U)
  928. #define BKP_DR36_D_Msk (0xFFFFU << BKP_DR36_D_Pos) /*!< 0x0000FFFF */
  929. #define BKP_DR36_D BKP_DR36_D_Msk /*!< Backup data */
  930. /******************* Bit definition for BKP_DR37 register *******************/
  931. #define BKP_DR37_D_Pos (0U)
  932. #define BKP_DR37_D_Msk (0xFFFFU << BKP_DR37_D_Pos) /*!< 0x0000FFFF */
  933. #define BKP_DR37_D BKP_DR37_D_Msk /*!< Backup data */
  934. /******************* Bit definition for BKP_DR38 register *******************/
  935. #define BKP_DR38_D_Pos (0U)
  936. #define BKP_DR38_D_Msk (0xFFFFU << BKP_DR38_D_Pos) /*!< 0x0000FFFF */
  937. #define BKP_DR38_D BKP_DR38_D_Msk /*!< Backup data */
  938. /******************* Bit definition for BKP_DR39 register *******************/
  939. #define BKP_DR39_D_Pos (0U)
  940. #define BKP_DR39_D_Msk (0xFFFFU << BKP_DR39_D_Pos) /*!< 0x0000FFFF */
  941. #define BKP_DR39_D BKP_DR39_D_Msk /*!< Backup data */
  942. /******************* Bit definition for BKP_DR40 register *******************/
  943. #define BKP_DR40_D_Pos (0U)
  944. #define BKP_DR40_D_Msk (0xFFFFU << BKP_DR40_D_Pos) /*!< 0x0000FFFF */
  945. #define BKP_DR40_D BKP_DR40_D_Msk /*!< Backup data */
  946. /******************* Bit definition for BKP_DR41 register *******************/
  947. #define BKP_DR41_D_Pos (0U)
  948. #define BKP_DR41_D_Msk (0xFFFFU << BKP_DR41_D_Pos) /*!< 0x0000FFFF */
  949. #define BKP_DR41_D BKP_DR41_D_Msk /*!< Backup data */
  950. /******************* Bit definition for BKP_DR42 register *******************/
  951. #define BKP_DR42_D_Pos (0U)
  952. #define BKP_DR42_D_Msk (0xFFFFU << BKP_DR42_D_Pos) /*!< 0x0000FFFF */
  953. #define BKP_DR42_D BKP_DR42_D_Msk /*!< Backup data */
  954. #define RTC_BKP_NUMBER 42
  955. /****************** Bit definition for BKP_RTCCR register *******************/
  956. #define BKP_RTCCR_CAL_Pos (0U)
  957. #define BKP_RTCCR_CAL_Msk (0x7FU << BKP_RTCCR_CAL_Pos) /*!< 0x0000007F */
  958. #define BKP_RTCCR_CAL BKP_RTCCR_CAL_Msk /*!< Calibration value */
  959. #define BKP_RTCCR_CCO_Pos (7U)
  960. #define BKP_RTCCR_CCO_Msk (0x1U << BKP_RTCCR_CCO_Pos) /*!< 0x00000080 */
  961. #define BKP_RTCCR_CCO BKP_RTCCR_CCO_Msk /*!< Calibration Clock Output */
  962. #define BKP_RTCCR_ASOE_Pos (8U)
  963. #define BKP_RTCCR_ASOE_Msk (0x1U << BKP_RTCCR_ASOE_Pos) /*!< 0x00000100 */
  964. #define BKP_RTCCR_ASOE BKP_RTCCR_ASOE_Msk /*!< Alarm or Second Output Enable */
  965. #define BKP_RTCCR_ASOS_Pos (9U)
  966. #define BKP_RTCCR_ASOS_Msk (0x1U << BKP_RTCCR_ASOS_Pos) /*!< 0x00000200 */
  967. #define BKP_RTCCR_ASOS BKP_RTCCR_ASOS_Msk /*!< Alarm or Second Output Selection */
  968. /******************** Bit definition for BKP_CR register ********************/
  969. #define BKP_CR_TPE_Pos (0U)
  970. #define BKP_CR_TPE_Msk (0x1U << BKP_CR_TPE_Pos) /*!< 0x00000001 */
  971. #define BKP_CR_TPE BKP_CR_TPE_Msk /*!< TAMPER pin enable */
  972. #define BKP_CR_TPAL_Pos (1U)
  973. #define BKP_CR_TPAL_Msk (0x1U << BKP_CR_TPAL_Pos) /*!< 0x00000002 */
  974. #define BKP_CR_TPAL BKP_CR_TPAL_Msk /*!< TAMPER pin active level */
  975. /******************* Bit definition for BKP_CSR register ********************/
  976. #define BKP_CSR_CTE_Pos (0U)
  977. #define BKP_CSR_CTE_Msk (0x1U << BKP_CSR_CTE_Pos) /*!< 0x00000001 */
  978. #define BKP_CSR_CTE BKP_CSR_CTE_Msk /*!< Clear Tamper event */
  979. #define BKP_CSR_CTI_Pos (1U)
  980. #define BKP_CSR_CTI_Msk (0x1U << BKP_CSR_CTI_Pos) /*!< 0x00000002 */
  981. #define BKP_CSR_CTI BKP_CSR_CTI_Msk /*!< Clear Tamper Interrupt */
  982. #define BKP_CSR_TPIE_Pos (2U)
  983. #define BKP_CSR_TPIE_Msk (0x1U << BKP_CSR_TPIE_Pos) /*!< 0x00000004 */
  984. #define BKP_CSR_TPIE BKP_CSR_TPIE_Msk /*!< TAMPER Pin interrupt enable */
  985. #define BKP_CSR_TEF_Pos (8U)
  986. #define BKP_CSR_TEF_Msk (0x1U << BKP_CSR_TEF_Pos) /*!< 0x00000100 */
  987. #define BKP_CSR_TEF BKP_CSR_TEF_Msk /*!< Tamper Event Flag */
  988. #define BKP_CSR_TIF_Pos (9U)
  989. #define BKP_CSR_TIF_Msk (0x1U << BKP_CSR_TIF_Pos) /*!< 0x00000200 */
  990. #define BKP_CSR_TIF BKP_CSR_TIF_Msk /*!< Tamper Interrupt Flag */
  991. /******************************************************************************/
  992. /* */
  993. /* Reset and Clock Control */
  994. /* */
  995. /******************************************************************************/
  996. /******************** Bit definition for RCC_CR register ********************/
  997. #define RCC_CR_HSION_Pos (0U)
  998. #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  999. #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
  1000. #define RCC_CR_HSIRDY_Pos (1U)
  1001. #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
  1002. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
  1003. #define RCC_CR_HSITRIM_Pos (3U)
  1004. #define RCC_CR_HSITRIM_Msk (0x1FU << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
  1005. #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
  1006. #define RCC_CR_HSICAL_Pos (8U)
  1007. #define RCC_CR_HSICAL_Msk (0xFFU << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */
  1008. #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
  1009. #define RCC_CR_HSEON_Pos (16U)
  1010. #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  1011. #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
  1012. #define RCC_CR_HSERDY_Pos (17U)
  1013. #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  1014. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
  1015. #define RCC_CR_HSEBYP_Pos (18U)
  1016. #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  1017. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
  1018. #define RCC_CR_CSSON_Pos (19U)
  1019. #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  1020. #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< Clock Security System enable */
  1021. #define RCC_CR_PLLON_Pos (24U)
  1022. #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  1023. #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
  1024. #define RCC_CR_PLLRDY_Pos (25U)
  1025. #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  1026. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
  1027. /******************* Bit definition for RCC_CFGR register *******************/
  1028. /*!< SW configuration */
  1029. #define RCC_CFGR_SW_Pos (0U)
  1030. #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  1031. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  1032. #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  1033. #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  1034. #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */
  1035. #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */
  1036. #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL selected as system clock */
  1037. /*!< SWS configuration */
  1038. #define RCC_CFGR_SWS_Pos (2U)
  1039. #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  1040. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  1041. #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  1042. #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  1043. #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */
  1044. #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */
  1045. #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL used as system clock */
  1046. /*!< HPRE configuration */
  1047. #define RCC_CFGR_HPRE_Pos (4U)
  1048. #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  1049. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  1050. #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  1051. #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  1052. #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  1053. #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  1054. #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */
  1055. #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */
  1056. #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */
  1057. #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */
  1058. #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */
  1059. #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */
  1060. #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */
  1061. #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */
  1062. #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */
  1063. /*!< PPRE1 configuration */
  1064. #define RCC_CFGR_PPRE1_Pos (8U)
  1065. #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
  1066. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  1067. #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
  1068. #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
  1069. #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  1070. #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
  1071. #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00000400) /*!< HCLK divided by 2 */
  1072. #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00000500) /*!< HCLK divided by 4 */
  1073. #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00000600) /*!< HCLK divided by 8 */
  1074. #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00000700) /*!< HCLK divided by 16 */
  1075. /*!< PPRE2 configuration */
  1076. #define RCC_CFGR_PPRE2_Pos (11U)
  1077. #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
  1078. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  1079. #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
  1080. #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
  1081. #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  1082. #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */
  1083. #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00002000) /*!< HCLK divided by 2 */
  1084. #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x00002800) /*!< HCLK divided by 4 */
  1085. #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x00003000) /*!< HCLK divided by 8 */
  1086. #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x00003800) /*!< HCLK divided by 16 */
  1087. /*!< ADCPPRE configuration */
  1088. #define RCC_CFGR_ADCPRE_Pos (14U)
  1089. #define RCC_CFGR_ADCPRE_Msk (0x3U << RCC_CFGR_ADCPRE_Pos) /*!< 0x0000C000 */
  1090. #define RCC_CFGR_ADCPRE RCC_CFGR_ADCPRE_Msk /*!< ADCPRE[1:0] bits (ADC prescaler) */
  1091. #define RCC_CFGR_ADCPRE_0 (0x1U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00004000 */
  1092. #define RCC_CFGR_ADCPRE_1 (0x2U << RCC_CFGR_ADCPRE_Pos) /*!< 0x00008000 */
  1093. #define RCC_CFGR_ADCPRE_DIV2 ((uint32_t)0x00000000) /*!< PCLK2 divided by 2 */
  1094. #define RCC_CFGR_ADCPRE_DIV4 ((uint32_t)0x00004000) /*!< PCLK2 divided by 4 */
  1095. #define RCC_CFGR_ADCPRE_DIV6 ((uint32_t)0x00008000) /*!< PCLK2 divided by 6 */
  1096. #define RCC_CFGR_ADCPRE_DIV8 ((uint32_t)0x0000C000) /*!< PCLK2 divided by 8 */
  1097. #define RCC_CFGR_PLLSRC_Pos (16U)
  1098. #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
  1099. #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
  1100. #define RCC_CFGR_PLLXTPRE_Pos (17U)
  1101. #define RCC_CFGR_PLLXTPRE_Msk (0x1U << RCC_CFGR_PLLXTPRE_Pos) /*!< 0x00020000 */
  1102. #define RCC_CFGR_PLLXTPRE RCC_CFGR_PLLXTPRE_Msk /*!< HSE divider for PLL entry */
  1103. /*!< PLLMUL configuration */
  1104. #define RCC_CFGR_PLLMULL_Pos (18U)
  1105. #define RCC_CFGR_PLLMULL_Msk (0xFU << RCC_CFGR_PLLMULL_Pos) /*!< 0x003C0000 */
  1106. #define RCC_CFGR_PLLMULL RCC_CFGR_PLLMULL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
  1107. #define RCC_CFGR_PLLMULL_0 (0x1U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00040000 */
  1108. #define RCC_CFGR_PLLMULL_1 (0x2U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00080000 */
  1109. #define RCC_CFGR_PLLMULL_2 (0x4U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00100000 */
  1110. #define RCC_CFGR_PLLMULL_3 (0x8U << RCC_CFGR_PLLMULL_Pos) /*!< 0x00200000 */
  1111. #define RCC_CFGR_PLLXTPRE_PREDIV1 ((uint32_t)0x00000000) /*!< PREDIV1 clock not divided for PLL entry */
  1112. #define RCC_CFGR_PLLXTPRE_PREDIV1_DIV2 ((uint32_t)0x00020000) /*!< PREDIV1 clock divided by 2 for PLL entry */
  1113. #define RCC_CFGR_PLLMULL2 ((uint32_t)0x00000000) /*!< PLL input clock*2 */
  1114. #define RCC_CFGR_PLLMULL3_Pos (18U)
  1115. #define RCC_CFGR_PLLMULL3_Msk (0x1U << RCC_CFGR_PLLMULL3_Pos) /*!< 0x00040000 */
  1116. #define RCC_CFGR_PLLMULL3 RCC_CFGR_PLLMULL3_Msk /*!< PLL input clock*3 */
  1117. #define RCC_CFGR_PLLMULL4_Pos (19U)
  1118. #define RCC_CFGR_PLLMULL4_Msk (0x1U << RCC_CFGR_PLLMULL4_Pos) /*!< 0x00080000 */
  1119. #define RCC_CFGR_PLLMULL4 RCC_CFGR_PLLMULL4_Msk /*!< PLL input clock*4 */
  1120. #define RCC_CFGR_PLLMULL5_Pos (18U)
  1121. #define RCC_CFGR_PLLMULL5_Msk (0x3U << RCC_CFGR_PLLMULL5_Pos) /*!< 0x000C0000 */
  1122. #define RCC_CFGR_PLLMULL5 RCC_CFGR_PLLMULL5_Msk /*!< PLL input clock*5 */
  1123. #define RCC_CFGR_PLLMULL6_Pos (20U)
  1124. #define RCC_CFGR_PLLMULL6_Msk (0x1U << RCC_CFGR_PLLMULL6_Pos) /*!< 0x00100000 */
  1125. #define RCC_CFGR_PLLMULL6 RCC_CFGR_PLLMULL6_Msk /*!< PLL input clock*6 */
  1126. #define RCC_CFGR_PLLMULL7_Pos (18U)
  1127. #define RCC_CFGR_PLLMULL7_Msk (0x5U << RCC_CFGR_PLLMULL7_Pos) /*!< 0x00140000 */
  1128. #define RCC_CFGR_PLLMULL7 RCC_CFGR_PLLMULL7_Msk /*!< PLL input clock*7 */
  1129. #define RCC_CFGR_PLLMULL8_Pos (19U)
  1130. #define RCC_CFGR_PLLMULL8_Msk (0x3U << RCC_CFGR_PLLMULL8_Pos) /*!< 0x00180000 */
  1131. #define RCC_CFGR_PLLMULL8 RCC_CFGR_PLLMULL8_Msk /*!< PLL input clock*8 */
  1132. #define RCC_CFGR_PLLMULL9_Pos (18U)
  1133. #define RCC_CFGR_PLLMULL9_Msk (0x7U << RCC_CFGR_PLLMULL9_Pos) /*!< 0x001C0000 */
  1134. #define RCC_CFGR_PLLMULL9 RCC_CFGR_PLLMULL9_Msk /*!< PLL input clock*9 */
  1135. #define RCC_CFGR_PLLMULL10_Pos (21U)
  1136. #define RCC_CFGR_PLLMULL10_Msk (0x1U << RCC_CFGR_PLLMULL10_Pos) /*!< 0x00200000 */
  1137. #define RCC_CFGR_PLLMULL10 RCC_CFGR_PLLMULL10_Msk /*!< PLL input clock10 */
  1138. #define RCC_CFGR_PLLMULL11_Pos (18U)
  1139. #define RCC_CFGR_PLLMULL11_Msk (0x9U << RCC_CFGR_PLLMULL11_Pos) /*!< 0x00240000 */
  1140. #define RCC_CFGR_PLLMULL11 RCC_CFGR_PLLMULL11_Msk /*!< PLL input clock*11 */
  1141. #define RCC_CFGR_PLLMULL12_Pos (19U)
  1142. #define RCC_CFGR_PLLMULL12_Msk (0x5U << RCC_CFGR_PLLMULL12_Pos) /*!< 0x00280000 */
  1143. #define RCC_CFGR_PLLMULL12 RCC_CFGR_PLLMULL12_Msk /*!< PLL input clock*12 */
  1144. #define RCC_CFGR_PLLMULL13_Pos (18U)
  1145. #define RCC_CFGR_PLLMULL13_Msk (0xBU << RCC_CFGR_PLLMULL13_Pos) /*!< 0x002C0000 */
  1146. #define RCC_CFGR_PLLMULL13 RCC_CFGR_PLLMULL13_Msk /*!< PLL input clock*13 */
  1147. #define RCC_CFGR_PLLMULL14_Pos (20U)
  1148. #define RCC_CFGR_PLLMULL14_Msk (0x3U << RCC_CFGR_PLLMULL14_Pos) /*!< 0x00300000 */
  1149. #define RCC_CFGR_PLLMULL14 RCC_CFGR_PLLMULL14_Msk /*!< PLL input clock*14 */
  1150. #define RCC_CFGR_PLLMULL15_Pos (18U)
  1151. #define RCC_CFGR_PLLMULL15_Msk (0xDU << RCC_CFGR_PLLMULL15_Pos) /*!< 0x00340000 */
  1152. #define RCC_CFGR_PLLMULL15 RCC_CFGR_PLLMULL15_Msk /*!< PLL input clock*15 */
  1153. #define RCC_CFGR_PLLMULL16_Pos (19U)
  1154. #define RCC_CFGR_PLLMULL16_Msk (0x7U << RCC_CFGR_PLLMULL16_Pos) /*!< 0x00380000 */
  1155. #define RCC_CFGR_PLLMULL16 RCC_CFGR_PLLMULL16_Msk /*!< PLL input clock*16 */
  1156. /*!< MCO configuration */
  1157. #define RCC_CFGR_MCO_Pos (24U)
  1158. #define RCC_CFGR_MCO_Msk (0x7U << RCC_CFGR_MCO_Pos) /*!< 0x07000000 */
  1159. #define RCC_CFGR_MCO RCC_CFGR_MCO_Msk /*!< MCO[2:0] bits (Microcontroller Clock Output) */
  1160. #define RCC_CFGR_MCO_0 (0x1U << RCC_CFGR_MCO_Pos) /*!< 0x01000000 */
  1161. #define RCC_CFGR_MCO_1 (0x2U << RCC_CFGR_MCO_Pos) /*!< 0x02000000 */
  1162. #define RCC_CFGR_MCO_2 (0x4U << RCC_CFGR_MCO_Pos) /*!< 0x04000000 */
  1163. #define RCC_CFGR_MCO_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */
  1164. #define RCC_CFGR_MCO_SYSCLK ((uint32_t)0x04000000) /*!< System clock selected as MCO source */
  1165. #define RCC_CFGR_MCO_HSI ((uint32_t)0x05000000) /*!< HSI clock selected as MCO source */
  1166. #define RCC_CFGR_MCO_HSE ((uint32_t)0x06000000) /*!< HSE clock selected as MCO source */
  1167. #define RCC_CFGR_MCO_PLLCLK_DIV2 ((uint32_t)0x07000000) /*!< PLL clock divided by 2 selected as MCO source */
  1168. /* Reference defines */
  1169. #define RCC_CFGR_MCOSEL RCC_CFGR_MCO
  1170. #define RCC_CFGR_MCOSEL_0 RCC_CFGR_MCO_0
  1171. #define RCC_CFGR_MCOSEL_1 RCC_CFGR_MCO_1
  1172. #define RCC_CFGR_MCOSEL_2 RCC_CFGR_MCO_2
  1173. #define RCC_CFGR_MCOSEL_NOCLOCK RCC_CFGR_MCO_NOCLOCK
  1174. #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCO_SYSCLK
  1175. #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCO_HSI
  1176. #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCO_HSE
  1177. #define RCC_CFGR_MCOSEL_PLL_DIV2 RCC_CFGR_MCO_PLLCLK_DIV2
  1178. /*!<****************** Bit definition for RCC_CIR register ********************/
  1179. #define RCC_CIR_LSIRDYF_Pos (0U)
  1180. #define RCC_CIR_LSIRDYF_Msk (0x1U << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
  1181. #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
  1182. #define RCC_CIR_LSERDYF_Pos (1U)
  1183. #define RCC_CIR_LSERDYF_Msk (0x1U << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
  1184. #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
  1185. #define RCC_CIR_HSIRDYF_Pos (2U)
  1186. #define RCC_CIR_HSIRDYF_Msk (0x1U << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
  1187. #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
  1188. #define RCC_CIR_HSERDYF_Pos (3U)
  1189. #define RCC_CIR_HSERDYF_Msk (0x1U << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
  1190. #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
  1191. #define RCC_CIR_PLLRDYF_Pos (4U)
  1192. #define RCC_CIR_PLLRDYF_Msk (0x1U << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
  1193. #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
  1194. #define RCC_CIR_CSSF_Pos (7U)
  1195. #define RCC_CIR_CSSF_Msk (0x1U << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
  1196. #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk /*!< Clock Security System Interrupt flag */
  1197. #define RCC_CIR_LSIRDYIE_Pos (8U)
  1198. #define RCC_CIR_LSIRDYIE_Msk (0x1U << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
  1199. #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
  1200. #define RCC_CIR_LSERDYIE_Pos (9U)
  1201. #define RCC_CIR_LSERDYIE_Msk (0x1U << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
  1202. #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
  1203. #define RCC_CIR_HSIRDYIE_Pos (10U)
  1204. #define RCC_CIR_HSIRDYIE_Msk (0x1U << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
  1205. #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
  1206. #define RCC_CIR_HSERDYIE_Pos (11U)
  1207. #define RCC_CIR_HSERDYIE_Msk (0x1U << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
  1208. #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
  1209. #define RCC_CIR_PLLRDYIE_Pos (12U)
  1210. #define RCC_CIR_PLLRDYIE_Msk (0x1U << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
  1211. #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
  1212. #define RCC_CIR_LSIRDYC_Pos (16U)
  1213. #define RCC_CIR_LSIRDYC_Msk (0x1U << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
  1214. #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
  1215. #define RCC_CIR_LSERDYC_Pos (17U)
  1216. #define RCC_CIR_LSERDYC_Msk (0x1U << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
  1217. #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
  1218. #define RCC_CIR_HSIRDYC_Pos (18U)
  1219. #define RCC_CIR_HSIRDYC_Msk (0x1U << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
  1220. #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
  1221. #define RCC_CIR_HSERDYC_Pos (19U)
  1222. #define RCC_CIR_HSERDYC_Msk (0x1U << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
  1223. #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
  1224. #define RCC_CIR_PLLRDYC_Pos (20U)
  1225. #define RCC_CIR_PLLRDYC_Msk (0x1U << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
  1226. #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
  1227. #define RCC_CIR_CSSC_Pos (23U)
  1228. #define RCC_CIR_CSSC_Msk (0x1U << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
  1229. #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk /*!< Clock Security System Interrupt Clear */
  1230. /***************** Bit definition for RCC_APB2RSTR register *****************/
  1231. #define RCC_APB2RSTR_AFIORST_Pos (0U)
  1232. #define RCC_APB2RSTR_AFIORST_Msk (0x1U << RCC_APB2RSTR_AFIORST_Pos) /*!< 0x00000001 */
  1233. #define RCC_APB2RSTR_AFIORST RCC_APB2RSTR_AFIORST_Msk /*!< Alternate Function I/O reset */
  1234. #define RCC_APB2RSTR_IOPARST_Pos (2U)
  1235. #define RCC_APB2RSTR_IOPARST_Msk (0x1U << RCC_APB2RSTR_IOPARST_Pos) /*!< 0x00000004 */
  1236. #define RCC_APB2RSTR_IOPARST RCC_APB2RSTR_IOPARST_Msk /*!< I/O port A reset */
  1237. #define RCC_APB2RSTR_IOPBRST_Pos (3U)
  1238. #define RCC_APB2RSTR_IOPBRST_Msk (0x1U << RCC_APB2RSTR_IOPBRST_Pos) /*!< 0x00000008 */
  1239. #define RCC_APB2RSTR_IOPBRST RCC_APB2RSTR_IOPBRST_Msk /*!< I/O port B reset */
  1240. #define RCC_APB2RSTR_IOPCRST_Pos (4U)
  1241. #define RCC_APB2RSTR_IOPCRST_Msk (0x1U << RCC_APB2RSTR_IOPCRST_Pos) /*!< 0x00000010 */
  1242. #define RCC_APB2RSTR_IOPCRST RCC_APB2RSTR_IOPCRST_Msk /*!< I/O port C reset */
  1243. #define RCC_APB2RSTR_IOPDRST_Pos (5U)
  1244. #define RCC_APB2RSTR_IOPDRST_Msk (0x1U << RCC_APB2RSTR_IOPDRST_Pos) /*!< 0x00000020 */
  1245. #define RCC_APB2RSTR_IOPDRST RCC_APB2RSTR_IOPDRST_Msk /*!< I/O port D reset */
  1246. #define RCC_APB2RSTR_ADC1RST_Pos (9U)
  1247. #define RCC_APB2RSTR_ADC1RST_Msk (0x1U << RCC_APB2RSTR_ADC1RST_Pos) /*!< 0x00000200 */
  1248. #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADC1RST_Msk /*!< ADC 1 interface reset */
  1249. #define RCC_APB2RSTR_TIM1RST_Pos (11U)
  1250. #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
  1251. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk /*!< TIM1 Timer reset */
  1252. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  1253. #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  1254. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI 1 reset */
  1255. #define RCC_APB2RSTR_USART1RST_Pos (14U)
  1256. #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
  1257. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 reset */
  1258. #define RCC_APB2RSTR_TIM15RST_Pos (16U)
  1259. #define RCC_APB2RSTR_TIM15RST_Msk (0x1U << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
  1260. #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk /*!< TIM15 Timer reset */
  1261. #define RCC_APB2RSTR_TIM16RST_Pos (17U)
  1262. #define RCC_APB2RSTR_TIM16RST_Msk (0x1U << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
  1263. #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk /*!< TIM16 Timer reset */
  1264. #define RCC_APB2RSTR_TIM17RST_Pos (18U)
  1265. #define RCC_APB2RSTR_TIM17RST_Msk (0x1U << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
  1266. #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk /*!< TIM17 Timer reset */
  1267. #define RCC_APB2RSTR_IOPERST_Pos (6U)
  1268. #define RCC_APB2RSTR_IOPERST_Msk (0x1U << RCC_APB2RSTR_IOPERST_Pos) /*!< 0x00000040 */
  1269. #define RCC_APB2RSTR_IOPERST RCC_APB2RSTR_IOPERST_Msk /*!< I/O port E reset */
  1270. #define RCC_APB2RSTR_IOPFRST_Pos (7U)
  1271. #define RCC_APB2RSTR_IOPFRST_Msk (0x1U << RCC_APB2RSTR_IOPFRST_Pos) /*!< 0x00000080 */
  1272. #define RCC_APB2RSTR_IOPFRST RCC_APB2RSTR_IOPFRST_Msk /*!< I/O port F reset */
  1273. #define RCC_APB2RSTR_IOPGRST_Pos (8U)
  1274. #define RCC_APB2RSTR_IOPGRST_Msk (0x1U << RCC_APB2RSTR_IOPGRST_Pos) /*!< 0x00000100 */
  1275. #define RCC_APB2RSTR_IOPGRST RCC_APB2RSTR_IOPGRST_Msk /*!< I/O port G reset */
  1276. /***************** Bit definition for RCC_APB1RSTR register *****************/
  1277. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  1278. #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  1279. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 reset */
  1280. #define RCC_APB1RSTR_TIM3RST_Pos (1U)
  1281. #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
  1282. #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 reset */
  1283. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  1284. #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  1285. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog reset */
  1286. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  1287. #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  1288. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 reset */
  1289. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  1290. #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  1291. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 reset */
  1292. #define RCC_APB1RSTR_BKPRST_Pos (27U)
  1293. #define RCC_APB1RSTR_BKPRST_Msk (0x1U << RCC_APB1RSTR_BKPRST_Pos) /*!< 0x08000000 */
  1294. #define RCC_APB1RSTR_BKPRST RCC_APB1RSTR_BKPRST_Msk /*!< Backup interface reset */
  1295. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  1296. #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  1297. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< Power interface reset */
  1298. #define RCC_APB1RSTR_TIM4RST_Pos (2U)
  1299. #define RCC_APB1RSTR_TIM4RST_Msk (0x1U << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */
  1300. #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk /*!< Timer 4 reset */
  1301. #define RCC_APB1RSTR_SPI2RST_Pos (14U)
  1302. #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
  1303. #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI 2 reset */
  1304. #define RCC_APB1RSTR_USART3RST_Pos (18U)
  1305. #define RCC_APB1RSTR_USART3RST_Msk (0x1U << RCC_APB1RSTR_USART3RST_Pos) /*!< 0x00040000 */
  1306. #define RCC_APB1RSTR_USART3RST RCC_APB1RSTR_USART3RST_Msk /*!< USART 3 reset */
  1307. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  1308. #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  1309. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 reset */
  1310. #define RCC_APB1RSTR_TIM6RST_Pos (4U)
  1311. #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
  1312. #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 reset */
  1313. #define RCC_APB1RSTR_TIM7RST_Pos (5U)
  1314. #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */
  1315. #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 reset */
  1316. #define RCC_APB1RSTR_CECRST_Pos (30U)
  1317. #define RCC_APB1RSTR_CECRST_Msk (0x1U << RCC_APB1RSTR_CECRST_Pos) /*!< 0x40000000 */
  1318. #define RCC_APB1RSTR_CECRST RCC_APB1RSTR_CECRST_Msk /*!< CEC interface reset */
  1319. #define RCC_APB1RSTR_TIM5RST_Pos (3U)
  1320. #define RCC_APB1RSTR_TIM5RST_Msk (0x1U << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */
  1321. #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk /*!< Timer 5 reset */
  1322. #define RCC_APB1RSTR_TIM12RST_Pos (6U)
  1323. #define RCC_APB1RSTR_TIM12RST_Msk (0x1U << RCC_APB1RSTR_TIM12RST_Pos) /*!< 0x00000040 */
  1324. #define RCC_APB1RSTR_TIM12RST RCC_APB1RSTR_TIM12RST_Msk /*!< TIM12 Timer reset */
  1325. #define RCC_APB1RSTR_TIM13RST_Pos (7U)
  1326. #define RCC_APB1RSTR_TIM13RST_Msk (0x1U << RCC_APB1RSTR_TIM13RST_Pos) /*!< 0x00000080 */
  1327. #define RCC_APB1RSTR_TIM13RST RCC_APB1RSTR_TIM13RST_Msk /*!< TIM13 Timer reset */
  1328. #define RCC_APB1RSTR_TIM14RST_Pos (8U)
  1329. #define RCC_APB1RSTR_TIM14RST_Msk (0x1U << RCC_APB1RSTR_TIM14RST_Pos) /*!< 0x00000100 */
  1330. #define RCC_APB1RSTR_TIM14RST RCC_APB1RSTR_TIM14RST_Msk /*!< TIM14 Timer reset */
  1331. #define RCC_APB1RSTR_SPI3RST_Pos (15U)
  1332. #define RCC_APB1RSTR_SPI3RST_Msk (0x1U << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */
  1333. #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk /*!< SPI 3 reset */
  1334. #define RCC_APB1RSTR_UART4RST_Pos (19U)
  1335. #define RCC_APB1RSTR_UART4RST_Msk (0x1U << RCC_APB1RSTR_UART4RST_Pos) /*!< 0x00080000 */
  1336. #define RCC_APB1RSTR_UART4RST RCC_APB1RSTR_UART4RST_Msk /*!< UART 4 reset */
  1337. #define RCC_APB1RSTR_UART5RST_Pos (20U)
  1338. #define RCC_APB1RSTR_UART5RST_Msk (0x1U << RCC_APB1RSTR_UART5RST_Pos) /*!< 0x00100000 */
  1339. #define RCC_APB1RSTR_UART5RST RCC_APB1RSTR_UART5RST_Msk /*!< UART 5 reset */
  1340. #define RCC_APB1RSTR_DACRST_Pos (29U)
  1341. #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
  1342. #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC interface reset */
  1343. /****************** Bit definition for RCC_AHBENR register ******************/
  1344. #define RCC_AHBENR_DMA1EN_Pos (0U)
  1345. #define RCC_AHBENR_DMA1EN_Msk (0x1U << RCC_AHBENR_DMA1EN_Pos) /*!< 0x00000001 */
  1346. #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMA1EN_Msk /*!< DMA1 clock enable */
  1347. #define RCC_AHBENR_SRAMEN_Pos (2U)
  1348. #define RCC_AHBENR_SRAMEN_Msk (0x1U << RCC_AHBENR_SRAMEN_Pos) /*!< 0x00000004 */
  1349. #define RCC_AHBENR_SRAMEN RCC_AHBENR_SRAMEN_Msk /*!< SRAM interface clock enable */
  1350. #define RCC_AHBENR_FLITFEN_Pos (4U)
  1351. #define RCC_AHBENR_FLITFEN_Msk (0x1U << RCC_AHBENR_FLITFEN_Pos) /*!< 0x00000010 */
  1352. #define RCC_AHBENR_FLITFEN RCC_AHBENR_FLITFEN_Msk /*!< FLITF clock enable */
  1353. #define RCC_AHBENR_CRCEN_Pos (6U)
  1354. #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00000040 */
  1355. #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
  1356. #define RCC_AHBENR_DMA2EN_Pos (1U)
  1357. #define RCC_AHBENR_DMA2EN_Msk (0x1U << RCC_AHBENR_DMA2EN_Pos) /*!< 0x00000002 */
  1358. #define RCC_AHBENR_DMA2EN RCC_AHBENR_DMA2EN_Msk /*!< DMA2 clock enable */
  1359. #define RCC_AHBENR_FSMCEN_Pos (8U)
  1360. #define RCC_AHBENR_FSMCEN_Msk (0x1U << RCC_AHBENR_FSMCEN_Pos) /*!< 0x00000100 */
  1361. #define RCC_AHBENR_FSMCEN RCC_AHBENR_FSMCEN_Msk /*!< FSMC clock enable */
  1362. /****************** Bit definition for RCC_APB2ENR register *****************/
  1363. #define RCC_APB2ENR_AFIOEN_Pos (0U)
  1364. #define RCC_APB2ENR_AFIOEN_Msk (0x1U << RCC_APB2ENR_AFIOEN_Pos) /*!< 0x00000001 */
  1365. #define RCC_APB2ENR_AFIOEN RCC_APB2ENR_AFIOEN_Msk /*!< Alternate Function I/O clock enable */
  1366. #define RCC_APB2ENR_IOPAEN_Pos (2U)
  1367. #define RCC_APB2ENR_IOPAEN_Msk (0x1U << RCC_APB2ENR_IOPAEN_Pos) /*!< 0x00000004 */
  1368. #define RCC_APB2ENR_IOPAEN RCC_APB2ENR_IOPAEN_Msk /*!< I/O port A clock enable */
  1369. #define RCC_APB2ENR_IOPBEN_Pos (3U)
  1370. #define RCC_APB2ENR_IOPBEN_Msk (0x1U << RCC_APB2ENR_IOPBEN_Pos) /*!< 0x00000008 */
  1371. #define RCC_APB2ENR_IOPBEN RCC_APB2ENR_IOPBEN_Msk /*!< I/O port B clock enable */
  1372. #define RCC_APB2ENR_IOPCEN_Pos (4U)
  1373. #define RCC_APB2ENR_IOPCEN_Msk (0x1U << RCC_APB2ENR_IOPCEN_Pos) /*!< 0x00000010 */
  1374. #define RCC_APB2ENR_IOPCEN RCC_APB2ENR_IOPCEN_Msk /*!< I/O port C clock enable */
  1375. #define RCC_APB2ENR_IOPDEN_Pos (5U)
  1376. #define RCC_APB2ENR_IOPDEN_Msk (0x1U << RCC_APB2ENR_IOPDEN_Pos) /*!< 0x00000020 */
  1377. #define RCC_APB2ENR_IOPDEN RCC_APB2ENR_IOPDEN_Msk /*!< I/O port D clock enable */
  1378. #define RCC_APB2ENR_ADC1EN_Pos (9U)
  1379. #define RCC_APB2ENR_ADC1EN_Msk (0x1U << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000200 */
  1380. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk /*!< ADC 1 interface clock enable */
  1381. #define RCC_APB2ENR_TIM1EN_Pos (11U)
  1382. #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
  1383. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk /*!< TIM1 Timer clock enable */
  1384. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  1385. #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  1386. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI 1 clock enable */
  1387. #define RCC_APB2ENR_USART1EN_Pos (14U)
  1388. #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
  1389. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
  1390. #define RCC_APB2ENR_TIM15EN_Pos (16U)
  1391. #define RCC_APB2ENR_TIM15EN_Msk (0x1U << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
  1392. #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk /*!< TIM15 Timer clock enable */
  1393. #define RCC_APB2ENR_TIM16EN_Pos (17U)
  1394. #define RCC_APB2ENR_TIM16EN_Msk (0x1U << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
  1395. #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk /*!< TIM16 Timer clock enable */
  1396. #define RCC_APB2ENR_TIM17EN_Pos (18U)
  1397. #define RCC_APB2ENR_TIM17EN_Msk (0x1U << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
  1398. #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk /*!< TIM17 Timer clock enable */
  1399. #define RCC_APB2ENR_IOPEEN_Pos (6U)
  1400. #define RCC_APB2ENR_IOPEEN_Msk (0x1U << RCC_APB2ENR_IOPEEN_Pos) /*!< 0x00000040 */
  1401. #define RCC_APB2ENR_IOPEEN RCC_APB2ENR_IOPEEN_Msk /*!< I/O port E clock enable */
  1402. #define RCC_APB2ENR_IOPFEN_Pos (7U)
  1403. #define RCC_APB2ENR_IOPFEN_Msk (0x1U << RCC_APB2ENR_IOPFEN_Pos) /*!< 0x00000080 */
  1404. #define RCC_APB2ENR_IOPFEN RCC_APB2ENR_IOPFEN_Msk /*!< I/O port F clock enable */
  1405. #define RCC_APB2ENR_IOPGEN_Pos (8U)
  1406. #define RCC_APB2ENR_IOPGEN_Msk (0x1U << RCC_APB2ENR_IOPGEN_Pos) /*!< 0x00000100 */
  1407. #define RCC_APB2ENR_IOPGEN RCC_APB2ENR_IOPGEN_Msk /*!< I/O port G clock enable */
  1408. /***************** Bit definition for RCC_APB1ENR register ******************/
  1409. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  1410. #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  1411. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enabled*/
  1412. #define RCC_APB1ENR_TIM3EN_Pos (1U)
  1413. #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
  1414. #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */
  1415. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  1416. #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  1417. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
  1418. #define RCC_APB1ENR_USART2EN_Pos (17U)
  1419. #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  1420. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART 2 clock enable */
  1421. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  1422. #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  1423. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C 1 clock enable */
  1424. #define RCC_APB1ENR_BKPEN_Pos (27U)
  1425. #define RCC_APB1ENR_BKPEN_Msk (0x1U << RCC_APB1ENR_BKPEN_Pos) /*!< 0x08000000 */
  1426. #define RCC_APB1ENR_BKPEN RCC_APB1ENR_BKPEN_Msk /*!< Backup interface clock enable */
  1427. #define RCC_APB1ENR_PWREN_Pos (28U)
  1428. #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  1429. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< Power interface clock enable */
  1430. #define RCC_APB1ENR_TIM4EN_Pos (2U)
  1431. #define RCC_APB1ENR_TIM4EN_Msk (0x1U << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */
  1432. #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk /*!< Timer 4 clock enable */
  1433. #define RCC_APB1ENR_SPI2EN_Pos (14U)
  1434. #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
  1435. #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI 2 clock enable */
  1436. #define RCC_APB1ENR_USART3EN_Pos (18U)
  1437. #define RCC_APB1ENR_USART3EN_Msk (0x1U << RCC_APB1ENR_USART3EN_Pos) /*!< 0x00040000 */
  1438. #define RCC_APB1ENR_USART3EN RCC_APB1ENR_USART3EN_Msk /*!< USART 3 clock enable */
  1439. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  1440. #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  1441. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C 2 clock enable */
  1442. #define RCC_APB1ENR_TIM6EN_Pos (4U)
  1443. #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
  1444. #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */
  1445. #define RCC_APB1ENR_TIM7EN_Pos (5U)
  1446. #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */
  1447. #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */
  1448. #define RCC_APB1ENR_CECEN_Pos (30U)
  1449. #define RCC_APB1ENR_CECEN_Msk (0x1U << RCC_APB1ENR_CECEN_Pos) /*!< 0x40000000 */
  1450. #define RCC_APB1ENR_CECEN RCC_APB1ENR_CECEN_Msk /*!< CEC interface clock enable */
  1451. #define RCC_APB1ENR_TIM5EN_Pos (3U)
  1452. #define RCC_APB1ENR_TIM5EN_Msk (0x1U << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */
  1453. #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk /*!< Timer 5 clock enable */
  1454. #define RCC_APB1ENR_TIM12EN_Pos (6U)
  1455. #define RCC_APB1ENR_TIM12EN_Msk (0x1U << RCC_APB1ENR_TIM12EN_Pos) /*!< 0x00000040 */
  1456. #define RCC_APB1ENR_TIM12EN RCC_APB1ENR_TIM12EN_Msk /*!< TIM12 Timer clock enable */
  1457. #define RCC_APB1ENR_TIM13EN_Pos (7U)
  1458. #define RCC_APB1ENR_TIM13EN_Msk (0x1U << RCC_APB1ENR_TIM13EN_Pos) /*!< 0x00000080 */
  1459. #define RCC_APB1ENR_TIM13EN RCC_APB1ENR_TIM13EN_Msk /*!< TIM13 Timer clock enable */
  1460. #define RCC_APB1ENR_TIM14EN_Pos (8U)
  1461. #define RCC_APB1ENR_TIM14EN_Msk (0x1U << RCC_APB1ENR_TIM14EN_Pos) /*!< 0x00000100 */
  1462. #define RCC_APB1ENR_TIM14EN RCC_APB1ENR_TIM14EN_Msk /*!< TIM14 Timer clock enable */
  1463. #define RCC_APB1ENR_SPI3EN_Pos (15U)
  1464. #define RCC_APB1ENR_SPI3EN_Msk (0x1U << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */
  1465. #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk /*!< SPI 3 clock enable */
  1466. #define RCC_APB1ENR_UART4EN_Pos (19U)
  1467. #define RCC_APB1ENR_UART4EN_Msk (0x1U << RCC_APB1ENR_UART4EN_Pos) /*!< 0x00080000 */
  1468. #define RCC_APB1ENR_UART4EN RCC_APB1ENR_UART4EN_Msk /*!< UART 4 clock enable */
  1469. #define RCC_APB1ENR_UART5EN_Pos (20U)
  1470. #define RCC_APB1ENR_UART5EN_Msk (0x1U << RCC_APB1ENR_UART5EN_Pos) /*!< 0x00100000 */
  1471. #define RCC_APB1ENR_UART5EN RCC_APB1ENR_UART5EN_Msk /*!< UART 5 clock enable */
  1472. #define RCC_APB1ENR_DACEN_Pos (29U)
  1473. #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
  1474. #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC interface clock enable */
  1475. /******************* Bit definition for RCC_BDCR register *******************/
  1476. #define RCC_BDCR_LSEON_Pos (0U)
  1477. #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  1478. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk /*!< External Low Speed oscillator enable */
  1479. #define RCC_BDCR_LSERDY_Pos (1U)
  1480. #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  1481. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
  1482. #define RCC_BDCR_LSEBYP_Pos (2U)
  1483. #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  1484. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
  1485. #define RCC_BDCR_RTCSEL_Pos (8U)
  1486. #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  1487. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
  1488. #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  1489. #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  1490. /*!< RTC congiguration */
  1491. #define RCC_BDCR_RTCSEL_NOCLOCK ((uint32_t)0x00000000) /*!< No clock */
  1492. #define RCC_BDCR_RTCSEL_LSE ((uint32_t)0x00000100) /*!< LSE oscillator clock used as RTC clock */
  1493. #define RCC_BDCR_RTCSEL_LSI ((uint32_t)0x00000200) /*!< LSI oscillator clock used as RTC clock */
  1494. #define RCC_BDCR_RTCSEL_HSE ((uint32_t)0x00000300) /*!< HSE oscillator clock divided by 128 used as RTC clock */
  1495. #define RCC_BDCR_RTCEN_Pos (15U)
  1496. #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  1497. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk /*!< RTC clock enable */
  1498. #define RCC_BDCR_BDRST_Pos (16U)
  1499. #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  1500. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk /*!< Backup domain software reset */
  1501. /******************* Bit definition for RCC_CSR register ********************/
  1502. #define RCC_CSR_LSION_Pos (0U)
  1503. #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  1504. #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
  1505. #define RCC_CSR_LSIRDY_Pos (1U)
  1506. #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  1507. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
  1508. #define RCC_CSR_RMVF_Pos (24U)
  1509. #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
  1510. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
  1511. #define RCC_CSR_PINRSTF_Pos (26U)
  1512. #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  1513. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
  1514. #define RCC_CSR_PORRSTF_Pos (27U)
  1515. #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  1516. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
  1517. #define RCC_CSR_SFTRSTF_Pos (28U)
  1518. #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  1519. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
  1520. #define RCC_CSR_IWDGRSTF_Pos (29U)
  1521. #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  1522. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
  1523. #define RCC_CSR_WWDGRSTF_Pos (30U)
  1524. #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  1525. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
  1526. #define RCC_CSR_LPWRRSTF_Pos (31U)
  1527. #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  1528. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
  1529. /******************* Bit definition for RCC_CFGR2 register ******************/
  1530. /*!< PREDIV1 configuration */
  1531. #define RCC_CFGR2_PREDIV1_Pos (0U)
  1532. #define RCC_CFGR2_PREDIV1_Msk (0xFU << RCC_CFGR2_PREDIV1_Pos) /*!< 0x0000000F */
  1533. #define RCC_CFGR2_PREDIV1 RCC_CFGR2_PREDIV1_Msk /*!< PREDIV1[3:0] bits */
  1534. #define RCC_CFGR2_PREDIV1_0 (0x1U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000001 */
  1535. #define RCC_CFGR2_PREDIV1_1 (0x2U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000002 */
  1536. #define RCC_CFGR2_PREDIV1_2 (0x4U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000004 */
  1537. #define RCC_CFGR2_PREDIV1_3 (0x8U << RCC_CFGR2_PREDIV1_Pos) /*!< 0x00000008 */
  1538. #define RCC_CFGR2_PREDIV1_DIV1 ((uint32_t)0x00000000) /*!< PREDIV1 input clock not divided */
  1539. #define RCC_CFGR2_PREDIV1_DIV2_Pos (0U)
  1540. #define RCC_CFGR2_PREDIV1_DIV2_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV2_Pos) /*!< 0x00000001 */
  1541. #define RCC_CFGR2_PREDIV1_DIV2 RCC_CFGR2_PREDIV1_DIV2_Msk /*!< PREDIV1 input clock divided by 2 */
  1542. #define RCC_CFGR2_PREDIV1_DIV3_Pos (1U)
  1543. #define RCC_CFGR2_PREDIV1_DIV3_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV3_Pos) /*!< 0x00000002 */
  1544. #define RCC_CFGR2_PREDIV1_DIV3 RCC_CFGR2_PREDIV1_DIV3_Msk /*!< PREDIV1 input clock divided by 3 */
  1545. #define RCC_CFGR2_PREDIV1_DIV4_Pos (0U)
  1546. #define RCC_CFGR2_PREDIV1_DIV4_Msk (0x3U << RCC_CFGR2_PREDIV1_DIV4_Pos) /*!< 0x00000003 */
  1547. #define RCC_CFGR2_PREDIV1_DIV4 RCC_CFGR2_PREDIV1_DIV4_Msk /*!< PREDIV1 input clock divided by 4 */
  1548. #define RCC_CFGR2_PREDIV1_DIV5_Pos (2U)
  1549. #define RCC_CFGR2_PREDIV1_DIV5_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV5_Pos) /*!< 0x00000004 */
  1550. #define RCC_CFGR2_PREDIV1_DIV5 RCC_CFGR2_PREDIV1_DIV5_Msk /*!< PREDIV1 input clock divided by 5 */
  1551. #define RCC_CFGR2_PREDIV1_DIV6_Pos (0U)
  1552. #define RCC_CFGR2_PREDIV1_DIV6_Msk (0x5U << RCC_CFGR2_PREDIV1_DIV6_Pos) /*!< 0x00000005 */
  1553. #define RCC_CFGR2_PREDIV1_DIV6 RCC_CFGR2_PREDIV1_DIV6_Msk /*!< PREDIV1 input clock divided by 6 */
  1554. #define RCC_CFGR2_PREDIV1_DIV7_Pos (1U)
  1555. #define RCC_CFGR2_PREDIV1_DIV7_Msk (0x3U << RCC_CFGR2_PREDIV1_DIV7_Pos) /*!< 0x00000006 */
  1556. #define RCC_CFGR2_PREDIV1_DIV7 RCC_CFGR2_PREDIV1_DIV7_Msk /*!< PREDIV1 input clock divided by 7 */
  1557. #define RCC_CFGR2_PREDIV1_DIV8_Pos (0U)
  1558. #define RCC_CFGR2_PREDIV1_DIV8_Msk (0x7U << RCC_CFGR2_PREDIV1_DIV8_Pos) /*!< 0x00000007 */
  1559. #define RCC_CFGR2_PREDIV1_DIV8 RCC_CFGR2_PREDIV1_DIV8_Msk /*!< PREDIV1 input clock divided by 8 */
  1560. #define RCC_CFGR2_PREDIV1_DIV9_Pos (3U)
  1561. #define RCC_CFGR2_PREDIV1_DIV9_Msk (0x1U << RCC_CFGR2_PREDIV1_DIV9_Pos) /*!< 0x00000008 */
  1562. #define RCC_CFGR2_PREDIV1_DIV9 RCC_CFGR2_PREDIV1_DIV9_Msk /*!< PREDIV1 input clock divided by 9 */
  1563. #define RCC_CFGR2_PREDIV1_DIV10_Pos (0U)
  1564. #define RCC_CFGR2_PREDIV1_DIV10_Msk (0x9U << RCC_CFGR2_PREDIV1_DIV10_Pos) /*!< 0x00000009 */
  1565. #define RCC_CFGR2_PREDIV1_DIV10 RCC_CFGR2_PREDIV1_DIV10_Msk /*!< PREDIV1 input clock divided by 10 */
  1566. #define RCC_CFGR2_PREDIV1_DIV11_Pos (1U)
  1567. #define RCC_CFGR2_PREDIV1_DIV11_Msk (0x5U << RCC_CFGR2_PREDIV1_DIV11_Pos) /*!< 0x0000000A */
  1568. #define RCC_CFGR2_PREDIV1_DIV11 RCC_CFGR2_PREDIV1_DIV11_Msk /*!< PREDIV1 input clock divided by 11 */
  1569. #define RCC_CFGR2_PREDIV1_DIV12_Pos (0U)
  1570. #define RCC_CFGR2_PREDIV1_DIV12_Msk (0xBU << RCC_CFGR2_PREDIV1_DIV12_Pos) /*!< 0x0000000B */
  1571. #define RCC_CFGR2_PREDIV1_DIV12 RCC_CFGR2_PREDIV1_DIV12_Msk /*!< PREDIV1 input clock divided by 12 */
  1572. #define RCC_CFGR2_PREDIV1_DIV13_Pos (2U)
  1573. #define RCC_CFGR2_PREDIV1_DIV13_Msk (0x3U << RCC_CFGR2_PREDIV1_DIV13_Pos) /*!< 0x0000000C */
  1574. #define RCC_CFGR2_PREDIV1_DIV13 RCC_CFGR2_PREDIV1_DIV13_Msk /*!< PREDIV1 input clock divided by 13 */
  1575. #define RCC_CFGR2_PREDIV1_DIV14_Pos (0U)
  1576. #define RCC_CFGR2_PREDIV1_DIV14_Msk (0xDU << RCC_CFGR2_PREDIV1_DIV14_Pos) /*!< 0x0000000D */
  1577. #define RCC_CFGR2_PREDIV1_DIV14 RCC_CFGR2_PREDIV1_DIV14_Msk /*!< PREDIV1 input clock divided by 14 */
  1578. #define RCC_CFGR2_PREDIV1_DIV15_Pos (1U)
  1579. #define RCC_CFGR2_PREDIV1_DIV15_Msk (0x7U << RCC_CFGR2_PREDIV1_DIV15_Pos) /*!< 0x0000000E */
  1580. #define RCC_CFGR2_PREDIV1_DIV15 RCC_CFGR2_PREDIV1_DIV15_Msk /*!< PREDIV1 input clock divided by 15 */
  1581. #define RCC_CFGR2_PREDIV1_DIV16_Pos (0U)
  1582. #define RCC_CFGR2_PREDIV1_DIV16_Msk (0xFU << RCC_CFGR2_PREDIV1_DIV16_Pos) /*!< 0x0000000F */
  1583. #define RCC_CFGR2_PREDIV1_DIV16 RCC_CFGR2_PREDIV1_DIV16_Msk /*!< PREDIV1 input clock divided by 16 */
  1584. /******************************************************************************/
  1585. /* */
  1586. /* General Purpose and Alternate Function I/O */
  1587. /* */
  1588. /******************************************************************************/
  1589. /******************* Bit definition for GPIO_CRL register *******************/
  1590. #define GPIO_CRL_MODE_Pos (0U)
  1591. #define GPIO_CRL_MODE_Msk (0x33333333U << GPIO_CRL_MODE_Pos) /*!< 0x33333333 */
  1592. #define GPIO_CRL_MODE GPIO_CRL_MODE_Msk /*!< Port x mode bits */
  1593. #define GPIO_CRL_MODE0_Pos (0U)
  1594. #define GPIO_CRL_MODE0_Msk (0x3U << GPIO_CRL_MODE0_Pos) /*!< 0x00000003 */
  1595. #define GPIO_CRL_MODE0 GPIO_CRL_MODE0_Msk /*!< MODE0[1:0] bits (Port x mode bits, pin 0) */
  1596. #define GPIO_CRL_MODE0_0 (0x1U << GPIO_CRL_MODE0_Pos) /*!< 0x00000001 */
  1597. #define GPIO_CRL_MODE0_1 (0x2U << GPIO_CRL_MODE0_Pos) /*!< 0x00000002 */
  1598. #define GPIO_CRL_MODE1_Pos (4U)
  1599. #define GPIO_CRL_MODE1_Msk (0x3U << GPIO_CRL_MODE1_Pos) /*!< 0x00000030 */
  1600. #define GPIO_CRL_MODE1 GPIO_CRL_MODE1_Msk /*!< MODE1[1:0] bits (Port x mode bits, pin 1) */
  1601. #define GPIO_CRL_MODE1_0 (0x1U << GPIO_CRL_MODE1_Pos) /*!< 0x00000010 */
  1602. #define GPIO_CRL_MODE1_1 (0x2U << GPIO_CRL_MODE1_Pos) /*!< 0x00000020 */
  1603. #define GPIO_CRL_MODE2_Pos (8U)
  1604. #define GPIO_CRL_MODE2_Msk (0x3U << GPIO_CRL_MODE2_Pos) /*!< 0x00000300 */
  1605. #define GPIO_CRL_MODE2 GPIO_CRL_MODE2_Msk /*!< MODE2[1:0] bits (Port x mode bits, pin 2) */
  1606. #define GPIO_CRL_MODE2_0 (0x1U << GPIO_CRL_MODE2_Pos) /*!< 0x00000100 */
  1607. #define GPIO_CRL_MODE2_1 (0x2U << GPIO_CRL_MODE2_Pos) /*!< 0x00000200 */
  1608. #define GPIO_CRL_MODE3_Pos (12U)
  1609. #define GPIO_CRL_MODE3_Msk (0x3U << GPIO_CRL_MODE3_Pos) /*!< 0x00003000 */
  1610. #define GPIO_CRL_MODE3 GPIO_CRL_MODE3_Msk /*!< MODE3[1:0] bits (Port x mode bits, pin 3) */
  1611. #define GPIO_CRL_MODE3_0 (0x1U << GPIO_CRL_MODE3_Pos) /*!< 0x00001000 */
  1612. #define GPIO_CRL_MODE3_1 (0x2U << GPIO_CRL_MODE3_Pos) /*!< 0x00002000 */
  1613. #define GPIO_CRL_MODE4_Pos (16U)
  1614. #define GPIO_CRL_MODE4_Msk (0x3U << GPIO_CRL_MODE4_Pos) /*!< 0x00030000 */
  1615. #define GPIO_CRL_MODE4 GPIO_CRL_MODE4_Msk /*!< MODE4[1:0] bits (Port x mode bits, pin 4) */
  1616. #define GPIO_CRL_MODE4_0 (0x1U << GPIO_CRL_MODE4_Pos) /*!< 0x00010000 */
  1617. #define GPIO_CRL_MODE4_1 (0x2U << GPIO_CRL_MODE4_Pos) /*!< 0x00020000 */
  1618. #define GPIO_CRL_MODE5_Pos (20U)
  1619. #define GPIO_CRL_MODE5_Msk (0x3U << GPIO_CRL_MODE5_Pos) /*!< 0x00300000 */
  1620. #define GPIO_CRL_MODE5 GPIO_CRL_MODE5_Msk /*!< MODE5[1:0] bits (Port x mode bits, pin 5) */
  1621. #define GPIO_CRL_MODE5_0 (0x1U << GPIO_CRL_MODE5_Pos) /*!< 0x00100000 */
  1622. #define GPIO_CRL_MODE5_1 (0x2U << GPIO_CRL_MODE5_Pos) /*!< 0x00200000 */
  1623. #define GPIO_CRL_MODE6_Pos (24U)
  1624. #define GPIO_CRL_MODE6_Msk (0x3U << GPIO_CRL_MODE6_Pos) /*!< 0x03000000 */
  1625. #define GPIO_CRL_MODE6 GPIO_CRL_MODE6_Msk /*!< MODE6[1:0] bits (Port x mode bits, pin 6) */
  1626. #define GPIO_CRL_MODE6_0 (0x1U << GPIO_CRL_MODE6_Pos) /*!< 0x01000000 */
  1627. #define GPIO_CRL_MODE6_1 (0x2U << GPIO_CRL_MODE6_Pos) /*!< 0x02000000 */
  1628. #define GPIO_CRL_MODE7_Pos (28U)
  1629. #define GPIO_CRL_MODE7_Msk (0x3U << GPIO_CRL_MODE7_Pos) /*!< 0x30000000 */
  1630. #define GPIO_CRL_MODE7 GPIO_CRL_MODE7_Msk /*!< MODE7[1:0] bits (Port x mode bits, pin 7) */
  1631. #define GPIO_CRL_MODE7_0 (0x1U << GPIO_CRL_MODE7_Pos) /*!< 0x10000000 */
  1632. #define GPIO_CRL_MODE7_1 (0x2U << GPIO_CRL_MODE7_Pos) /*!< 0x20000000 */
  1633. #define GPIO_CRL_CNF_Pos (2U)
  1634. #define GPIO_CRL_CNF_Msk (0x33333333U << GPIO_CRL_CNF_Pos) /*!< 0xCCCCCCCC */
  1635. #define GPIO_CRL_CNF GPIO_CRL_CNF_Msk /*!< Port x configuration bits */
  1636. #define GPIO_CRL_CNF0_Pos (2U)
  1637. #define GPIO_CRL_CNF0_Msk (0x3U << GPIO_CRL_CNF0_Pos) /*!< 0x0000000C */
  1638. #define GPIO_CRL_CNF0 GPIO_CRL_CNF0_Msk /*!< CNF0[1:0] bits (Port x configuration bits, pin 0) */
  1639. #define GPIO_CRL_CNF0_0 (0x1U << GPIO_CRL_CNF0_Pos) /*!< 0x00000004 */
  1640. #define GPIO_CRL_CNF0_1 (0x2U << GPIO_CRL_CNF0_Pos) /*!< 0x00000008 */
  1641. #define GPIO_CRL_CNF1_Pos (6U)
  1642. #define GPIO_CRL_CNF1_Msk (0x3U << GPIO_CRL_CNF1_Pos) /*!< 0x000000C0 */
  1643. #define GPIO_CRL_CNF1 GPIO_CRL_CNF1_Msk /*!< CNF1[1:0] bits (Port x configuration bits, pin 1) */
  1644. #define GPIO_CRL_CNF1_0 (0x1U << GPIO_CRL_CNF1_Pos) /*!< 0x00000040 */
  1645. #define GPIO_CRL_CNF1_1 (0x2U << GPIO_CRL_CNF1_Pos) /*!< 0x00000080 */
  1646. #define GPIO_CRL_CNF2_Pos (10U)
  1647. #define GPIO_CRL_CNF2_Msk (0x3U << GPIO_CRL_CNF2_Pos) /*!< 0x00000C00 */
  1648. #define GPIO_CRL_CNF2 GPIO_CRL_CNF2_Msk /*!< CNF2[1:0] bits (Port x configuration bits, pin 2) */
  1649. #define GPIO_CRL_CNF2_0 (0x1U << GPIO_CRL_CNF2_Pos) /*!< 0x00000400 */
  1650. #define GPIO_CRL_CNF2_1 (0x2U << GPIO_CRL_CNF2_Pos) /*!< 0x00000800 */
  1651. #define GPIO_CRL_CNF3_Pos (14U)
  1652. #define GPIO_CRL_CNF3_Msk (0x3U << GPIO_CRL_CNF3_Pos) /*!< 0x0000C000 */
  1653. #define GPIO_CRL_CNF3 GPIO_CRL_CNF3_Msk /*!< CNF3[1:0] bits (Port x configuration bits, pin 3) */
  1654. #define GPIO_CRL_CNF3_0 (0x1U << GPIO_CRL_CNF3_Pos) /*!< 0x00004000 */
  1655. #define GPIO_CRL_CNF3_1 (0x2U << GPIO_CRL_CNF3_Pos) /*!< 0x00008000 */
  1656. #define GPIO_CRL_CNF4_Pos (18U)
  1657. #define GPIO_CRL_CNF4_Msk (0x3U << GPIO_CRL_CNF4_Pos) /*!< 0x000C0000 */
  1658. #define GPIO_CRL_CNF4 GPIO_CRL_CNF4_Msk /*!< CNF4[1:0] bits (Port x configuration bits, pin 4) */
  1659. #define GPIO_CRL_CNF4_0 (0x1U << GPIO_CRL_CNF4_Pos) /*!< 0x00040000 */
  1660. #define GPIO_CRL_CNF4_1 (0x2U << GPIO_CRL_CNF4_Pos) /*!< 0x00080000 */
  1661. #define GPIO_CRL_CNF5_Pos (22U)
  1662. #define GPIO_CRL_CNF5_Msk (0x3U << GPIO_CRL_CNF5_Pos) /*!< 0x00C00000 */
  1663. #define GPIO_CRL_CNF5 GPIO_CRL_CNF5_Msk /*!< CNF5[1:0] bits (Port x configuration bits, pin 5) */
  1664. #define GPIO_CRL_CNF5_0 (0x1U << GPIO_CRL_CNF5_Pos) /*!< 0x00400000 */
  1665. #define GPIO_CRL_CNF5_1 (0x2U << GPIO_CRL_CNF5_Pos) /*!< 0x00800000 */
  1666. #define GPIO_CRL_CNF6_Pos (26U)
  1667. #define GPIO_CRL_CNF6_Msk (0x3U << GPIO_CRL_CNF6_Pos) /*!< 0x0C000000 */
  1668. #define GPIO_CRL_CNF6 GPIO_CRL_CNF6_Msk /*!< CNF6[1:0] bits (Port x configuration bits, pin 6) */
  1669. #define GPIO_CRL_CNF6_0 (0x1U << GPIO_CRL_CNF6_Pos) /*!< 0x04000000 */
  1670. #define GPIO_CRL_CNF6_1 (0x2U << GPIO_CRL_CNF6_Pos) /*!< 0x08000000 */
  1671. #define GPIO_CRL_CNF7_Pos (30U)
  1672. #define GPIO_CRL_CNF7_Msk (0x3U << GPIO_CRL_CNF7_Pos) /*!< 0xC0000000 */
  1673. #define GPIO_CRL_CNF7 GPIO_CRL_CNF7_Msk /*!< CNF7[1:0] bits (Port x configuration bits, pin 7) */
  1674. #define GPIO_CRL_CNF7_0 (0x1U << GPIO_CRL_CNF7_Pos) /*!< 0x40000000 */
  1675. #define GPIO_CRL_CNF7_1 (0x2U << GPIO_CRL_CNF7_Pos) /*!< 0x80000000 */
  1676. /******************* Bit definition for GPIO_CRH register *******************/
  1677. #define GPIO_CRH_MODE_Pos (0U)
  1678. #define GPIO_CRH_MODE_Msk (0x33333333U << GPIO_CRH_MODE_Pos) /*!< 0x33333333 */
  1679. #define GPIO_CRH_MODE GPIO_CRH_MODE_Msk /*!< Port x mode bits */
  1680. #define GPIO_CRH_MODE8_Pos (0U)
  1681. #define GPIO_CRH_MODE8_Msk (0x3U << GPIO_CRH_MODE8_Pos) /*!< 0x00000003 */
  1682. #define GPIO_CRH_MODE8 GPIO_CRH_MODE8_Msk /*!< MODE8[1:0] bits (Port x mode bits, pin 8) */
  1683. #define GPIO_CRH_MODE8_0 (0x1U << GPIO_CRH_MODE8_Pos) /*!< 0x00000001 */
  1684. #define GPIO_CRH_MODE8_1 (0x2U << GPIO_CRH_MODE8_Pos) /*!< 0x00000002 */
  1685. #define GPIO_CRH_MODE9_Pos (4U)
  1686. #define GPIO_CRH_MODE9_Msk (0x3U << GPIO_CRH_MODE9_Pos) /*!< 0x00000030 */
  1687. #define GPIO_CRH_MODE9 GPIO_CRH_MODE9_Msk /*!< MODE9[1:0] bits (Port x mode bits, pin 9) */
  1688. #define GPIO_CRH_MODE9_0 (0x1U << GPIO_CRH_MODE9_Pos) /*!< 0x00000010 */
  1689. #define GPIO_CRH_MODE9_1 (0x2U << GPIO_CRH_MODE9_Pos) /*!< 0x00000020 */
  1690. #define GPIO_CRH_MODE10_Pos (8U)
  1691. #define GPIO_CRH_MODE10_Msk (0x3U << GPIO_CRH_MODE10_Pos) /*!< 0x00000300 */
  1692. #define GPIO_CRH_MODE10 GPIO_CRH_MODE10_Msk /*!< MODE10[1:0] bits (Port x mode bits, pin 10) */
  1693. #define GPIO_CRH_MODE10_0 (0x1U << GPIO_CRH_MODE10_Pos) /*!< 0x00000100 */
  1694. #define GPIO_CRH_MODE10_1 (0x2U << GPIO_CRH_MODE10_Pos) /*!< 0x00000200 */
  1695. #define GPIO_CRH_MODE11_Pos (12U)
  1696. #define GPIO_CRH_MODE11_Msk (0x3U << GPIO_CRH_MODE11_Pos) /*!< 0x00003000 */
  1697. #define GPIO_CRH_MODE11 GPIO_CRH_MODE11_Msk /*!< MODE11[1:0] bits (Port x mode bits, pin 11) */
  1698. #define GPIO_CRH_MODE11_0 (0x1U << GPIO_CRH_MODE11_Pos) /*!< 0x00001000 */
  1699. #define GPIO_CRH_MODE11_1 (0x2U << GPIO_CRH_MODE11_Pos) /*!< 0x00002000 */
  1700. #define GPIO_CRH_MODE12_Pos (16U)
  1701. #define GPIO_CRH_MODE12_Msk (0x3U << GPIO_CRH_MODE12_Pos) /*!< 0x00030000 */
  1702. #define GPIO_CRH_MODE12 GPIO_CRH_MODE12_Msk /*!< MODE12[1:0] bits (Port x mode bits, pin 12) */
  1703. #define GPIO_CRH_MODE12_0 (0x1U << GPIO_CRH_MODE12_Pos) /*!< 0x00010000 */
  1704. #define GPIO_CRH_MODE12_1 (0x2U << GPIO_CRH_MODE12_Pos) /*!< 0x00020000 */
  1705. #define GPIO_CRH_MODE13_Pos (20U)
  1706. #define GPIO_CRH_MODE13_Msk (0x3U << GPIO_CRH_MODE13_Pos) /*!< 0x00300000 */
  1707. #define GPIO_CRH_MODE13 GPIO_CRH_MODE13_Msk /*!< MODE13[1:0] bits (Port x mode bits, pin 13) */
  1708. #define GPIO_CRH_MODE13_0 (0x1U << GPIO_CRH_MODE13_Pos) /*!< 0x00100000 */
  1709. #define GPIO_CRH_MODE13_1 (0x2U << GPIO_CRH_MODE13_Pos) /*!< 0x00200000 */
  1710. #define GPIO_CRH_MODE14_Pos (24U)
  1711. #define GPIO_CRH_MODE14_Msk (0x3U << GPIO_CRH_MODE14_Pos) /*!< 0x03000000 */
  1712. #define GPIO_CRH_MODE14 GPIO_CRH_MODE14_Msk /*!< MODE14[1:0] bits (Port x mode bits, pin 14) */
  1713. #define GPIO_CRH_MODE14_0 (0x1U << GPIO_CRH_MODE14_Pos) /*!< 0x01000000 */
  1714. #define GPIO_CRH_MODE14_1 (0x2U << GPIO_CRH_MODE14_Pos) /*!< 0x02000000 */
  1715. #define GPIO_CRH_MODE15_Pos (28U)
  1716. #define GPIO_CRH_MODE15_Msk (0x3U << GPIO_CRH_MODE15_Pos) /*!< 0x30000000 */
  1717. #define GPIO_CRH_MODE15 GPIO_CRH_MODE15_Msk /*!< MODE15[1:0] bits (Port x mode bits, pin 15) */
  1718. #define GPIO_CRH_MODE15_0 (0x1U << GPIO_CRH_MODE15_Pos) /*!< 0x10000000 */
  1719. #define GPIO_CRH_MODE15_1 (0x2U << GPIO_CRH_MODE15_Pos) /*!< 0x20000000 */
  1720. #define GPIO_CRH_CNF_Pos (2U)
  1721. #define GPIO_CRH_CNF_Msk (0x33333333U << GPIO_CRH_CNF_Pos) /*!< 0xCCCCCCCC */
  1722. #define GPIO_CRH_CNF GPIO_CRH_CNF_Msk /*!< Port x configuration bits */
  1723. #define GPIO_CRH_CNF8_Pos (2U)
  1724. #define GPIO_CRH_CNF8_Msk (0x3U << GPIO_CRH_CNF8_Pos) /*!< 0x0000000C */
  1725. #define GPIO_CRH_CNF8 GPIO_CRH_CNF8_Msk /*!< CNF8[1:0] bits (Port x configuration bits, pin 8) */
  1726. #define GPIO_CRH_CNF8_0 (0x1U << GPIO_CRH_CNF8_Pos) /*!< 0x00000004 */
  1727. #define GPIO_CRH_CNF8_1 (0x2U << GPIO_CRH_CNF8_Pos) /*!< 0x00000008 */
  1728. #define GPIO_CRH_CNF9_Pos (6U)
  1729. #define GPIO_CRH_CNF9_Msk (0x3U << GPIO_CRH_CNF9_Pos) /*!< 0x000000C0 */
  1730. #define GPIO_CRH_CNF9 GPIO_CRH_CNF9_Msk /*!< CNF9[1:0] bits (Port x configuration bits, pin 9) */
  1731. #define GPIO_CRH_CNF9_0 (0x1U << GPIO_CRH_CNF9_Pos) /*!< 0x00000040 */
  1732. #define GPIO_CRH_CNF9_1 (0x2U << GPIO_CRH_CNF9_Pos) /*!< 0x00000080 */
  1733. #define GPIO_CRH_CNF10_Pos (10U)
  1734. #define GPIO_CRH_CNF10_Msk (0x3U << GPIO_CRH_CNF10_Pos) /*!< 0x00000C00 */
  1735. #define GPIO_CRH_CNF10 GPIO_CRH_CNF10_Msk /*!< CNF10[1:0] bits (Port x configuration bits, pin 10) */
  1736. #define GPIO_CRH_CNF10_0 (0x1U << GPIO_CRH_CNF10_Pos) /*!< 0x00000400 */
  1737. #define GPIO_CRH_CNF10_1 (0x2U << GPIO_CRH_CNF10_Pos) /*!< 0x00000800 */
  1738. #define GPIO_CRH_CNF11_Pos (14U)
  1739. #define GPIO_CRH_CNF11_Msk (0x3U << GPIO_CRH_CNF11_Pos) /*!< 0x0000C000 */
  1740. #define GPIO_CRH_CNF11 GPIO_CRH_CNF11_Msk /*!< CNF11[1:0] bits (Port x configuration bits, pin 11) */
  1741. #define GPIO_CRH_CNF11_0 (0x1U << GPIO_CRH_CNF11_Pos) /*!< 0x00004000 */
  1742. #define GPIO_CRH_CNF11_1 (0x2U << GPIO_CRH_CNF11_Pos) /*!< 0x00008000 */
  1743. #define GPIO_CRH_CNF12_Pos (18U)
  1744. #define GPIO_CRH_CNF12_Msk (0x3U << GPIO_CRH_CNF12_Pos) /*!< 0x000C0000 */
  1745. #define GPIO_CRH_CNF12 GPIO_CRH_CNF12_Msk /*!< CNF12[1:0] bits (Port x configuration bits, pin 12) */
  1746. #define GPIO_CRH_CNF12_0 (0x1U << GPIO_CRH_CNF12_Pos) /*!< 0x00040000 */
  1747. #define GPIO_CRH_CNF12_1 (0x2U << GPIO_CRH_CNF12_Pos) /*!< 0x00080000 */
  1748. #define GPIO_CRH_CNF13_Pos (22U)
  1749. #define GPIO_CRH_CNF13_Msk (0x3U << GPIO_CRH_CNF13_Pos) /*!< 0x00C00000 */
  1750. #define GPIO_CRH_CNF13 GPIO_CRH_CNF13_Msk /*!< CNF13[1:0] bits (Port x configuration bits, pin 13) */
  1751. #define GPIO_CRH_CNF13_0 (0x1U << GPIO_CRH_CNF13_Pos) /*!< 0x00400000 */
  1752. #define GPIO_CRH_CNF13_1 (0x2U << GPIO_CRH_CNF13_Pos) /*!< 0x00800000 */
  1753. #define GPIO_CRH_CNF14_Pos (26U)
  1754. #define GPIO_CRH_CNF14_Msk (0x3U << GPIO_CRH_CNF14_Pos) /*!< 0x0C000000 */
  1755. #define GPIO_CRH_CNF14 GPIO_CRH_CNF14_Msk /*!< CNF14[1:0] bits (Port x configuration bits, pin 14) */
  1756. #define GPIO_CRH_CNF14_0 (0x1U << GPIO_CRH_CNF14_Pos) /*!< 0x04000000 */
  1757. #define GPIO_CRH_CNF14_1 (0x2U << GPIO_CRH_CNF14_Pos) /*!< 0x08000000 */
  1758. #define GPIO_CRH_CNF15_Pos (30U)
  1759. #define GPIO_CRH_CNF15_Msk (0x3U << GPIO_CRH_CNF15_Pos) /*!< 0xC0000000 */
  1760. #define GPIO_CRH_CNF15 GPIO_CRH_CNF15_Msk /*!< CNF15[1:0] bits (Port x configuration bits, pin 15) */
  1761. #define GPIO_CRH_CNF15_0 (0x1U << GPIO_CRH_CNF15_Pos) /*!< 0x40000000 */
  1762. #define GPIO_CRH_CNF15_1 (0x2U << GPIO_CRH_CNF15_Pos) /*!< 0x80000000 */
  1763. /*!<****************** Bit definition for GPIO_IDR register *******************/
  1764. #define GPIO_IDR_IDR0_Pos (0U)
  1765. #define GPIO_IDR_IDR0_Msk (0x1U << GPIO_IDR_IDR0_Pos) /*!< 0x00000001 */
  1766. #define GPIO_IDR_IDR0 GPIO_IDR_IDR0_Msk /*!< Port input data, bit 0 */
  1767. #define GPIO_IDR_IDR1_Pos (1U)
  1768. #define GPIO_IDR_IDR1_Msk (0x1U << GPIO_IDR_IDR1_Pos) /*!< 0x00000002 */
  1769. #define GPIO_IDR_IDR1 GPIO_IDR_IDR1_Msk /*!< Port input data, bit 1 */
  1770. #define GPIO_IDR_IDR2_Pos (2U)
  1771. #define GPIO_IDR_IDR2_Msk (0x1U << GPIO_IDR_IDR2_Pos) /*!< 0x00000004 */
  1772. #define GPIO_IDR_IDR2 GPIO_IDR_IDR2_Msk /*!< Port input data, bit 2 */
  1773. #define GPIO_IDR_IDR3_Pos (3U)
  1774. #define GPIO_IDR_IDR3_Msk (0x1U << GPIO_IDR_IDR3_Pos) /*!< 0x00000008 */
  1775. #define GPIO_IDR_IDR3 GPIO_IDR_IDR3_Msk /*!< Port input data, bit 3 */
  1776. #define GPIO_IDR_IDR4_Pos (4U)
  1777. #define GPIO_IDR_IDR4_Msk (0x1U << GPIO_IDR_IDR4_Pos) /*!< 0x00000010 */
  1778. #define GPIO_IDR_IDR4 GPIO_IDR_IDR4_Msk /*!< Port input data, bit 4 */
  1779. #define GPIO_IDR_IDR5_Pos (5U)
  1780. #define GPIO_IDR_IDR5_Msk (0x1U << GPIO_IDR_IDR5_Pos) /*!< 0x00000020 */
  1781. #define GPIO_IDR_IDR5 GPIO_IDR_IDR5_Msk /*!< Port input data, bit 5 */
  1782. #define GPIO_IDR_IDR6_Pos (6U)
  1783. #define GPIO_IDR_IDR6_Msk (0x1U << GPIO_IDR_IDR6_Pos) /*!< 0x00000040 */
  1784. #define GPIO_IDR_IDR6 GPIO_IDR_IDR6_Msk /*!< Port input data, bit 6 */
  1785. #define GPIO_IDR_IDR7_Pos (7U)
  1786. #define GPIO_IDR_IDR7_Msk (0x1U << GPIO_IDR_IDR7_Pos) /*!< 0x00000080 */
  1787. #define GPIO_IDR_IDR7 GPIO_IDR_IDR7_Msk /*!< Port input data, bit 7 */
  1788. #define GPIO_IDR_IDR8_Pos (8U)
  1789. #define GPIO_IDR_IDR8_Msk (0x1U << GPIO_IDR_IDR8_Pos) /*!< 0x00000100 */
  1790. #define GPIO_IDR_IDR8 GPIO_IDR_IDR8_Msk /*!< Port input data, bit 8 */
  1791. #define GPIO_IDR_IDR9_Pos (9U)
  1792. #define GPIO_IDR_IDR9_Msk (0x1U << GPIO_IDR_IDR9_Pos) /*!< 0x00000200 */
  1793. #define GPIO_IDR_IDR9 GPIO_IDR_IDR9_Msk /*!< Port input data, bit 9 */
  1794. #define GPIO_IDR_IDR10_Pos (10U)
  1795. #define GPIO_IDR_IDR10_Msk (0x1U << GPIO_IDR_IDR10_Pos) /*!< 0x00000400 */
  1796. #define GPIO_IDR_IDR10 GPIO_IDR_IDR10_Msk /*!< Port input data, bit 10 */
  1797. #define GPIO_IDR_IDR11_Pos (11U)
  1798. #define GPIO_IDR_IDR11_Msk (0x1U << GPIO_IDR_IDR11_Pos) /*!< 0x00000800 */
  1799. #define GPIO_IDR_IDR11 GPIO_IDR_IDR11_Msk /*!< Port input data, bit 11 */
  1800. #define GPIO_IDR_IDR12_Pos (12U)
  1801. #define GPIO_IDR_IDR12_Msk (0x1U << GPIO_IDR_IDR12_Pos) /*!< 0x00001000 */
  1802. #define GPIO_IDR_IDR12 GPIO_IDR_IDR12_Msk /*!< Port input data, bit 12 */
  1803. #define GPIO_IDR_IDR13_Pos (13U)
  1804. #define GPIO_IDR_IDR13_Msk (0x1U << GPIO_IDR_IDR13_Pos) /*!< 0x00002000 */
  1805. #define GPIO_IDR_IDR13 GPIO_IDR_IDR13_Msk /*!< Port input data, bit 13 */
  1806. #define GPIO_IDR_IDR14_Pos (14U)
  1807. #define GPIO_IDR_IDR14_Msk (0x1U << GPIO_IDR_IDR14_Pos) /*!< 0x00004000 */
  1808. #define GPIO_IDR_IDR14 GPIO_IDR_IDR14_Msk /*!< Port input data, bit 14 */
  1809. #define GPIO_IDR_IDR15_Pos (15U)
  1810. #define GPIO_IDR_IDR15_Msk (0x1U << GPIO_IDR_IDR15_Pos) /*!< 0x00008000 */
  1811. #define GPIO_IDR_IDR15 GPIO_IDR_IDR15_Msk /*!< Port input data, bit 15 */
  1812. /******************* Bit definition for GPIO_ODR register *******************/
  1813. #define GPIO_ODR_ODR0_Pos (0U)
  1814. #define GPIO_ODR_ODR0_Msk (0x1U << GPIO_ODR_ODR0_Pos) /*!< 0x00000001 */
  1815. #define GPIO_ODR_ODR0 GPIO_ODR_ODR0_Msk /*!< Port output data, bit 0 */
  1816. #define GPIO_ODR_ODR1_Pos (1U)
  1817. #define GPIO_ODR_ODR1_Msk (0x1U << GPIO_ODR_ODR1_Pos) /*!< 0x00000002 */
  1818. #define GPIO_ODR_ODR1 GPIO_ODR_ODR1_Msk /*!< Port output data, bit 1 */
  1819. #define GPIO_ODR_ODR2_Pos (2U)
  1820. #define GPIO_ODR_ODR2_Msk (0x1U << GPIO_ODR_ODR2_Pos) /*!< 0x00000004 */
  1821. #define GPIO_ODR_ODR2 GPIO_ODR_ODR2_Msk /*!< Port output data, bit 2 */
  1822. #define GPIO_ODR_ODR3_Pos (3U)
  1823. #define GPIO_ODR_ODR3_Msk (0x1U << GPIO_ODR_ODR3_Pos) /*!< 0x00000008 */
  1824. #define GPIO_ODR_ODR3 GPIO_ODR_ODR3_Msk /*!< Port output data, bit 3 */
  1825. #define GPIO_ODR_ODR4_Pos (4U)
  1826. #define GPIO_ODR_ODR4_Msk (0x1U << GPIO_ODR_ODR4_Pos) /*!< 0x00000010 */
  1827. #define GPIO_ODR_ODR4 GPIO_ODR_ODR4_Msk /*!< Port output data, bit 4 */
  1828. #define GPIO_ODR_ODR5_Pos (5U)
  1829. #define GPIO_ODR_ODR5_Msk (0x1U << GPIO_ODR_ODR5_Pos) /*!< 0x00000020 */
  1830. #define GPIO_ODR_ODR5 GPIO_ODR_ODR5_Msk /*!< Port output data, bit 5 */
  1831. #define GPIO_ODR_ODR6_Pos (6U)
  1832. #define GPIO_ODR_ODR6_Msk (0x1U << GPIO_ODR_ODR6_Pos) /*!< 0x00000040 */
  1833. #define GPIO_ODR_ODR6 GPIO_ODR_ODR6_Msk /*!< Port output data, bit 6 */
  1834. #define GPIO_ODR_ODR7_Pos (7U)
  1835. #define GPIO_ODR_ODR7_Msk (0x1U << GPIO_ODR_ODR7_Pos) /*!< 0x00000080 */
  1836. #define GPIO_ODR_ODR7 GPIO_ODR_ODR7_Msk /*!< Port output data, bit 7 */
  1837. #define GPIO_ODR_ODR8_Pos (8U)
  1838. #define GPIO_ODR_ODR8_Msk (0x1U << GPIO_ODR_ODR8_Pos) /*!< 0x00000100 */
  1839. #define GPIO_ODR_ODR8 GPIO_ODR_ODR8_Msk /*!< Port output data, bit 8 */
  1840. #define GPIO_ODR_ODR9_Pos (9U)
  1841. #define GPIO_ODR_ODR9_Msk (0x1U << GPIO_ODR_ODR9_Pos) /*!< 0x00000200 */
  1842. #define GPIO_ODR_ODR9 GPIO_ODR_ODR9_Msk /*!< Port output data, bit 9 */
  1843. #define GPIO_ODR_ODR10_Pos (10U)
  1844. #define GPIO_ODR_ODR10_Msk (0x1U << GPIO_ODR_ODR10_Pos) /*!< 0x00000400 */
  1845. #define GPIO_ODR_ODR10 GPIO_ODR_ODR10_Msk /*!< Port output data, bit 10 */
  1846. #define GPIO_ODR_ODR11_Pos (11U)
  1847. #define GPIO_ODR_ODR11_Msk (0x1U << GPIO_ODR_ODR11_Pos) /*!< 0x00000800 */
  1848. #define GPIO_ODR_ODR11 GPIO_ODR_ODR11_Msk /*!< Port output data, bit 11 */
  1849. #define GPIO_ODR_ODR12_Pos (12U)
  1850. #define GPIO_ODR_ODR12_Msk (0x1U << GPIO_ODR_ODR12_Pos) /*!< 0x00001000 */
  1851. #define GPIO_ODR_ODR12 GPIO_ODR_ODR12_Msk /*!< Port output data, bit 12 */
  1852. #define GPIO_ODR_ODR13_Pos (13U)
  1853. #define GPIO_ODR_ODR13_Msk (0x1U << GPIO_ODR_ODR13_Pos) /*!< 0x00002000 */
  1854. #define GPIO_ODR_ODR13 GPIO_ODR_ODR13_Msk /*!< Port output data, bit 13 */
  1855. #define GPIO_ODR_ODR14_Pos (14U)
  1856. #define GPIO_ODR_ODR14_Msk (0x1U << GPIO_ODR_ODR14_Pos) /*!< 0x00004000 */
  1857. #define GPIO_ODR_ODR14 GPIO_ODR_ODR14_Msk /*!< Port output data, bit 14 */
  1858. #define GPIO_ODR_ODR15_Pos (15U)
  1859. #define GPIO_ODR_ODR15_Msk (0x1U << GPIO_ODR_ODR15_Pos) /*!< 0x00008000 */
  1860. #define GPIO_ODR_ODR15 GPIO_ODR_ODR15_Msk /*!< Port output data, bit 15 */
  1861. /****************** Bit definition for GPIO_BSRR register *******************/
  1862. #define GPIO_BSRR_BS0_Pos (0U)
  1863. #define GPIO_BSRR_BS0_Msk (0x1U << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  1864. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk /*!< Port x Set bit 0 */
  1865. #define GPIO_BSRR_BS1_Pos (1U)
  1866. #define GPIO_BSRR_BS1_Msk (0x1U << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  1867. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk /*!< Port x Set bit 1 */
  1868. #define GPIO_BSRR_BS2_Pos (2U)
  1869. #define GPIO_BSRR_BS2_Msk (0x1U << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  1870. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk /*!< Port x Set bit 2 */
  1871. #define GPIO_BSRR_BS3_Pos (3U)
  1872. #define GPIO_BSRR_BS3_Msk (0x1U << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  1873. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk /*!< Port x Set bit 3 */
  1874. #define GPIO_BSRR_BS4_Pos (4U)
  1875. #define GPIO_BSRR_BS4_Msk (0x1U << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  1876. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk /*!< Port x Set bit 4 */
  1877. #define GPIO_BSRR_BS5_Pos (5U)
  1878. #define GPIO_BSRR_BS5_Msk (0x1U << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  1879. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk /*!< Port x Set bit 5 */
  1880. #define GPIO_BSRR_BS6_Pos (6U)
  1881. #define GPIO_BSRR_BS6_Msk (0x1U << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  1882. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk /*!< Port x Set bit 6 */
  1883. #define GPIO_BSRR_BS7_Pos (7U)
  1884. #define GPIO_BSRR_BS7_Msk (0x1U << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  1885. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk /*!< Port x Set bit 7 */
  1886. #define GPIO_BSRR_BS8_Pos (8U)
  1887. #define GPIO_BSRR_BS8_Msk (0x1U << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  1888. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk /*!< Port x Set bit 8 */
  1889. #define GPIO_BSRR_BS9_Pos (9U)
  1890. #define GPIO_BSRR_BS9_Msk (0x1U << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  1891. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk /*!< Port x Set bit 9 */
  1892. #define GPIO_BSRR_BS10_Pos (10U)
  1893. #define GPIO_BSRR_BS10_Msk (0x1U << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  1894. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk /*!< Port x Set bit 10 */
  1895. #define GPIO_BSRR_BS11_Pos (11U)
  1896. #define GPIO_BSRR_BS11_Msk (0x1U << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  1897. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk /*!< Port x Set bit 11 */
  1898. #define GPIO_BSRR_BS12_Pos (12U)
  1899. #define GPIO_BSRR_BS12_Msk (0x1U << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  1900. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk /*!< Port x Set bit 12 */
  1901. #define GPIO_BSRR_BS13_Pos (13U)
  1902. #define GPIO_BSRR_BS13_Msk (0x1U << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  1903. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk /*!< Port x Set bit 13 */
  1904. #define GPIO_BSRR_BS14_Pos (14U)
  1905. #define GPIO_BSRR_BS14_Msk (0x1U << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  1906. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk /*!< Port x Set bit 14 */
  1907. #define GPIO_BSRR_BS15_Pos (15U)
  1908. #define GPIO_BSRR_BS15_Msk (0x1U << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  1909. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk /*!< Port x Set bit 15 */
  1910. #define GPIO_BSRR_BR0_Pos (16U)
  1911. #define GPIO_BSRR_BR0_Msk (0x1U << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  1912. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk /*!< Port x Reset bit 0 */
  1913. #define GPIO_BSRR_BR1_Pos (17U)
  1914. #define GPIO_BSRR_BR1_Msk (0x1U << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  1915. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk /*!< Port x Reset bit 1 */
  1916. #define GPIO_BSRR_BR2_Pos (18U)
  1917. #define GPIO_BSRR_BR2_Msk (0x1U << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  1918. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk /*!< Port x Reset bit 2 */
  1919. #define GPIO_BSRR_BR3_Pos (19U)
  1920. #define GPIO_BSRR_BR3_Msk (0x1U << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  1921. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk /*!< Port x Reset bit 3 */
  1922. #define GPIO_BSRR_BR4_Pos (20U)
  1923. #define GPIO_BSRR_BR4_Msk (0x1U << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  1924. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk /*!< Port x Reset bit 4 */
  1925. #define GPIO_BSRR_BR5_Pos (21U)
  1926. #define GPIO_BSRR_BR5_Msk (0x1U << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  1927. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk /*!< Port x Reset bit 5 */
  1928. #define GPIO_BSRR_BR6_Pos (22U)
  1929. #define GPIO_BSRR_BR6_Msk (0x1U << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  1930. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk /*!< Port x Reset bit 6 */
  1931. #define GPIO_BSRR_BR7_Pos (23U)
  1932. #define GPIO_BSRR_BR7_Msk (0x1U << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  1933. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk /*!< Port x Reset bit 7 */
  1934. #define GPIO_BSRR_BR8_Pos (24U)
  1935. #define GPIO_BSRR_BR8_Msk (0x1U << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  1936. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk /*!< Port x Reset bit 8 */
  1937. #define GPIO_BSRR_BR9_Pos (25U)
  1938. #define GPIO_BSRR_BR9_Msk (0x1U << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  1939. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk /*!< Port x Reset bit 9 */
  1940. #define GPIO_BSRR_BR10_Pos (26U)
  1941. #define GPIO_BSRR_BR10_Msk (0x1U << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  1942. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk /*!< Port x Reset bit 10 */
  1943. #define GPIO_BSRR_BR11_Pos (27U)
  1944. #define GPIO_BSRR_BR11_Msk (0x1U << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  1945. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk /*!< Port x Reset bit 11 */
  1946. #define GPIO_BSRR_BR12_Pos (28U)
  1947. #define GPIO_BSRR_BR12_Msk (0x1U << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  1948. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk /*!< Port x Reset bit 12 */
  1949. #define GPIO_BSRR_BR13_Pos (29U)
  1950. #define GPIO_BSRR_BR13_Msk (0x1U << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  1951. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk /*!< Port x Reset bit 13 */
  1952. #define GPIO_BSRR_BR14_Pos (30U)
  1953. #define GPIO_BSRR_BR14_Msk (0x1U << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  1954. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk /*!< Port x Reset bit 14 */
  1955. #define GPIO_BSRR_BR15_Pos (31U)
  1956. #define GPIO_BSRR_BR15_Msk (0x1U << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  1957. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk /*!< Port x Reset bit 15 */
  1958. /******************* Bit definition for GPIO_BRR register *******************/
  1959. #define GPIO_BRR_BR0_Pos (0U)
  1960. #define GPIO_BRR_BR0_Msk (0x1U << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
  1961. #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk /*!< Port x Reset bit 0 */
  1962. #define GPIO_BRR_BR1_Pos (1U)
  1963. #define GPIO_BRR_BR1_Msk (0x1U << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
  1964. #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk /*!< Port x Reset bit 1 */
  1965. #define GPIO_BRR_BR2_Pos (2U)
  1966. #define GPIO_BRR_BR2_Msk (0x1U << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
  1967. #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk /*!< Port x Reset bit 2 */
  1968. #define GPIO_BRR_BR3_Pos (3U)
  1969. #define GPIO_BRR_BR3_Msk (0x1U << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
  1970. #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk /*!< Port x Reset bit 3 */
  1971. #define GPIO_BRR_BR4_Pos (4U)
  1972. #define GPIO_BRR_BR4_Msk (0x1U << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
  1973. #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk /*!< Port x Reset bit 4 */
  1974. #define GPIO_BRR_BR5_Pos (5U)
  1975. #define GPIO_BRR_BR5_Msk (0x1U << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
  1976. #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk /*!< Port x Reset bit 5 */
  1977. #define GPIO_BRR_BR6_Pos (6U)
  1978. #define GPIO_BRR_BR6_Msk (0x1U << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
  1979. #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk /*!< Port x Reset bit 6 */
  1980. #define GPIO_BRR_BR7_Pos (7U)
  1981. #define GPIO_BRR_BR7_Msk (0x1U << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
  1982. #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk /*!< Port x Reset bit 7 */
  1983. #define GPIO_BRR_BR8_Pos (8U)
  1984. #define GPIO_BRR_BR8_Msk (0x1U << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
  1985. #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk /*!< Port x Reset bit 8 */
  1986. #define GPIO_BRR_BR9_Pos (9U)
  1987. #define GPIO_BRR_BR9_Msk (0x1U << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
  1988. #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk /*!< Port x Reset bit 9 */
  1989. #define GPIO_BRR_BR10_Pos (10U)
  1990. #define GPIO_BRR_BR10_Msk (0x1U << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
  1991. #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk /*!< Port x Reset bit 10 */
  1992. #define GPIO_BRR_BR11_Pos (11U)
  1993. #define GPIO_BRR_BR11_Msk (0x1U << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
  1994. #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk /*!< Port x Reset bit 11 */
  1995. #define GPIO_BRR_BR12_Pos (12U)
  1996. #define GPIO_BRR_BR12_Msk (0x1U << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
  1997. #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk /*!< Port x Reset bit 12 */
  1998. #define GPIO_BRR_BR13_Pos (13U)
  1999. #define GPIO_BRR_BR13_Msk (0x1U << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
  2000. #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk /*!< Port x Reset bit 13 */
  2001. #define GPIO_BRR_BR14_Pos (14U)
  2002. #define GPIO_BRR_BR14_Msk (0x1U << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
  2003. #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk /*!< Port x Reset bit 14 */
  2004. #define GPIO_BRR_BR15_Pos (15U)
  2005. #define GPIO_BRR_BR15_Msk (0x1U << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
  2006. #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk /*!< Port x Reset bit 15 */
  2007. /****************** Bit definition for GPIO_LCKR register *******************/
  2008. #define GPIO_LCKR_LCK0_Pos (0U)
  2009. #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  2010. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk /*!< Port x Lock bit 0 */
  2011. #define GPIO_LCKR_LCK1_Pos (1U)
  2012. #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  2013. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk /*!< Port x Lock bit 1 */
  2014. #define GPIO_LCKR_LCK2_Pos (2U)
  2015. #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  2016. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk /*!< Port x Lock bit 2 */
  2017. #define GPIO_LCKR_LCK3_Pos (3U)
  2018. #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  2019. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk /*!< Port x Lock bit 3 */
  2020. #define GPIO_LCKR_LCK4_Pos (4U)
  2021. #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  2022. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk /*!< Port x Lock bit 4 */
  2023. #define GPIO_LCKR_LCK5_Pos (5U)
  2024. #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  2025. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk /*!< Port x Lock bit 5 */
  2026. #define GPIO_LCKR_LCK6_Pos (6U)
  2027. #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  2028. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk /*!< Port x Lock bit 6 */
  2029. #define GPIO_LCKR_LCK7_Pos (7U)
  2030. #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  2031. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk /*!< Port x Lock bit 7 */
  2032. #define GPIO_LCKR_LCK8_Pos (8U)
  2033. #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  2034. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk /*!< Port x Lock bit 8 */
  2035. #define GPIO_LCKR_LCK9_Pos (9U)
  2036. #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  2037. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk /*!< Port x Lock bit 9 */
  2038. #define GPIO_LCKR_LCK10_Pos (10U)
  2039. #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  2040. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk /*!< Port x Lock bit 10 */
  2041. #define GPIO_LCKR_LCK11_Pos (11U)
  2042. #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  2043. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk /*!< Port x Lock bit 11 */
  2044. #define GPIO_LCKR_LCK12_Pos (12U)
  2045. #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  2046. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk /*!< Port x Lock bit 12 */
  2047. #define GPIO_LCKR_LCK13_Pos (13U)
  2048. #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  2049. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk /*!< Port x Lock bit 13 */
  2050. #define GPIO_LCKR_LCK14_Pos (14U)
  2051. #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  2052. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk /*!< Port x Lock bit 14 */
  2053. #define GPIO_LCKR_LCK15_Pos (15U)
  2054. #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  2055. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk /*!< Port x Lock bit 15 */
  2056. #define GPIO_LCKR_LCKK_Pos (16U)
  2057. #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  2058. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk /*!< Lock key */
  2059. /*----------------------------------------------------------------------------*/
  2060. /****************** Bit definition for AFIO_EVCR register *******************/
  2061. #define AFIO_EVCR_PIN_Pos (0U)
  2062. #define AFIO_EVCR_PIN_Msk (0xFU << AFIO_EVCR_PIN_Pos) /*!< 0x0000000F */
  2063. #define AFIO_EVCR_PIN AFIO_EVCR_PIN_Msk /*!< PIN[3:0] bits (Pin selection) */
  2064. #define AFIO_EVCR_PIN_0 (0x1U << AFIO_EVCR_PIN_Pos) /*!< 0x00000001 */
  2065. #define AFIO_EVCR_PIN_1 (0x2U << AFIO_EVCR_PIN_Pos) /*!< 0x00000002 */
  2066. #define AFIO_EVCR_PIN_2 (0x4U << AFIO_EVCR_PIN_Pos) /*!< 0x00000004 */
  2067. #define AFIO_EVCR_PIN_3 (0x8U << AFIO_EVCR_PIN_Pos) /*!< 0x00000008 */
  2068. /*!< PIN configuration */
  2069. #define AFIO_EVCR_PIN_PX0 ((uint32_t)0x00000000) /*!< Pin 0 selected */
  2070. #define AFIO_EVCR_PIN_PX1_Pos (0U)
  2071. #define AFIO_EVCR_PIN_PX1_Msk (0x1U << AFIO_EVCR_PIN_PX1_Pos) /*!< 0x00000001 */
  2072. #define AFIO_EVCR_PIN_PX1 AFIO_EVCR_PIN_PX1_Msk /*!< Pin 1 selected */
  2073. #define AFIO_EVCR_PIN_PX2_Pos (1U)
  2074. #define AFIO_EVCR_PIN_PX2_Msk (0x1U << AFIO_EVCR_PIN_PX2_Pos) /*!< 0x00000002 */
  2075. #define AFIO_EVCR_PIN_PX2 AFIO_EVCR_PIN_PX2_Msk /*!< Pin 2 selected */
  2076. #define AFIO_EVCR_PIN_PX3_Pos (0U)
  2077. #define AFIO_EVCR_PIN_PX3_Msk (0x3U << AFIO_EVCR_PIN_PX3_Pos) /*!< 0x00000003 */
  2078. #define AFIO_EVCR_PIN_PX3 AFIO_EVCR_PIN_PX3_Msk /*!< Pin 3 selected */
  2079. #define AFIO_EVCR_PIN_PX4_Pos (2U)
  2080. #define AFIO_EVCR_PIN_PX4_Msk (0x1U << AFIO_EVCR_PIN_PX4_Pos) /*!< 0x00000004 */
  2081. #define AFIO_EVCR_PIN_PX4 AFIO_EVCR_PIN_PX4_Msk /*!< Pin 4 selected */
  2082. #define AFIO_EVCR_PIN_PX5_Pos (0U)
  2083. #define AFIO_EVCR_PIN_PX5_Msk (0x5U << AFIO_EVCR_PIN_PX5_Pos) /*!< 0x00000005 */
  2084. #define AFIO_EVCR_PIN_PX5 AFIO_EVCR_PIN_PX5_Msk /*!< Pin 5 selected */
  2085. #define AFIO_EVCR_PIN_PX6_Pos (1U)
  2086. #define AFIO_EVCR_PIN_PX6_Msk (0x3U << AFIO_EVCR_PIN_PX6_Pos) /*!< 0x00000006 */
  2087. #define AFIO_EVCR_PIN_PX6 AFIO_EVCR_PIN_PX6_Msk /*!< Pin 6 selected */
  2088. #define AFIO_EVCR_PIN_PX7_Pos (0U)
  2089. #define AFIO_EVCR_PIN_PX7_Msk (0x7U << AFIO_EVCR_PIN_PX7_Pos) /*!< 0x00000007 */
  2090. #define AFIO_EVCR_PIN_PX7 AFIO_EVCR_PIN_PX7_Msk /*!< Pin 7 selected */
  2091. #define AFIO_EVCR_PIN_PX8_Pos (3U)
  2092. #define AFIO_EVCR_PIN_PX8_Msk (0x1U << AFIO_EVCR_PIN_PX8_Pos) /*!< 0x00000008 */
  2093. #define AFIO_EVCR_PIN_PX8 AFIO_EVCR_PIN_PX8_Msk /*!< Pin 8 selected */
  2094. #define AFIO_EVCR_PIN_PX9_Pos (0U)
  2095. #define AFIO_EVCR_PIN_PX9_Msk (0x9U << AFIO_EVCR_PIN_PX9_Pos) /*!< 0x00000009 */
  2096. #define AFIO_EVCR_PIN_PX9 AFIO_EVCR_PIN_PX9_Msk /*!< Pin 9 selected */
  2097. #define AFIO_EVCR_PIN_PX10_Pos (1U)
  2098. #define AFIO_EVCR_PIN_PX10_Msk (0x5U << AFIO_EVCR_PIN_PX10_Pos) /*!< 0x0000000A */
  2099. #define AFIO_EVCR_PIN_PX10 AFIO_EVCR_PIN_PX10_Msk /*!< Pin 10 selected */
  2100. #define AFIO_EVCR_PIN_PX11_Pos (0U)
  2101. #define AFIO_EVCR_PIN_PX11_Msk (0xBU << AFIO_EVCR_PIN_PX11_Pos) /*!< 0x0000000B */
  2102. #define AFIO_EVCR_PIN_PX11 AFIO_EVCR_PIN_PX11_Msk /*!< Pin 11 selected */
  2103. #define AFIO_EVCR_PIN_PX12_Pos (2U)
  2104. #define AFIO_EVCR_PIN_PX12_Msk (0x3U << AFIO_EVCR_PIN_PX12_Pos) /*!< 0x0000000C */
  2105. #define AFIO_EVCR_PIN_PX12 AFIO_EVCR_PIN_PX12_Msk /*!< Pin 12 selected */
  2106. #define AFIO_EVCR_PIN_PX13_Pos (0U)
  2107. #define AFIO_EVCR_PIN_PX13_Msk (0xDU << AFIO_EVCR_PIN_PX13_Pos) /*!< 0x0000000D */
  2108. #define AFIO_EVCR_PIN_PX13 AFIO_EVCR_PIN_PX13_Msk /*!< Pin 13 selected */
  2109. #define AFIO_EVCR_PIN_PX14_Pos (1U)
  2110. #define AFIO_EVCR_PIN_PX14_Msk (0x7U << AFIO_EVCR_PIN_PX14_Pos) /*!< 0x0000000E */
  2111. #define AFIO_EVCR_PIN_PX14 AFIO_EVCR_PIN_PX14_Msk /*!< Pin 14 selected */
  2112. #define AFIO_EVCR_PIN_PX15_Pos (0U)
  2113. #define AFIO_EVCR_PIN_PX15_Msk (0xFU << AFIO_EVCR_PIN_PX15_Pos) /*!< 0x0000000F */
  2114. #define AFIO_EVCR_PIN_PX15 AFIO_EVCR_PIN_PX15_Msk /*!< Pin 15 selected */
  2115. #define AFIO_EVCR_PORT_Pos (4U)
  2116. #define AFIO_EVCR_PORT_Msk (0x7U << AFIO_EVCR_PORT_Pos) /*!< 0x00000070 */
  2117. #define AFIO_EVCR_PORT AFIO_EVCR_PORT_Msk /*!< PORT[2:0] bits (Port selection) */
  2118. #define AFIO_EVCR_PORT_0 (0x1U << AFIO_EVCR_PORT_Pos) /*!< 0x00000010 */
  2119. #define AFIO_EVCR_PORT_1 (0x2U << AFIO_EVCR_PORT_Pos) /*!< 0x00000020 */
  2120. #define AFIO_EVCR_PORT_2 (0x4U << AFIO_EVCR_PORT_Pos) /*!< 0x00000040 */
  2121. /*!< PORT configuration */
  2122. #define AFIO_EVCR_PORT_PA ((uint32_t)0x00000000) /*!< Port A selected */
  2123. #define AFIO_EVCR_PORT_PB_Pos (4U)
  2124. #define AFIO_EVCR_PORT_PB_Msk (0x1U << AFIO_EVCR_PORT_PB_Pos) /*!< 0x00000010 */
  2125. #define AFIO_EVCR_PORT_PB AFIO_EVCR_PORT_PB_Msk /*!< Port B selected */
  2126. #define AFIO_EVCR_PORT_PC_Pos (5U)
  2127. #define AFIO_EVCR_PORT_PC_Msk (0x1U << AFIO_EVCR_PORT_PC_Pos) /*!< 0x00000020 */
  2128. #define AFIO_EVCR_PORT_PC AFIO_EVCR_PORT_PC_Msk /*!< Port C selected */
  2129. #define AFIO_EVCR_PORT_PD_Pos (4U)
  2130. #define AFIO_EVCR_PORT_PD_Msk (0x3U << AFIO_EVCR_PORT_PD_Pos) /*!< 0x00000030 */
  2131. #define AFIO_EVCR_PORT_PD AFIO_EVCR_PORT_PD_Msk /*!< Port D selected */
  2132. #define AFIO_EVCR_PORT_PE_Pos (6U)
  2133. #define AFIO_EVCR_PORT_PE_Msk (0x1U << AFIO_EVCR_PORT_PE_Pos) /*!< 0x00000040 */
  2134. #define AFIO_EVCR_PORT_PE AFIO_EVCR_PORT_PE_Msk /*!< Port E selected */
  2135. #define AFIO_EVCR_EVOE_Pos (7U)
  2136. #define AFIO_EVCR_EVOE_Msk (0x1U << AFIO_EVCR_EVOE_Pos) /*!< 0x00000080 */
  2137. #define AFIO_EVCR_EVOE AFIO_EVCR_EVOE_Msk /*!< Event Output Enable */
  2138. /****************** Bit definition for AFIO_MAPR register *******************/
  2139. #define AFIO_MAPR_SPI1_REMAP_Pos (0U)
  2140. #define AFIO_MAPR_SPI1_REMAP_Msk (0x1U << AFIO_MAPR_SPI1_REMAP_Pos) /*!< 0x00000001 */
  2141. #define AFIO_MAPR_SPI1_REMAP AFIO_MAPR_SPI1_REMAP_Msk /*!< SPI1 remapping */
  2142. #define AFIO_MAPR_I2C1_REMAP_Pos (1U)
  2143. #define AFIO_MAPR_I2C1_REMAP_Msk (0x1U << AFIO_MAPR_I2C1_REMAP_Pos) /*!< 0x00000002 */
  2144. #define AFIO_MAPR_I2C1_REMAP AFIO_MAPR_I2C1_REMAP_Msk /*!< I2C1 remapping */
  2145. #define AFIO_MAPR_USART1_REMAP_Pos (2U)
  2146. #define AFIO_MAPR_USART1_REMAP_Msk (0x1U << AFIO_MAPR_USART1_REMAP_Pos) /*!< 0x00000004 */
  2147. #define AFIO_MAPR_USART1_REMAP AFIO_MAPR_USART1_REMAP_Msk /*!< USART1 remapping */
  2148. #define AFIO_MAPR_USART2_REMAP_Pos (3U)
  2149. #define AFIO_MAPR_USART2_REMAP_Msk (0x1U << AFIO_MAPR_USART2_REMAP_Pos) /*!< 0x00000008 */
  2150. #define AFIO_MAPR_USART2_REMAP AFIO_MAPR_USART2_REMAP_Msk /*!< USART2 remapping */
  2151. #define AFIO_MAPR_USART3_REMAP_Pos (4U)
  2152. #define AFIO_MAPR_USART3_REMAP_Msk (0x3U << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000030 */
  2153. #define AFIO_MAPR_USART3_REMAP AFIO_MAPR_USART3_REMAP_Msk /*!< USART3_REMAP[1:0] bits (USART3 remapping) */
  2154. #define AFIO_MAPR_USART3_REMAP_0 (0x1U << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000010 */
  2155. #define AFIO_MAPR_USART3_REMAP_1 (0x2U << AFIO_MAPR_USART3_REMAP_Pos) /*!< 0x00000020 */
  2156. /* USART3_REMAP configuration */
  2157. #define AFIO_MAPR_USART3_REMAP_NOREMAP ((uint32_t)0x00000000) /*!< No remap (TX/PB10, RX/PB11, CK/PB12, CTS/PB13, RTS/PB14) */
  2158. #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos (4U)
  2159. #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000010 */
  2160. #define AFIO_MAPR_USART3_REMAP_PARTIALREMAP AFIO_MAPR_USART3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (TX/PC10, RX/PC11, CK/PC12, CTS/PB13, RTS/PB14) */
  2161. #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos (4U)
  2162. #define AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_USART3_REMAP_FULLREMAP_Pos) /*!< 0x00000030 */
  2163. #define AFIO_MAPR_USART3_REMAP_FULLREMAP AFIO_MAPR_USART3_REMAP_FULLREMAP_Msk /*!< Full remap (TX/PD8, RX/PD9, CK/PD10, CTS/PD11, RTS/PD12) */
  2164. #define AFIO_MAPR_TIM1_REMAP_Pos (6U)
  2165. #define AFIO_MAPR_TIM1_REMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x000000C0 */
  2166. #define AFIO_MAPR_TIM1_REMAP AFIO_MAPR_TIM1_REMAP_Msk /*!< TIM1_REMAP[1:0] bits (TIM1 remapping) */
  2167. #define AFIO_MAPR_TIM1_REMAP_0 (0x1U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000040 */
  2168. #define AFIO_MAPR_TIM1_REMAP_1 (0x2U << AFIO_MAPR_TIM1_REMAP_Pos) /*!< 0x00000080 */
  2169. /*!< TIM1_REMAP configuration */
  2170. #define AFIO_MAPR_TIM1_REMAP_NOREMAP ((uint32_t)0x00000000) /*!< No remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PB12, CH1N/PB13, CH2N/PB14, CH3N/PB15) */
  2171. #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos (6U)
  2172. #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Pos) /*!< 0x00000040 */
  2173. #define AFIO_MAPR_TIM1_REMAP_PARTIALREMAP AFIO_MAPR_TIM1_REMAP_PARTIALREMAP_Msk /*!< Partial remap (ETR/PA12, CH1/PA8, CH2/PA9, CH3/PA10, CH4/PA11, BKIN/PA6, CH1N/PA7, CH2N/PB0, CH3N/PB1) */
  2174. #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos (6U)
  2175. #define AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM1_REMAP_FULLREMAP_Pos) /*!< 0x000000C0 */
  2176. #define AFIO_MAPR_TIM1_REMAP_FULLREMAP AFIO_MAPR_TIM1_REMAP_FULLREMAP_Msk /*!< Full remap (ETR/PE7, CH1/PE9, CH2/PE11, CH3/PE13, CH4/PE14, BKIN/PE15, CH1N/PE8, CH2N/PE10, CH3N/PE12) */
  2177. #define AFIO_MAPR_TIM2_REMAP_Pos (8U)
  2178. #define AFIO_MAPR_TIM2_REMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000300 */
  2179. #define AFIO_MAPR_TIM2_REMAP AFIO_MAPR_TIM2_REMAP_Msk /*!< TIM2_REMAP[1:0] bits (TIM2 remapping) */
  2180. #define AFIO_MAPR_TIM2_REMAP_0 (0x1U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000100 */
  2181. #define AFIO_MAPR_TIM2_REMAP_1 (0x2U << AFIO_MAPR_TIM2_REMAP_Pos) /*!< 0x00000200 */
  2182. /*!< TIM2_REMAP configuration */
  2183. #define AFIO_MAPR_TIM2_REMAP_NOREMAP ((uint32_t)0x00000000) /*!< No remap (CH1/ETR/PA0, CH2/PA1, CH3/PA2, CH4/PA3) */
  2184. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos (8U)
  2185. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Pos) /*!< 0x00000100 */
  2186. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP1_Msk /*!< Partial remap (CH1/ETR/PA15, CH2/PB3, CH3/PA2, CH4/PA3) */
  2187. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos (9U)
  2188. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk (0x1U << AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Pos) /*!< 0x00000200 */
  2189. #define AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2 AFIO_MAPR_TIM2_REMAP_PARTIALREMAP2_Msk /*!< Partial remap (CH1/ETR/PA0, CH2/PA1, CH3/PB10, CH4/PB11) */
  2190. #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos (8U)
  2191. #define AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM2_REMAP_FULLREMAP_Pos) /*!< 0x00000300 */
  2192. #define AFIO_MAPR_TIM2_REMAP_FULLREMAP AFIO_MAPR_TIM2_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/ETR/PA15, CH2/PB3, CH3/PB10, CH4/PB11) */
  2193. #define AFIO_MAPR_TIM3_REMAP_Pos (10U)
  2194. #define AFIO_MAPR_TIM3_REMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000C00 */
  2195. #define AFIO_MAPR_TIM3_REMAP AFIO_MAPR_TIM3_REMAP_Msk /*!< TIM3_REMAP[1:0] bits (TIM3 remapping) */
  2196. #define AFIO_MAPR_TIM3_REMAP_0 (0x1U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000400 */
  2197. #define AFIO_MAPR_TIM3_REMAP_1 (0x2U << AFIO_MAPR_TIM3_REMAP_Pos) /*!< 0x00000800 */
  2198. /*!< TIM3_REMAP configuration */
  2199. #define AFIO_MAPR_TIM3_REMAP_NOREMAP ((uint32_t)0x00000000) /*!< No remap (CH1/PA6, CH2/PA7, CH3/PB0, CH4/PB1) */
  2200. #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos (11U)
  2201. #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk (0x1U << AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Pos) /*!< 0x00000800 */
  2202. #define AFIO_MAPR_TIM3_REMAP_PARTIALREMAP AFIO_MAPR_TIM3_REMAP_PARTIALREMAP_Msk /*!< Partial remap (CH1/PB4, CH2/PB5, CH3/PB0, CH4/PB1) */
  2203. #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos (10U)
  2204. #define AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk (0x3U << AFIO_MAPR_TIM3_REMAP_FULLREMAP_Pos) /*!< 0x00000C00 */
  2205. #define AFIO_MAPR_TIM3_REMAP_FULLREMAP AFIO_MAPR_TIM3_REMAP_FULLREMAP_Msk /*!< Full remap (CH1/PC6, CH2/PC7, CH3/PC8, CH4/PC9) */
  2206. #define AFIO_MAPR_TIM4_REMAP_Pos (12U)
  2207. #define AFIO_MAPR_TIM4_REMAP_Msk (0x1U << AFIO_MAPR_TIM4_REMAP_Pos) /*!< 0x00001000 */
  2208. #define AFIO_MAPR_TIM4_REMAP AFIO_MAPR_TIM4_REMAP_Msk /*!< TIM4_REMAP bit (TIM4 remapping) */
  2209. #define AFIO_MAPR_PD01_REMAP_Pos (15U)
  2210. #define AFIO_MAPR_PD01_REMAP_Msk (0x1U << AFIO_MAPR_PD01_REMAP_Pos) /*!< 0x00008000 */
  2211. #define AFIO_MAPR_PD01_REMAP AFIO_MAPR_PD01_REMAP_Msk /*!< Port D0/Port D1 mapping on OSC_IN/OSC_OUT */
  2212. #define AFIO_MAPR_TIM5CH4_IREMAP_Pos (16U)
  2213. #define AFIO_MAPR_TIM5CH4_IREMAP_Msk (0x1U << AFIO_MAPR_TIM5CH4_IREMAP_Pos) /*!< 0x00010000 */
  2214. #define AFIO_MAPR_TIM5CH4_IREMAP AFIO_MAPR_TIM5CH4_IREMAP_Msk /*!< TIM5 Channel4 Internal Remap */
  2215. /*!< SWJ_CFG configuration */
  2216. #define AFIO_MAPR_SWJ_CFG_Pos (24U)
  2217. #define AFIO_MAPR_SWJ_CFG_Msk (0x7U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x07000000 */
  2218. #define AFIO_MAPR_SWJ_CFG AFIO_MAPR_SWJ_CFG_Msk /*!< SWJ_CFG[2:0] bits (Serial Wire JTAG configuration) */
  2219. #define AFIO_MAPR_SWJ_CFG_0 (0x1U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x01000000 */
  2220. #define AFIO_MAPR_SWJ_CFG_1 (0x2U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x02000000 */
  2221. #define AFIO_MAPR_SWJ_CFG_2 (0x4U << AFIO_MAPR_SWJ_CFG_Pos) /*!< 0x04000000 */
  2222. #define AFIO_MAPR_SWJ_CFG_RESET ((uint32_t)0x00000000) /*!< Full SWJ (JTAG-DP + SW-DP) : Reset State */
  2223. #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos (24U)
  2224. #define AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk (0x1U << AFIO_MAPR_SWJ_CFG_NOJNTRST_Pos) /*!< 0x01000000 */
  2225. #define AFIO_MAPR_SWJ_CFG_NOJNTRST AFIO_MAPR_SWJ_CFG_NOJNTRST_Msk /*!< Full SWJ (JTAG-DP + SW-DP) but without JNTRST */
  2226. #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos (25U)
  2227. #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Pos) /*!< 0x02000000 */
  2228. #define AFIO_MAPR_SWJ_CFG_JTAGDISABLE AFIO_MAPR_SWJ_CFG_JTAGDISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Enabled */
  2229. #define AFIO_MAPR_SWJ_CFG_DISABLE_Pos (26U)
  2230. #define AFIO_MAPR_SWJ_CFG_DISABLE_Msk (0x1U << AFIO_MAPR_SWJ_CFG_DISABLE_Pos) /*!< 0x04000000 */
  2231. #define AFIO_MAPR_SWJ_CFG_DISABLE AFIO_MAPR_SWJ_CFG_DISABLE_Msk /*!< JTAG-DP Disabled and SW-DP Disabled */
  2232. /***************** Bit definition for AFIO_EXTICR1 register *****************/
  2233. #define AFIO_EXTICR1_EXTI0_Pos (0U)
  2234. #define AFIO_EXTICR1_EXTI0_Msk (0xFU << AFIO_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  2235. #define AFIO_EXTICR1_EXTI0 AFIO_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
  2236. #define AFIO_EXTICR1_EXTI1_Pos (4U)
  2237. #define AFIO_EXTICR1_EXTI1_Msk (0xFU << AFIO_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  2238. #define AFIO_EXTICR1_EXTI1 AFIO_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
  2239. #define AFIO_EXTICR1_EXTI2_Pos (8U)
  2240. #define AFIO_EXTICR1_EXTI2_Msk (0xFU << AFIO_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  2241. #define AFIO_EXTICR1_EXTI2 AFIO_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
  2242. #define AFIO_EXTICR1_EXTI3_Pos (12U)
  2243. #define AFIO_EXTICR1_EXTI3_Msk (0xFU << AFIO_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  2244. #define AFIO_EXTICR1_EXTI3 AFIO_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
  2245. /*!< EXTI0 configuration */
  2246. #define AFIO_EXTICR1_EXTI0_PA ((uint32_t)0x00000000) /*!< PA[0] pin */
  2247. #define AFIO_EXTICR1_EXTI0_PB_Pos (0U)
  2248. #define AFIO_EXTICR1_EXTI0_PB_Msk (0x1U << AFIO_EXTICR1_EXTI0_PB_Pos) /*!< 0x00000001 */
  2249. #define AFIO_EXTICR1_EXTI0_PB AFIO_EXTICR1_EXTI0_PB_Msk /*!< PB[0] pin */
  2250. #define AFIO_EXTICR1_EXTI0_PC_Pos (1U)
  2251. #define AFIO_EXTICR1_EXTI0_PC_Msk (0x1U << AFIO_EXTICR1_EXTI0_PC_Pos) /*!< 0x00000002 */
  2252. #define AFIO_EXTICR1_EXTI0_PC AFIO_EXTICR1_EXTI0_PC_Msk /*!< PC[0] pin */
  2253. #define AFIO_EXTICR1_EXTI0_PD_Pos (0U)
  2254. #define AFIO_EXTICR1_EXTI0_PD_Msk (0x3U << AFIO_EXTICR1_EXTI0_PD_Pos) /*!< 0x00000003 */
  2255. #define AFIO_EXTICR1_EXTI0_PD AFIO_EXTICR1_EXTI0_PD_Msk /*!< PD[0] pin */
  2256. #define AFIO_EXTICR1_EXTI0_PE_Pos (2U)
  2257. #define AFIO_EXTICR1_EXTI0_PE_Msk (0x1U << AFIO_EXTICR1_EXTI0_PE_Pos) /*!< 0x00000004 */
  2258. #define AFIO_EXTICR1_EXTI0_PE AFIO_EXTICR1_EXTI0_PE_Msk /*!< PE[0] pin */
  2259. #define AFIO_EXTICR1_EXTI0_PF_Pos (0U)
  2260. #define AFIO_EXTICR1_EXTI0_PF_Msk (0x5U << AFIO_EXTICR1_EXTI0_PF_Pos) /*!< 0x00000005 */
  2261. #define AFIO_EXTICR1_EXTI0_PF AFIO_EXTICR1_EXTI0_PF_Msk /*!< PF[0] pin */
  2262. #define AFIO_EXTICR1_EXTI0_PG_Pos (1U)
  2263. #define AFIO_EXTICR1_EXTI0_PG_Msk (0x3U << AFIO_EXTICR1_EXTI0_PG_Pos) /*!< 0x00000006 */
  2264. #define AFIO_EXTICR1_EXTI0_PG AFIO_EXTICR1_EXTI0_PG_Msk /*!< PG[0] pin */
  2265. /*!< EXTI1 configuration */
  2266. #define AFIO_EXTICR1_EXTI1_PA ((uint32_t)0x00000000) /*!< PA[1] pin */
  2267. #define AFIO_EXTICR1_EXTI1_PB_Pos (4U)
  2268. #define AFIO_EXTICR1_EXTI1_PB_Msk (0x1U << AFIO_EXTICR1_EXTI1_PB_Pos) /*!< 0x00000010 */
  2269. #define AFIO_EXTICR1_EXTI1_PB AFIO_EXTICR1_EXTI1_PB_Msk /*!< PB[1] pin */
  2270. #define AFIO_EXTICR1_EXTI1_PC_Pos (5U)
  2271. #define AFIO_EXTICR1_EXTI1_PC_Msk (0x1U << AFIO_EXTICR1_EXTI1_PC_Pos) /*!< 0x00000020 */
  2272. #define AFIO_EXTICR1_EXTI1_PC AFIO_EXTICR1_EXTI1_PC_Msk /*!< PC[1] pin */
  2273. #define AFIO_EXTICR1_EXTI1_PD_Pos (4U)
  2274. #define AFIO_EXTICR1_EXTI1_PD_Msk (0x3U << AFIO_EXTICR1_EXTI1_PD_Pos) /*!< 0x00000030 */
  2275. #define AFIO_EXTICR1_EXTI1_PD AFIO_EXTICR1_EXTI1_PD_Msk /*!< PD[1] pin */
  2276. #define AFIO_EXTICR1_EXTI1_PE_Pos (6U)
  2277. #define AFIO_EXTICR1_EXTI1_PE_Msk (0x1U << AFIO_EXTICR1_EXTI1_PE_Pos) /*!< 0x00000040 */
  2278. #define AFIO_EXTICR1_EXTI1_PE AFIO_EXTICR1_EXTI1_PE_Msk /*!< PE[1] pin */
  2279. #define AFIO_EXTICR1_EXTI1_PF_Pos (4U)
  2280. #define AFIO_EXTICR1_EXTI1_PF_Msk (0x5U << AFIO_EXTICR1_EXTI1_PF_Pos) /*!< 0x00000050 */
  2281. #define AFIO_EXTICR1_EXTI1_PF AFIO_EXTICR1_EXTI1_PF_Msk /*!< PF[1] pin */
  2282. #define AFIO_EXTICR1_EXTI1_PG_Pos (5U)
  2283. #define AFIO_EXTICR1_EXTI1_PG_Msk (0x3U << AFIO_EXTICR1_EXTI1_PG_Pos) /*!< 0x00000060 */
  2284. #define AFIO_EXTICR1_EXTI1_PG AFIO_EXTICR1_EXTI1_PG_Msk /*!< PG[1] pin */
  2285. /*!< EXTI2 configuration */
  2286. #define AFIO_EXTICR1_EXTI2_PA ((uint32_t)0x00000000) /*!< PA[2] pin */
  2287. #define AFIO_EXTICR1_EXTI2_PB_Pos (8U)
  2288. #define AFIO_EXTICR1_EXTI2_PB_Msk (0x1U << AFIO_EXTICR1_EXTI2_PB_Pos) /*!< 0x00000100 */
  2289. #define AFIO_EXTICR1_EXTI2_PB AFIO_EXTICR1_EXTI2_PB_Msk /*!< PB[2] pin */
  2290. #define AFIO_EXTICR1_EXTI2_PC_Pos (9U)
  2291. #define AFIO_EXTICR1_EXTI2_PC_Msk (0x1U << AFIO_EXTICR1_EXTI2_PC_Pos) /*!< 0x00000200 */
  2292. #define AFIO_EXTICR1_EXTI2_PC AFIO_EXTICR1_EXTI2_PC_Msk /*!< PC[2] pin */
  2293. #define AFIO_EXTICR1_EXTI2_PD_Pos (8U)
  2294. #define AFIO_EXTICR1_EXTI2_PD_Msk (0x3U << AFIO_EXTICR1_EXTI2_PD_Pos) /*!< 0x00000300 */
  2295. #define AFIO_EXTICR1_EXTI2_PD AFIO_EXTICR1_EXTI2_PD_Msk /*!< PD[2] pin */
  2296. #define AFIO_EXTICR1_EXTI2_PE_Pos (10U)
  2297. #define AFIO_EXTICR1_EXTI2_PE_Msk (0x1U << AFIO_EXTICR1_EXTI2_PE_Pos) /*!< 0x00000400 */
  2298. #define AFIO_EXTICR1_EXTI2_PE AFIO_EXTICR1_EXTI2_PE_Msk /*!< PE[2] pin */
  2299. #define AFIO_EXTICR1_EXTI2_PF_Pos (8U)
  2300. #define AFIO_EXTICR1_EXTI2_PF_Msk (0x5U << AFIO_EXTICR1_EXTI2_PF_Pos) /*!< 0x00000500 */
  2301. #define AFIO_EXTICR1_EXTI2_PF AFIO_EXTICR1_EXTI2_PF_Msk /*!< PF[2] pin */
  2302. #define AFIO_EXTICR1_EXTI2_PG_Pos (9U)
  2303. #define AFIO_EXTICR1_EXTI2_PG_Msk (0x3U << AFIO_EXTICR1_EXTI2_PG_Pos) /*!< 0x00000600 */
  2304. #define AFIO_EXTICR1_EXTI2_PG AFIO_EXTICR1_EXTI2_PG_Msk /*!< PG[2] pin */
  2305. /*!< EXTI3 configuration */
  2306. #define AFIO_EXTICR1_EXTI3_PA ((uint32_t)0x00000000) /*!< PA[3] pin */
  2307. #define AFIO_EXTICR1_EXTI3_PB_Pos (12U)
  2308. #define AFIO_EXTICR1_EXTI3_PB_Msk (0x1U << AFIO_EXTICR1_EXTI3_PB_Pos) /*!< 0x00001000 */
  2309. #define AFIO_EXTICR1_EXTI3_PB AFIO_EXTICR1_EXTI3_PB_Msk /*!< PB[3] pin */
  2310. #define AFIO_EXTICR1_EXTI3_PC_Pos (13U)
  2311. #define AFIO_EXTICR1_EXTI3_PC_Msk (0x1U << AFIO_EXTICR1_EXTI3_PC_Pos) /*!< 0x00002000 */
  2312. #define AFIO_EXTICR1_EXTI3_PC AFIO_EXTICR1_EXTI3_PC_Msk /*!< PC[3] pin */
  2313. #define AFIO_EXTICR1_EXTI3_PD_Pos (12U)
  2314. #define AFIO_EXTICR1_EXTI3_PD_Msk (0x3U << AFIO_EXTICR1_EXTI3_PD_Pos) /*!< 0x00003000 */
  2315. #define AFIO_EXTICR1_EXTI3_PD AFIO_EXTICR1_EXTI3_PD_Msk /*!< PD[3] pin */
  2316. #define AFIO_EXTICR1_EXTI3_PE_Pos (14U)
  2317. #define AFIO_EXTICR1_EXTI3_PE_Msk (0x1U << AFIO_EXTICR1_EXTI3_PE_Pos) /*!< 0x00004000 */
  2318. #define AFIO_EXTICR1_EXTI3_PE AFIO_EXTICR1_EXTI3_PE_Msk /*!< PE[3] pin */
  2319. #define AFIO_EXTICR1_EXTI3_PF_Pos (12U)
  2320. #define AFIO_EXTICR1_EXTI3_PF_Msk (0x5U << AFIO_EXTICR1_EXTI3_PF_Pos) /*!< 0x00005000 */
  2321. #define AFIO_EXTICR1_EXTI3_PF AFIO_EXTICR1_EXTI3_PF_Msk /*!< PF[3] pin */
  2322. #define AFIO_EXTICR1_EXTI3_PG_Pos (13U)
  2323. #define AFIO_EXTICR1_EXTI3_PG_Msk (0x3U << AFIO_EXTICR1_EXTI3_PG_Pos) /*!< 0x00006000 */
  2324. #define AFIO_EXTICR1_EXTI3_PG AFIO_EXTICR1_EXTI3_PG_Msk /*!< PG[3] pin */
  2325. /***************** Bit definition for AFIO_EXTICR2 register *****************/
  2326. #define AFIO_EXTICR2_EXTI4_Pos (0U)
  2327. #define AFIO_EXTICR2_EXTI4_Msk (0xFU << AFIO_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  2328. #define AFIO_EXTICR2_EXTI4 AFIO_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
  2329. #define AFIO_EXTICR2_EXTI5_Pos (4U)
  2330. #define AFIO_EXTICR2_EXTI5_Msk (0xFU << AFIO_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  2331. #define AFIO_EXTICR2_EXTI5 AFIO_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
  2332. #define AFIO_EXTICR2_EXTI6_Pos (8U)
  2333. #define AFIO_EXTICR2_EXTI6_Msk (0xFU << AFIO_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  2334. #define AFIO_EXTICR2_EXTI6 AFIO_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
  2335. #define AFIO_EXTICR2_EXTI7_Pos (12U)
  2336. #define AFIO_EXTICR2_EXTI7_Msk (0xFU << AFIO_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  2337. #define AFIO_EXTICR2_EXTI7 AFIO_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
  2338. /*!< EXTI4 configuration */
  2339. #define AFIO_EXTICR2_EXTI4_PA ((uint32_t)0x00000000) /*!< PA[4] pin */
  2340. #define AFIO_EXTICR2_EXTI4_PB_Pos (0U)
  2341. #define AFIO_EXTICR2_EXTI4_PB_Msk (0x1U << AFIO_EXTICR2_EXTI4_PB_Pos) /*!< 0x00000001 */
  2342. #define AFIO_EXTICR2_EXTI4_PB AFIO_EXTICR2_EXTI4_PB_Msk /*!< PB[4] pin */
  2343. #define AFIO_EXTICR2_EXTI4_PC_Pos (1U)
  2344. #define AFIO_EXTICR2_EXTI4_PC_Msk (0x1U << AFIO_EXTICR2_EXTI4_PC_Pos) /*!< 0x00000002 */
  2345. #define AFIO_EXTICR2_EXTI4_PC AFIO_EXTICR2_EXTI4_PC_Msk /*!< PC[4] pin */
  2346. #define AFIO_EXTICR2_EXTI4_PD_Pos (0U)
  2347. #define AFIO_EXTICR2_EXTI4_PD_Msk (0x3U << AFIO_EXTICR2_EXTI4_PD_Pos) /*!< 0x00000003 */
  2348. #define AFIO_EXTICR2_EXTI4_PD AFIO_EXTICR2_EXTI4_PD_Msk /*!< PD[4] pin */
  2349. #define AFIO_EXTICR2_EXTI4_PE_Pos (2U)
  2350. #define AFIO_EXTICR2_EXTI4_PE_Msk (0x1U << AFIO_EXTICR2_EXTI4_PE_Pos) /*!< 0x00000004 */
  2351. #define AFIO_EXTICR2_EXTI4_PE AFIO_EXTICR2_EXTI4_PE_Msk /*!< PE[4] pin */
  2352. #define AFIO_EXTICR2_EXTI4_PF_Pos (0U)
  2353. #define AFIO_EXTICR2_EXTI4_PF_Msk (0x5U << AFIO_EXTICR2_EXTI4_PF_Pos) /*!< 0x00000005 */
  2354. #define AFIO_EXTICR2_EXTI4_PF AFIO_EXTICR2_EXTI4_PF_Msk /*!< PF[4] pin */
  2355. #define AFIO_EXTICR2_EXTI4_PG_Pos (1U)
  2356. #define AFIO_EXTICR2_EXTI4_PG_Msk (0x3U << AFIO_EXTICR2_EXTI4_PG_Pos) /*!< 0x00000006 */
  2357. #define AFIO_EXTICR2_EXTI4_PG AFIO_EXTICR2_EXTI4_PG_Msk /*!< PG[4] pin */
  2358. /* EXTI5 configuration */
  2359. #define AFIO_EXTICR2_EXTI5_PA ((uint32_t)0x00000000) /*!< PA[5] pin */
  2360. #define AFIO_EXTICR2_EXTI5_PB_Pos (4U)
  2361. #define AFIO_EXTICR2_EXTI5_PB_Msk (0x1U << AFIO_EXTICR2_EXTI5_PB_Pos) /*!< 0x00000010 */
  2362. #define AFIO_EXTICR2_EXTI5_PB AFIO_EXTICR2_EXTI5_PB_Msk /*!< PB[5] pin */
  2363. #define AFIO_EXTICR2_EXTI5_PC_Pos (5U)
  2364. #define AFIO_EXTICR2_EXTI5_PC_Msk (0x1U << AFIO_EXTICR2_EXTI5_PC_Pos) /*!< 0x00000020 */
  2365. #define AFIO_EXTICR2_EXTI5_PC AFIO_EXTICR2_EXTI5_PC_Msk /*!< PC[5] pin */
  2366. #define AFIO_EXTICR2_EXTI5_PD_Pos (4U)
  2367. #define AFIO_EXTICR2_EXTI5_PD_Msk (0x3U << AFIO_EXTICR2_EXTI5_PD_Pos) /*!< 0x00000030 */
  2368. #define AFIO_EXTICR2_EXTI5_PD AFIO_EXTICR2_EXTI5_PD_Msk /*!< PD[5] pin */
  2369. #define AFIO_EXTICR2_EXTI5_PE_Pos (6U)
  2370. #define AFIO_EXTICR2_EXTI5_PE_Msk (0x1U << AFIO_EXTICR2_EXTI5_PE_Pos) /*!< 0x00000040 */
  2371. #define AFIO_EXTICR2_EXTI5_PE AFIO_EXTICR2_EXTI5_PE_Msk /*!< PE[5] pin */
  2372. #define AFIO_EXTICR2_EXTI5_PF_Pos (4U)
  2373. #define AFIO_EXTICR2_EXTI5_PF_Msk (0x5U << AFIO_EXTICR2_EXTI5_PF_Pos) /*!< 0x00000050 */
  2374. #define AFIO_EXTICR2_EXTI5_PF AFIO_EXTICR2_EXTI5_PF_Msk /*!< PF[5] pin */
  2375. #define AFIO_EXTICR2_EXTI5_PG_Pos (5U)
  2376. #define AFIO_EXTICR2_EXTI5_PG_Msk (0x3U << AFIO_EXTICR2_EXTI5_PG_Pos) /*!< 0x00000060 */
  2377. #define AFIO_EXTICR2_EXTI5_PG AFIO_EXTICR2_EXTI5_PG_Msk /*!< PG[5] pin */
  2378. /*!< EXTI6 configuration */
  2379. #define AFIO_EXTICR2_EXTI6_PA ((uint32_t)0x00000000) /*!< PA[6] pin */
  2380. #define AFIO_EXTICR2_EXTI6_PB_Pos (8U)
  2381. #define AFIO_EXTICR2_EXTI6_PB_Msk (0x1U << AFIO_EXTICR2_EXTI6_PB_Pos) /*!< 0x00000100 */
  2382. #define AFIO_EXTICR2_EXTI6_PB AFIO_EXTICR2_EXTI6_PB_Msk /*!< PB[6] pin */
  2383. #define AFIO_EXTICR2_EXTI6_PC_Pos (9U)
  2384. #define AFIO_EXTICR2_EXTI6_PC_Msk (0x1U << AFIO_EXTICR2_EXTI6_PC_Pos) /*!< 0x00000200 */
  2385. #define AFIO_EXTICR2_EXTI6_PC AFIO_EXTICR2_EXTI6_PC_Msk /*!< PC[6] pin */
  2386. #define AFIO_EXTICR2_EXTI6_PD_Pos (8U)
  2387. #define AFIO_EXTICR2_EXTI6_PD_Msk (0x3U << AFIO_EXTICR2_EXTI6_PD_Pos) /*!< 0x00000300 */
  2388. #define AFIO_EXTICR2_EXTI6_PD AFIO_EXTICR2_EXTI6_PD_Msk /*!< PD[6] pin */
  2389. #define AFIO_EXTICR2_EXTI6_PE_Pos (10U)
  2390. #define AFIO_EXTICR2_EXTI6_PE_Msk (0x1U << AFIO_EXTICR2_EXTI6_PE_Pos) /*!< 0x00000400 */
  2391. #define AFIO_EXTICR2_EXTI6_PE AFIO_EXTICR2_EXTI6_PE_Msk /*!< PE[6] pin */
  2392. #define AFIO_EXTICR2_EXTI6_PF_Pos (8U)
  2393. #define AFIO_EXTICR2_EXTI6_PF_Msk (0x5U << AFIO_EXTICR2_EXTI6_PF_Pos) /*!< 0x00000500 */
  2394. #define AFIO_EXTICR2_EXTI6_PF AFIO_EXTICR2_EXTI6_PF_Msk /*!< PF[6] pin */
  2395. #define AFIO_EXTICR2_EXTI6_PG_Pos (9U)
  2396. #define AFIO_EXTICR2_EXTI6_PG_Msk (0x3U << AFIO_EXTICR2_EXTI6_PG_Pos) /*!< 0x00000600 */
  2397. #define AFIO_EXTICR2_EXTI6_PG AFIO_EXTICR2_EXTI6_PG_Msk /*!< PG[6] pin */
  2398. /*!< EXTI7 configuration */
  2399. #define AFIO_EXTICR2_EXTI7_PA ((uint32_t)0x00000000) /*!< PA[7] pin */
  2400. #define AFIO_EXTICR2_EXTI7_PB_Pos (12U)
  2401. #define AFIO_EXTICR2_EXTI7_PB_Msk (0x1U << AFIO_EXTICR2_EXTI7_PB_Pos) /*!< 0x00001000 */
  2402. #define AFIO_EXTICR2_EXTI7_PB AFIO_EXTICR2_EXTI7_PB_Msk /*!< PB[7] pin */
  2403. #define AFIO_EXTICR2_EXTI7_PC_Pos (13U)
  2404. #define AFIO_EXTICR2_EXTI7_PC_Msk (0x1U << AFIO_EXTICR2_EXTI7_PC_Pos) /*!< 0x00002000 */
  2405. #define AFIO_EXTICR2_EXTI7_PC AFIO_EXTICR2_EXTI7_PC_Msk /*!< PC[7] pin */
  2406. #define AFIO_EXTICR2_EXTI7_PD_Pos (12U)
  2407. #define AFIO_EXTICR2_EXTI7_PD_Msk (0x3U << AFIO_EXTICR2_EXTI7_PD_Pos) /*!< 0x00003000 */
  2408. #define AFIO_EXTICR2_EXTI7_PD AFIO_EXTICR2_EXTI7_PD_Msk /*!< PD[7] pin */
  2409. #define AFIO_EXTICR2_EXTI7_PE_Pos (14U)
  2410. #define AFIO_EXTICR2_EXTI7_PE_Msk (0x1U << AFIO_EXTICR2_EXTI7_PE_Pos) /*!< 0x00004000 */
  2411. #define AFIO_EXTICR2_EXTI7_PE AFIO_EXTICR2_EXTI7_PE_Msk /*!< PE[7] pin */
  2412. #define AFIO_EXTICR2_EXTI7_PF_Pos (12U)
  2413. #define AFIO_EXTICR2_EXTI7_PF_Msk (0x5U << AFIO_EXTICR2_EXTI7_PF_Pos) /*!< 0x00005000 */
  2414. #define AFIO_EXTICR2_EXTI7_PF AFIO_EXTICR2_EXTI7_PF_Msk /*!< PF[7] pin */
  2415. #define AFIO_EXTICR2_EXTI7_PG_Pos (13U)
  2416. #define AFIO_EXTICR2_EXTI7_PG_Msk (0x3U << AFIO_EXTICR2_EXTI7_PG_Pos) /*!< 0x00006000 */
  2417. #define AFIO_EXTICR2_EXTI7_PG AFIO_EXTICR2_EXTI7_PG_Msk /*!< PG[7] pin */
  2418. /***************** Bit definition for AFIO_EXTICR3 register *****************/
  2419. #define AFIO_EXTICR3_EXTI8_Pos (0U)
  2420. #define AFIO_EXTICR3_EXTI8_Msk (0xFU << AFIO_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  2421. #define AFIO_EXTICR3_EXTI8 AFIO_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
  2422. #define AFIO_EXTICR3_EXTI9_Pos (4U)
  2423. #define AFIO_EXTICR3_EXTI9_Msk (0xFU << AFIO_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  2424. #define AFIO_EXTICR3_EXTI9 AFIO_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
  2425. #define AFIO_EXTICR3_EXTI10_Pos (8U)
  2426. #define AFIO_EXTICR3_EXTI10_Msk (0xFU << AFIO_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  2427. #define AFIO_EXTICR3_EXTI10 AFIO_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
  2428. #define AFIO_EXTICR3_EXTI11_Pos (12U)
  2429. #define AFIO_EXTICR3_EXTI11_Msk (0xFU << AFIO_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  2430. #define AFIO_EXTICR3_EXTI11 AFIO_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
  2431. /*!< EXTI8 configuration */
  2432. #define AFIO_EXTICR3_EXTI8_PA ((uint32_t)0x00000000) /*!< PA[8] pin */
  2433. #define AFIO_EXTICR3_EXTI8_PB_Pos (0U)
  2434. #define AFIO_EXTICR3_EXTI8_PB_Msk (0x1U << AFIO_EXTICR3_EXTI8_PB_Pos) /*!< 0x00000001 */
  2435. #define AFIO_EXTICR3_EXTI8_PB AFIO_EXTICR3_EXTI8_PB_Msk /*!< PB[8] pin */
  2436. #define AFIO_EXTICR3_EXTI8_PC_Pos (1U)
  2437. #define AFIO_EXTICR3_EXTI8_PC_Msk (0x1U << AFIO_EXTICR3_EXTI8_PC_Pos) /*!< 0x00000002 */
  2438. #define AFIO_EXTICR3_EXTI8_PC AFIO_EXTICR3_EXTI8_PC_Msk /*!< PC[8] pin */
  2439. #define AFIO_EXTICR3_EXTI8_PD_Pos (0U)
  2440. #define AFIO_EXTICR3_EXTI8_PD_Msk (0x3U << AFIO_EXTICR3_EXTI8_PD_Pos) /*!< 0x00000003 */
  2441. #define AFIO_EXTICR3_EXTI8_PD AFIO_EXTICR3_EXTI8_PD_Msk /*!< PD[8] pin */
  2442. #define AFIO_EXTICR3_EXTI8_PE_Pos (2U)
  2443. #define AFIO_EXTICR3_EXTI8_PE_Msk (0x1U << AFIO_EXTICR3_EXTI8_PE_Pos) /*!< 0x00000004 */
  2444. #define AFIO_EXTICR3_EXTI8_PE AFIO_EXTICR3_EXTI8_PE_Msk /*!< PE[8] pin */
  2445. #define AFIO_EXTICR3_EXTI8_PF_Pos (0U)
  2446. #define AFIO_EXTICR3_EXTI8_PF_Msk (0x5U << AFIO_EXTICR3_EXTI8_PF_Pos) /*!< 0x00000005 */
  2447. #define AFIO_EXTICR3_EXTI8_PF AFIO_EXTICR3_EXTI8_PF_Msk /*!< PF[8] pin */
  2448. #define AFIO_EXTICR3_EXTI8_PG_Pos (1U)
  2449. #define AFIO_EXTICR3_EXTI8_PG_Msk (0x3U << AFIO_EXTICR3_EXTI8_PG_Pos) /*!< 0x00000006 */
  2450. #define AFIO_EXTICR3_EXTI8_PG AFIO_EXTICR3_EXTI8_PG_Msk /*!< PG[8] pin */
  2451. /*!< EXTI9 configuration */
  2452. #define AFIO_EXTICR3_EXTI9_PA ((uint32_t)0x00000000) /*!< PA[9] pin */
  2453. #define AFIO_EXTICR3_EXTI9_PB_Pos (4U)
  2454. #define AFIO_EXTICR3_EXTI9_PB_Msk (0x1U << AFIO_EXTICR3_EXTI9_PB_Pos) /*!< 0x00000010 */
  2455. #define AFIO_EXTICR3_EXTI9_PB AFIO_EXTICR3_EXTI9_PB_Msk /*!< PB[9] pin */
  2456. #define AFIO_EXTICR3_EXTI9_PC_Pos (5U)
  2457. #define AFIO_EXTICR3_EXTI9_PC_Msk (0x1U << AFIO_EXTICR3_EXTI9_PC_Pos) /*!< 0x00000020 */
  2458. #define AFIO_EXTICR3_EXTI9_PC AFIO_EXTICR3_EXTI9_PC_Msk /*!< PC[9] pin */
  2459. #define AFIO_EXTICR3_EXTI9_PD_Pos (4U)
  2460. #define AFIO_EXTICR3_EXTI9_PD_Msk (0x3U << AFIO_EXTICR3_EXTI9_PD_Pos) /*!< 0x00000030 */
  2461. #define AFIO_EXTICR3_EXTI9_PD AFIO_EXTICR3_EXTI9_PD_Msk /*!< PD[9] pin */
  2462. #define AFIO_EXTICR3_EXTI9_PE_Pos (6U)
  2463. #define AFIO_EXTICR3_EXTI9_PE_Msk (0x1U << AFIO_EXTICR3_EXTI9_PE_Pos) /*!< 0x00000040 */
  2464. #define AFIO_EXTICR3_EXTI9_PE AFIO_EXTICR3_EXTI9_PE_Msk /*!< PE[9] pin */
  2465. #define AFIO_EXTICR3_EXTI9_PF_Pos (4U)
  2466. #define AFIO_EXTICR3_EXTI9_PF_Msk (0x5U << AFIO_EXTICR3_EXTI9_PF_Pos) /*!< 0x00000050 */
  2467. #define AFIO_EXTICR3_EXTI9_PF AFIO_EXTICR3_EXTI9_PF_Msk /*!< PF[9] pin */
  2468. #define AFIO_EXTICR3_EXTI9_PG_Pos (5U)
  2469. #define AFIO_EXTICR3_EXTI9_PG_Msk (0x3U << AFIO_EXTICR3_EXTI9_PG_Pos) /*!< 0x00000060 */
  2470. #define AFIO_EXTICR3_EXTI9_PG AFIO_EXTICR3_EXTI9_PG_Msk /*!< PG[9] pin */
  2471. /*!< EXTI10 configuration */
  2472. #define AFIO_EXTICR3_EXTI10_PA ((uint32_t)0x00000000) /*!< PA[10] pin */
  2473. #define AFIO_EXTICR3_EXTI10_PB_Pos (8U)
  2474. #define AFIO_EXTICR3_EXTI10_PB_Msk (0x1U << AFIO_EXTICR3_EXTI10_PB_Pos) /*!< 0x00000100 */
  2475. #define AFIO_EXTICR3_EXTI10_PB AFIO_EXTICR3_EXTI10_PB_Msk /*!< PB[10] pin */
  2476. #define AFIO_EXTICR3_EXTI10_PC_Pos (9U)
  2477. #define AFIO_EXTICR3_EXTI10_PC_Msk (0x1U << AFIO_EXTICR3_EXTI10_PC_Pos) /*!< 0x00000200 */
  2478. #define AFIO_EXTICR3_EXTI10_PC AFIO_EXTICR3_EXTI10_PC_Msk /*!< PC[10] pin */
  2479. #define AFIO_EXTICR3_EXTI10_PD_Pos (8U)
  2480. #define AFIO_EXTICR3_EXTI10_PD_Msk (0x3U << AFIO_EXTICR3_EXTI10_PD_Pos) /*!< 0x00000300 */
  2481. #define AFIO_EXTICR3_EXTI10_PD AFIO_EXTICR3_EXTI10_PD_Msk /*!< PD[10] pin */
  2482. #define AFIO_EXTICR3_EXTI10_PE_Pos (10U)
  2483. #define AFIO_EXTICR3_EXTI10_PE_Msk (0x1U << AFIO_EXTICR3_EXTI10_PE_Pos) /*!< 0x00000400 */
  2484. #define AFIO_EXTICR3_EXTI10_PE AFIO_EXTICR3_EXTI10_PE_Msk /*!< PE[10] pin */
  2485. #define AFIO_EXTICR3_EXTI10_PF_Pos (8U)
  2486. #define AFIO_EXTICR3_EXTI10_PF_Msk (0x5U << AFIO_EXTICR3_EXTI10_PF_Pos) /*!< 0x00000500 */
  2487. #define AFIO_EXTICR3_EXTI10_PF AFIO_EXTICR3_EXTI10_PF_Msk /*!< PF[10] pin */
  2488. #define AFIO_EXTICR3_EXTI10_PG_Pos (9U)
  2489. #define AFIO_EXTICR3_EXTI10_PG_Msk (0x3U << AFIO_EXTICR3_EXTI10_PG_Pos) /*!< 0x00000600 */
  2490. #define AFIO_EXTICR3_EXTI10_PG AFIO_EXTICR3_EXTI10_PG_Msk /*!< PG[10] pin */
  2491. /*!< EXTI11 configuration */
  2492. #define AFIO_EXTICR3_EXTI11_PA ((uint32_t)0x00000000) /*!< PA[11] pin */
  2493. #define AFIO_EXTICR3_EXTI11_PB_Pos (12U)
  2494. #define AFIO_EXTICR3_EXTI11_PB_Msk (0x1U << AFIO_EXTICR3_EXTI11_PB_Pos) /*!< 0x00001000 */
  2495. #define AFIO_EXTICR3_EXTI11_PB AFIO_EXTICR3_EXTI11_PB_Msk /*!< PB[11] pin */
  2496. #define AFIO_EXTICR3_EXTI11_PC_Pos (13U)
  2497. #define AFIO_EXTICR3_EXTI11_PC_Msk (0x1U << AFIO_EXTICR3_EXTI11_PC_Pos) /*!< 0x00002000 */
  2498. #define AFIO_EXTICR3_EXTI11_PC AFIO_EXTICR3_EXTI11_PC_Msk /*!< PC[11] pin */
  2499. #define AFIO_EXTICR3_EXTI11_PD_Pos (12U)
  2500. #define AFIO_EXTICR3_EXTI11_PD_Msk (0x3U << AFIO_EXTICR3_EXTI11_PD_Pos) /*!< 0x00003000 */
  2501. #define AFIO_EXTICR3_EXTI11_PD AFIO_EXTICR3_EXTI11_PD_Msk /*!< PD[11] pin */
  2502. #define AFIO_EXTICR3_EXTI11_PE_Pos (14U)
  2503. #define AFIO_EXTICR3_EXTI11_PE_Msk (0x1U << AFIO_EXTICR3_EXTI11_PE_Pos) /*!< 0x00004000 */
  2504. #define AFIO_EXTICR3_EXTI11_PE AFIO_EXTICR3_EXTI11_PE_Msk /*!< PE[11] pin */
  2505. #define AFIO_EXTICR3_EXTI11_PF_Pos (12U)
  2506. #define AFIO_EXTICR3_EXTI11_PF_Msk (0x5U << AFIO_EXTICR3_EXTI11_PF_Pos) /*!< 0x00005000 */
  2507. #define AFIO_EXTICR3_EXTI11_PF AFIO_EXTICR3_EXTI11_PF_Msk /*!< PF[11] pin */
  2508. #define AFIO_EXTICR3_EXTI11_PG_Pos (13U)
  2509. #define AFIO_EXTICR3_EXTI11_PG_Msk (0x3U << AFIO_EXTICR3_EXTI11_PG_Pos) /*!< 0x00006000 */
  2510. #define AFIO_EXTICR3_EXTI11_PG AFIO_EXTICR3_EXTI11_PG_Msk /*!< PG[11] pin */
  2511. /***************** Bit definition for AFIO_EXTICR4 register *****************/
  2512. #define AFIO_EXTICR4_EXTI12_Pos (0U)
  2513. #define AFIO_EXTICR4_EXTI12_Msk (0xFU << AFIO_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  2514. #define AFIO_EXTICR4_EXTI12 AFIO_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
  2515. #define AFIO_EXTICR4_EXTI13_Pos (4U)
  2516. #define AFIO_EXTICR4_EXTI13_Msk (0xFU << AFIO_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  2517. #define AFIO_EXTICR4_EXTI13 AFIO_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
  2518. #define AFIO_EXTICR4_EXTI14_Pos (8U)
  2519. #define AFIO_EXTICR4_EXTI14_Msk (0xFU << AFIO_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  2520. #define AFIO_EXTICR4_EXTI14 AFIO_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
  2521. #define AFIO_EXTICR4_EXTI15_Pos (12U)
  2522. #define AFIO_EXTICR4_EXTI15_Msk (0xFU << AFIO_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  2523. #define AFIO_EXTICR4_EXTI15 AFIO_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
  2524. /* EXTI12 configuration */
  2525. #define AFIO_EXTICR4_EXTI12_PA ((uint32_t)0x00000000) /*!< PA[12] pin */
  2526. #define AFIO_EXTICR4_EXTI12_PB_Pos (0U)
  2527. #define AFIO_EXTICR4_EXTI12_PB_Msk (0x1U << AFIO_EXTICR4_EXTI12_PB_Pos) /*!< 0x00000001 */
  2528. #define AFIO_EXTICR4_EXTI12_PB AFIO_EXTICR4_EXTI12_PB_Msk /*!< PB[12] pin */
  2529. #define AFIO_EXTICR4_EXTI12_PC_Pos (1U)
  2530. #define AFIO_EXTICR4_EXTI12_PC_Msk (0x1U << AFIO_EXTICR4_EXTI12_PC_Pos) /*!< 0x00000002 */
  2531. #define AFIO_EXTICR4_EXTI12_PC AFIO_EXTICR4_EXTI12_PC_Msk /*!< PC[12] pin */
  2532. #define AFIO_EXTICR4_EXTI12_PD_Pos (0U)
  2533. #define AFIO_EXTICR4_EXTI12_PD_Msk (0x3U << AFIO_EXTICR4_EXTI12_PD_Pos) /*!< 0x00000003 */
  2534. #define AFIO_EXTICR4_EXTI12_PD AFIO_EXTICR4_EXTI12_PD_Msk /*!< PD[12] pin */
  2535. #define AFIO_EXTICR4_EXTI12_PE_Pos (2U)
  2536. #define AFIO_EXTICR4_EXTI12_PE_Msk (0x1U << AFIO_EXTICR4_EXTI12_PE_Pos) /*!< 0x00000004 */
  2537. #define AFIO_EXTICR4_EXTI12_PE AFIO_EXTICR4_EXTI12_PE_Msk /*!< PE[12] pin */
  2538. #define AFIO_EXTICR4_EXTI12_PF_Pos (0U)
  2539. #define AFIO_EXTICR4_EXTI12_PF_Msk (0x5U << AFIO_EXTICR4_EXTI12_PF_Pos) /*!< 0x00000005 */
  2540. #define AFIO_EXTICR4_EXTI12_PF AFIO_EXTICR4_EXTI12_PF_Msk /*!< PF[12] pin */
  2541. #define AFIO_EXTICR4_EXTI12_PG_Pos (1U)
  2542. #define AFIO_EXTICR4_EXTI12_PG_Msk (0x3U << AFIO_EXTICR4_EXTI12_PG_Pos) /*!< 0x00000006 */
  2543. #define AFIO_EXTICR4_EXTI12_PG AFIO_EXTICR4_EXTI12_PG_Msk /*!< PG[12] pin */
  2544. /* EXTI13 configuration */
  2545. #define AFIO_EXTICR4_EXTI13_PA ((uint32_t)0x00000000) /*!< PA[13] pin */
  2546. #define AFIO_EXTICR4_EXTI13_PB_Pos (4U)
  2547. #define AFIO_EXTICR4_EXTI13_PB_Msk (0x1U << AFIO_EXTICR4_EXTI13_PB_Pos) /*!< 0x00000010 */
  2548. #define AFIO_EXTICR4_EXTI13_PB AFIO_EXTICR4_EXTI13_PB_Msk /*!< PB[13] pin */
  2549. #define AFIO_EXTICR4_EXTI13_PC_Pos (5U)
  2550. #define AFIO_EXTICR4_EXTI13_PC_Msk (0x1U << AFIO_EXTICR4_EXTI13_PC_Pos) /*!< 0x00000020 */
  2551. #define AFIO_EXTICR4_EXTI13_PC AFIO_EXTICR4_EXTI13_PC_Msk /*!< PC[13] pin */
  2552. #define AFIO_EXTICR4_EXTI13_PD_Pos (4U)
  2553. #define AFIO_EXTICR4_EXTI13_PD_Msk (0x3U << AFIO_EXTICR4_EXTI13_PD_Pos) /*!< 0x00000030 */
  2554. #define AFIO_EXTICR4_EXTI13_PD AFIO_EXTICR4_EXTI13_PD_Msk /*!< PD[13] pin */
  2555. #define AFIO_EXTICR4_EXTI13_PE_Pos (6U)
  2556. #define AFIO_EXTICR4_EXTI13_PE_Msk (0x1U << AFIO_EXTICR4_EXTI13_PE_Pos) /*!< 0x00000040 */
  2557. #define AFIO_EXTICR4_EXTI13_PE AFIO_EXTICR4_EXTI13_PE_Msk /*!< PE[13] pin */
  2558. #define AFIO_EXTICR4_EXTI13_PF_Pos (4U)
  2559. #define AFIO_EXTICR4_EXTI13_PF_Msk (0x5U << AFIO_EXTICR4_EXTI13_PF_Pos) /*!< 0x00000050 */
  2560. #define AFIO_EXTICR4_EXTI13_PF AFIO_EXTICR4_EXTI13_PF_Msk /*!< PF[13] pin */
  2561. #define AFIO_EXTICR4_EXTI13_PG_Pos (5U)
  2562. #define AFIO_EXTICR4_EXTI13_PG_Msk (0x3U << AFIO_EXTICR4_EXTI13_PG_Pos) /*!< 0x00000060 */
  2563. #define AFIO_EXTICR4_EXTI13_PG AFIO_EXTICR4_EXTI13_PG_Msk /*!< PG[13] pin */
  2564. /*!< EXTI14 configuration */
  2565. #define AFIO_EXTICR4_EXTI14_PA ((uint32_t)0x00000000) /*!< PA[14] pin */
  2566. #define AFIO_EXTICR4_EXTI14_PB_Pos (8U)
  2567. #define AFIO_EXTICR4_EXTI14_PB_Msk (0x1U << AFIO_EXTICR4_EXTI14_PB_Pos) /*!< 0x00000100 */
  2568. #define AFIO_EXTICR4_EXTI14_PB AFIO_EXTICR4_EXTI14_PB_Msk /*!< PB[14] pin */
  2569. #define AFIO_EXTICR4_EXTI14_PC_Pos (9U)
  2570. #define AFIO_EXTICR4_EXTI14_PC_Msk (0x1U << AFIO_EXTICR4_EXTI14_PC_Pos) /*!< 0x00000200 */
  2571. #define AFIO_EXTICR4_EXTI14_PC AFIO_EXTICR4_EXTI14_PC_Msk /*!< PC[14] pin */
  2572. #define AFIO_EXTICR4_EXTI14_PD_Pos (8U)
  2573. #define AFIO_EXTICR4_EXTI14_PD_Msk (0x3U << AFIO_EXTICR4_EXTI14_PD_Pos) /*!< 0x00000300 */
  2574. #define AFIO_EXTICR4_EXTI14_PD AFIO_EXTICR4_EXTI14_PD_Msk /*!< PD[14] pin */
  2575. #define AFIO_EXTICR4_EXTI14_PE_Pos (10U)
  2576. #define AFIO_EXTICR4_EXTI14_PE_Msk (0x1U << AFIO_EXTICR4_EXTI14_PE_Pos) /*!< 0x00000400 */
  2577. #define AFIO_EXTICR4_EXTI14_PE AFIO_EXTICR4_EXTI14_PE_Msk /*!< PE[14] pin */
  2578. #define AFIO_EXTICR4_EXTI14_PF_Pos (8U)
  2579. #define AFIO_EXTICR4_EXTI14_PF_Msk (0x5U << AFIO_EXTICR4_EXTI14_PF_Pos) /*!< 0x00000500 */
  2580. #define AFIO_EXTICR4_EXTI14_PF AFIO_EXTICR4_EXTI14_PF_Msk /*!< PF[14] pin */
  2581. #define AFIO_EXTICR4_EXTI14_PG_Pos (9U)
  2582. #define AFIO_EXTICR4_EXTI14_PG_Msk (0x3U << AFIO_EXTICR4_EXTI14_PG_Pos) /*!< 0x00000600 */
  2583. #define AFIO_EXTICR4_EXTI14_PG AFIO_EXTICR4_EXTI14_PG_Msk /*!< PG[14] pin */
  2584. /*!< EXTI15 configuration */
  2585. #define AFIO_EXTICR4_EXTI15_PA ((uint32_t)0x00000000) /*!< PA[15] pin */
  2586. #define AFIO_EXTICR4_EXTI15_PB_Pos (12U)
  2587. #define AFIO_EXTICR4_EXTI15_PB_Msk (0x1U << AFIO_EXTICR4_EXTI15_PB_Pos) /*!< 0x00001000 */
  2588. #define AFIO_EXTICR4_EXTI15_PB AFIO_EXTICR4_EXTI15_PB_Msk /*!< PB[15] pin */
  2589. #define AFIO_EXTICR4_EXTI15_PC_Pos (13U)
  2590. #define AFIO_EXTICR4_EXTI15_PC_Msk (0x1U << AFIO_EXTICR4_EXTI15_PC_Pos) /*!< 0x00002000 */
  2591. #define AFIO_EXTICR4_EXTI15_PC AFIO_EXTICR4_EXTI15_PC_Msk /*!< PC[15] pin */
  2592. #define AFIO_EXTICR4_EXTI15_PD_Pos (12U)
  2593. #define AFIO_EXTICR4_EXTI15_PD_Msk (0x3U << AFIO_EXTICR4_EXTI15_PD_Pos) /*!< 0x00003000 */
  2594. #define AFIO_EXTICR4_EXTI15_PD AFIO_EXTICR4_EXTI15_PD_Msk /*!< PD[15] pin */
  2595. #define AFIO_EXTICR4_EXTI15_PE_Pos (14U)
  2596. #define AFIO_EXTICR4_EXTI15_PE_Msk (0x1U << AFIO_EXTICR4_EXTI15_PE_Pos) /*!< 0x00004000 */
  2597. #define AFIO_EXTICR4_EXTI15_PE AFIO_EXTICR4_EXTI15_PE_Msk /*!< PE[15] pin */
  2598. #define AFIO_EXTICR4_EXTI15_PF_Pos (12U)
  2599. #define AFIO_EXTICR4_EXTI15_PF_Msk (0x5U << AFIO_EXTICR4_EXTI15_PF_Pos) /*!< 0x00005000 */
  2600. #define AFIO_EXTICR4_EXTI15_PF AFIO_EXTICR4_EXTI15_PF_Msk /*!< PF[15] pin */
  2601. #define AFIO_EXTICR4_EXTI15_PG_Pos (13U)
  2602. #define AFIO_EXTICR4_EXTI15_PG_Msk (0x3U << AFIO_EXTICR4_EXTI15_PG_Pos) /*!< 0x00006000 */
  2603. #define AFIO_EXTICR4_EXTI15_PG AFIO_EXTICR4_EXTI15_PG_Msk /*!< PG[15] pin */
  2604. /****************** Bit definition for AFIO_MAPR2 register ******************/
  2605. #define AFIO_MAPR2_TIM15_REMAP_Pos (0U)
  2606. #define AFIO_MAPR2_TIM15_REMAP_Msk (0x1U << AFIO_MAPR2_TIM15_REMAP_Pos) /*!< 0x00000001 */
  2607. #define AFIO_MAPR2_TIM15_REMAP AFIO_MAPR2_TIM15_REMAP_Msk /*!< TIM15 remapping */
  2608. #define AFIO_MAPR2_TIM16_REMAP_Pos (1U)
  2609. #define AFIO_MAPR2_TIM16_REMAP_Msk (0x1U << AFIO_MAPR2_TIM16_REMAP_Pos) /*!< 0x00000002 */
  2610. #define AFIO_MAPR2_TIM16_REMAP AFIO_MAPR2_TIM16_REMAP_Msk /*!< TIM16 remapping */
  2611. #define AFIO_MAPR2_TIM17_REMAP_Pos (2U)
  2612. #define AFIO_MAPR2_TIM17_REMAP_Msk (0x1U << AFIO_MAPR2_TIM17_REMAP_Pos) /*!< 0x00000004 */
  2613. #define AFIO_MAPR2_TIM17_REMAP AFIO_MAPR2_TIM17_REMAP_Msk /*!< TIM17 remapping */
  2614. #define AFIO_MAPR2_CEC_REMAP_Pos (3U)
  2615. #define AFIO_MAPR2_CEC_REMAP_Msk (0x1U << AFIO_MAPR2_CEC_REMAP_Pos) /*!< 0x00000008 */
  2616. #define AFIO_MAPR2_CEC_REMAP AFIO_MAPR2_CEC_REMAP_Msk /*!< CEC remapping */
  2617. #define AFIO_MAPR2_TIM1_DMA_REMAP_Pos (4U)
  2618. #define AFIO_MAPR2_TIM1_DMA_REMAP_Msk (0x1U << AFIO_MAPR2_TIM1_DMA_REMAP_Pos) /*!< 0x00000010 */
  2619. #define AFIO_MAPR2_TIM1_DMA_REMAP AFIO_MAPR2_TIM1_DMA_REMAP_Msk /*!< TIM1_DMA remapping */
  2620. #define AFIO_MAPR2_TIM13_REMAP_Pos (8U)
  2621. #define AFIO_MAPR2_TIM13_REMAP_Msk (0x1U << AFIO_MAPR2_TIM13_REMAP_Pos) /*!< 0x00000100 */
  2622. #define AFIO_MAPR2_TIM13_REMAP AFIO_MAPR2_TIM13_REMAP_Msk /*!< TIM13 remapping */
  2623. #define AFIO_MAPR2_TIM14_REMAP_Pos (9U)
  2624. #define AFIO_MAPR2_TIM14_REMAP_Msk (0x1U << AFIO_MAPR2_TIM14_REMAP_Pos) /*!< 0x00000200 */
  2625. #define AFIO_MAPR2_TIM14_REMAP AFIO_MAPR2_TIM14_REMAP_Msk /*!< TIM14 remapping */
  2626. #define AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Pos (11U)
  2627. #define AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Msk (0x1U << AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Pos) /*!< 0x00000800 */
  2628. #define AFIO_MAPR2_TIM67_DAC_DMA_REMAP AFIO_MAPR2_TIM67_DAC_DMA_REMAP_Msk /*!< TIM6/TIM7 and DAC DMA remapping */
  2629. #define AFIO_MAPR2_TIM12_REMAP_Pos (12U)
  2630. #define AFIO_MAPR2_TIM12_REMAP_Msk (0x1U << AFIO_MAPR2_TIM12_REMAP_Pos) /*!< 0x00001000 */
  2631. #define AFIO_MAPR2_TIM12_REMAP AFIO_MAPR2_TIM12_REMAP_Msk /*!< TIM12 remapping */
  2632. #define AFIO_MAPR2_MISC_REMAP_Pos (13U)
  2633. #define AFIO_MAPR2_MISC_REMAP_Msk (0x1U << AFIO_MAPR2_MISC_REMAP_Pos) /*!< 0x00002000 */
  2634. #define AFIO_MAPR2_MISC_REMAP AFIO_MAPR2_MISC_REMAP_Msk /*!< Miscellaneous remapping */
  2635. #define AFIO_MAPR2_FSMC_NADV_REMAP_Pos (10U)
  2636. #define AFIO_MAPR2_FSMC_NADV_REMAP_Msk (0x1U << AFIO_MAPR2_FSMC_NADV_REMAP_Pos) /*!< 0x00000400 */
  2637. #define AFIO_MAPR2_FSMC_NADV_REMAP AFIO_MAPR2_FSMC_NADV_REMAP_Msk /*!< FSMC NADV remapping */
  2638. /******************************************************************************/
  2639. /* */
  2640. /* SystemTick */
  2641. /* */
  2642. /******************************************************************************/
  2643. /***************** Bit definition for SysTick_CTRL register *****************/
  2644. #define SysTick_CTRL_ENABLE ((uint32_t)0x00000001) /*!< Counter enable */
  2645. #define SysTick_CTRL_TICKINT ((uint32_t)0x00000002) /*!< Counting down to 0 pends the SysTick handler */
  2646. #define SysTick_CTRL_CLKSOURCE ((uint32_t)0x00000004) /*!< Clock source */
  2647. #define SysTick_CTRL_COUNTFLAG ((uint32_t)0x00010000) /*!< Count Flag */
  2648. /***************** Bit definition for SysTick_LOAD register *****************/
  2649. #define SysTick_LOAD_RELOAD ((uint32_t)0x00FFFFFF) /*!< Value to load into the SysTick Current Value Register when the counter reaches 0 */
  2650. /***************** Bit definition for SysTick_VAL register ******************/
  2651. #define SysTick_VAL_CURRENT ((uint32_t)0x00FFFFFF) /*!< Current value at the time the register is accessed */
  2652. /***************** Bit definition for SysTick_CALIB register ****************/
  2653. #define SysTick_CALIB_TENMS ((uint32_t)0x00FFFFFF) /*!< Reload value to use for 10ms timing */
  2654. #define SysTick_CALIB_SKEW ((uint32_t)0x40000000) /*!< Calibration value is not exactly 10 ms */
  2655. #define SysTick_CALIB_NOREF ((uint32_t)0x80000000) /*!< The reference clock is not provided */
  2656. /******************************************************************************/
  2657. /* */
  2658. /* Nested Vectored Interrupt Controller */
  2659. /* */
  2660. /******************************************************************************/
  2661. /****************** Bit definition for NVIC_ISER register *******************/
  2662. #define NVIC_ISER_SETENA_Pos (0U)
  2663. #define NVIC_ISER_SETENA_Msk (0xFFFFFFFFU << NVIC_ISER_SETENA_Pos) /*!< 0xFFFFFFFF */
  2664. #define NVIC_ISER_SETENA NVIC_ISER_SETENA_Msk /*!< Interrupt set enable bits */
  2665. #define NVIC_ISER_SETENA_0 (0x00000001U << NVIC_ISER_SETENA_Pos) /*!< 0x00000001 */
  2666. #define NVIC_ISER_SETENA_1 (0x00000002U << NVIC_ISER_SETENA_Pos) /*!< 0x00000002 */
  2667. #define NVIC_ISER_SETENA_2 (0x00000004U << NVIC_ISER_SETENA_Pos) /*!< 0x00000004 */
  2668. #define NVIC_ISER_SETENA_3 (0x00000008U << NVIC_ISER_SETENA_Pos) /*!< 0x00000008 */
  2669. #define NVIC_ISER_SETENA_4 (0x00000010U << NVIC_ISER_SETENA_Pos) /*!< 0x00000010 */
  2670. #define NVIC_ISER_SETENA_5 (0x00000020U << NVIC_ISER_SETENA_Pos) /*!< 0x00000020 */
  2671. #define NVIC_ISER_SETENA_6 (0x00000040U << NVIC_ISER_SETENA_Pos) /*!< 0x00000040 */
  2672. #define NVIC_ISER_SETENA_7 (0x00000080U << NVIC_ISER_SETENA_Pos) /*!< 0x00000080 */
  2673. #define NVIC_ISER_SETENA_8 (0x00000100U << NVIC_ISER_SETENA_Pos) /*!< 0x00000100 */
  2674. #define NVIC_ISER_SETENA_9 (0x00000200U << NVIC_ISER_SETENA_Pos) /*!< 0x00000200 */
  2675. #define NVIC_ISER_SETENA_10 (0x00000400U << NVIC_ISER_SETENA_Pos) /*!< 0x00000400 */
  2676. #define NVIC_ISER_SETENA_11 (0x00000800U << NVIC_ISER_SETENA_Pos) /*!< 0x00000800 */
  2677. #define NVIC_ISER_SETENA_12 (0x00001000U << NVIC_ISER_SETENA_Pos) /*!< 0x00001000 */
  2678. #define NVIC_ISER_SETENA_13 (0x00002000U << NVIC_ISER_SETENA_Pos) /*!< 0x00002000 */
  2679. #define NVIC_ISER_SETENA_14 (0x00004000U << NVIC_ISER_SETENA_Pos) /*!< 0x00004000 */
  2680. #define NVIC_ISER_SETENA_15 (0x00008000U << NVIC_ISER_SETENA_Pos) /*!< 0x00008000 */
  2681. #define NVIC_ISER_SETENA_16 (0x00010000U << NVIC_ISER_SETENA_Pos) /*!< 0x00010000 */
  2682. #define NVIC_ISER_SETENA_17 (0x00020000U << NVIC_ISER_SETENA_Pos) /*!< 0x00020000 */
  2683. #define NVIC_ISER_SETENA_18 (0x00040000U << NVIC_ISER_SETENA_Pos) /*!< 0x00040000 */
  2684. #define NVIC_ISER_SETENA_19 (0x00080000U << NVIC_ISER_SETENA_Pos) /*!< 0x00080000 */
  2685. #define NVIC_ISER_SETENA_20 (0x00100000U << NVIC_ISER_SETENA_Pos) /*!< 0x00100000 */
  2686. #define NVIC_ISER_SETENA_21 (0x00200000U << NVIC_ISER_SETENA_Pos) /*!< 0x00200000 */
  2687. #define NVIC_ISER_SETENA_22 (0x00400000U << NVIC_ISER_SETENA_Pos) /*!< 0x00400000 */
  2688. #define NVIC_ISER_SETENA_23 (0x00800000U << NVIC_ISER_SETENA_Pos) /*!< 0x00800000 */
  2689. #define NVIC_ISER_SETENA_24 (0x01000000U << NVIC_ISER_SETENA_Pos) /*!< 0x01000000 */
  2690. #define NVIC_ISER_SETENA_25 (0x02000000U << NVIC_ISER_SETENA_Pos) /*!< 0x02000000 */
  2691. #define NVIC_ISER_SETENA_26 (0x04000000U << NVIC_ISER_SETENA_Pos) /*!< 0x04000000 */
  2692. #define NVIC_ISER_SETENA_27 (0x08000000U << NVIC_ISER_SETENA_Pos) /*!< 0x08000000 */
  2693. #define NVIC_ISER_SETENA_28 (0x10000000U << NVIC_ISER_SETENA_Pos) /*!< 0x10000000 */
  2694. #define NVIC_ISER_SETENA_29 (0x20000000U << NVIC_ISER_SETENA_Pos) /*!< 0x20000000 */
  2695. #define NVIC_ISER_SETENA_30 (0x40000000U << NVIC_ISER_SETENA_Pos) /*!< 0x40000000 */
  2696. #define NVIC_ISER_SETENA_31 (0x80000000U << NVIC_ISER_SETENA_Pos) /*!< 0x80000000 */
  2697. /****************** Bit definition for NVIC_ICER register *******************/
  2698. #define NVIC_ICER_CLRENA_Pos (0U)
  2699. #define NVIC_ICER_CLRENA_Msk (0xFFFFFFFFU << NVIC_ICER_CLRENA_Pos) /*!< 0xFFFFFFFF */
  2700. #define NVIC_ICER_CLRENA NVIC_ICER_CLRENA_Msk /*!< Interrupt clear-enable bits */
  2701. #define NVIC_ICER_CLRENA_0 (0x00000001U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000001 */
  2702. #define NVIC_ICER_CLRENA_1 (0x00000002U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000002 */
  2703. #define NVIC_ICER_CLRENA_2 (0x00000004U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000004 */
  2704. #define NVIC_ICER_CLRENA_3 (0x00000008U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000008 */
  2705. #define NVIC_ICER_CLRENA_4 (0x00000010U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000010 */
  2706. #define NVIC_ICER_CLRENA_5 (0x00000020U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000020 */
  2707. #define NVIC_ICER_CLRENA_6 (0x00000040U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000040 */
  2708. #define NVIC_ICER_CLRENA_7 (0x00000080U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000080 */
  2709. #define NVIC_ICER_CLRENA_8 (0x00000100U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000100 */
  2710. #define NVIC_ICER_CLRENA_9 (0x00000200U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000200 */
  2711. #define NVIC_ICER_CLRENA_10 (0x00000400U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000400 */
  2712. #define NVIC_ICER_CLRENA_11 (0x00000800U << NVIC_ICER_CLRENA_Pos) /*!< 0x00000800 */
  2713. #define NVIC_ICER_CLRENA_12 (0x00001000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00001000 */
  2714. #define NVIC_ICER_CLRENA_13 (0x00002000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00002000 */
  2715. #define NVIC_ICER_CLRENA_14 (0x00004000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00004000 */
  2716. #define NVIC_ICER_CLRENA_15 (0x00008000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00008000 */
  2717. #define NVIC_ICER_CLRENA_16 (0x00010000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00010000 */
  2718. #define NVIC_ICER_CLRENA_17 (0x00020000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00020000 */
  2719. #define NVIC_ICER_CLRENA_18 (0x00040000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00040000 */
  2720. #define NVIC_ICER_CLRENA_19 (0x00080000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00080000 */
  2721. #define NVIC_ICER_CLRENA_20 (0x00100000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00100000 */
  2722. #define NVIC_ICER_CLRENA_21 (0x00200000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00200000 */
  2723. #define NVIC_ICER_CLRENA_22 (0x00400000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00400000 */
  2724. #define NVIC_ICER_CLRENA_23 (0x00800000U << NVIC_ICER_CLRENA_Pos) /*!< 0x00800000 */
  2725. #define NVIC_ICER_CLRENA_24 (0x01000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x01000000 */
  2726. #define NVIC_ICER_CLRENA_25 (0x02000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x02000000 */
  2727. #define NVIC_ICER_CLRENA_26 (0x04000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x04000000 */
  2728. #define NVIC_ICER_CLRENA_27 (0x08000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x08000000 */
  2729. #define NVIC_ICER_CLRENA_28 (0x10000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x10000000 */
  2730. #define NVIC_ICER_CLRENA_29 (0x20000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x20000000 */
  2731. #define NVIC_ICER_CLRENA_30 (0x40000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x40000000 */
  2732. #define NVIC_ICER_CLRENA_31 (0x80000000U << NVIC_ICER_CLRENA_Pos) /*!< 0x80000000 */
  2733. /****************** Bit definition for NVIC_ISPR register *******************/
  2734. #define NVIC_ISPR_SETPEND_Pos (0U)
  2735. #define NVIC_ISPR_SETPEND_Msk (0xFFFFFFFFU << NVIC_ISPR_SETPEND_Pos) /*!< 0xFFFFFFFF */
  2736. #define NVIC_ISPR_SETPEND NVIC_ISPR_SETPEND_Msk /*!< Interrupt set-pending bits */
  2737. #define NVIC_ISPR_SETPEND_0 (0x00000001U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000001 */
  2738. #define NVIC_ISPR_SETPEND_1 (0x00000002U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000002 */
  2739. #define NVIC_ISPR_SETPEND_2 (0x00000004U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000004 */
  2740. #define NVIC_ISPR_SETPEND_3 (0x00000008U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000008 */
  2741. #define NVIC_ISPR_SETPEND_4 (0x00000010U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000010 */
  2742. #define NVIC_ISPR_SETPEND_5 (0x00000020U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000020 */
  2743. #define NVIC_ISPR_SETPEND_6 (0x00000040U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000040 */
  2744. #define NVIC_ISPR_SETPEND_7 (0x00000080U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000080 */
  2745. #define NVIC_ISPR_SETPEND_8 (0x00000100U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000100 */
  2746. #define NVIC_ISPR_SETPEND_9 (0x00000200U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000200 */
  2747. #define NVIC_ISPR_SETPEND_10 (0x00000400U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000400 */
  2748. #define NVIC_ISPR_SETPEND_11 (0x00000800U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00000800 */
  2749. #define NVIC_ISPR_SETPEND_12 (0x00001000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00001000 */
  2750. #define NVIC_ISPR_SETPEND_13 (0x00002000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00002000 */
  2751. #define NVIC_ISPR_SETPEND_14 (0x00004000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00004000 */
  2752. #define NVIC_ISPR_SETPEND_15 (0x00008000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00008000 */
  2753. #define NVIC_ISPR_SETPEND_16 (0x00010000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00010000 */
  2754. #define NVIC_ISPR_SETPEND_17 (0x00020000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00020000 */
  2755. #define NVIC_ISPR_SETPEND_18 (0x00040000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00040000 */
  2756. #define NVIC_ISPR_SETPEND_19 (0x00080000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00080000 */
  2757. #define NVIC_ISPR_SETPEND_20 (0x00100000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00100000 */
  2758. #define NVIC_ISPR_SETPEND_21 (0x00200000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00200000 */
  2759. #define NVIC_ISPR_SETPEND_22 (0x00400000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00400000 */
  2760. #define NVIC_ISPR_SETPEND_23 (0x00800000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x00800000 */
  2761. #define NVIC_ISPR_SETPEND_24 (0x01000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x01000000 */
  2762. #define NVIC_ISPR_SETPEND_25 (0x02000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x02000000 */
  2763. #define NVIC_ISPR_SETPEND_26 (0x04000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x04000000 */
  2764. #define NVIC_ISPR_SETPEND_27 (0x08000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x08000000 */
  2765. #define NVIC_ISPR_SETPEND_28 (0x10000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x10000000 */
  2766. #define NVIC_ISPR_SETPEND_29 (0x20000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x20000000 */
  2767. #define NVIC_ISPR_SETPEND_30 (0x40000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x40000000 */
  2768. #define NVIC_ISPR_SETPEND_31 (0x80000000U << NVIC_ISPR_SETPEND_Pos) /*!< 0x80000000 */
  2769. /****************** Bit definition for NVIC_ICPR register *******************/
  2770. #define NVIC_ICPR_CLRPEND_Pos (0U)
  2771. #define NVIC_ICPR_CLRPEND_Msk (0xFFFFFFFFU << NVIC_ICPR_CLRPEND_Pos) /*!< 0xFFFFFFFF */
  2772. #define NVIC_ICPR_CLRPEND NVIC_ICPR_CLRPEND_Msk /*!< Interrupt clear-pending bits */
  2773. #define NVIC_ICPR_CLRPEND_0 (0x00000001U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000001 */
  2774. #define NVIC_ICPR_CLRPEND_1 (0x00000002U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000002 */
  2775. #define NVIC_ICPR_CLRPEND_2 (0x00000004U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000004 */
  2776. #define NVIC_ICPR_CLRPEND_3 (0x00000008U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000008 */
  2777. #define NVIC_ICPR_CLRPEND_4 (0x00000010U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000010 */
  2778. #define NVIC_ICPR_CLRPEND_5 (0x00000020U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000020 */
  2779. #define NVIC_ICPR_CLRPEND_6 (0x00000040U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000040 */
  2780. #define NVIC_ICPR_CLRPEND_7 (0x00000080U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000080 */
  2781. #define NVIC_ICPR_CLRPEND_8 (0x00000100U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000100 */
  2782. #define NVIC_ICPR_CLRPEND_9 (0x00000200U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000200 */
  2783. #define NVIC_ICPR_CLRPEND_10 (0x00000400U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000400 */
  2784. #define NVIC_ICPR_CLRPEND_11 (0x00000800U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00000800 */
  2785. #define NVIC_ICPR_CLRPEND_12 (0x00001000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00001000 */
  2786. #define NVIC_ICPR_CLRPEND_13 (0x00002000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00002000 */
  2787. #define NVIC_ICPR_CLRPEND_14 (0x00004000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00004000 */
  2788. #define NVIC_ICPR_CLRPEND_15 (0x00008000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00008000 */
  2789. #define NVIC_ICPR_CLRPEND_16 (0x00010000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00010000 */
  2790. #define NVIC_ICPR_CLRPEND_17 (0x00020000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00020000 */
  2791. #define NVIC_ICPR_CLRPEND_18 (0x00040000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00040000 */
  2792. #define NVIC_ICPR_CLRPEND_19 (0x00080000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00080000 */
  2793. #define NVIC_ICPR_CLRPEND_20 (0x00100000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00100000 */
  2794. #define NVIC_ICPR_CLRPEND_21 (0x00200000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00200000 */
  2795. #define NVIC_ICPR_CLRPEND_22 (0x00400000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00400000 */
  2796. #define NVIC_ICPR_CLRPEND_23 (0x00800000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x00800000 */
  2797. #define NVIC_ICPR_CLRPEND_24 (0x01000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x01000000 */
  2798. #define NVIC_ICPR_CLRPEND_25 (0x02000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x02000000 */
  2799. #define NVIC_ICPR_CLRPEND_26 (0x04000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x04000000 */
  2800. #define NVIC_ICPR_CLRPEND_27 (0x08000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x08000000 */
  2801. #define NVIC_ICPR_CLRPEND_28 (0x10000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x10000000 */
  2802. #define NVIC_ICPR_CLRPEND_29 (0x20000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x20000000 */
  2803. #define NVIC_ICPR_CLRPEND_30 (0x40000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x40000000 */
  2804. #define NVIC_ICPR_CLRPEND_31 (0x80000000U << NVIC_ICPR_CLRPEND_Pos) /*!< 0x80000000 */
  2805. /****************** Bit definition for NVIC_IABR register *******************/
  2806. #define NVIC_IABR_ACTIVE_Pos (0U)
  2807. #define NVIC_IABR_ACTIVE_Msk (0xFFFFFFFFU << NVIC_IABR_ACTIVE_Pos) /*!< 0xFFFFFFFF */
  2808. #define NVIC_IABR_ACTIVE NVIC_IABR_ACTIVE_Msk /*!< Interrupt active flags */
  2809. #define NVIC_IABR_ACTIVE_0 (0x00000001U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000001 */
  2810. #define NVIC_IABR_ACTIVE_1 (0x00000002U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000002 */
  2811. #define NVIC_IABR_ACTIVE_2 (0x00000004U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000004 */
  2812. #define NVIC_IABR_ACTIVE_3 (0x00000008U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000008 */
  2813. #define NVIC_IABR_ACTIVE_4 (0x00000010U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000010 */
  2814. #define NVIC_IABR_ACTIVE_5 (0x00000020U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000020 */
  2815. #define NVIC_IABR_ACTIVE_6 (0x00000040U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000040 */
  2816. #define NVIC_IABR_ACTIVE_7 (0x00000080U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000080 */
  2817. #define NVIC_IABR_ACTIVE_8 (0x00000100U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000100 */
  2818. #define NVIC_IABR_ACTIVE_9 (0x00000200U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000200 */
  2819. #define NVIC_IABR_ACTIVE_10 (0x00000400U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000400 */
  2820. #define NVIC_IABR_ACTIVE_11 (0x00000800U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00000800 */
  2821. #define NVIC_IABR_ACTIVE_12 (0x00001000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00001000 */
  2822. #define NVIC_IABR_ACTIVE_13 (0x00002000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00002000 */
  2823. #define NVIC_IABR_ACTIVE_14 (0x00004000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00004000 */
  2824. #define NVIC_IABR_ACTIVE_15 (0x00008000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00008000 */
  2825. #define NVIC_IABR_ACTIVE_16 (0x00010000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00010000 */
  2826. #define NVIC_IABR_ACTIVE_17 (0x00020000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00020000 */
  2827. #define NVIC_IABR_ACTIVE_18 (0x00040000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00040000 */
  2828. #define NVIC_IABR_ACTIVE_19 (0x00080000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00080000 */
  2829. #define NVIC_IABR_ACTIVE_20 (0x00100000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00100000 */
  2830. #define NVIC_IABR_ACTIVE_21 (0x00200000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00200000 */
  2831. #define NVIC_IABR_ACTIVE_22 (0x00400000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00400000 */
  2832. #define NVIC_IABR_ACTIVE_23 (0x00800000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x00800000 */
  2833. #define NVIC_IABR_ACTIVE_24 (0x01000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x01000000 */
  2834. #define NVIC_IABR_ACTIVE_25 (0x02000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x02000000 */
  2835. #define NVIC_IABR_ACTIVE_26 (0x04000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x04000000 */
  2836. #define NVIC_IABR_ACTIVE_27 (0x08000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x08000000 */
  2837. #define NVIC_IABR_ACTIVE_28 (0x10000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x10000000 */
  2838. #define NVIC_IABR_ACTIVE_29 (0x20000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x20000000 */
  2839. #define NVIC_IABR_ACTIVE_30 (0x40000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x40000000 */
  2840. #define NVIC_IABR_ACTIVE_31 (0x80000000U << NVIC_IABR_ACTIVE_Pos) /*!< 0x80000000 */
  2841. /****************** Bit definition for NVIC_PRI0 register *******************/
  2842. #define NVIC_IPR0_PRI_0 ((uint32_t)0x000000FF) /*!< Priority of interrupt 0 */
  2843. #define NVIC_IPR0_PRI_1 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 1 */
  2844. #define NVIC_IPR0_PRI_2 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 2 */
  2845. #define NVIC_IPR0_PRI_3 ((uint32_t)0xFF000000) /*!< Priority of interrupt 3 */
  2846. /****************** Bit definition for NVIC_PRI1 register *******************/
  2847. #define NVIC_IPR1_PRI_4 ((uint32_t)0x000000FF) /*!< Priority of interrupt 4 */
  2848. #define NVIC_IPR1_PRI_5 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 5 */
  2849. #define NVIC_IPR1_PRI_6 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 6 */
  2850. #define NVIC_IPR1_PRI_7 ((uint32_t)0xFF000000) /*!< Priority of interrupt 7 */
  2851. /****************** Bit definition for NVIC_PRI2 register *******************/
  2852. #define NVIC_IPR2_PRI_8 ((uint32_t)0x000000FF) /*!< Priority of interrupt 8 */
  2853. #define NVIC_IPR2_PRI_9 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 9 */
  2854. #define NVIC_IPR2_PRI_10 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 10 */
  2855. #define NVIC_IPR2_PRI_11 ((uint32_t)0xFF000000) /*!< Priority of interrupt 11 */
  2856. /****************** Bit definition for NVIC_PRI3 register *******************/
  2857. #define NVIC_IPR3_PRI_12 ((uint32_t)0x000000FF) /*!< Priority of interrupt 12 */
  2858. #define NVIC_IPR3_PRI_13 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 13 */
  2859. #define NVIC_IPR3_PRI_14 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 14 */
  2860. #define NVIC_IPR3_PRI_15 ((uint32_t)0xFF000000) /*!< Priority of interrupt 15 */
  2861. /****************** Bit definition for NVIC_PRI4 register *******************/
  2862. #define NVIC_IPR4_PRI_16 ((uint32_t)0x000000FF) /*!< Priority of interrupt 16 */
  2863. #define NVIC_IPR4_PRI_17 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 17 */
  2864. #define NVIC_IPR4_PRI_18 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 18 */
  2865. #define NVIC_IPR4_PRI_19 ((uint32_t)0xFF000000) /*!< Priority of interrupt 19 */
  2866. /****************** Bit definition for NVIC_PRI5 register *******************/
  2867. #define NVIC_IPR5_PRI_20 ((uint32_t)0x000000FF) /*!< Priority of interrupt 20 */
  2868. #define NVIC_IPR5_PRI_21 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 21 */
  2869. #define NVIC_IPR5_PRI_22 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 22 */
  2870. #define NVIC_IPR5_PRI_23 ((uint32_t)0xFF000000) /*!< Priority of interrupt 23 */
  2871. /****************** Bit definition for NVIC_PRI6 register *******************/
  2872. #define NVIC_IPR6_PRI_24 ((uint32_t)0x000000FF) /*!< Priority of interrupt 24 */
  2873. #define NVIC_IPR6_PRI_25 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 25 */
  2874. #define NVIC_IPR6_PRI_26 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 26 */
  2875. #define NVIC_IPR6_PRI_27 ((uint32_t)0xFF000000) /*!< Priority of interrupt 27 */
  2876. /****************** Bit definition for NVIC_PRI7 register *******************/
  2877. #define NVIC_IPR7_PRI_28 ((uint32_t)0x000000FF) /*!< Priority of interrupt 28 */
  2878. #define NVIC_IPR7_PRI_29 ((uint32_t)0x0000FF00) /*!< Priority of interrupt 29 */
  2879. #define NVIC_IPR7_PRI_30 ((uint32_t)0x00FF0000) /*!< Priority of interrupt 30 */
  2880. #define NVIC_IPR7_PRI_31 ((uint32_t)0xFF000000) /*!< Priority of interrupt 31 */
  2881. /****************** Bit definition for SCB_CPUID register *******************/
  2882. #define SCB_CPUID_REVISION ((uint32_t)0x0000000F) /*!< Implementation defined revision number */
  2883. #define SCB_CPUID_PARTNO ((uint32_t)0x0000FFF0) /*!< Number of processor within family */
  2884. #define SCB_CPUID_Constant ((uint32_t)0x000F0000) /*!< Reads as 0x0F */
  2885. #define SCB_CPUID_VARIANT ((uint32_t)0x00F00000) /*!< Implementation defined variant number */
  2886. #define SCB_CPUID_IMPLEMENTER ((uint32_t)0xFF000000) /*!< Implementer code. ARM is 0x41 */
  2887. /******************* Bit definition for SCB_ICSR register *******************/
  2888. #define SCB_ICSR_VECTACTIVE ((uint32_t)0x000001FF) /*!< Active ISR number field */
  2889. #define SCB_ICSR_RETTOBASE ((uint32_t)0x00000800) /*!< All active exceptions minus the IPSR_current_exception yields the empty set */
  2890. #define SCB_ICSR_VECTPENDING ((uint32_t)0x003FF000) /*!< Pending ISR number field */
  2891. #define SCB_ICSR_ISRPENDING ((uint32_t)0x00400000) /*!< Interrupt pending flag */
  2892. #define SCB_ICSR_ISRPREEMPT ((uint32_t)0x00800000) /*!< It indicates that a pending interrupt becomes active in the next running cycle */
  2893. #define SCB_ICSR_PENDSTCLR ((uint32_t)0x02000000) /*!< Clear pending SysTick bit */
  2894. #define SCB_ICSR_PENDSTSET ((uint32_t)0x04000000) /*!< Set pending SysTick bit */
  2895. #define SCB_ICSR_PENDSVCLR ((uint32_t)0x08000000) /*!< Clear pending pendSV bit */
  2896. #define SCB_ICSR_PENDSVSET ((uint32_t)0x10000000) /*!< Set pending pendSV bit */
  2897. #define SCB_ICSR_NMIPENDSET ((uint32_t)0x80000000) /*!< Set pending NMI bit */
  2898. /******************* Bit definition for SCB_VTOR register *******************/
  2899. #define SCB_VTOR_TBLOFF ((uint32_t)0x1FFFFF80) /*!< Vector table base offset field */
  2900. #define SCB_VTOR_TBLBASE ((uint32_t)0x20000000) /*!< Table base in code(0) or RAM(1) */
  2901. /*!<***************** Bit definition for SCB_AIRCR register *******************/
  2902. #define SCB_AIRCR_VECTRESET ((uint32_t)0x00000001) /*!< System Reset bit */
  2903. #define SCB_AIRCR_VECTCLRACTIVE ((uint32_t)0x00000002) /*!< Clear active vector bit */
  2904. #define SCB_AIRCR_SYSRESETREQ ((uint32_t)0x00000004) /*!< Requests chip control logic to generate a reset */
  2905. #define SCB_AIRCR_PRIGROUP ((uint32_t)0x00000700) /*!< PRIGROUP[2:0] bits (Priority group) */
  2906. #define SCB_AIRCR_PRIGROUP_0 ((uint32_t)0x00000100) /*!< Bit 0 */
  2907. #define SCB_AIRCR_PRIGROUP_1 ((uint32_t)0x00000200) /*!< Bit 1 */
  2908. #define SCB_AIRCR_PRIGROUP_2 ((uint32_t)0x00000400) /*!< Bit 2 */
  2909. /* prority group configuration */
  2910. #define SCB_AIRCR_PRIGROUP0 ((uint32_t)0x00000000) /*!< Priority group=0 (7 bits of pre-emption priority, 1 bit of subpriority) */
  2911. #define SCB_AIRCR_PRIGROUP1 ((uint32_t)0x00000100) /*!< Priority group=1 (6 bits of pre-emption priority, 2 bits of subpriority) */
  2912. #define SCB_AIRCR_PRIGROUP2 ((uint32_t)0x00000200) /*!< Priority group=2 (5 bits of pre-emption priority, 3 bits of subpriority) */
  2913. #define SCB_AIRCR_PRIGROUP3 ((uint32_t)0x00000300) /*!< Priority group=3 (4 bits of pre-emption priority, 4 bits of subpriority) */
  2914. #define SCB_AIRCR_PRIGROUP4 ((uint32_t)0x00000400) /*!< Priority group=4 (3 bits of pre-emption priority, 5 bits of subpriority) */
  2915. #define SCB_AIRCR_PRIGROUP5 ((uint32_t)0x00000500) /*!< Priority group=5 (2 bits of pre-emption priority, 6 bits of subpriority) */
  2916. #define SCB_AIRCR_PRIGROUP6 ((uint32_t)0x00000600) /*!< Priority group=6 (1 bit of pre-emption priority, 7 bits of subpriority) */
  2917. #define SCB_AIRCR_PRIGROUP7 ((uint32_t)0x00000700) /*!< Priority group=7 (no pre-emption priority, 8 bits of subpriority) */
  2918. #define SCB_AIRCR_ENDIANESS ((uint32_t)0x00008000) /*!< Data endianness bit */
  2919. #define SCB_AIRCR_VECTKEY ((uint32_t)0xFFFF0000) /*!< Register key (VECTKEY) - Reads as 0xFA05 (VECTKEYSTAT) */
  2920. /******************* Bit definition for SCB_SCR register ********************/
  2921. #define SCB_SCR_SLEEPONEXIT ((uint32_t)0x00000002) /*!< Sleep on exit bit */
  2922. #define SCB_SCR_SLEEPDEEP ((uint32_t)0x00000004) /*!< Sleep deep bit */
  2923. #define SCB_SCR_SEVONPEND ((uint32_t)0x00000010) /*!< Wake up from WFE */
  2924. /******************** Bit definition for SCB_CCR register *******************/
  2925. #define SCB_CCR_NONBASETHRDENA ((uint32_t)0x00000001) /*!< Thread mode can be entered from any level in Handler mode by controlled return value */
  2926. #define SCB_CCR_USERSETMPEND ((uint32_t)0x00000002) /*!< Enables user code to write the Software Trigger Interrupt register to trigger (pend) a Main exception */
  2927. #define SCB_CCR_UNALIGN_TRP ((uint32_t)0x00000008) /*!< Trap for unaligned access */
  2928. #define SCB_CCR_DIV_0_TRP ((uint32_t)0x00000010) /*!< Trap on Divide by 0 */
  2929. #define SCB_CCR_BFHFNMIGN ((uint32_t)0x00000100) /*!< Handlers running at priority -1 and -2 */
  2930. #define SCB_CCR_STKALIGN ((uint32_t)0x00000200) /*!< On exception entry, the SP used prior to the exception is adjusted to be 8-byte aligned */
  2931. /******************* Bit definition for SCB_SHPR register ********************/
  2932. #define SCB_SHPR_PRI_N_Pos (0U)
  2933. #define SCB_SHPR_PRI_N_Msk (0xFFU << SCB_SHPR_PRI_N_Pos) /*!< 0x000000FF */
  2934. #define SCB_SHPR_PRI_N SCB_SHPR_PRI_N_Msk /*!< Priority of system handler 4,8, and 12. Mem Manage, reserved and Debug Monitor */
  2935. #define SCB_SHPR_PRI_N1_Pos (8U)
  2936. #define SCB_SHPR_PRI_N1_Msk (0xFFU << SCB_SHPR_PRI_N1_Pos) /*!< 0x0000FF00 */
  2937. #define SCB_SHPR_PRI_N1 SCB_SHPR_PRI_N1_Msk /*!< Priority of system handler 5,9, and 13. Bus Fault, reserved and reserved */
  2938. #define SCB_SHPR_PRI_N2_Pos (16U)
  2939. #define SCB_SHPR_PRI_N2_Msk (0xFFU << SCB_SHPR_PRI_N2_Pos) /*!< 0x00FF0000 */
  2940. #define SCB_SHPR_PRI_N2 SCB_SHPR_PRI_N2_Msk /*!< Priority of system handler 6,10, and 14. Usage Fault, reserved and PendSV */
  2941. #define SCB_SHPR_PRI_N3_Pos (24U)
  2942. #define SCB_SHPR_PRI_N3_Msk (0xFFU << SCB_SHPR_PRI_N3_Pos) /*!< 0xFF000000 */
  2943. #define SCB_SHPR_PRI_N3 SCB_SHPR_PRI_N3_Msk /*!< Priority of system handler 7,11, and 15. Reserved, SVCall and SysTick */
  2944. /****************** Bit definition for SCB_SHCSR register *******************/
  2945. #define SCB_SHCSR_MEMFAULTACT ((uint32_t)0x00000001) /*!< MemManage is active */
  2946. #define SCB_SHCSR_BUSFAULTACT ((uint32_t)0x00000002) /*!< BusFault is active */
  2947. #define SCB_SHCSR_USGFAULTACT ((uint32_t)0x00000008) /*!< UsageFault is active */
  2948. #define SCB_SHCSR_SVCALLACT ((uint32_t)0x00000080) /*!< SVCall is active */
  2949. #define SCB_SHCSR_MONITORACT ((uint32_t)0x00000100) /*!< Monitor is active */
  2950. #define SCB_SHCSR_PENDSVACT ((uint32_t)0x00000400) /*!< PendSV is active */
  2951. #define SCB_SHCSR_SYSTICKACT ((uint32_t)0x00000800) /*!< SysTick is active */
  2952. #define SCB_SHCSR_USGFAULTPENDED ((uint32_t)0x00001000) /*!< Usage Fault is pended */
  2953. #define SCB_SHCSR_MEMFAULTPENDED ((uint32_t)0x00002000) /*!< MemManage is pended */
  2954. #define SCB_SHCSR_BUSFAULTPENDED ((uint32_t)0x00004000) /*!< Bus Fault is pended */
  2955. #define SCB_SHCSR_SVCALLPENDED ((uint32_t)0x00008000) /*!< SVCall is pended */
  2956. #define SCB_SHCSR_MEMFAULTENA ((uint32_t)0x00010000) /*!< MemManage enable */
  2957. #define SCB_SHCSR_BUSFAULTENA ((uint32_t)0x00020000) /*!< Bus Fault enable */
  2958. #define SCB_SHCSR_USGFAULTENA ((uint32_t)0x00040000) /*!< UsageFault enable */
  2959. /******************* Bit definition for SCB_CFSR register *******************/
  2960. /*!< MFSR */
  2961. #define SCB_CFSR_IACCVIOL_Pos (0U)
  2962. #define SCB_CFSR_IACCVIOL_Msk (0x1U << SCB_CFSR_IACCVIOL_Pos) /*!< 0x00000001 */
  2963. #define SCB_CFSR_IACCVIOL SCB_CFSR_IACCVIOL_Msk /*!< Instruction access violation */
  2964. #define SCB_CFSR_DACCVIOL_Pos (1U)
  2965. #define SCB_CFSR_DACCVIOL_Msk (0x1U << SCB_CFSR_DACCVIOL_Pos) /*!< 0x00000002 */
  2966. #define SCB_CFSR_DACCVIOL SCB_CFSR_DACCVIOL_Msk /*!< Data access violation */
  2967. #define SCB_CFSR_MUNSTKERR_Pos (3U)
  2968. #define SCB_CFSR_MUNSTKERR_Msk (0x1U << SCB_CFSR_MUNSTKERR_Pos) /*!< 0x00000008 */
  2969. #define SCB_CFSR_MUNSTKERR SCB_CFSR_MUNSTKERR_Msk /*!< Unstacking error */
  2970. #define SCB_CFSR_MSTKERR_Pos (4U)
  2971. #define SCB_CFSR_MSTKERR_Msk (0x1U << SCB_CFSR_MSTKERR_Pos) /*!< 0x00000010 */
  2972. #define SCB_CFSR_MSTKERR SCB_CFSR_MSTKERR_Msk /*!< Stacking error */
  2973. #define SCB_CFSR_MMARVALID_Pos (7U)
  2974. #define SCB_CFSR_MMARVALID_Msk (0x1U << SCB_CFSR_MMARVALID_Pos) /*!< 0x00000080 */
  2975. #define SCB_CFSR_MMARVALID SCB_CFSR_MMARVALID_Msk /*!< Memory Manage Address Register address valid flag */
  2976. /*!< BFSR */
  2977. #define SCB_CFSR_IBUSERR_Pos (8U)
  2978. #define SCB_CFSR_IBUSERR_Msk (0x1U << SCB_CFSR_IBUSERR_Pos) /*!< 0x00000100 */
  2979. #define SCB_CFSR_IBUSERR SCB_CFSR_IBUSERR_Msk /*!< Instruction bus error flag */
  2980. #define SCB_CFSR_PRECISERR_Pos (9U)
  2981. #define SCB_CFSR_PRECISERR_Msk (0x1U << SCB_CFSR_PRECISERR_Pos) /*!< 0x00000200 */
  2982. #define SCB_CFSR_PRECISERR SCB_CFSR_PRECISERR_Msk /*!< Precise data bus error */
  2983. #define SCB_CFSR_IMPRECISERR_Pos (10U)
  2984. #define SCB_CFSR_IMPRECISERR_Msk (0x1U << SCB_CFSR_IMPRECISERR_Pos) /*!< 0x00000400 */
  2985. #define SCB_CFSR_IMPRECISERR SCB_CFSR_IMPRECISERR_Msk /*!< Imprecise data bus error */
  2986. #define SCB_CFSR_UNSTKERR_Pos (11U)
  2987. #define SCB_CFSR_UNSTKERR_Msk (0x1U << SCB_CFSR_UNSTKERR_Pos) /*!< 0x00000800 */
  2988. #define SCB_CFSR_UNSTKERR SCB_CFSR_UNSTKERR_Msk /*!< Unstacking error */
  2989. #define SCB_CFSR_STKERR_Pos (12U)
  2990. #define SCB_CFSR_STKERR_Msk (0x1U << SCB_CFSR_STKERR_Pos) /*!< 0x00001000 */
  2991. #define SCB_CFSR_STKERR SCB_CFSR_STKERR_Msk /*!< Stacking error */
  2992. #define SCB_CFSR_BFARVALID_Pos (15U)
  2993. #define SCB_CFSR_BFARVALID_Msk (0x1U << SCB_CFSR_BFARVALID_Pos) /*!< 0x00008000 */
  2994. #define SCB_CFSR_BFARVALID SCB_CFSR_BFARVALID_Msk /*!< Bus Fault Address Register address valid flag */
  2995. /*!< UFSR */
  2996. #define SCB_CFSR_UNDEFINSTR_Pos (16U)
  2997. #define SCB_CFSR_UNDEFINSTR_Msk (0x1U << SCB_CFSR_UNDEFINSTR_Pos) /*!< 0x00010000 */
  2998. #define SCB_CFSR_UNDEFINSTR SCB_CFSR_UNDEFINSTR_Msk /*!< The processor attempt to execute an undefined instruction */
  2999. #define SCB_CFSR_INVSTATE_Pos (17U)
  3000. #define SCB_CFSR_INVSTATE_Msk (0x1U << SCB_CFSR_INVSTATE_Pos) /*!< 0x00020000 */
  3001. #define SCB_CFSR_INVSTATE SCB_CFSR_INVSTATE_Msk /*!< Invalid combination of EPSR and instruction */
  3002. #define SCB_CFSR_INVPC_Pos (18U)
  3003. #define SCB_CFSR_INVPC_Msk (0x1U << SCB_CFSR_INVPC_Pos) /*!< 0x00040000 */
  3004. #define SCB_CFSR_INVPC SCB_CFSR_INVPC_Msk /*!< Attempt to load EXC_RETURN into pc illegally */
  3005. #define SCB_CFSR_NOCP_Pos (19U)
  3006. #define SCB_CFSR_NOCP_Msk (0x1U << SCB_CFSR_NOCP_Pos) /*!< 0x00080000 */
  3007. #define SCB_CFSR_NOCP SCB_CFSR_NOCP_Msk /*!< Attempt to use a coprocessor instruction */
  3008. #define SCB_CFSR_UNALIGNED_Pos (24U)
  3009. #define SCB_CFSR_UNALIGNED_Msk (0x1U << SCB_CFSR_UNALIGNED_Pos) /*!< 0x01000000 */
  3010. #define SCB_CFSR_UNALIGNED SCB_CFSR_UNALIGNED_Msk /*!< Fault occurs when there is an attempt to make an unaligned memory access */
  3011. #define SCB_CFSR_DIVBYZERO_Pos (25U)
  3012. #define SCB_CFSR_DIVBYZERO_Msk (0x1U << SCB_CFSR_DIVBYZERO_Pos) /*!< 0x02000000 */
  3013. #define SCB_CFSR_DIVBYZERO SCB_CFSR_DIVBYZERO_Msk /*!< Fault occurs when SDIV or DIV instruction is used with a divisor of 0 */
  3014. /******************* Bit definition for SCB_HFSR register *******************/
  3015. #define SCB_HFSR_VECTTBL ((uint32_t)0x00000002) /*!< Fault occurs because of vector table read on exception processing */
  3016. #define SCB_HFSR_FORCED ((uint32_t)0x40000000) /*!< Hard Fault activated when a configurable Fault was received and cannot activate */
  3017. #define SCB_HFSR_DEBUGEVT ((uint32_t)0x80000000) /*!< Fault related to debug */
  3018. /******************* Bit definition for SCB_DFSR register *******************/
  3019. #define SCB_DFSR_HALTED ((uint32_t)0x00000001) /*!< Halt request flag */
  3020. #define SCB_DFSR_BKPT ((uint32_t)0x00000002) /*!< BKPT flag */
  3021. #define SCB_DFSR_DWTTRAP ((uint32_t)0x00000004) /*!< Data Watchpoint and Trace (DWT) flag */
  3022. #define SCB_DFSR_VCATCH ((uint32_t)0x00000008) /*!< Vector catch flag */
  3023. #define SCB_DFSR_EXTERNAL ((uint32_t)0x00000010) /*!< External debug request flag */
  3024. /******************* Bit definition for SCB_MMFAR register ******************/
  3025. #define SCB_MMFAR_ADDRESS_Pos (0U)
  3026. #define SCB_MMFAR_ADDRESS_Msk (0xFFFFFFFFU << SCB_MMFAR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
  3027. #define SCB_MMFAR_ADDRESS SCB_MMFAR_ADDRESS_Msk /*!< Mem Manage fault address field */
  3028. /******************* Bit definition for SCB_BFAR register *******************/
  3029. #define SCB_BFAR_ADDRESS_Pos (0U)
  3030. #define SCB_BFAR_ADDRESS_Msk (0xFFFFFFFFU << SCB_BFAR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
  3031. #define SCB_BFAR_ADDRESS SCB_BFAR_ADDRESS_Msk /*!< Bus fault address field */
  3032. /******************* Bit definition for SCB_afsr register *******************/
  3033. #define SCB_AFSR_IMPDEF_Pos (0U)
  3034. #define SCB_AFSR_IMPDEF_Msk (0xFFFFFFFFU << SCB_AFSR_IMPDEF_Pos) /*!< 0xFFFFFFFF */
  3035. #define SCB_AFSR_IMPDEF SCB_AFSR_IMPDEF_Msk /*!< Implementation defined */
  3036. /******************************************************************************/
  3037. /* */
  3038. /* External Interrupt/Event Controller */
  3039. /* */
  3040. /******************************************************************************/
  3041. /******************* Bit definition for EXTI_IMR register *******************/
  3042. #define EXTI_IMR_MR0_Pos (0U)
  3043. #define EXTI_IMR_MR0_Msk (0x1U << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
  3044. #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
  3045. #define EXTI_IMR_MR1_Pos (1U)
  3046. #define EXTI_IMR_MR1_Msk (0x1U << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
  3047. #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
  3048. #define EXTI_IMR_MR2_Pos (2U)
  3049. #define EXTI_IMR_MR2_Msk (0x1U << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
  3050. #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
  3051. #define EXTI_IMR_MR3_Pos (3U)
  3052. #define EXTI_IMR_MR3_Msk (0x1U << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
  3053. #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
  3054. #define EXTI_IMR_MR4_Pos (4U)
  3055. #define EXTI_IMR_MR4_Msk (0x1U << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
  3056. #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
  3057. #define EXTI_IMR_MR5_Pos (5U)
  3058. #define EXTI_IMR_MR5_Msk (0x1U << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
  3059. #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
  3060. #define EXTI_IMR_MR6_Pos (6U)
  3061. #define EXTI_IMR_MR6_Msk (0x1U << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
  3062. #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
  3063. #define EXTI_IMR_MR7_Pos (7U)
  3064. #define EXTI_IMR_MR7_Msk (0x1U << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
  3065. #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
  3066. #define EXTI_IMR_MR8_Pos (8U)
  3067. #define EXTI_IMR_MR8_Msk (0x1U << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
  3068. #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
  3069. #define EXTI_IMR_MR9_Pos (9U)
  3070. #define EXTI_IMR_MR9_Msk (0x1U << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
  3071. #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
  3072. #define EXTI_IMR_MR10_Pos (10U)
  3073. #define EXTI_IMR_MR10_Msk (0x1U << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
  3074. #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
  3075. #define EXTI_IMR_MR11_Pos (11U)
  3076. #define EXTI_IMR_MR11_Msk (0x1U << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
  3077. #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
  3078. #define EXTI_IMR_MR12_Pos (12U)
  3079. #define EXTI_IMR_MR12_Msk (0x1U << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
  3080. #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
  3081. #define EXTI_IMR_MR13_Pos (13U)
  3082. #define EXTI_IMR_MR13_Msk (0x1U << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
  3083. #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
  3084. #define EXTI_IMR_MR14_Pos (14U)
  3085. #define EXTI_IMR_MR14_Msk (0x1U << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
  3086. #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
  3087. #define EXTI_IMR_MR15_Pos (15U)
  3088. #define EXTI_IMR_MR15_Msk (0x1U << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
  3089. #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
  3090. #define EXTI_IMR_MR16_Pos (16U)
  3091. #define EXTI_IMR_MR16_Msk (0x1U << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
  3092. #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
  3093. #define EXTI_IMR_MR17_Pos (17U)
  3094. #define EXTI_IMR_MR17_Msk (0x1U << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
  3095. #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
  3096. #define EXTI_IMR_MR18_Pos (18U)
  3097. #define EXTI_IMR_MR18_Msk (0x1U << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
  3098. #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
  3099. #define EXTI_IMR_MR19_Pos (19U)
  3100. #define EXTI_IMR_MR19_Msk (0x1U << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */
  3101. #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */
  3102. /* References Defines */
  3103. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  3104. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  3105. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  3106. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  3107. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  3108. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  3109. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  3110. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  3111. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  3112. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  3113. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  3114. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  3115. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  3116. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  3117. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  3118. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  3119. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  3120. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  3121. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  3122. #define EXTI_IMR_IM19 EXTI_IMR_MR19
  3123. /******************* Bit definition for EXTI_EMR register *******************/
  3124. #define EXTI_EMR_MR0_Pos (0U)
  3125. #define EXTI_EMR_MR0_Msk (0x1U << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
  3126. #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
  3127. #define EXTI_EMR_MR1_Pos (1U)
  3128. #define EXTI_EMR_MR1_Msk (0x1U << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
  3129. #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
  3130. #define EXTI_EMR_MR2_Pos (2U)
  3131. #define EXTI_EMR_MR2_Msk (0x1U << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
  3132. #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
  3133. #define EXTI_EMR_MR3_Pos (3U)
  3134. #define EXTI_EMR_MR3_Msk (0x1U << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
  3135. #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
  3136. #define EXTI_EMR_MR4_Pos (4U)
  3137. #define EXTI_EMR_MR4_Msk (0x1U << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
  3138. #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
  3139. #define EXTI_EMR_MR5_Pos (5U)
  3140. #define EXTI_EMR_MR5_Msk (0x1U << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
  3141. #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
  3142. #define EXTI_EMR_MR6_Pos (6U)
  3143. #define EXTI_EMR_MR6_Msk (0x1U << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
  3144. #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
  3145. #define EXTI_EMR_MR7_Pos (7U)
  3146. #define EXTI_EMR_MR7_Msk (0x1U << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
  3147. #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
  3148. #define EXTI_EMR_MR8_Pos (8U)
  3149. #define EXTI_EMR_MR8_Msk (0x1U << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
  3150. #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
  3151. #define EXTI_EMR_MR9_Pos (9U)
  3152. #define EXTI_EMR_MR9_Msk (0x1U << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
  3153. #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
  3154. #define EXTI_EMR_MR10_Pos (10U)
  3155. #define EXTI_EMR_MR10_Msk (0x1U << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
  3156. #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
  3157. #define EXTI_EMR_MR11_Pos (11U)
  3158. #define EXTI_EMR_MR11_Msk (0x1U << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
  3159. #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
  3160. #define EXTI_EMR_MR12_Pos (12U)
  3161. #define EXTI_EMR_MR12_Msk (0x1U << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
  3162. #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
  3163. #define EXTI_EMR_MR13_Pos (13U)
  3164. #define EXTI_EMR_MR13_Msk (0x1U << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
  3165. #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
  3166. #define EXTI_EMR_MR14_Pos (14U)
  3167. #define EXTI_EMR_MR14_Msk (0x1U << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
  3168. #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
  3169. #define EXTI_EMR_MR15_Pos (15U)
  3170. #define EXTI_EMR_MR15_Msk (0x1U << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
  3171. #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
  3172. #define EXTI_EMR_MR16_Pos (16U)
  3173. #define EXTI_EMR_MR16_Msk (0x1U << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
  3174. #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
  3175. #define EXTI_EMR_MR17_Pos (17U)
  3176. #define EXTI_EMR_MR17_Msk (0x1U << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
  3177. #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
  3178. #define EXTI_EMR_MR18_Pos (18U)
  3179. #define EXTI_EMR_MR18_Msk (0x1U << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
  3180. #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
  3181. #define EXTI_EMR_MR19_Pos (19U)
  3182. #define EXTI_EMR_MR19_Msk (0x1U << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */
  3183. #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */
  3184. /* References Defines */
  3185. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  3186. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  3187. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  3188. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  3189. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  3190. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  3191. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  3192. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  3193. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  3194. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  3195. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  3196. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  3197. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  3198. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  3199. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  3200. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  3201. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  3202. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  3203. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  3204. #define EXTI_EMR_EM19 EXTI_EMR_MR19
  3205. /****************** Bit definition for EXTI_RTSR register *******************/
  3206. #define EXTI_RTSR_TR0_Pos (0U)
  3207. #define EXTI_RTSR_TR0_Msk (0x1U << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
  3208. #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  3209. #define EXTI_RTSR_TR1_Pos (1U)
  3210. #define EXTI_RTSR_TR1_Msk (0x1U << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
  3211. #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  3212. #define EXTI_RTSR_TR2_Pos (2U)
  3213. #define EXTI_RTSR_TR2_Msk (0x1U << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
  3214. #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  3215. #define EXTI_RTSR_TR3_Pos (3U)
  3216. #define EXTI_RTSR_TR3_Msk (0x1U << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
  3217. #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  3218. #define EXTI_RTSR_TR4_Pos (4U)
  3219. #define EXTI_RTSR_TR4_Msk (0x1U << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
  3220. #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  3221. #define EXTI_RTSR_TR5_Pos (5U)
  3222. #define EXTI_RTSR_TR5_Msk (0x1U << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
  3223. #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  3224. #define EXTI_RTSR_TR6_Pos (6U)
  3225. #define EXTI_RTSR_TR6_Msk (0x1U << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
  3226. #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  3227. #define EXTI_RTSR_TR7_Pos (7U)
  3228. #define EXTI_RTSR_TR7_Msk (0x1U << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
  3229. #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  3230. #define EXTI_RTSR_TR8_Pos (8U)
  3231. #define EXTI_RTSR_TR8_Msk (0x1U << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
  3232. #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  3233. #define EXTI_RTSR_TR9_Pos (9U)
  3234. #define EXTI_RTSR_TR9_Msk (0x1U << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
  3235. #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  3236. #define EXTI_RTSR_TR10_Pos (10U)
  3237. #define EXTI_RTSR_TR10_Msk (0x1U << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
  3238. #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  3239. #define EXTI_RTSR_TR11_Pos (11U)
  3240. #define EXTI_RTSR_TR11_Msk (0x1U << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
  3241. #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  3242. #define EXTI_RTSR_TR12_Pos (12U)
  3243. #define EXTI_RTSR_TR12_Msk (0x1U << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
  3244. #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  3245. #define EXTI_RTSR_TR13_Pos (13U)
  3246. #define EXTI_RTSR_TR13_Msk (0x1U << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
  3247. #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  3248. #define EXTI_RTSR_TR14_Pos (14U)
  3249. #define EXTI_RTSR_TR14_Msk (0x1U << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
  3250. #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  3251. #define EXTI_RTSR_TR15_Pos (15U)
  3252. #define EXTI_RTSR_TR15_Msk (0x1U << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
  3253. #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  3254. #define EXTI_RTSR_TR16_Pos (16U)
  3255. #define EXTI_RTSR_TR16_Msk (0x1U << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
  3256. #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  3257. #define EXTI_RTSR_TR17_Pos (17U)
  3258. #define EXTI_RTSR_TR17_Msk (0x1U << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
  3259. #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  3260. #define EXTI_RTSR_TR18_Pos (18U)
  3261. #define EXTI_RTSR_TR18_Msk (0x1U << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */
  3262. #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */
  3263. #define EXTI_RTSR_TR19_Pos (19U)
  3264. #define EXTI_RTSR_TR19_Msk (0x1U << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */
  3265. #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */
  3266. /* References Defines */
  3267. #define EXTI_RTSR_RT0 EXTI_RTSR_TR0
  3268. #define EXTI_RTSR_RT1 EXTI_RTSR_TR1
  3269. #define EXTI_RTSR_RT2 EXTI_RTSR_TR2
  3270. #define EXTI_RTSR_RT3 EXTI_RTSR_TR3
  3271. #define EXTI_RTSR_RT4 EXTI_RTSR_TR4
  3272. #define EXTI_RTSR_RT5 EXTI_RTSR_TR5
  3273. #define EXTI_RTSR_RT6 EXTI_RTSR_TR6
  3274. #define EXTI_RTSR_RT7 EXTI_RTSR_TR7
  3275. #define EXTI_RTSR_RT8 EXTI_RTSR_TR8
  3276. #define EXTI_RTSR_RT9 EXTI_RTSR_TR9
  3277. #define EXTI_RTSR_RT10 EXTI_RTSR_TR10
  3278. #define EXTI_RTSR_RT11 EXTI_RTSR_TR11
  3279. #define EXTI_RTSR_RT12 EXTI_RTSR_TR12
  3280. #define EXTI_RTSR_RT13 EXTI_RTSR_TR13
  3281. #define EXTI_RTSR_RT14 EXTI_RTSR_TR14
  3282. #define EXTI_RTSR_RT15 EXTI_RTSR_TR15
  3283. #define EXTI_RTSR_RT16 EXTI_RTSR_TR16
  3284. #define EXTI_RTSR_RT17 EXTI_RTSR_TR17
  3285. #define EXTI_RTSR_RT18 EXTI_RTSR_TR18
  3286. #define EXTI_RTSR_RT19 EXTI_RTSR_TR19
  3287. /****************** Bit definition for EXTI_FTSR register *******************/
  3288. #define EXTI_FTSR_TR0_Pos (0U)
  3289. #define EXTI_FTSR_TR0_Msk (0x1U << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
  3290. #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  3291. #define EXTI_FTSR_TR1_Pos (1U)
  3292. #define EXTI_FTSR_TR1_Msk (0x1U << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
  3293. #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  3294. #define EXTI_FTSR_TR2_Pos (2U)
  3295. #define EXTI_FTSR_TR2_Msk (0x1U << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
  3296. #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  3297. #define EXTI_FTSR_TR3_Pos (3U)
  3298. #define EXTI_FTSR_TR3_Msk (0x1U << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
  3299. #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  3300. #define EXTI_FTSR_TR4_Pos (4U)
  3301. #define EXTI_FTSR_TR4_Msk (0x1U << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
  3302. #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  3303. #define EXTI_FTSR_TR5_Pos (5U)
  3304. #define EXTI_FTSR_TR5_Msk (0x1U << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
  3305. #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  3306. #define EXTI_FTSR_TR6_Pos (6U)
  3307. #define EXTI_FTSR_TR6_Msk (0x1U << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
  3308. #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  3309. #define EXTI_FTSR_TR7_Pos (7U)
  3310. #define EXTI_FTSR_TR7_Msk (0x1U << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
  3311. #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  3312. #define EXTI_FTSR_TR8_Pos (8U)
  3313. #define EXTI_FTSR_TR8_Msk (0x1U << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
  3314. #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  3315. #define EXTI_FTSR_TR9_Pos (9U)
  3316. #define EXTI_FTSR_TR9_Msk (0x1U << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
  3317. #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  3318. #define EXTI_FTSR_TR10_Pos (10U)
  3319. #define EXTI_FTSR_TR10_Msk (0x1U << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
  3320. #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  3321. #define EXTI_FTSR_TR11_Pos (11U)
  3322. #define EXTI_FTSR_TR11_Msk (0x1U << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
  3323. #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  3324. #define EXTI_FTSR_TR12_Pos (12U)
  3325. #define EXTI_FTSR_TR12_Msk (0x1U << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
  3326. #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  3327. #define EXTI_FTSR_TR13_Pos (13U)
  3328. #define EXTI_FTSR_TR13_Msk (0x1U << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
  3329. #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  3330. #define EXTI_FTSR_TR14_Pos (14U)
  3331. #define EXTI_FTSR_TR14_Msk (0x1U << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
  3332. #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  3333. #define EXTI_FTSR_TR15_Pos (15U)
  3334. #define EXTI_FTSR_TR15_Msk (0x1U << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
  3335. #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  3336. #define EXTI_FTSR_TR16_Pos (16U)
  3337. #define EXTI_FTSR_TR16_Msk (0x1U << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
  3338. #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  3339. #define EXTI_FTSR_TR17_Pos (17U)
  3340. #define EXTI_FTSR_TR17_Msk (0x1U << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
  3341. #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  3342. #define EXTI_FTSR_TR18_Pos (18U)
  3343. #define EXTI_FTSR_TR18_Msk (0x1U << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */
  3344. #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */
  3345. #define EXTI_FTSR_TR19_Pos (19U)
  3346. #define EXTI_FTSR_TR19_Msk (0x1U << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */
  3347. #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */
  3348. /* References Defines */
  3349. #define EXTI_FTSR_FT0 EXTI_FTSR_TR0
  3350. #define EXTI_FTSR_FT1 EXTI_FTSR_TR1
  3351. #define EXTI_FTSR_FT2 EXTI_FTSR_TR2
  3352. #define EXTI_FTSR_FT3 EXTI_FTSR_TR3
  3353. #define EXTI_FTSR_FT4 EXTI_FTSR_TR4
  3354. #define EXTI_FTSR_FT5 EXTI_FTSR_TR5
  3355. #define EXTI_FTSR_FT6 EXTI_FTSR_TR6
  3356. #define EXTI_FTSR_FT7 EXTI_FTSR_TR7
  3357. #define EXTI_FTSR_FT8 EXTI_FTSR_TR8
  3358. #define EXTI_FTSR_FT9 EXTI_FTSR_TR9
  3359. #define EXTI_FTSR_FT10 EXTI_FTSR_TR10
  3360. #define EXTI_FTSR_FT11 EXTI_FTSR_TR11
  3361. #define EXTI_FTSR_FT12 EXTI_FTSR_TR12
  3362. #define EXTI_FTSR_FT13 EXTI_FTSR_TR13
  3363. #define EXTI_FTSR_FT14 EXTI_FTSR_TR14
  3364. #define EXTI_FTSR_FT15 EXTI_FTSR_TR15
  3365. #define EXTI_FTSR_FT16 EXTI_FTSR_TR16
  3366. #define EXTI_FTSR_FT17 EXTI_FTSR_TR17
  3367. #define EXTI_FTSR_FT18 EXTI_FTSR_TR18
  3368. #define EXTI_FTSR_FT19 EXTI_FTSR_TR19
  3369. /****************** Bit definition for EXTI_SWIER register ******************/
  3370. #define EXTI_SWIER_SWIER0_Pos (0U)
  3371. #define EXTI_SWIER_SWIER0_Msk (0x1U << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
  3372. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
  3373. #define EXTI_SWIER_SWIER1_Pos (1U)
  3374. #define EXTI_SWIER_SWIER1_Msk (0x1U << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
  3375. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
  3376. #define EXTI_SWIER_SWIER2_Pos (2U)
  3377. #define EXTI_SWIER_SWIER2_Msk (0x1U << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
  3378. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
  3379. #define EXTI_SWIER_SWIER3_Pos (3U)
  3380. #define EXTI_SWIER_SWIER3_Msk (0x1U << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
  3381. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
  3382. #define EXTI_SWIER_SWIER4_Pos (4U)
  3383. #define EXTI_SWIER_SWIER4_Msk (0x1U << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
  3384. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
  3385. #define EXTI_SWIER_SWIER5_Pos (5U)
  3386. #define EXTI_SWIER_SWIER5_Msk (0x1U << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
  3387. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
  3388. #define EXTI_SWIER_SWIER6_Pos (6U)
  3389. #define EXTI_SWIER_SWIER6_Msk (0x1U << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
  3390. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
  3391. #define EXTI_SWIER_SWIER7_Pos (7U)
  3392. #define EXTI_SWIER_SWIER7_Msk (0x1U << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
  3393. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
  3394. #define EXTI_SWIER_SWIER8_Pos (8U)
  3395. #define EXTI_SWIER_SWIER8_Msk (0x1U << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
  3396. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
  3397. #define EXTI_SWIER_SWIER9_Pos (9U)
  3398. #define EXTI_SWIER_SWIER9_Msk (0x1U << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
  3399. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
  3400. #define EXTI_SWIER_SWIER10_Pos (10U)
  3401. #define EXTI_SWIER_SWIER10_Msk (0x1U << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
  3402. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
  3403. #define EXTI_SWIER_SWIER11_Pos (11U)
  3404. #define EXTI_SWIER_SWIER11_Msk (0x1U << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
  3405. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
  3406. #define EXTI_SWIER_SWIER12_Pos (12U)
  3407. #define EXTI_SWIER_SWIER12_Msk (0x1U << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
  3408. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
  3409. #define EXTI_SWIER_SWIER13_Pos (13U)
  3410. #define EXTI_SWIER_SWIER13_Msk (0x1U << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
  3411. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
  3412. #define EXTI_SWIER_SWIER14_Pos (14U)
  3413. #define EXTI_SWIER_SWIER14_Msk (0x1U << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
  3414. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
  3415. #define EXTI_SWIER_SWIER15_Pos (15U)
  3416. #define EXTI_SWIER_SWIER15_Msk (0x1U << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
  3417. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
  3418. #define EXTI_SWIER_SWIER16_Pos (16U)
  3419. #define EXTI_SWIER_SWIER16_Msk (0x1U << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
  3420. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
  3421. #define EXTI_SWIER_SWIER17_Pos (17U)
  3422. #define EXTI_SWIER_SWIER17_Msk (0x1U << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
  3423. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
  3424. #define EXTI_SWIER_SWIER18_Pos (18U)
  3425. #define EXTI_SWIER_SWIER18_Msk (0x1U << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */
  3426. #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */
  3427. #define EXTI_SWIER_SWIER19_Pos (19U)
  3428. #define EXTI_SWIER_SWIER19_Msk (0x1U << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */
  3429. #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */
  3430. /* References Defines */
  3431. #define EXTI_SWIER_SWI0 EXTI_SWIER_SWIER0
  3432. #define EXTI_SWIER_SWI1 EXTI_SWIER_SWIER1
  3433. #define EXTI_SWIER_SWI2 EXTI_SWIER_SWIER2
  3434. #define EXTI_SWIER_SWI3 EXTI_SWIER_SWIER3
  3435. #define EXTI_SWIER_SWI4 EXTI_SWIER_SWIER4
  3436. #define EXTI_SWIER_SWI5 EXTI_SWIER_SWIER5
  3437. #define EXTI_SWIER_SWI6 EXTI_SWIER_SWIER6
  3438. #define EXTI_SWIER_SWI7 EXTI_SWIER_SWIER7
  3439. #define EXTI_SWIER_SWI8 EXTI_SWIER_SWIER8
  3440. #define EXTI_SWIER_SWI9 EXTI_SWIER_SWIER9
  3441. #define EXTI_SWIER_SWI10 EXTI_SWIER_SWIER10
  3442. #define EXTI_SWIER_SWI11 EXTI_SWIER_SWIER11
  3443. #define EXTI_SWIER_SWI12 EXTI_SWIER_SWIER12
  3444. #define EXTI_SWIER_SWI13 EXTI_SWIER_SWIER13
  3445. #define EXTI_SWIER_SWI14 EXTI_SWIER_SWIER14
  3446. #define EXTI_SWIER_SWI15 EXTI_SWIER_SWIER15
  3447. #define EXTI_SWIER_SWI16 EXTI_SWIER_SWIER16
  3448. #define EXTI_SWIER_SWI17 EXTI_SWIER_SWIER17
  3449. #define EXTI_SWIER_SWI18 EXTI_SWIER_SWIER18
  3450. #define EXTI_SWIER_SWI19 EXTI_SWIER_SWIER19
  3451. /******************* Bit definition for EXTI_PR register ********************/
  3452. #define EXTI_PR_PR0_Pos (0U)
  3453. #define EXTI_PR_PR0_Msk (0x1U << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  3454. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */
  3455. #define EXTI_PR_PR1_Pos (1U)
  3456. #define EXTI_PR_PR1_Msk (0x1U << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  3457. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */
  3458. #define EXTI_PR_PR2_Pos (2U)
  3459. #define EXTI_PR_PR2_Msk (0x1U << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  3460. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */
  3461. #define EXTI_PR_PR3_Pos (3U)
  3462. #define EXTI_PR_PR3_Msk (0x1U << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  3463. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */
  3464. #define EXTI_PR_PR4_Pos (4U)
  3465. #define EXTI_PR_PR4_Msk (0x1U << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
  3466. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */
  3467. #define EXTI_PR_PR5_Pos (5U)
  3468. #define EXTI_PR_PR5_Msk (0x1U << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
  3469. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */
  3470. #define EXTI_PR_PR6_Pos (6U)
  3471. #define EXTI_PR_PR6_Msk (0x1U << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  3472. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */
  3473. #define EXTI_PR_PR7_Pos (7U)
  3474. #define EXTI_PR_PR7_Msk (0x1U << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  3475. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */
  3476. #define EXTI_PR_PR8_Pos (8U)
  3477. #define EXTI_PR_PR8_Msk (0x1U << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
  3478. #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */
  3479. #define EXTI_PR_PR9_Pos (9U)
  3480. #define EXTI_PR_PR9_Msk (0x1U << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
  3481. #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */
  3482. #define EXTI_PR_PR10_Pos (10U)
  3483. #define EXTI_PR_PR10_Msk (0x1U << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
  3484. #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */
  3485. #define EXTI_PR_PR11_Pos (11U)
  3486. #define EXTI_PR_PR11_Msk (0x1U << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
  3487. #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */
  3488. #define EXTI_PR_PR12_Pos (12U)
  3489. #define EXTI_PR_PR12_Msk (0x1U << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
  3490. #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */
  3491. #define EXTI_PR_PR13_Pos (13U)
  3492. #define EXTI_PR_PR13_Msk (0x1U << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
  3493. #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */
  3494. #define EXTI_PR_PR14_Pos (14U)
  3495. #define EXTI_PR_PR14_Msk (0x1U << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
  3496. #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */
  3497. #define EXTI_PR_PR15_Pos (15U)
  3498. #define EXTI_PR_PR15_Msk (0x1U << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
  3499. #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */
  3500. #define EXTI_PR_PR16_Pos (16U)
  3501. #define EXTI_PR_PR16_Msk (0x1U << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
  3502. #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */
  3503. #define EXTI_PR_PR17_Pos (17U)
  3504. #define EXTI_PR_PR17_Msk (0x1U << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  3505. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */
  3506. #define EXTI_PR_PR18_Pos (18U)
  3507. #define EXTI_PR_PR18_Msk (0x1U << EXTI_PR_PR18_Pos) /*!< 0x00040000 */
  3508. #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */
  3509. #define EXTI_PR_PR19_Pos (19U)
  3510. #define EXTI_PR_PR19_Msk (0x1U << EXTI_PR_PR19_Pos) /*!< 0x00080000 */
  3511. #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */
  3512. /* References Defines */
  3513. #define EXTI_PR_PIF0 EXTI_PR_PR0
  3514. #define EXTI_PR_PIF1 EXTI_PR_PR1
  3515. #define EXTI_PR_PIF2 EXTI_PR_PR2
  3516. #define EXTI_PR_PIF3 EXTI_PR_PR3
  3517. #define EXTI_PR_PIF4 EXTI_PR_PR4
  3518. #define EXTI_PR_PIF5 EXTI_PR_PR5
  3519. #define EXTI_PR_PIF6 EXTI_PR_PR6
  3520. #define EXTI_PR_PIF7 EXTI_PR_PR7
  3521. #define EXTI_PR_PIF8 EXTI_PR_PR8
  3522. #define EXTI_PR_PIF9 EXTI_PR_PR9
  3523. #define EXTI_PR_PIF10 EXTI_PR_PR10
  3524. #define EXTI_PR_PIF11 EXTI_PR_PR11
  3525. #define EXTI_PR_PIF12 EXTI_PR_PR12
  3526. #define EXTI_PR_PIF13 EXTI_PR_PR13
  3527. #define EXTI_PR_PIF14 EXTI_PR_PR14
  3528. #define EXTI_PR_PIF15 EXTI_PR_PR15
  3529. #define EXTI_PR_PIF16 EXTI_PR_PR16
  3530. #define EXTI_PR_PIF17 EXTI_PR_PR17
  3531. #define EXTI_PR_PIF18 EXTI_PR_PR18
  3532. #define EXTI_PR_PIF19 EXTI_PR_PR19
  3533. /******************************************************************************/
  3534. /* */
  3535. /* DMA Controller */
  3536. /* */
  3537. /******************************************************************************/
  3538. /******************* Bit definition for DMA_ISR register ********************/
  3539. #define DMA_ISR_GIF1_Pos (0U)
  3540. #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
  3541. #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
  3542. #define DMA_ISR_TCIF1_Pos (1U)
  3543. #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
  3544. #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
  3545. #define DMA_ISR_HTIF1_Pos (2U)
  3546. #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
  3547. #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
  3548. #define DMA_ISR_TEIF1_Pos (3U)
  3549. #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
  3550. #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
  3551. #define DMA_ISR_GIF2_Pos (4U)
  3552. #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
  3553. #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
  3554. #define DMA_ISR_TCIF2_Pos (5U)
  3555. #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
  3556. #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
  3557. #define DMA_ISR_HTIF2_Pos (6U)
  3558. #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
  3559. #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
  3560. #define DMA_ISR_TEIF2_Pos (7U)
  3561. #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
  3562. #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
  3563. #define DMA_ISR_GIF3_Pos (8U)
  3564. #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
  3565. #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
  3566. #define DMA_ISR_TCIF3_Pos (9U)
  3567. #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
  3568. #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
  3569. #define DMA_ISR_HTIF3_Pos (10U)
  3570. #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
  3571. #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
  3572. #define DMA_ISR_TEIF3_Pos (11U)
  3573. #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
  3574. #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
  3575. #define DMA_ISR_GIF4_Pos (12U)
  3576. #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
  3577. #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
  3578. #define DMA_ISR_TCIF4_Pos (13U)
  3579. #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
  3580. #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
  3581. #define DMA_ISR_HTIF4_Pos (14U)
  3582. #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
  3583. #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
  3584. #define DMA_ISR_TEIF4_Pos (15U)
  3585. #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
  3586. #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
  3587. #define DMA_ISR_GIF5_Pos (16U)
  3588. #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
  3589. #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
  3590. #define DMA_ISR_TCIF5_Pos (17U)
  3591. #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
  3592. #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
  3593. #define DMA_ISR_HTIF5_Pos (18U)
  3594. #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
  3595. #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
  3596. #define DMA_ISR_TEIF5_Pos (19U)
  3597. #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
  3598. #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
  3599. #define DMA_ISR_GIF6_Pos (20U)
  3600. #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
  3601. #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
  3602. #define DMA_ISR_TCIF6_Pos (21U)
  3603. #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
  3604. #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
  3605. #define DMA_ISR_HTIF6_Pos (22U)
  3606. #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
  3607. #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
  3608. #define DMA_ISR_TEIF6_Pos (23U)
  3609. #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
  3610. #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
  3611. #define DMA_ISR_GIF7_Pos (24U)
  3612. #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
  3613. #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
  3614. #define DMA_ISR_TCIF7_Pos (25U)
  3615. #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
  3616. #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
  3617. #define DMA_ISR_HTIF7_Pos (26U)
  3618. #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
  3619. #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
  3620. #define DMA_ISR_TEIF7_Pos (27U)
  3621. #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
  3622. #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
  3623. /******************* Bit definition for DMA_IFCR register *******************/
  3624. #define DMA_IFCR_CGIF1_Pos (0U)
  3625. #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
  3626. #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
  3627. #define DMA_IFCR_CTCIF1_Pos (1U)
  3628. #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
  3629. #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
  3630. #define DMA_IFCR_CHTIF1_Pos (2U)
  3631. #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
  3632. #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
  3633. #define DMA_IFCR_CTEIF1_Pos (3U)
  3634. #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
  3635. #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
  3636. #define DMA_IFCR_CGIF2_Pos (4U)
  3637. #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
  3638. #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
  3639. #define DMA_IFCR_CTCIF2_Pos (5U)
  3640. #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
  3641. #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
  3642. #define DMA_IFCR_CHTIF2_Pos (6U)
  3643. #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
  3644. #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
  3645. #define DMA_IFCR_CTEIF2_Pos (7U)
  3646. #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
  3647. #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
  3648. #define DMA_IFCR_CGIF3_Pos (8U)
  3649. #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
  3650. #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
  3651. #define DMA_IFCR_CTCIF3_Pos (9U)
  3652. #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
  3653. #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
  3654. #define DMA_IFCR_CHTIF3_Pos (10U)
  3655. #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
  3656. #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
  3657. #define DMA_IFCR_CTEIF3_Pos (11U)
  3658. #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
  3659. #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
  3660. #define DMA_IFCR_CGIF4_Pos (12U)
  3661. #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
  3662. #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
  3663. #define DMA_IFCR_CTCIF4_Pos (13U)
  3664. #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
  3665. #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
  3666. #define DMA_IFCR_CHTIF4_Pos (14U)
  3667. #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
  3668. #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
  3669. #define DMA_IFCR_CTEIF4_Pos (15U)
  3670. #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
  3671. #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
  3672. #define DMA_IFCR_CGIF5_Pos (16U)
  3673. #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
  3674. #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
  3675. #define DMA_IFCR_CTCIF5_Pos (17U)
  3676. #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
  3677. #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
  3678. #define DMA_IFCR_CHTIF5_Pos (18U)
  3679. #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
  3680. #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
  3681. #define DMA_IFCR_CTEIF5_Pos (19U)
  3682. #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
  3683. #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
  3684. #define DMA_IFCR_CGIF6_Pos (20U)
  3685. #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
  3686. #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
  3687. #define DMA_IFCR_CTCIF6_Pos (21U)
  3688. #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
  3689. #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
  3690. #define DMA_IFCR_CHTIF6_Pos (22U)
  3691. #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
  3692. #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
  3693. #define DMA_IFCR_CTEIF6_Pos (23U)
  3694. #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
  3695. #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
  3696. #define DMA_IFCR_CGIF7_Pos (24U)
  3697. #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
  3698. #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
  3699. #define DMA_IFCR_CTCIF7_Pos (25U)
  3700. #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
  3701. #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
  3702. #define DMA_IFCR_CHTIF7_Pos (26U)
  3703. #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
  3704. #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
  3705. #define DMA_IFCR_CTEIF7_Pos (27U)
  3706. #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
  3707. #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
  3708. /******************* Bit definition for DMA_CCR register *******************/
  3709. #define DMA_CCR_EN_Pos (0U)
  3710. #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
  3711. #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
  3712. #define DMA_CCR_TCIE_Pos (1U)
  3713. #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
  3714. #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
  3715. #define DMA_CCR_HTIE_Pos (2U)
  3716. #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
  3717. #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
  3718. #define DMA_CCR_TEIE_Pos (3U)
  3719. #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
  3720. #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
  3721. #define DMA_CCR_DIR_Pos (4U)
  3722. #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
  3723. #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
  3724. #define DMA_CCR_CIRC_Pos (5U)
  3725. #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
  3726. #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
  3727. #define DMA_CCR_PINC_Pos (6U)
  3728. #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
  3729. #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
  3730. #define DMA_CCR_MINC_Pos (7U)
  3731. #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
  3732. #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
  3733. #define DMA_CCR_PSIZE_Pos (8U)
  3734. #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
  3735. #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
  3736. #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
  3737. #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
  3738. #define DMA_CCR_MSIZE_Pos (10U)
  3739. #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
  3740. #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
  3741. #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
  3742. #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
  3743. #define DMA_CCR_PL_Pos (12U)
  3744. #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
  3745. #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level) */
  3746. #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
  3747. #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
  3748. #define DMA_CCR_MEM2MEM_Pos (14U)
  3749. #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
  3750. #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
  3751. /****************** Bit definition for DMA_CNDTR register ******************/
  3752. #define DMA_CNDTR_NDT_Pos (0U)
  3753. #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
  3754. #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
  3755. /****************** Bit definition for DMA_CPAR register *******************/
  3756. #define DMA_CPAR_PA_Pos (0U)
  3757. #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
  3758. #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
  3759. /****************** Bit definition for DMA_CMAR register *******************/
  3760. #define DMA_CMAR_MA_Pos (0U)
  3761. #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
  3762. #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
  3763. /******************************************************************************/
  3764. /* */
  3765. /* Analog to Digital Converter (ADC) */
  3766. /* */
  3767. /******************************************************************************/
  3768. /*
  3769. * @brief Specific device feature definitions (not present on all devices in the STM32F1 family)
  3770. */
  3771. /* Note: No specific macro feature on this device */
  3772. /******************** Bit definition for ADC_SR register ********************/
  3773. #define ADC_SR_AWD_Pos (0U)
  3774. #define ADC_SR_AWD_Msk (0x1U << ADC_SR_AWD_Pos) /*!< 0x00000001 */
  3775. #define ADC_SR_AWD ADC_SR_AWD_Msk /*!< ADC analog watchdog 1 flag */
  3776. #define ADC_SR_EOS_Pos (1U)
  3777. #define ADC_SR_EOS_Msk (0x1U << ADC_SR_EOS_Pos) /*!< 0x00000002 */
  3778. #define ADC_SR_EOS ADC_SR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
  3779. #define ADC_SR_JEOS_Pos (2U)
  3780. #define ADC_SR_JEOS_Msk (0x1U << ADC_SR_JEOS_Pos) /*!< 0x00000004 */
  3781. #define ADC_SR_JEOS ADC_SR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
  3782. #define ADC_SR_JSTRT_Pos (3U)
  3783. #define ADC_SR_JSTRT_Msk (0x1U << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */
  3784. #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!< ADC group injected conversion start flag */
  3785. #define ADC_SR_STRT_Pos (4U)
  3786. #define ADC_SR_STRT_Msk (0x1U << ADC_SR_STRT_Pos) /*!< 0x00000010 */
  3787. #define ADC_SR_STRT ADC_SR_STRT_Msk /*!< ADC group regular conversion start flag */
  3788. /* Legacy defines */
  3789. #define ADC_SR_EOC (ADC_SR_EOS)
  3790. #define ADC_SR_JEOC (ADC_SR_JEOS)
  3791. /******************* Bit definition for ADC_CR1 register ********************/
  3792. #define ADC_CR1_AWDCH_Pos (0U)
  3793. #define ADC_CR1_AWDCH_Msk (0x1FU << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */
  3794. #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
  3795. #define ADC_CR1_AWDCH_0 (0x01U << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */
  3796. #define ADC_CR1_AWDCH_1 (0x02U << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */
  3797. #define ADC_CR1_AWDCH_2 (0x04U << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */
  3798. #define ADC_CR1_AWDCH_3 (0x08U << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */
  3799. #define ADC_CR1_AWDCH_4 (0x10U << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */
  3800. #define ADC_CR1_EOSIE_Pos (5U)
  3801. #define ADC_CR1_EOSIE_Msk (0x1U << ADC_CR1_EOSIE_Pos) /*!< 0x00000020 */
  3802. #define ADC_CR1_EOSIE ADC_CR1_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
  3803. #define ADC_CR1_AWDIE_Pos (6U)
  3804. #define ADC_CR1_AWDIE_Msk (0x1U << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */
  3805. #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!< ADC analog watchdog 1 interrupt */
  3806. #define ADC_CR1_JEOSIE_Pos (7U)
  3807. #define ADC_CR1_JEOSIE_Msk (0x1U << ADC_CR1_JEOSIE_Pos) /*!< 0x00000080 */
  3808. #define ADC_CR1_JEOSIE ADC_CR1_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
  3809. #define ADC_CR1_SCAN_Pos (8U)
  3810. #define ADC_CR1_SCAN_Msk (0x1U << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */
  3811. #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!< ADC scan mode */
  3812. #define ADC_CR1_AWDSGL_Pos (9U)
  3813. #define ADC_CR1_AWDSGL_Msk (0x1U << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */
  3814. #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
  3815. #define ADC_CR1_JAUTO_Pos (10U)
  3816. #define ADC_CR1_JAUTO_Msk (0x1U << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */
  3817. #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
  3818. #define ADC_CR1_DISCEN_Pos (11U)
  3819. #define ADC_CR1_DISCEN_Msk (0x1U << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */
  3820. #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
  3821. #define ADC_CR1_JDISCEN_Pos (12U)
  3822. #define ADC_CR1_JDISCEN_Msk (0x1U << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */
  3823. #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
  3824. #define ADC_CR1_DISCNUM_Pos (13U)
  3825. #define ADC_CR1_DISCNUM_Msk (0x7U << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */
  3826. #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
  3827. #define ADC_CR1_DISCNUM_0 (0x1U << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */
  3828. #define ADC_CR1_DISCNUM_1 (0x2U << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */
  3829. #define ADC_CR1_DISCNUM_2 (0x4U << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */
  3830. #define ADC_CR1_JAWDEN_Pos (22U)
  3831. #define ADC_CR1_JAWDEN_Msk (0x1U << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */
  3832. #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
  3833. #define ADC_CR1_AWDEN_Pos (23U)
  3834. #define ADC_CR1_AWDEN_Msk (0x1U << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */
  3835. #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
  3836. /* Legacy defines */
  3837. #define ADC_CR1_EOCIE (ADC_CR1_EOSIE)
  3838. #define ADC_CR1_JEOCIE (ADC_CR1_JEOSIE)
  3839. /******************* Bit definition for ADC_CR2 register ********************/
  3840. #define ADC_CR2_ADON_Pos (0U)
  3841. #define ADC_CR2_ADON_Msk (0x1U << ADC_CR2_ADON_Pos) /*!< 0x00000001 */
  3842. #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!< ADC enable */
  3843. #define ADC_CR2_CONT_Pos (1U)
  3844. #define ADC_CR2_CONT_Msk (0x1U << ADC_CR2_CONT_Pos) /*!< 0x00000002 */
  3845. #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!< ADC group regular continuous conversion mode */
  3846. #define ADC_CR2_CAL_Pos (2U)
  3847. #define ADC_CR2_CAL_Msk (0x1U << ADC_CR2_CAL_Pos) /*!< 0x00000004 */
  3848. #define ADC_CR2_CAL ADC_CR2_CAL_Msk /*!< ADC calibration start */
  3849. #define ADC_CR2_RSTCAL_Pos (3U)
  3850. #define ADC_CR2_RSTCAL_Msk (0x1U << ADC_CR2_RSTCAL_Pos) /*!< 0x00000008 */
  3851. #define ADC_CR2_RSTCAL ADC_CR2_RSTCAL_Msk /*!< ADC calibration reset */
  3852. #define ADC_CR2_DMA_Pos (8U)
  3853. #define ADC_CR2_DMA_Msk (0x1U << ADC_CR2_DMA_Pos) /*!< 0x00000100 */
  3854. #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!< ADC DMA transfer enable */
  3855. #define ADC_CR2_ALIGN_Pos (11U)
  3856. #define ADC_CR2_ALIGN_Msk (0x1U << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */
  3857. #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!< ADC data alignement */
  3858. #define ADC_CR2_JEXTSEL_Pos (12U)
  3859. #define ADC_CR2_JEXTSEL_Msk (0x7U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00007000 */
  3860. #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!< ADC group injected external trigger source */
  3861. #define ADC_CR2_JEXTSEL_0 (0x1U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00001000 */
  3862. #define ADC_CR2_JEXTSEL_1 (0x2U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00002000 */
  3863. #define ADC_CR2_JEXTSEL_2 (0x4U << ADC_CR2_JEXTSEL_Pos) /*!< 0x00004000 */
  3864. #define ADC_CR2_JEXTTRIG_Pos (15U)
  3865. #define ADC_CR2_JEXTTRIG_Msk (0x1U << ADC_CR2_JEXTTRIG_Pos) /*!< 0x00008000 */
  3866. #define ADC_CR2_JEXTTRIG ADC_CR2_JEXTTRIG_Msk /*!< ADC group injected external trigger enable */
  3867. #define ADC_CR2_EXTSEL_Pos (17U)
  3868. #define ADC_CR2_EXTSEL_Msk (0x7U << ADC_CR2_EXTSEL_Pos) /*!< 0x000E0000 */
  3869. #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!< ADC group regular external trigger source */
  3870. #define ADC_CR2_EXTSEL_0 (0x1U << ADC_CR2_EXTSEL_Pos) /*!< 0x00020000 */
  3871. #define ADC_CR2_EXTSEL_1 (0x2U << ADC_CR2_EXTSEL_Pos) /*!< 0x00040000 */
  3872. #define ADC_CR2_EXTSEL_2 (0x4U << ADC_CR2_EXTSEL_Pos) /*!< 0x00080000 */
  3873. #define ADC_CR2_EXTTRIG_Pos (20U)
  3874. #define ADC_CR2_EXTTRIG_Msk (0x1U << ADC_CR2_EXTTRIG_Pos) /*!< 0x00100000 */
  3875. #define ADC_CR2_EXTTRIG ADC_CR2_EXTTRIG_Msk /*!< ADC group regular external trigger enable */
  3876. #define ADC_CR2_JSWSTART_Pos (21U)
  3877. #define ADC_CR2_JSWSTART_Msk (0x1U << ADC_CR2_JSWSTART_Pos) /*!< 0x00200000 */
  3878. #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!< ADC group injected conversion start */
  3879. #define ADC_CR2_SWSTART_Pos (22U)
  3880. #define ADC_CR2_SWSTART_Msk (0x1U << ADC_CR2_SWSTART_Pos) /*!< 0x00400000 */
  3881. #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!< ADC group regular conversion start */
  3882. #define ADC_CR2_TSVREFE_Pos (23U)
  3883. #define ADC_CR2_TSVREFE_Msk (0x1U << ADC_CR2_TSVREFE_Pos) /*!< 0x00800000 */
  3884. #define ADC_CR2_TSVREFE ADC_CR2_TSVREFE_Msk /*!< ADC internal path to VrefInt and temperature sensor enable */
  3885. /****************** Bit definition for ADC_SMPR1 register *******************/
  3886. #define ADC_SMPR1_SMP10_Pos (0U)
  3887. #define ADC_SMPR1_SMP10_Msk (0x7U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */
  3888. #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!< ADC channel 10 sampling time selection */
  3889. #define ADC_SMPR1_SMP10_0 (0x1U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */
  3890. #define ADC_SMPR1_SMP10_1 (0x2U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */
  3891. #define ADC_SMPR1_SMP10_2 (0x4U << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */
  3892. #define ADC_SMPR1_SMP11_Pos (3U)
  3893. #define ADC_SMPR1_SMP11_Msk (0x7U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */
  3894. #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!< ADC channel 11 sampling time selection */
  3895. #define ADC_SMPR1_SMP11_0 (0x1U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */
  3896. #define ADC_SMPR1_SMP11_1 (0x2U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */
  3897. #define ADC_SMPR1_SMP11_2 (0x4U << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */
  3898. #define ADC_SMPR1_SMP12_Pos (6U)
  3899. #define ADC_SMPR1_SMP12_Msk (0x7U << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */
  3900. #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!< ADC channel 12 sampling time selection */
  3901. #define ADC_SMPR1_SMP12_0 (0x1U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */
  3902. #define ADC_SMPR1_SMP12_1 (0x2U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */
  3903. #define ADC_SMPR1_SMP12_2 (0x4U << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */
  3904. #define ADC_SMPR1_SMP13_Pos (9U)
  3905. #define ADC_SMPR1_SMP13_Msk (0x7U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */
  3906. #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!< ADC channel 13 sampling time selection */
  3907. #define ADC_SMPR1_SMP13_0 (0x1U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */
  3908. #define ADC_SMPR1_SMP13_1 (0x2U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */
  3909. #define ADC_SMPR1_SMP13_2 (0x4U << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */
  3910. #define ADC_SMPR1_SMP14_Pos (12U)
  3911. #define ADC_SMPR1_SMP14_Msk (0x7U << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */
  3912. #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!< ADC channel 14 sampling time selection */
  3913. #define ADC_SMPR1_SMP14_0 (0x1U << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */
  3914. #define ADC_SMPR1_SMP14_1 (0x2U << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */
  3915. #define ADC_SMPR1_SMP14_2 (0x4U << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */
  3916. #define ADC_SMPR1_SMP15_Pos (15U)
  3917. #define ADC_SMPR1_SMP15_Msk (0x7U << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */
  3918. #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!< ADC channel 15 sampling time selection */
  3919. #define ADC_SMPR1_SMP15_0 (0x1U << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */
  3920. #define ADC_SMPR1_SMP15_1 (0x2U << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */
  3921. #define ADC_SMPR1_SMP15_2 (0x4U << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */
  3922. #define ADC_SMPR1_SMP16_Pos (18U)
  3923. #define ADC_SMPR1_SMP16_Msk (0x7U << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */
  3924. #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!< ADC channel 16 sampling time selection */
  3925. #define ADC_SMPR1_SMP16_0 (0x1U << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */
  3926. #define ADC_SMPR1_SMP16_1 (0x2U << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */
  3927. #define ADC_SMPR1_SMP16_2 (0x4U << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */
  3928. #define ADC_SMPR1_SMP17_Pos (21U)
  3929. #define ADC_SMPR1_SMP17_Msk (0x7U << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */
  3930. #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!< ADC channel 17 sampling time selection */
  3931. #define ADC_SMPR1_SMP17_0 (0x1U << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */
  3932. #define ADC_SMPR1_SMP17_1 (0x2U << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */
  3933. #define ADC_SMPR1_SMP17_2 (0x4U << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */
  3934. /****************** Bit definition for ADC_SMPR2 register *******************/
  3935. #define ADC_SMPR2_SMP0_Pos (0U)
  3936. #define ADC_SMPR2_SMP0_Msk (0x7U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */
  3937. #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!< ADC channel 0 sampling time selection */
  3938. #define ADC_SMPR2_SMP0_0 (0x1U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */
  3939. #define ADC_SMPR2_SMP0_1 (0x2U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */
  3940. #define ADC_SMPR2_SMP0_2 (0x4U << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */
  3941. #define ADC_SMPR2_SMP1_Pos (3U)
  3942. #define ADC_SMPR2_SMP1_Msk (0x7U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */
  3943. #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!< ADC channel 1 sampling time selection */
  3944. #define ADC_SMPR2_SMP1_0 (0x1U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */
  3945. #define ADC_SMPR2_SMP1_1 (0x2U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */
  3946. #define ADC_SMPR2_SMP1_2 (0x4U << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */
  3947. #define ADC_SMPR2_SMP2_Pos (6U)
  3948. #define ADC_SMPR2_SMP2_Msk (0x7U << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */
  3949. #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!< ADC channel 2 sampling time selection */
  3950. #define ADC_SMPR2_SMP2_0 (0x1U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */
  3951. #define ADC_SMPR2_SMP2_1 (0x2U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */
  3952. #define ADC_SMPR2_SMP2_2 (0x4U << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */
  3953. #define ADC_SMPR2_SMP3_Pos (9U)
  3954. #define ADC_SMPR2_SMP3_Msk (0x7U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */
  3955. #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!< ADC channel 3 sampling time selection */
  3956. #define ADC_SMPR2_SMP3_0 (0x1U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */
  3957. #define ADC_SMPR2_SMP3_1 (0x2U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */
  3958. #define ADC_SMPR2_SMP3_2 (0x4U << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */
  3959. #define ADC_SMPR2_SMP4_Pos (12U)
  3960. #define ADC_SMPR2_SMP4_Msk (0x7U << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */
  3961. #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!< ADC channel 4 sampling time selection */
  3962. #define ADC_SMPR2_SMP4_0 (0x1U << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */
  3963. #define ADC_SMPR2_SMP4_1 (0x2U << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */
  3964. #define ADC_SMPR2_SMP4_2 (0x4U << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */
  3965. #define ADC_SMPR2_SMP5_Pos (15U)
  3966. #define ADC_SMPR2_SMP5_Msk (0x7U << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */
  3967. #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!< ADC channel 5 sampling time selection */
  3968. #define ADC_SMPR2_SMP5_0 (0x1U << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */
  3969. #define ADC_SMPR2_SMP5_1 (0x2U << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */
  3970. #define ADC_SMPR2_SMP5_2 (0x4U << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */
  3971. #define ADC_SMPR2_SMP6_Pos (18U)
  3972. #define ADC_SMPR2_SMP6_Msk (0x7U << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */
  3973. #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!< ADC channel 6 sampling time selection */
  3974. #define ADC_SMPR2_SMP6_0 (0x1U << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */
  3975. #define ADC_SMPR2_SMP6_1 (0x2U << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */
  3976. #define ADC_SMPR2_SMP6_2 (0x4U << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */
  3977. #define ADC_SMPR2_SMP7_Pos (21U)
  3978. #define ADC_SMPR2_SMP7_Msk (0x7U << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */
  3979. #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!< ADC channel 7 sampling time selection */
  3980. #define ADC_SMPR2_SMP7_0 (0x1U << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */
  3981. #define ADC_SMPR2_SMP7_1 (0x2U << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */
  3982. #define ADC_SMPR2_SMP7_2 (0x4U << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */
  3983. #define ADC_SMPR2_SMP8_Pos (24U)
  3984. #define ADC_SMPR2_SMP8_Msk (0x7U << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */
  3985. #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!< ADC channel 8 sampling time selection */
  3986. #define ADC_SMPR2_SMP8_0 (0x1U << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */
  3987. #define ADC_SMPR2_SMP8_1 (0x2U << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */
  3988. #define ADC_SMPR2_SMP8_2 (0x4U << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */
  3989. #define ADC_SMPR2_SMP9_Pos (27U)
  3990. #define ADC_SMPR2_SMP9_Msk (0x7U << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */
  3991. #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!< ADC channel 9 sampling time selection */
  3992. #define ADC_SMPR2_SMP9_0 (0x1U << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */
  3993. #define ADC_SMPR2_SMP9_1 (0x2U << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */
  3994. #define ADC_SMPR2_SMP9_2 (0x4U << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */
  3995. /****************** Bit definition for ADC_JOFR1 register *******************/
  3996. #define ADC_JOFR1_JOFFSET1_Pos (0U)
  3997. #define ADC_JOFR1_JOFFSET1_Msk (0xFFFU << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */
  3998. #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!< ADC group injected sequencer rank 1 offset value */
  3999. /****************** Bit definition for ADC_JOFR2 register *******************/
  4000. #define ADC_JOFR2_JOFFSET2_Pos (0U)
  4001. #define ADC_JOFR2_JOFFSET2_Msk (0xFFFU << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */
  4002. #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!< ADC group injected sequencer rank 2 offset value */
  4003. /****************** Bit definition for ADC_JOFR3 register *******************/
  4004. #define ADC_JOFR3_JOFFSET3_Pos (0U)
  4005. #define ADC_JOFR3_JOFFSET3_Msk (0xFFFU << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */
  4006. #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!< ADC group injected sequencer rank 3 offset value */
  4007. /****************** Bit definition for ADC_JOFR4 register *******************/
  4008. #define ADC_JOFR4_JOFFSET4_Pos (0U)
  4009. #define ADC_JOFR4_JOFFSET4_Msk (0xFFFU << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */
  4010. #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!< ADC group injected sequencer rank 4 offset value */
  4011. /******************* Bit definition for ADC_HTR register ********************/
  4012. #define ADC_HTR_HT_Pos (0U)
  4013. #define ADC_HTR_HT_Msk (0xFFFU << ADC_HTR_HT_Pos) /*!< 0x00000FFF */
  4014. #define ADC_HTR_HT ADC_HTR_HT_Msk /*!< ADC analog watchdog 1 threshold high */
  4015. /******************* Bit definition for ADC_LTR register ********************/
  4016. #define ADC_LTR_LT_Pos (0U)
  4017. #define ADC_LTR_LT_Msk (0xFFFU << ADC_LTR_LT_Pos) /*!< 0x00000FFF */
  4018. #define ADC_LTR_LT ADC_LTR_LT_Msk /*!< ADC analog watchdog 1 threshold low */
  4019. /******************* Bit definition for ADC_SQR1 register *******************/
  4020. #define ADC_SQR1_SQ13_Pos (0U)
  4021. #define ADC_SQR1_SQ13_Msk (0x1FU << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */
  4022. #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
  4023. #define ADC_SQR1_SQ13_0 (0x01U << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */
  4024. #define ADC_SQR1_SQ13_1 (0x02U << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */
  4025. #define ADC_SQR1_SQ13_2 (0x04U << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */
  4026. #define ADC_SQR1_SQ13_3 (0x08U << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */
  4027. #define ADC_SQR1_SQ13_4 (0x10U << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */
  4028. #define ADC_SQR1_SQ14_Pos (5U)
  4029. #define ADC_SQR1_SQ14_Msk (0x1FU << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */
  4030. #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
  4031. #define ADC_SQR1_SQ14_0 (0x01U << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */
  4032. #define ADC_SQR1_SQ14_1 (0x02U << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */
  4033. #define ADC_SQR1_SQ14_2 (0x04U << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */
  4034. #define ADC_SQR1_SQ14_3 (0x08U << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */
  4035. #define ADC_SQR1_SQ14_4 (0x10U << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */
  4036. #define ADC_SQR1_SQ15_Pos (10U)
  4037. #define ADC_SQR1_SQ15_Msk (0x1FU << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */
  4038. #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
  4039. #define ADC_SQR1_SQ15_0 (0x01U << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */
  4040. #define ADC_SQR1_SQ15_1 (0x02U << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */
  4041. #define ADC_SQR1_SQ15_2 (0x04U << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */
  4042. #define ADC_SQR1_SQ15_3 (0x08U << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */
  4043. #define ADC_SQR1_SQ15_4 (0x10U << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */
  4044. #define ADC_SQR1_SQ16_Pos (15U)
  4045. #define ADC_SQR1_SQ16_Msk (0x1FU << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */
  4046. #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
  4047. #define ADC_SQR1_SQ16_0 (0x01U << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */
  4048. #define ADC_SQR1_SQ16_1 (0x02U << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */
  4049. #define ADC_SQR1_SQ16_2 (0x04U << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */
  4050. #define ADC_SQR1_SQ16_3 (0x08U << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */
  4051. #define ADC_SQR1_SQ16_4 (0x10U << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */
  4052. #define ADC_SQR1_L_Pos (20U)
  4053. #define ADC_SQR1_L_Msk (0xFU << ADC_SQR1_L_Pos) /*!< 0x00F00000 */
  4054. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
  4055. #define ADC_SQR1_L_0 (0x1U << ADC_SQR1_L_Pos) /*!< 0x00100000 */
  4056. #define ADC_SQR1_L_1 (0x2U << ADC_SQR1_L_Pos) /*!< 0x00200000 */
  4057. #define ADC_SQR1_L_2 (0x4U << ADC_SQR1_L_Pos) /*!< 0x00400000 */
  4058. #define ADC_SQR1_L_3 (0x8U << ADC_SQR1_L_Pos) /*!< 0x00800000 */
  4059. /******************* Bit definition for ADC_SQR2 register *******************/
  4060. #define ADC_SQR2_SQ7_Pos (0U)
  4061. #define ADC_SQR2_SQ7_Msk (0x1FU << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */
  4062. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
  4063. #define ADC_SQR2_SQ7_0 (0x01U << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */
  4064. #define ADC_SQR2_SQ7_1 (0x02U << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */
  4065. #define ADC_SQR2_SQ7_2 (0x04U << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */
  4066. #define ADC_SQR2_SQ7_3 (0x08U << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */
  4067. #define ADC_SQR2_SQ7_4 (0x10U << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */
  4068. #define ADC_SQR2_SQ8_Pos (5U)
  4069. #define ADC_SQR2_SQ8_Msk (0x1FU << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */
  4070. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
  4071. #define ADC_SQR2_SQ8_0 (0x01U << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */
  4072. #define ADC_SQR2_SQ8_1 (0x02U << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */
  4073. #define ADC_SQR2_SQ8_2 (0x04U << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */
  4074. #define ADC_SQR2_SQ8_3 (0x08U << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */
  4075. #define ADC_SQR2_SQ8_4 (0x10U << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */
  4076. #define ADC_SQR2_SQ9_Pos (10U)
  4077. #define ADC_SQR2_SQ9_Msk (0x1FU << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */
  4078. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
  4079. #define ADC_SQR2_SQ9_0 (0x01U << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */
  4080. #define ADC_SQR2_SQ9_1 (0x02U << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */
  4081. #define ADC_SQR2_SQ9_2 (0x04U << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */
  4082. #define ADC_SQR2_SQ9_3 (0x08U << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */
  4083. #define ADC_SQR2_SQ9_4 (0x10U << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */
  4084. #define ADC_SQR2_SQ10_Pos (15U)
  4085. #define ADC_SQR2_SQ10_Msk (0x1FU << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */
  4086. #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
  4087. #define ADC_SQR2_SQ10_0 (0x01U << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */
  4088. #define ADC_SQR2_SQ10_1 (0x02U << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */
  4089. #define ADC_SQR2_SQ10_2 (0x04U << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */
  4090. #define ADC_SQR2_SQ10_3 (0x08U << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */
  4091. #define ADC_SQR2_SQ10_4 (0x10U << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */
  4092. #define ADC_SQR2_SQ11_Pos (20U)
  4093. #define ADC_SQR2_SQ11_Msk (0x1FU << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */
  4094. #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!< ADC group regular sequencer rank 1 */
  4095. #define ADC_SQR2_SQ11_0 (0x01U << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */
  4096. #define ADC_SQR2_SQ11_1 (0x02U << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */
  4097. #define ADC_SQR2_SQ11_2 (0x04U << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */
  4098. #define ADC_SQR2_SQ11_3 (0x08U << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */
  4099. #define ADC_SQR2_SQ11_4 (0x10U << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */
  4100. #define ADC_SQR2_SQ12_Pos (25U)
  4101. #define ADC_SQR2_SQ12_Msk (0x1FU << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */
  4102. #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
  4103. #define ADC_SQR2_SQ12_0 (0x01U << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */
  4104. #define ADC_SQR2_SQ12_1 (0x02U << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */
  4105. #define ADC_SQR2_SQ12_2 (0x04U << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */
  4106. #define ADC_SQR2_SQ12_3 (0x08U << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */
  4107. #define ADC_SQR2_SQ12_4 (0x10U << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */
  4108. /******************* Bit definition for ADC_SQR3 register *******************/
  4109. #define ADC_SQR3_SQ1_Pos (0U)
  4110. #define ADC_SQR3_SQ1_Msk (0x1FU << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */
  4111. #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
  4112. #define ADC_SQR3_SQ1_0 (0x01U << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */
  4113. #define ADC_SQR3_SQ1_1 (0x02U << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */
  4114. #define ADC_SQR3_SQ1_2 (0x04U << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */
  4115. #define ADC_SQR3_SQ1_3 (0x08U << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */
  4116. #define ADC_SQR3_SQ1_4 (0x10U << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */
  4117. #define ADC_SQR3_SQ2_Pos (5U)
  4118. #define ADC_SQR3_SQ2_Msk (0x1FU << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */
  4119. #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
  4120. #define ADC_SQR3_SQ2_0 (0x01U << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */
  4121. #define ADC_SQR3_SQ2_1 (0x02U << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */
  4122. #define ADC_SQR3_SQ2_2 (0x04U << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */
  4123. #define ADC_SQR3_SQ2_3 (0x08U << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */
  4124. #define ADC_SQR3_SQ2_4 (0x10U << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */
  4125. #define ADC_SQR3_SQ3_Pos (10U)
  4126. #define ADC_SQR3_SQ3_Msk (0x1FU << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */
  4127. #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
  4128. #define ADC_SQR3_SQ3_0 (0x01U << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */
  4129. #define ADC_SQR3_SQ3_1 (0x02U << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */
  4130. #define ADC_SQR3_SQ3_2 (0x04U << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */
  4131. #define ADC_SQR3_SQ3_3 (0x08U << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */
  4132. #define ADC_SQR3_SQ3_4 (0x10U << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */
  4133. #define ADC_SQR3_SQ4_Pos (15U)
  4134. #define ADC_SQR3_SQ4_Msk (0x1FU << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */
  4135. #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
  4136. #define ADC_SQR3_SQ4_0 (0x01U << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */
  4137. #define ADC_SQR3_SQ4_1 (0x02U << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */
  4138. #define ADC_SQR3_SQ4_2 (0x04U << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */
  4139. #define ADC_SQR3_SQ4_3 (0x08U << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */
  4140. #define ADC_SQR3_SQ4_4 (0x10U << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */
  4141. #define ADC_SQR3_SQ5_Pos (20U)
  4142. #define ADC_SQR3_SQ5_Msk (0x1FU << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */
  4143. #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
  4144. #define ADC_SQR3_SQ5_0 (0x01U << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */
  4145. #define ADC_SQR3_SQ5_1 (0x02U << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */
  4146. #define ADC_SQR3_SQ5_2 (0x04U << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */
  4147. #define ADC_SQR3_SQ5_3 (0x08U << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */
  4148. #define ADC_SQR3_SQ5_4 (0x10U << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */
  4149. #define ADC_SQR3_SQ6_Pos (25U)
  4150. #define ADC_SQR3_SQ6_Msk (0x1FU << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */
  4151. #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
  4152. #define ADC_SQR3_SQ6_0 (0x01U << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */
  4153. #define ADC_SQR3_SQ6_1 (0x02U << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */
  4154. #define ADC_SQR3_SQ6_2 (0x04U << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */
  4155. #define ADC_SQR3_SQ6_3 (0x08U << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */
  4156. #define ADC_SQR3_SQ6_4 (0x10U << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */
  4157. /******************* Bit definition for ADC_JSQR register *******************/
  4158. #define ADC_JSQR_JSQ1_Pos (0U)
  4159. #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */
  4160. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
  4161. #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */
  4162. #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */
  4163. #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */
  4164. #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */
  4165. #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */
  4166. #define ADC_JSQR_JSQ2_Pos (5U)
  4167. #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */
  4168. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
  4169. #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */
  4170. #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */
  4171. #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */
  4172. #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */
  4173. #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */
  4174. #define ADC_JSQR_JSQ3_Pos (10U)
  4175. #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */
  4176. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
  4177. #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */
  4178. #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */
  4179. #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */
  4180. #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */
  4181. #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */
  4182. #define ADC_JSQR_JSQ4_Pos (15U)
  4183. #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */
  4184. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
  4185. #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */
  4186. #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */
  4187. #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */
  4188. #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */
  4189. #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */
  4190. #define ADC_JSQR_JL_Pos (20U)
  4191. #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00300000 */
  4192. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
  4193. #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00100000 */
  4194. #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00200000 */
  4195. /******************* Bit definition for ADC_JDR1 register *******************/
  4196. #define ADC_JDR1_JDATA_Pos (0U)
  4197. #define ADC_JDR1_JDATA_Msk (0xFFFFU << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  4198. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
  4199. /******************* Bit definition for ADC_JDR2 register *******************/
  4200. #define ADC_JDR2_JDATA_Pos (0U)
  4201. #define ADC_JDR2_JDATA_Msk (0xFFFFU << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  4202. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
  4203. /******************* Bit definition for ADC_JDR3 register *******************/
  4204. #define ADC_JDR3_JDATA_Pos (0U)
  4205. #define ADC_JDR3_JDATA_Msk (0xFFFFU << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  4206. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
  4207. /******************* Bit definition for ADC_JDR4 register *******************/
  4208. #define ADC_JDR4_JDATA_Pos (0U)
  4209. #define ADC_JDR4_JDATA_Msk (0xFFFFU << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  4210. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
  4211. /******************** Bit definition for ADC_DR register ********************/
  4212. #define ADC_DR_DATA_Pos (0U)
  4213. #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  4214. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< ADC group regular conversion data */
  4215. /******************************************************************************/
  4216. /* */
  4217. /* Digital to Analog Converter */
  4218. /* */
  4219. /******************************************************************************/
  4220. /******************** Bit definition for DAC_CR register ********************/
  4221. #define DAC_CR_EN1_Pos (0U)
  4222. #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
  4223. #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */
  4224. #define DAC_CR_BOFF1_Pos (1U)
  4225. #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
  4226. #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */
  4227. #define DAC_CR_TEN1_Pos (2U)
  4228. #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
  4229. #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */
  4230. #define DAC_CR_TSEL1_Pos (3U)
  4231. #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
  4232. #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
  4233. #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
  4234. #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
  4235. #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
  4236. #define DAC_CR_WAVE1_Pos (6U)
  4237. #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
  4238. #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
  4239. #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
  4240. #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
  4241. #define DAC_CR_MAMP1_Pos (8U)
  4242. #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
  4243. #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
  4244. #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
  4245. #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
  4246. #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
  4247. #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
  4248. #define DAC_CR_DMAEN1_Pos (12U)
  4249. #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
  4250. #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */
  4251. #define DAC_CR_EN2_Pos (16U)
  4252. #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
  4253. #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */
  4254. #define DAC_CR_BOFF2_Pos (17U)
  4255. #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */
  4256. #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */
  4257. #define DAC_CR_TEN2_Pos (18U)
  4258. #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
  4259. #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */
  4260. #define DAC_CR_TSEL2_Pos (19U)
  4261. #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
  4262. #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */
  4263. #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
  4264. #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
  4265. #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
  4266. #define DAC_CR_WAVE2_Pos (22U)
  4267. #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
  4268. #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
  4269. #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
  4270. #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
  4271. #define DAC_CR_MAMP2_Pos (24U)
  4272. #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
  4273. #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
  4274. #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
  4275. #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
  4276. #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
  4277. #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
  4278. #define DAC_CR_DMAEN2_Pos (28U)
  4279. #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
  4280. #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */
  4281. #define DAC_CR_DMAUDRIE1_Pos (13U)
  4282. #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
  4283. #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA underrun interrupt enable */
  4284. #define DAC_CR_DMAUDRIE2_Pos (29U)
  4285. #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
  4286. #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!< DAC channel2 DMA underrun interrupt enable */
  4287. /***************** Bit definition for DAC_SWTRIGR register ******************/
  4288. #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
  4289. #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
  4290. #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */
  4291. #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
  4292. #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
  4293. #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */
  4294. /***************** Bit definition for DAC_DHR12R1 register ******************/
  4295. #define DAC_DHR12R1_DACC1DHR_Pos (0U)
  4296. #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
  4297. #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
  4298. /***************** Bit definition for DAC_DHR12L1 register ******************/
  4299. #define DAC_DHR12L1_DACC1DHR_Pos (4U)
  4300. #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  4301. #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
  4302. /****************** Bit definition for DAC_DHR8R1 register ******************/
  4303. #define DAC_DHR8R1_DACC1DHR_Pos (0U)
  4304. #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
  4305. #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
  4306. /***************** Bit definition for DAC_DHR12R2 register ******************/
  4307. #define DAC_DHR12R2_DACC2DHR_Pos (0U)
  4308. #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
  4309. #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
  4310. /***************** Bit definition for DAC_DHR12L2 register ******************/
  4311. #define DAC_DHR12L2_DACC2DHR_Pos (4U)
  4312. #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
  4313. #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
  4314. /****************** Bit definition for DAC_DHR8R2 register ******************/
  4315. #define DAC_DHR8R2_DACC2DHR_Pos (0U)
  4316. #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
  4317. #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
  4318. /***************** Bit definition for DAC_DHR12RD register ******************/
  4319. #define DAC_DHR12RD_DACC1DHR_Pos (0U)
  4320. #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
  4321. #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
  4322. #define DAC_DHR12RD_DACC2DHR_Pos (16U)
  4323. #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
  4324. #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
  4325. /***************** Bit definition for DAC_DHR12LD register ******************/
  4326. #define DAC_DHR12LD_DACC1DHR_Pos (4U)
  4327. #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
  4328. #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
  4329. #define DAC_DHR12LD_DACC2DHR_Pos (20U)
  4330. #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
  4331. #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
  4332. /****************** Bit definition for DAC_DHR8RD register ******************/
  4333. #define DAC_DHR8RD_DACC1DHR_Pos (0U)
  4334. #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
  4335. #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
  4336. #define DAC_DHR8RD_DACC2DHR_Pos (8U)
  4337. #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
  4338. #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
  4339. /******************* Bit definition for DAC_DOR1 register *******************/
  4340. #define DAC_DOR1_DACC1DOR_Pos (0U)
  4341. #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
  4342. #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!< DAC channel1 data output */
  4343. /******************* Bit definition for DAC_DOR2 register *******************/
  4344. #define DAC_DOR2_DACC2DOR_Pos (0U)
  4345. #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
  4346. #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */
  4347. /******************** Bit definition for DAC_SR register ********************/
  4348. #define DAC_SR_DMAUDR1_Pos (13U)
  4349. #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
  4350. #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */
  4351. #define DAC_SR_DMAUDR2_Pos (29U)
  4352. #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
  4353. #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */
  4354. /******************************************************************************/
  4355. /* */
  4356. /* CEC */
  4357. /* */
  4358. /******************************************************************************/
  4359. /******************** Bit definition for CEC_CFGR register ******************/
  4360. #define CEC_CFGR_PE_Pos (0U)
  4361. #define CEC_CFGR_PE_Msk (0x1U << CEC_CFGR_PE_Pos) /*!< 0x00000001 */
  4362. #define CEC_CFGR_PE CEC_CFGR_PE_Msk /*!< Peripheral Enable */
  4363. #define CEC_CFGR_IE_Pos (1U)
  4364. #define CEC_CFGR_IE_Msk (0x1U << CEC_CFGR_IE_Pos) /*!< 0x00000002 */
  4365. #define CEC_CFGR_IE CEC_CFGR_IE_Msk /*!< Interrupt Enable */
  4366. #define CEC_CFGR_BTEM_Pos (2U)
  4367. #define CEC_CFGR_BTEM_Msk (0x1U << CEC_CFGR_BTEM_Pos) /*!< 0x00000004 */
  4368. #define CEC_CFGR_BTEM CEC_CFGR_BTEM_Msk /*!< Bit Timing Error Mode */
  4369. #define CEC_CFGR_BPEM_Pos (3U)
  4370. #define CEC_CFGR_BPEM_Msk (0x1U << CEC_CFGR_BPEM_Pos) /*!< 0x00000008 */
  4371. #define CEC_CFGR_BPEM CEC_CFGR_BPEM_Msk /*!< Bit Period Error Mode */
  4372. /******************** Bit definition for CEC_OAR register ******************/
  4373. #define CEC_OAR_OA_Pos (0U)
  4374. #define CEC_OAR_OA_Msk (0xFU << CEC_OAR_OA_Pos) /*!< 0x0000000F */
  4375. #define CEC_OAR_OA CEC_OAR_OA_Msk /*!< OA[3:0]: Own Address */
  4376. #define CEC_OAR_OA_0 (0x1U << CEC_OAR_OA_Pos) /*!< 0x00000001 */
  4377. #define CEC_OAR_OA_1 (0x2U << CEC_OAR_OA_Pos) /*!< 0x00000002 */
  4378. #define CEC_OAR_OA_2 (0x4U << CEC_OAR_OA_Pos) /*!< 0x00000004 */
  4379. #define CEC_OAR_OA_3 (0x8U << CEC_OAR_OA_Pos) /*!< 0x00000008 */
  4380. /******************** Bit definition for CEC_PRES register ******************/
  4381. #define CEC_PRES_PRES_Pos (0U)
  4382. #define CEC_PRES_PRES_Msk (0x3FFFU << CEC_PRES_PRES_Pos) /*!< 0x00003FFF */
  4383. #define CEC_PRES_PRES CEC_PRES_PRES_Msk /*!< Prescaler Counter Value */
  4384. /******************** Bit definition for CEC_ESR register ******************/
  4385. #define CEC_ESR_BTE_Pos (0U)
  4386. #define CEC_ESR_BTE_Msk (0x1U << CEC_ESR_BTE_Pos) /*!< 0x00000001 */
  4387. #define CEC_ESR_BTE CEC_ESR_BTE_Msk /*!< Bit Timing Error */
  4388. #define CEC_ESR_BPE_Pos (1U)
  4389. #define CEC_ESR_BPE_Msk (0x1U << CEC_ESR_BPE_Pos) /*!< 0x00000002 */
  4390. #define CEC_ESR_BPE CEC_ESR_BPE_Msk /*!< Bit Period Error */
  4391. #define CEC_ESR_RBTFE_Pos (2U)
  4392. #define CEC_ESR_RBTFE_Msk (0x1U << CEC_ESR_RBTFE_Pos) /*!< 0x00000004 */
  4393. #define CEC_ESR_RBTFE CEC_ESR_RBTFE_Msk /*!< Rx Block Transfer Finished Error */
  4394. #define CEC_ESR_SBE_Pos (3U)
  4395. #define CEC_ESR_SBE_Msk (0x1U << CEC_ESR_SBE_Pos) /*!< 0x00000008 */
  4396. #define CEC_ESR_SBE CEC_ESR_SBE_Msk /*!< Start Bit Error */
  4397. #define CEC_ESR_ACKE_Pos (4U)
  4398. #define CEC_ESR_ACKE_Msk (0x1U << CEC_ESR_ACKE_Pos) /*!< 0x00000010 */
  4399. #define CEC_ESR_ACKE CEC_ESR_ACKE_Msk /*!< Block Acknowledge Error */
  4400. #define CEC_ESR_LINE_Pos (5U)
  4401. #define CEC_ESR_LINE_Msk (0x1U << CEC_ESR_LINE_Pos) /*!< 0x00000020 */
  4402. #define CEC_ESR_LINE CEC_ESR_LINE_Msk /*!< Line Error */
  4403. #define CEC_ESR_TBTFE_Pos (6U)
  4404. #define CEC_ESR_TBTFE_Msk (0x1U << CEC_ESR_TBTFE_Pos) /*!< 0x00000040 */
  4405. #define CEC_ESR_TBTFE CEC_ESR_TBTFE_Msk /*!< Tx Block Transfer Finished Error */
  4406. /******************** Bit definition for CEC_CSR register ******************/
  4407. #define CEC_CSR_TSOM_Pos (0U)
  4408. #define CEC_CSR_TSOM_Msk (0x1U << CEC_CSR_TSOM_Pos) /*!< 0x00000001 */
  4409. #define CEC_CSR_TSOM CEC_CSR_TSOM_Msk /*!< Tx Start Of Message */
  4410. #define CEC_CSR_TEOM_Pos (1U)
  4411. #define CEC_CSR_TEOM_Msk (0x1U << CEC_CSR_TEOM_Pos) /*!< 0x00000002 */
  4412. #define CEC_CSR_TEOM CEC_CSR_TEOM_Msk /*!< Tx End Of Message */
  4413. #define CEC_CSR_TERR_Pos (2U)
  4414. #define CEC_CSR_TERR_Msk (0x1U << CEC_CSR_TERR_Pos) /*!< 0x00000004 */
  4415. #define CEC_CSR_TERR CEC_CSR_TERR_Msk /*!< Tx Error */
  4416. #define CEC_CSR_TBTRF_Pos (3U)
  4417. #define CEC_CSR_TBTRF_Msk (0x1U << CEC_CSR_TBTRF_Pos) /*!< 0x00000008 */
  4418. #define CEC_CSR_TBTRF CEC_CSR_TBTRF_Msk /*!< Tx Byte Transfer Request or Block Transfer Finished */
  4419. #define CEC_CSR_RSOM_Pos (4U)
  4420. #define CEC_CSR_RSOM_Msk (0x1U << CEC_CSR_RSOM_Pos) /*!< 0x00000010 */
  4421. #define CEC_CSR_RSOM CEC_CSR_RSOM_Msk /*!< Rx Start Of Message */
  4422. #define CEC_CSR_REOM_Pos (5U)
  4423. #define CEC_CSR_REOM_Msk (0x1U << CEC_CSR_REOM_Pos) /*!< 0x00000020 */
  4424. #define CEC_CSR_REOM CEC_CSR_REOM_Msk /*!< Rx End Of Message */
  4425. #define CEC_CSR_RERR_Pos (6U)
  4426. #define CEC_CSR_RERR_Msk (0x1U << CEC_CSR_RERR_Pos) /*!< 0x00000040 */
  4427. #define CEC_CSR_RERR CEC_CSR_RERR_Msk /*!< Rx Error */
  4428. #define CEC_CSR_RBTF_Pos (7U)
  4429. #define CEC_CSR_RBTF_Msk (0x1U << CEC_CSR_RBTF_Pos) /*!< 0x00000080 */
  4430. #define CEC_CSR_RBTF CEC_CSR_RBTF_Msk /*!< Rx Block Transfer Finished */
  4431. /******************** Bit definition for CEC_TXD register ******************/
  4432. #define CEC_TXD_TXD_Pos (0U)
  4433. #define CEC_TXD_TXD_Msk (0xFFU << CEC_TXD_TXD_Pos) /*!< 0x000000FF */
  4434. #define CEC_TXD_TXD CEC_TXD_TXD_Msk /*!< Tx Data register */
  4435. /******************** Bit definition for CEC_RXD register ******************/
  4436. #define CEC_RXD_RXD_Pos (0U)
  4437. #define CEC_RXD_RXD_Msk (0xFFU << CEC_RXD_RXD_Pos) /*!< 0x000000FF */
  4438. #define CEC_RXD_RXD CEC_RXD_RXD_Msk /*!< Rx Data register */
  4439. /*****************************************************************************/
  4440. /* */
  4441. /* Timers (TIM) */
  4442. /* */
  4443. /*****************************************************************************/
  4444. /******************* Bit definition for TIM_CR1 register *******************/
  4445. #define TIM_CR1_CEN_Pos (0U)
  4446. #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  4447. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  4448. #define TIM_CR1_UDIS_Pos (1U)
  4449. #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  4450. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  4451. #define TIM_CR1_URS_Pos (2U)
  4452. #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  4453. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  4454. #define TIM_CR1_OPM_Pos (3U)
  4455. #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  4456. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  4457. #define TIM_CR1_DIR_Pos (4U)
  4458. #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  4459. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  4460. #define TIM_CR1_CMS_Pos (5U)
  4461. #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  4462. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  4463. #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
  4464. #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
  4465. #define TIM_CR1_ARPE_Pos (7U)
  4466. #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  4467. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  4468. #define TIM_CR1_CKD_Pos (8U)
  4469. #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  4470. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  4471. #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
  4472. #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
  4473. /******************* Bit definition for TIM_CR2 register *******************/
  4474. #define TIM_CR2_CCPC_Pos (0U)
  4475. #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  4476. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  4477. #define TIM_CR2_CCUS_Pos (2U)
  4478. #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  4479. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  4480. #define TIM_CR2_CCDS_Pos (3U)
  4481. #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  4482. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  4483. #define TIM_CR2_MMS_Pos (4U)
  4484. #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  4485. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  4486. #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
  4487. #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
  4488. #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
  4489. #define TIM_CR2_TI1S_Pos (7U)
  4490. #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  4491. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  4492. #define TIM_CR2_OIS1_Pos (8U)
  4493. #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  4494. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  4495. #define TIM_CR2_OIS1N_Pos (9U)
  4496. #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  4497. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  4498. #define TIM_CR2_OIS2_Pos (10U)
  4499. #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  4500. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  4501. #define TIM_CR2_OIS2N_Pos (11U)
  4502. #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  4503. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  4504. #define TIM_CR2_OIS3_Pos (12U)
  4505. #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  4506. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  4507. #define TIM_CR2_OIS3N_Pos (13U)
  4508. #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  4509. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  4510. #define TIM_CR2_OIS4_Pos (14U)
  4511. #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  4512. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  4513. /******************* Bit definition for TIM_SMCR register ******************/
  4514. #define TIM_SMCR_SMS_Pos (0U)
  4515. #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  4516. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  4517. #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
  4518. #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
  4519. #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
  4520. #define TIM_SMCR_OCCS_Pos (3U)
  4521. #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
  4522. #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
  4523. #define TIM_SMCR_TS_Pos (4U)
  4524. #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  4525. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  4526. #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
  4527. #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
  4528. #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
  4529. #define TIM_SMCR_MSM_Pos (7U)
  4530. #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  4531. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  4532. #define TIM_SMCR_ETF_Pos (8U)
  4533. #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  4534. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  4535. #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
  4536. #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
  4537. #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
  4538. #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
  4539. #define TIM_SMCR_ETPS_Pos (12U)
  4540. #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  4541. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  4542. #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
  4543. #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
  4544. #define TIM_SMCR_ECE_Pos (14U)
  4545. #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  4546. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  4547. #define TIM_SMCR_ETP_Pos (15U)
  4548. #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  4549. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  4550. /******************* Bit definition for TIM_DIER register ******************/
  4551. #define TIM_DIER_UIE_Pos (0U)
  4552. #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  4553. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  4554. #define TIM_DIER_CC1IE_Pos (1U)
  4555. #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  4556. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  4557. #define TIM_DIER_CC2IE_Pos (2U)
  4558. #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  4559. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  4560. #define TIM_DIER_CC3IE_Pos (3U)
  4561. #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  4562. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  4563. #define TIM_DIER_CC4IE_Pos (4U)
  4564. #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  4565. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  4566. #define TIM_DIER_COMIE_Pos (5U)
  4567. #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  4568. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  4569. #define TIM_DIER_TIE_Pos (6U)
  4570. #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  4571. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  4572. #define TIM_DIER_BIE_Pos (7U)
  4573. #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  4574. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  4575. #define TIM_DIER_UDE_Pos (8U)
  4576. #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  4577. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  4578. #define TIM_DIER_CC1DE_Pos (9U)
  4579. #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  4580. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  4581. #define TIM_DIER_CC2DE_Pos (10U)
  4582. #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  4583. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  4584. #define TIM_DIER_CC3DE_Pos (11U)
  4585. #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  4586. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  4587. #define TIM_DIER_CC4DE_Pos (12U)
  4588. #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  4589. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  4590. #define TIM_DIER_COMDE_Pos (13U)
  4591. #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  4592. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  4593. #define TIM_DIER_TDE_Pos (14U)
  4594. #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  4595. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  4596. /******************** Bit definition for TIM_SR register *******************/
  4597. #define TIM_SR_UIF_Pos (0U)
  4598. #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  4599. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  4600. #define TIM_SR_CC1IF_Pos (1U)
  4601. #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  4602. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  4603. #define TIM_SR_CC2IF_Pos (2U)
  4604. #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  4605. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  4606. #define TIM_SR_CC3IF_Pos (3U)
  4607. #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  4608. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  4609. #define TIM_SR_CC4IF_Pos (4U)
  4610. #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  4611. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  4612. #define TIM_SR_COMIF_Pos (5U)
  4613. #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  4614. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  4615. #define TIM_SR_TIF_Pos (6U)
  4616. #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  4617. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  4618. #define TIM_SR_BIF_Pos (7U)
  4619. #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  4620. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  4621. #define TIM_SR_CC1OF_Pos (9U)
  4622. #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  4623. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  4624. #define TIM_SR_CC2OF_Pos (10U)
  4625. #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  4626. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  4627. #define TIM_SR_CC3OF_Pos (11U)
  4628. #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  4629. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  4630. #define TIM_SR_CC4OF_Pos (12U)
  4631. #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  4632. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  4633. /******************* Bit definition for TIM_EGR register *******************/
  4634. #define TIM_EGR_UG_Pos (0U)
  4635. #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  4636. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  4637. #define TIM_EGR_CC1G_Pos (1U)
  4638. #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  4639. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  4640. #define TIM_EGR_CC2G_Pos (2U)
  4641. #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  4642. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  4643. #define TIM_EGR_CC3G_Pos (3U)
  4644. #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  4645. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  4646. #define TIM_EGR_CC4G_Pos (4U)
  4647. #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  4648. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  4649. #define TIM_EGR_COMG_Pos (5U)
  4650. #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  4651. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  4652. #define TIM_EGR_TG_Pos (6U)
  4653. #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  4654. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  4655. #define TIM_EGR_BG_Pos (7U)
  4656. #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  4657. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  4658. /****************** Bit definition for TIM_CCMR1 register ******************/
  4659. #define TIM_CCMR1_CC1S_Pos (0U)
  4660. #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  4661. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  4662. #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
  4663. #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
  4664. #define TIM_CCMR1_OC1FE_Pos (2U)
  4665. #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  4666. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  4667. #define TIM_CCMR1_OC1PE_Pos (3U)
  4668. #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  4669. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  4670. #define TIM_CCMR1_OC1M_Pos (4U)
  4671. #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  4672. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  4673. #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
  4674. #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
  4675. #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
  4676. #define TIM_CCMR1_OC1CE_Pos (7U)
  4677. #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  4678. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  4679. #define TIM_CCMR1_CC2S_Pos (8U)
  4680. #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  4681. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  4682. #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
  4683. #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
  4684. #define TIM_CCMR1_OC2FE_Pos (10U)
  4685. #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  4686. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  4687. #define TIM_CCMR1_OC2PE_Pos (11U)
  4688. #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  4689. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  4690. #define TIM_CCMR1_OC2M_Pos (12U)
  4691. #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  4692. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  4693. #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
  4694. #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
  4695. #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
  4696. #define TIM_CCMR1_OC2CE_Pos (15U)
  4697. #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  4698. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  4699. /*---------------------------------------------------------------------------*/
  4700. #define TIM_CCMR1_IC1PSC_Pos (2U)
  4701. #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  4702. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  4703. #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
  4704. #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
  4705. #define TIM_CCMR1_IC1F_Pos (4U)
  4706. #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  4707. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  4708. #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
  4709. #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
  4710. #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
  4711. #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
  4712. #define TIM_CCMR1_IC2PSC_Pos (10U)
  4713. #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  4714. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  4715. #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
  4716. #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
  4717. #define TIM_CCMR1_IC2F_Pos (12U)
  4718. #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  4719. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  4720. #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
  4721. #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
  4722. #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
  4723. #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
  4724. /****************** Bit definition for TIM_CCMR2 register ******************/
  4725. #define TIM_CCMR2_CC3S_Pos (0U)
  4726. #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  4727. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  4728. #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
  4729. #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
  4730. #define TIM_CCMR2_OC3FE_Pos (2U)
  4731. #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  4732. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  4733. #define TIM_CCMR2_OC3PE_Pos (3U)
  4734. #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  4735. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  4736. #define TIM_CCMR2_OC3M_Pos (4U)
  4737. #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  4738. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  4739. #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
  4740. #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
  4741. #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
  4742. #define TIM_CCMR2_OC3CE_Pos (7U)
  4743. #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  4744. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  4745. #define TIM_CCMR2_CC4S_Pos (8U)
  4746. #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  4747. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  4748. #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
  4749. #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
  4750. #define TIM_CCMR2_OC4FE_Pos (10U)
  4751. #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  4752. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  4753. #define TIM_CCMR2_OC4PE_Pos (11U)
  4754. #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  4755. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  4756. #define TIM_CCMR2_OC4M_Pos (12U)
  4757. #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  4758. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  4759. #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
  4760. #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
  4761. #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
  4762. #define TIM_CCMR2_OC4CE_Pos (15U)
  4763. #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  4764. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  4765. /*---------------------------------------------------------------------------*/
  4766. #define TIM_CCMR2_IC3PSC_Pos (2U)
  4767. #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  4768. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  4769. #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
  4770. #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
  4771. #define TIM_CCMR2_IC3F_Pos (4U)
  4772. #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  4773. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  4774. #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
  4775. #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
  4776. #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
  4777. #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
  4778. #define TIM_CCMR2_IC4PSC_Pos (10U)
  4779. #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  4780. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  4781. #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
  4782. #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
  4783. #define TIM_CCMR2_IC4F_Pos (12U)
  4784. #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  4785. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  4786. #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
  4787. #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
  4788. #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
  4789. #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
  4790. /******************* Bit definition for TIM_CCER register ******************/
  4791. #define TIM_CCER_CC1E_Pos (0U)
  4792. #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  4793. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  4794. #define TIM_CCER_CC1P_Pos (1U)
  4795. #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  4796. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  4797. #define TIM_CCER_CC1NE_Pos (2U)
  4798. #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  4799. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  4800. #define TIM_CCER_CC1NP_Pos (3U)
  4801. #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  4802. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  4803. #define TIM_CCER_CC2E_Pos (4U)
  4804. #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  4805. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  4806. #define TIM_CCER_CC2P_Pos (5U)
  4807. #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  4808. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  4809. #define TIM_CCER_CC2NE_Pos (6U)
  4810. #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  4811. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  4812. #define TIM_CCER_CC2NP_Pos (7U)
  4813. #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  4814. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  4815. #define TIM_CCER_CC3E_Pos (8U)
  4816. #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  4817. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  4818. #define TIM_CCER_CC3P_Pos (9U)
  4819. #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  4820. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  4821. #define TIM_CCER_CC3NE_Pos (10U)
  4822. #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  4823. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  4824. #define TIM_CCER_CC3NP_Pos (11U)
  4825. #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  4826. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  4827. #define TIM_CCER_CC4E_Pos (12U)
  4828. #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  4829. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  4830. #define TIM_CCER_CC4P_Pos (13U)
  4831. #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  4832. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  4833. #define TIM_CCER_CC4NP_Pos (15U)
  4834. #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  4835. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  4836. /******************* Bit definition for TIM_CNT register *******************/
  4837. #define TIM_CNT_CNT_Pos (0U)
  4838. #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  4839. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  4840. /******************* Bit definition for TIM_PSC register *******************/
  4841. #define TIM_PSC_PSC_Pos (0U)
  4842. #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  4843. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  4844. /******************* Bit definition for TIM_ARR register *******************/
  4845. #define TIM_ARR_ARR_Pos (0U)
  4846. #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  4847. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  4848. /******************* Bit definition for TIM_RCR register *******************/
  4849. #define TIM_RCR_REP_Pos (0U)
  4850. #define TIM_RCR_REP_Msk (0xFFU << TIM_RCR_REP_Pos) /*!< 0x000000FF */
  4851. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  4852. /******************* Bit definition for TIM_CCR1 register ******************/
  4853. #define TIM_CCR1_CCR1_Pos (0U)
  4854. #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  4855. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  4856. /******************* Bit definition for TIM_CCR2 register ******************/
  4857. #define TIM_CCR2_CCR2_Pos (0U)
  4858. #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  4859. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  4860. /******************* Bit definition for TIM_CCR3 register ******************/
  4861. #define TIM_CCR3_CCR3_Pos (0U)
  4862. #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  4863. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  4864. /******************* Bit definition for TIM_CCR4 register ******************/
  4865. #define TIM_CCR4_CCR4_Pos (0U)
  4866. #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  4867. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  4868. /******************* Bit definition for TIM_BDTR register ******************/
  4869. #define TIM_BDTR_DTG_Pos (0U)
  4870. #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  4871. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  4872. #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
  4873. #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
  4874. #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
  4875. #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
  4876. #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
  4877. #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
  4878. #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
  4879. #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
  4880. #define TIM_BDTR_LOCK_Pos (8U)
  4881. #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  4882. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  4883. #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
  4884. #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
  4885. #define TIM_BDTR_OSSI_Pos (10U)
  4886. #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  4887. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  4888. #define TIM_BDTR_OSSR_Pos (11U)
  4889. #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  4890. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  4891. #define TIM_BDTR_BKE_Pos (12U)
  4892. #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  4893. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
  4894. #define TIM_BDTR_BKP_Pos (13U)
  4895. #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  4896. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
  4897. #define TIM_BDTR_AOE_Pos (14U)
  4898. #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  4899. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  4900. #define TIM_BDTR_MOE_Pos (15U)
  4901. #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  4902. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  4903. /******************* Bit definition for TIM_DCR register *******************/
  4904. #define TIM_DCR_DBA_Pos (0U)
  4905. #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  4906. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  4907. #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
  4908. #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
  4909. #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
  4910. #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
  4911. #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
  4912. #define TIM_DCR_DBL_Pos (8U)
  4913. #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  4914. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  4915. #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
  4916. #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
  4917. #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
  4918. #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
  4919. #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
  4920. /******************* Bit definition for TIM_DMAR register ******************/
  4921. #define TIM_DMAR_DMAB_Pos (0U)
  4922. #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  4923. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  4924. /******************* Bit definition for TIM_OR register ********************/
  4925. /******************************************************************************/
  4926. /* */
  4927. /* Real-Time Clock */
  4928. /* */
  4929. /******************************************************************************/
  4930. /******************* Bit definition for RTC_CRH register ********************/
  4931. #define RTC_CRH_SECIE_Pos (0U)
  4932. #define RTC_CRH_SECIE_Msk (0x1U << RTC_CRH_SECIE_Pos) /*!< 0x00000001 */
  4933. #define RTC_CRH_SECIE RTC_CRH_SECIE_Msk /*!< Second Interrupt Enable */
  4934. #define RTC_CRH_ALRIE_Pos (1U)
  4935. #define RTC_CRH_ALRIE_Msk (0x1U << RTC_CRH_ALRIE_Pos) /*!< 0x00000002 */
  4936. #define RTC_CRH_ALRIE RTC_CRH_ALRIE_Msk /*!< Alarm Interrupt Enable */
  4937. #define RTC_CRH_OWIE_Pos (2U)
  4938. #define RTC_CRH_OWIE_Msk (0x1U << RTC_CRH_OWIE_Pos) /*!< 0x00000004 */
  4939. #define RTC_CRH_OWIE RTC_CRH_OWIE_Msk /*!< OverfloW Interrupt Enable */
  4940. /******************* Bit definition for RTC_CRL register ********************/
  4941. #define RTC_CRL_SECF_Pos (0U)
  4942. #define RTC_CRL_SECF_Msk (0x1U << RTC_CRL_SECF_Pos) /*!< 0x00000001 */
  4943. #define RTC_CRL_SECF RTC_CRL_SECF_Msk /*!< Second Flag */
  4944. #define RTC_CRL_ALRF_Pos (1U)
  4945. #define RTC_CRL_ALRF_Msk (0x1U << RTC_CRL_ALRF_Pos) /*!< 0x00000002 */
  4946. #define RTC_CRL_ALRF RTC_CRL_ALRF_Msk /*!< Alarm Flag */
  4947. #define RTC_CRL_OWF_Pos (2U)
  4948. #define RTC_CRL_OWF_Msk (0x1U << RTC_CRL_OWF_Pos) /*!< 0x00000004 */
  4949. #define RTC_CRL_OWF RTC_CRL_OWF_Msk /*!< OverfloW Flag */
  4950. #define RTC_CRL_RSF_Pos (3U)
  4951. #define RTC_CRL_RSF_Msk (0x1U << RTC_CRL_RSF_Pos) /*!< 0x00000008 */
  4952. #define RTC_CRL_RSF RTC_CRL_RSF_Msk /*!< Registers Synchronized Flag */
  4953. #define RTC_CRL_CNF_Pos (4U)
  4954. #define RTC_CRL_CNF_Msk (0x1U << RTC_CRL_CNF_Pos) /*!< 0x00000010 */
  4955. #define RTC_CRL_CNF RTC_CRL_CNF_Msk /*!< Configuration Flag */
  4956. #define RTC_CRL_RTOFF_Pos (5U)
  4957. #define RTC_CRL_RTOFF_Msk (0x1U << RTC_CRL_RTOFF_Pos) /*!< 0x00000020 */
  4958. #define RTC_CRL_RTOFF RTC_CRL_RTOFF_Msk /*!< RTC operation OFF */
  4959. /******************* Bit definition for RTC_PRLH register *******************/
  4960. #define RTC_PRLH_PRL_Pos (0U)
  4961. #define RTC_PRLH_PRL_Msk (0xFU << RTC_PRLH_PRL_Pos) /*!< 0x0000000F */
  4962. #define RTC_PRLH_PRL RTC_PRLH_PRL_Msk /*!< RTC Prescaler Reload Value High */
  4963. /******************* Bit definition for RTC_PRLL register *******************/
  4964. #define RTC_PRLL_PRL_Pos (0U)
  4965. #define RTC_PRLL_PRL_Msk (0xFFFFU << RTC_PRLL_PRL_Pos) /*!< 0x0000FFFF */
  4966. #define RTC_PRLL_PRL RTC_PRLL_PRL_Msk /*!< RTC Prescaler Reload Value Low */
  4967. /******************* Bit definition for RTC_DIVH register *******************/
  4968. #define RTC_DIVH_RTC_DIV_Pos (0U)
  4969. #define RTC_DIVH_RTC_DIV_Msk (0xFU << RTC_DIVH_RTC_DIV_Pos) /*!< 0x0000000F */
  4970. #define RTC_DIVH_RTC_DIV RTC_DIVH_RTC_DIV_Msk /*!< RTC Clock Divider High */
  4971. /******************* Bit definition for RTC_DIVL register *******************/
  4972. #define RTC_DIVL_RTC_DIV_Pos (0U)
  4973. #define RTC_DIVL_RTC_DIV_Msk (0xFFFFU << RTC_DIVL_RTC_DIV_Pos) /*!< 0x0000FFFF */
  4974. #define RTC_DIVL_RTC_DIV RTC_DIVL_RTC_DIV_Msk /*!< RTC Clock Divider Low */
  4975. /******************* Bit definition for RTC_CNTH register *******************/
  4976. #define RTC_CNTH_RTC_CNT_Pos (0U)
  4977. #define RTC_CNTH_RTC_CNT_Msk (0xFFFFU << RTC_CNTH_RTC_CNT_Pos) /*!< 0x0000FFFF */
  4978. #define RTC_CNTH_RTC_CNT RTC_CNTH_RTC_CNT_Msk /*!< RTC Counter High */
  4979. /******************* Bit definition for RTC_CNTL register *******************/
  4980. #define RTC_CNTL_RTC_CNT_Pos (0U)
  4981. #define RTC_CNTL_RTC_CNT_Msk (0xFFFFU << RTC_CNTL_RTC_CNT_Pos) /*!< 0x0000FFFF */
  4982. #define RTC_CNTL_RTC_CNT RTC_CNTL_RTC_CNT_Msk /*!< RTC Counter Low */
  4983. /******************* Bit definition for RTC_ALRH register *******************/
  4984. #define RTC_ALRH_RTC_ALR_Pos (0U)
  4985. #define RTC_ALRH_RTC_ALR_Msk (0xFFFFU << RTC_ALRH_RTC_ALR_Pos) /*!< 0x0000FFFF */
  4986. #define RTC_ALRH_RTC_ALR RTC_ALRH_RTC_ALR_Msk /*!< RTC Alarm High */
  4987. /******************* Bit definition for RTC_ALRL register *******************/
  4988. #define RTC_ALRL_RTC_ALR_Pos (0U)
  4989. #define RTC_ALRL_RTC_ALR_Msk (0xFFFFU << RTC_ALRL_RTC_ALR_Pos) /*!< 0x0000FFFF */
  4990. #define RTC_ALRL_RTC_ALR RTC_ALRL_RTC_ALR_Msk /*!< RTC Alarm Low */
  4991. /******************************************************************************/
  4992. /* */
  4993. /* Independent WATCHDOG (IWDG) */
  4994. /* */
  4995. /******************************************************************************/
  4996. /******************* Bit definition for IWDG_KR register ********************/
  4997. #define IWDG_KR_KEY_Pos (0U)
  4998. #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  4999. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
  5000. /******************* Bit definition for IWDG_PR register ********************/
  5001. #define IWDG_PR_PR_Pos (0U)
  5002. #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  5003. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
  5004. #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
  5005. #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
  5006. #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
  5007. /******************* Bit definition for IWDG_RLR register *******************/
  5008. #define IWDG_RLR_RL_Pos (0U)
  5009. #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  5010. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
  5011. /******************* Bit definition for IWDG_SR register ********************/
  5012. #define IWDG_SR_PVU_Pos (0U)
  5013. #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  5014. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
  5015. #define IWDG_SR_RVU_Pos (1U)
  5016. #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  5017. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
  5018. /******************************************************************************/
  5019. /* */
  5020. /* Window WATCHDOG (WWDG) */
  5021. /* */
  5022. /******************************************************************************/
  5023. /******************* Bit definition for WWDG_CR register ********************/
  5024. #define WWDG_CR_T_Pos (0U)
  5025. #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
  5026. #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
  5027. #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
  5028. #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
  5029. #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
  5030. #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
  5031. #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
  5032. #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
  5033. #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
  5034. /* Legacy defines */
  5035. #define WWDG_CR_T0 WWDG_CR_T_0
  5036. #define WWDG_CR_T1 WWDG_CR_T_1
  5037. #define WWDG_CR_T2 WWDG_CR_T_2
  5038. #define WWDG_CR_T3 WWDG_CR_T_3
  5039. #define WWDG_CR_T4 WWDG_CR_T_4
  5040. #define WWDG_CR_T5 WWDG_CR_T_5
  5041. #define WWDG_CR_T6 WWDG_CR_T_6
  5042. #define WWDG_CR_WDGA_Pos (7U)
  5043. #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  5044. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
  5045. /******************* Bit definition for WWDG_CFR register *******************/
  5046. #define WWDG_CFR_W_Pos (0U)
  5047. #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  5048. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
  5049. #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
  5050. #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
  5051. #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
  5052. #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
  5053. #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
  5054. #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
  5055. #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
  5056. /* Legacy defines */
  5057. #define WWDG_CFR_W0 WWDG_CFR_W_0
  5058. #define WWDG_CFR_W1 WWDG_CFR_W_1
  5059. #define WWDG_CFR_W2 WWDG_CFR_W_2
  5060. #define WWDG_CFR_W3 WWDG_CFR_W_3
  5061. #define WWDG_CFR_W4 WWDG_CFR_W_4
  5062. #define WWDG_CFR_W5 WWDG_CFR_W_5
  5063. #define WWDG_CFR_W6 WWDG_CFR_W_6
  5064. #define WWDG_CFR_WDGTB_Pos (7U)
  5065. #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  5066. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
  5067. #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
  5068. #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
  5069. /* Legacy defines */
  5070. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  5071. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  5072. #define WWDG_CFR_EWI_Pos (9U)
  5073. #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  5074. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
  5075. /******************* Bit definition for WWDG_SR register ********************/
  5076. #define WWDG_SR_EWIF_Pos (0U)
  5077. #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  5078. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
  5079. /******************************************************************************/
  5080. /* */
  5081. /* Flexible Static Memory Controller */
  5082. /* */
  5083. /******************************************************************************/
  5084. /****************** Bit definition for FSMC_BCRx (x=1..4) register **********/
  5085. #define FSMC_BCRx_MBKEN_Pos (0U)
  5086. #define FSMC_BCRx_MBKEN_Msk (0x1U << FSMC_BCRx_MBKEN_Pos) /*!< 0x00000001 */
  5087. #define FSMC_BCRx_MBKEN FSMC_BCRx_MBKEN_Msk /*!< Memory bank enable bit */
  5088. #define FSMC_BCRx_MUXEN_Pos (1U)
  5089. #define FSMC_BCRx_MUXEN_Msk (0x1U << FSMC_BCRx_MUXEN_Pos) /*!< 0x00000002 */
  5090. #define FSMC_BCRx_MUXEN FSMC_BCRx_MUXEN_Msk /*!< Address/data multiplexing enable bit */
  5091. #define FSMC_BCRx_MTYP_Pos (2U)
  5092. #define FSMC_BCRx_MTYP_Msk (0x3U << FSMC_BCRx_MTYP_Pos) /*!< 0x0000000C */
  5093. #define FSMC_BCRx_MTYP FSMC_BCRx_MTYP_Msk /*!< MTYP[1:0] bits (Memory type) */
  5094. #define FSMC_BCRx_MTYP_0 (0x1U << FSMC_BCRx_MTYP_Pos) /*!< 0x00000004 */
  5095. #define FSMC_BCRx_MTYP_1 (0x2U << FSMC_BCRx_MTYP_Pos) /*!< 0x00000008 */
  5096. #define FSMC_BCRx_MWID_Pos (4U)
  5097. #define FSMC_BCRx_MWID_Msk (0x3U << FSMC_BCRx_MWID_Pos) /*!< 0x00000030 */
  5098. #define FSMC_BCRx_MWID FSMC_BCRx_MWID_Msk /*!< MWID[1:0] bits (Memory data bus width) */
  5099. #define FSMC_BCRx_MWID_0 (0x1U << FSMC_BCRx_MWID_Pos) /*!< 0x00000010 */
  5100. #define FSMC_BCRx_MWID_1 (0x2U << FSMC_BCRx_MWID_Pos) /*!< 0x00000020 */
  5101. #define FSMC_BCRx_FACCEN_Pos (6U)
  5102. #define FSMC_BCRx_FACCEN_Msk (0x1U << FSMC_BCRx_FACCEN_Pos) /*!< 0x00000040 */
  5103. #define FSMC_BCRx_FACCEN FSMC_BCRx_FACCEN_Msk /*!< Flash access enable */
  5104. #define FSMC_BCRx_BURSTEN_Pos (8U)
  5105. #define FSMC_BCRx_BURSTEN_Msk (0x1U << FSMC_BCRx_BURSTEN_Pos) /*!< 0x00000100 */
  5106. #define FSMC_BCRx_BURSTEN FSMC_BCRx_BURSTEN_Msk /*!< Burst enable bit */
  5107. #define FSMC_BCRx_WAITPOL_Pos (9U)
  5108. #define FSMC_BCRx_WAITPOL_Msk (0x1U << FSMC_BCRx_WAITPOL_Pos) /*!< 0x00000200 */
  5109. #define FSMC_BCRx_WAITPOL FSMC_BCRx_WAITPOL_Msk /*!< Wait signal polarity bit */
  5110. #define FSMC_BCRx_WRAPMOD_Pos (10U)
  5111. #define FSMC_BCRx_WRAPMOD_Msk (0x1U << FSMC_BCRx_WRAPMOD_Pos) /*!< 0x00000400 */
  5112. #define FSMC_BCRx_WRAPMOD FSMC_BCRx_WRAPMOD_Msk /*!< Wrapped burst mode support */
  5113. #define FSMC_BCRx_WAITCFG_Pos (11U)
  5114. #define FSMC_BCRx_WAITCFG_Msk (0x1U << FSMC_BCRx_WAITCFG_Pos) /*!< 0x00000800 */
  5115. #define FSMC_BCRx_WAITCFG FSMC_BCRx_WAITCFG_Msk /*!< Wait timing configuration */
  5116. #define FSMC_BCRx_WREN_Pos (12U)
  5117. #define FSMC_BCRx_WREN_Msk (0x1U << FSMC_BCRx_WREN_Pos) /*!< 0x00001000 */
  5118. #define FSMC_BCRx_WREN FSMC_BCRx_WREN_Msk /*!< Write enable bit */
  5119. #define FSMC_BCRx_WAITEN_Pos (13U)
  5120. #define FSMC_BCRx_WAITEN_Msk (0x1U << FSMC_BCRx_WAITEN_Pos) /*!< 0x00002000 */
  5121. #define FSMC_BCRx_WAITEN FSMC_BCRx_WAITEN_Msk /*!< Wait enable bit */
  5122. #define FSMC_BCRx_EXTMOD_Pos (14U)
  5123. #define FSMC_BCRx_EXTMOD_Msk (0x1U << FSMC_BCRx_EXTMOD_Pos) /*!< 0x00004000 */
  5124. #define FSMC_BCRx_EXTMOD FSMC_BCRx_EXTMOD_Msk /*!< Extended mode enable */
  5125. #define FSMC_BCRx_ASYNCWAIT_Pos (15U)
  5126. #define FSMC_BCRx_ASYNCWAIT_Msk (0x1U << FSMC_BCRx_ASYNCWAIT_Pos) /*!< 0x00008000 */
  5127. #define FSMC_BCRx_ASYNCWAIT FSMC_BCRx_ASYNCWAIT_Msk /*!< Asynchronous wait */
  5128. #define FSMC_BCRx_CBURSTRW_Pos (19U)
  5129. #define FSMC_BCRx_CBURSTRW_Msk (0x1U << FSMC_BCRx_CBURSTRW_Pos) /*!< 0x00080000 */
  5130. #define FSMC_BCRx_CBURSTRW FSMC_BCRx_CBURSTRW_Msk /*!< Write burst enable */
  5131. /****************** Bit definition for FSMC_BTRx (x=1..4) register ******/
  5132. #define FSMC_BTRx_ADDSET_Pos (0U)
  5133. #define FSMC_BTRx_ADDSET_Msk (0xFU << FSMC_BTRx_ADDSET_Pos) /*!< 0x0000000F */
  5134. #define FSMC_BTRx_ADDSET FSMC_BTRx_ADDSET_Msk /*!< ADDSET[3:0] bits (Address setup phase duration) */
  5135. #define FSMC_BTRx_ADDSET_0 (0x1U << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000001 */
  5136. #define FSMC_BTRx_ADDSET_1 (0x2U << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000002 */
  5137. #define FSMC_BTRx_ADDSET_2 (0x4U << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000004 */
  5138. #define FSMC_BTRx_ADDSET_3 (0x8U << FSMC_BTRx_ADDSET_Pos) /*!< 0x00000008 */
  5139. #define FSMC_BTRx_ADDHLD_Pos (4U)
  5140. #define FSMC_BTRx_ADDHLD_Msk (0xFU << FSMC_BTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  5141. #define FSMC_BTRx_ADDHLD FSMC_BTRx_ADDHLD_Msk /*!< ADDHLD[3:0] bits (Address-hold phase duration) */
  5142. #define FSMC_BTRx_ADDHLD_0 (0x1U << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000010 */
  5143. #define FSMC_BTRx_ADDHLD_1 (0x2U << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000020 */
  5144. #define FSMC_BTRx_ADDHLD_2 (0x4U << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000040 */
  5145. #define FSMC_BTRx_ADDHLD_3 (0x8U << FSMC_BTRx_ADDHLD_Pos) /*!< 0x00000080 */
  5146. #define FSMC_BTRx_DATAST_Pos (8U)
  5147. #define FSMC_BTRx_DATAST_Msk (0xFFU << FSMC_BTRx_DATAST_Pos) /*!< 0x0000FF00 */
  5148. #define FSMC_BTRx_DATAST FSMC_BTRx_DATAST_Msk /*!< DATAST [3:0] bits (Data-phase duration) */
  5149. #define FSMC_BTRx_DATAST_0 (0x01U << FSMC_BTRx_DATAST_Pos) /*!< 0x00000100 */
  5150. #define FSMC_BTRx_DATAST_1 (0x02U << FSMC_BTRx_DATAST_Pos) /*!< 0x00000200 */
  5151. #define FSMC_BTRx_DATAST_2 (0x04U << FSMC_BTRx_DATAST_Pos) /*!< 0x00000400 */
  5152. #define FSMC_BTRx_DATAST_3 (0x08U << FSMC_BTRx_DATAST_Pos) /*!< 0x00000800 */
  5153. #define FSMC_BTRx_DATAST_4 (0x10U << FSMC_BTRx_DATAST_Pos) /*!< 0x00001000 */
  5154. #define FSMC_BTRx_DATAST_5 (0x20U << FSMC_BTRx_DATAST_Pos) /*!< 0x00002000 */
  5155. #define FSMC_BTRx_DATAST_6 (0x40U << FSMC_BTRx_DATAST_Pos) /*!< 0x00004000 */
  5156. #define FSMC_BTRx_DATAST_7 (0x80U << FSMC_BTRx_DATAST_Pos) /*!< 0x00008000 */
  5157. #define FSMC_BTRx_BUSTURN_Pos (16U)
  5158. #define FSMC_BTRx_BUSTURN_Msk (0xFU << FSMC_BTRx_BUSTURN_Pos) /*!< 0x000F0000 */
  5159. #define FSMC_BTRx_BUSTURN FSMC_BTRx_BUSTURN_Msk /*!< BUSTURN[3:0] bits (Bus turnaround phase duration) */
  5160. #define FSMC_BTRx_BUSTURN_0 (0x1U << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00010000 */
  5161. #define FSMC_BTRx_BUSTURN_1 (0x2U << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00020000 */
  5162. #define FSMC_BTRx_BUSTURN_2 (0x4U << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00040000 */
  5163. #define FSMC_BTRx_BUSTURN_3 (0x8U << FSMC_BTRx_BUSTURN_Pos) /*!< 0x00080000 */
  5164. #define FSMC_BTRx_CLKDIV_Pos (20U)
  5165. #define FSMC_BTRx_CLKDIV_Msk (0xFU << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00F00000 */
  5166. #define FSMC_BTRx_CLKDIV FSMC_BTRx_CLKDIV_Msk /*!< CLKDIV[3:0] bits (Clock divide ratio) */
  5167. #define FSMC_BTRx_CLKDIV_0 (0x1U << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00100000 */
  5168. #define FSMC_BTRx_CLKDIV_1 (0x2U << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00200000 */
  5169. #define FSMC_BTRx_CLKDIV_2 (0x4U << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00400000 */
  5170. #define FSMC_BTRx_CLKDIV_3 (0x8U << FSMC_BTRx_CLKDIV_Pos) /*!< 0x00800000 */
  5171. #define FSMC_BTRx_DATLAT_Pos (24U)
  5172. #define FSMC_BTRx_DATLAT_Msk (0xFU << FSMC_BTRx_DATLAT_Pos) /*!< 0x0F000000 */
  5173. #define FSMC_BTRx_DATLAT FSMC_BTRx_DATLAT_Msk /*!< DATLA[3:0] bits (Data latency) */
  5174. #define FSMC_BTRx_DATLAT_0 (0x1U << FSMC_BTRx_DATLAT_Pos) /*!< 0x01000000 */
  5175. #define FSMC_BTRx_DATLAT_1 (0x2U << FSMC_BTRx_DATLAT_Pos) /*!< 0x02000000 */
  5176. #define FSMC_BTRx_DATLAT_2 (0x4U << FSMC_BTRx_DATLAT_Pos) /*!< 0x04000000 */
  5177. #define FSMC_BTRx_DATLAT_3 (0x8U << FSMC_BTRx_DATLAT_Pos) /*!< 0x08000000 */
  5178. #define FSMC_BTRx_ACCMOD_Pos (28U)
  5179. #define FSMC_BTRx_ACCMOD_Msk (0x3U << FSMC_BTRx_ACCMOD_Pos) /*!< 0x30000000 */
  5180. #define FSMC_BTRx_ACCMOD FSMC_BTRx_ACCMOD_Msk /*!< ACCMOD[1:0] bits (Access mode) */
  5181. #define FSMC_BTRx_ACCMOD_0 (0x1U << FSMC_BTRx_ACCMOD_Pos) /*!< 0x10000000 */
  5182. #define FSMC_BTRx_ACCMOD_1 (0x2U << FSMC_BTRx_ACCMOD_Pos) /*!< 0x20000000 */
  5183. /****************** Bit definition for FSMC_BWTRx (x=1..4) register ******/
  5184. #define FSMC_BWTRx_ADDSET_Pos (0U)
  5185. #define FSMC_BWTRx_ADDSET_Msk (0xFU << FSMC_BWTRx_ADDSET_Pos) /*!< 0x0000000F */
  5186. #define FSMC_BWTRx_ADDSET FSMC_BWTRx_ADDSET_Msk /*!< ADDSET[3:0] bits (Address setup phase duration) */
  5187. #define FSMC_BWTRx_ADDSET_0 (0x1U << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000001 */
  5188. #define FSMC_BWTRx_ADDSET_1 (0x2U << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000002 */
  5189. #define FSMC_BWTRx_ADDSET_2 (0x4U << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000004 */
  5190. #define FSMC_BWTRx_ADDSET_3 (0x8U << FSMC_BWTRx_ADDSET_Pos) /*!< 0x00000008 */
  5191. #define FSMC_BWTRx_ADDHLD_Pos (4U)
  5192. #define FSMC_BWTRx_ADDHLD_Msk (0xFU << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x000000F0 */
  5193. #define FSMC_BWTRx_ADDHLD FSMC_BWTRx_ADDHLD_Msk /*!< ADDHLD[3:0] bits (Address-hold phase duration) */
  5194. #define FSMC_BWTRx_ADDHLD_0 (0x1U << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000010 */
  5195. #define FSMC_BWTRx_ADDHLD_1 (0x2U << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000020 */
  5196. #define FSMC_BWTRx_ADDHLD_2 (0x4U << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000040 */
  5197. #define FSMC_BWTRx_ADDHLD_3 (0x8U << FSMC_BWTRx_ADDHLD_Pos) /*!< 0x00000080 */
  5198. #define FSMC_BWTRx_DATAST_Pos (8U)
  5199. #define FSMC_BWTRx_DATAST_Msk (0xFFU << FSMC_BWTRx_DATAST_Pos) /*!< 0x0000FF00 */
  5200. #define FSMC_BWTRx_DATAST FSMC_BWTRx_DATAST_Msk /*!< DATAST [3:0] bits (Data-phase duration) */
  5201. #define FSMC_BWTRx_DATAST_0 (0x01U << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000100 */
  5202. #define FSMC_BWTRx_DATAST_1 (0x02U << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000200 */
  5203. #define FSMC_BWTRx_DATAST_2 (0x04U << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000400 */
  5204. #define FSMC_BWTRx_DATAST_3 (0x08U << FSMC_BWTRx_DATAST_Pos) /*!< 0x00000800 */
  5205. #define FSMC_BWTRx_DATAST_4 (0x10U << FSMC_BWTRx_DATAST_Pos) /*!< 0x00001000 */
  5206. #define FSMC_BWTRx_DATAST_5 (0x20U << FSMC_BWTRx_DATAST_Pos) /*!< 0x00002000 */
  5207. #define FSMC_BWTRx_DATAST_6 (0x40U << FSMC_BWTRx_DATAST_Pos) /*!< 0x00004000 */
  5208. #define FSMC_BWTRx_DATAST_7 (0x80U << FSMC_BWTRx_DATAST_Pos) /*!< 0x00008000 */
  5209. #define FSMC_BWTRx_CLKDIV_Pos (20U)
  5210. #define FSMC_BWTRx_CLKDIV_Msk (0xFU << FSMC_BWTRx_CLKDIV_Pos) /*!< 0x00F00000 */
  5211. #define FSMC_BWTRx_CLKDIV FSMC_BWTRx_CLKDIV_Msk /*!< CLKDIV[3:0] bits (Clock divide ratio) */
  5212. #define FSMC_BWTRx_CLKDIV_0 (0x1U << FSMC_BWTRx_CLKDIV_Pos) /*!< 0x00100000 */
  5213. #define FSMC_BWTRx_CLKDIV_1 (0x2U << FSMC_BWTRx_CLKDIV_Pos) /*!< 0x00200000 */
  5214. #define FSMC_BWTRx_CLKDIV_2 (0x4U << FSMC_BWTRx_CLKDIV_Pos) /*!< 0x00400000 */
  5215. #define FSMC_BWTRx_CLKDIV_3 (0x8U << FSMC_BWTRx_CLKDIV_Pos) /*!< 0x00800000 */
  5216. #define FSMC_BWTRx_DATLAT_Pos (24U)
  5217. #define FSMC_BWTRx_DATLAT_Msk (0xFU << FSMC_BWTRx_DATLAT_Pos) /*!< 0x0F000000 */
  5218. #define FSMC_BWTRx_DATLAT FSMC_BWTRx_DATLAT_Msk /*!< DATLA[3:0] bits (Data latency) */
  5219. #define FSMC_BWTRx_DATLAT_0 (0x1U << FSMC_BWTRx_DATLAT_Pos) /*!< 0x01000000 */
  5220. #define FSMC_BWTRx_DATLAT_1 (0x2U << FSMC_BWTRx_DATLAT_Pos) /*!< 0x02000000 */
  5221. #define FSMC_BWTRx_DATLAT_2 (0x4U << FSMC_BWTRx_DATLAT_Pos) /*!< 0x04000000 */
  5222. #define FSMC_BWTRx_DATLAT_3 (0x8U << FSMC_BWTRx_DATLAT_Pos) /*!< 0x08000000 */
  5223. #define FSMC_BWTRx_ACCMOD_Pos (28U)
  5224. #define FSMC_BWTRx_ACCMOD_Msk (0x3U << FSMC_BWTRx_ACCMOD_Pos) /*!< 0x30000000 */
  5225. #define FSMC_BWTRx_ACCMOD FSMC_BWTRx_ACCMOD_Msk /*!< ACCMOD[1:0] bits (Access mode) */
  5226. #define FSMC_BWTRx_ACCMOD_0 (0x1U << FSMC_BWTRx_ACCMOD_Pos) /*!< 0x10000000 */
  5227. #define FSMC_BWTRx_ACCMOD_1 (0x2U << FSMC_BWTRx_ACCMOD_Pos) /*!< 0x20000000 */
  5228. /******************************************************************************/
  5229. /* */
  5230. /* SD host Interface */
  5231. /* */
  5232. /******************************************************************************/
  5233. /****************** Bit definition for SDIO_POWER register ******************/
  5234. #define SDIO_POWER_PWRCTRL_Pos (0U)
  5235. #define SDIO_POWER_PWRCTRL_Msk (0x3U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
  5236. #define SDIO_POWER_PWRCTRL SDIO_POWER_PWRCTRL_Msk /*!< PWRCTRL[1:0] bits (Power supply control bits) */
  5237. #define SDIO_POWER_PWRCTRL_0 (0x1U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x01 */
  5238. #define SDIO_POWER_PWRCTRL_1 (0x2U << SDIO_POWER_PWRCTRL_Pos) /*!< 0x02 */
  5239. /****************** Bit definition for SDIO_CLKCR register ******************/
  5240. #define SDIO_CLKCR_CLKDIV_Pos (0U)
  5241. #define SDIO_CLKCR_CLKDIV_Msk (0xFFU << SDIO_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */
  5242. #define SDIO_CLKCR_CLKDIV SDIO_CLKCR_CLKDIV_Msk /*!< Clock divide factor */
  5243. #define SDIO_CLKCR_CLKEN_Pos (8U)
  5244. #define SDIO_CLKCR_CLKEN_Msk (0x1U << SDIO_CLKCR_CLKEN_Pos) /*!< 0x00000100 */
  5245. #define SDIO_CLKCR_CLKEN SDIO_CLKCR_CLKEN_Msk /*!< Clock enable bit */
  5246. #define SDIO_CLKCR_PWRSAV_Pos (9U)
  5247. #define SDIO_CLKCR_PWRSAV_Msk (0x1U << SDIO_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */
  5248. #define SDIO_CLKCR_PWRSAV SDIO_CLKCR_PWRSAV_Msk /*!< Power saving configuration bit */
  5249. #define SDIO_CLKCR_BYPASS_Pos (10U)
  5250. #define SDIO_CLKCR_BYPASS_Msk (0x1U << SDIO_CLKCR_BYPASS_Pos) /*!< 0x00000400 */
  5251. #define SDIO_CLKCR_BYPASS SDIO_CLKCR_BYPASS_Msk /*!< Clock divider bypass enable bit */
  5252. #define SDIO_CLKCR_WIDBUS_Pos (11U)
  5253. #define SDIO_CLKCR_WIDBUS_Msk (0x3U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */
  5254. #define SDIO_CLKCR_WIDBUS SDIO_CLKCR_WIDBUS_Msk /*!< WIDBUS[1:0] bits (Wide bus mode enable bit) */
  5255. #define SDIO_CLKCR_WIDBUS_0 (0x1U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x0800 */
  5256. #define SDIO_CLKCR_WIDBUS_1 (0x2U << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x1000 */
  5257. #define SDIO_CLKCR_NEGEDGE_Pos (13U)
  5258. #define SDIO_CLKCR_NEGEDGE_Msk (0x1U << SDIO_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */
  5259. #define SDIO_CLKCR_NEGEDGE SDIO_CLKCR_NEGEDGE_Msk /*!< SDIO_CK dephasing selection bit */
  5260. #define SDIO_CLKCR_HWFC_EN_Pos (14U)
  5261. #define SDIO_CLKCR_HWFC_EN_Msk (0x1U << SDIO_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */
  5262. #define SDIO_CLKCR_HWFC_EN SDIO_CLKCR_HWFC_EN_Msk /*!< HW Flow Control enable */
  5263. /******************* Bit definition for SDIO_ARG register *******************/
  5264. #define SDIO_ARG_CMDARG_Pos (0U)
  5265. #define SDIO_ARG_CMDARG_Msk (0xFFFFFFFFU << SDIO_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
  5266. #define SDIO_ARG_CMDARG SDIO_ARG_CMDARG_Msk /*!< Command argument */
  5267. /******************* Bit definition for SDIO_CMD register *******************/
  5268. #define SDIO_CMD_CMDINDEX_Pos (0U)
  5269. #define SDIO_CMD_CMDINDEX_Msk (0x3FU << SDIO_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
  5270. #define SDIO_CMD_CMDINDEX SDIO_CMD_CMDINDEX_Msk /*!< Command Index */
  5271. #define SDIO_CMD_WAITRESP_Pos (6U)
  5272. #define SDIO_CMD_WAITRESP_Msk (0x3U << SDIO_CMD_WAITRESP_Pos) /*!< 0x000000C0 */
  5273. #define SDIO_CMD_WAITRESP SDIO_CMD_WAITRESP_Msk /*!< WAITRESP[1:0] bits (Wait for response bits) */
  5274. #define SDIO_CMD_WAITRESP_0 (0x1U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0040 */
  5275. #define SDIO_CMD_WAITRESP_1 (0x2U << SDIO_CMD_WAITRESP_Pos) /*!< 0x0080 */
  5276. #define SDIO_CMD_WAITINT_Pos (8U)
  5277. #define SDIO_CMD_WAITINT_Msk (0x1U << SDIO_CMD_WAITINT_Pos) /*!< 0x00000100 */
  5278. #define SDIO_CMD_WAITINT SDIO_CMD_WAITINT_Msk /*!< CPSM Waits for Interrupt Request */
  5279. #define SDIO_CMD_WAITPEND_Pos (9U)
  5280. #define SDIO_CMD_WAITPEND_Msk (0x1U << SDIO_CMD_WAITPEND_Pos) /*!< 0x00000200 */
  5281. #define SDIO_CMD_WAITPEND SDIO_CMD_WAITPEND_Msk /*!< CPSM Waits for ends of data transfer (CmdPend internal signal) */
  5282. #define SDIO_CMD_CPSMEN_Pos (10U)
  5283. #define SDIO_CMD_CPSMEN_Msk (0x1U << SDIO_CMD_CPSMEN_Pos) /*!< 0x00000400 */
  5284. #define SDIO_CMD_CPSMEN SDIO_CMD_CPSMEN_Msk /*!< Command path state machine (CPSM) Enable bit */
  5285. #define SDIO_CMD_SDIOSUSPEND_Pos (11U)
  5286. #define SDIO_CMD_SDIOSUSPEND_Msk (0x1U << SDIO_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */
  5287. #define SDIO_CMD_SDIOSUSPEND SDIO_CMD_SDIOSUSPEND_Msk /*!< SD I/O suspend command */
  5288. #define SDIO_CMD_ENCMDCOMPL_Pos (12U)
  5289. #define SDIO_CMD_ENCMDCOMPL_Msk (0x1U << SDIO_CMD_ENCMDCOMPL_Pos) /*!< 0x00001000 */
  5290. #define SDIO_CMD_ENCMDCOMPL SDIO_CMD_ENCMDCOMPL_Msk /*!< Enable CMD completion */
  5291. #define SDIO_CMD_NIEN_Pos (13U)
  5292. #define SDIO_CMD_NIEN_Msk (0x1U << SDIO_CMD_NIEN_Pos) /*!< 0x00002000 */
  5293. #define SDIO_CMD_NIEN SDIO_CMD_NIEN_Msk /*!< Not Interrupt Enable */
  5294. #define SDIO_CMD_CEATACMD_Pos (14U)
  5295. #define SDIO_CMD_CEATACMD_Msk (0x1U << SDIO_CMD_CEATACMD_Pos) /*!< 0x00004000 */
  5296. #define SDIO_CMD_CEATACMD SDIO_CMD_CEATACMD_Msk /*!< CE-ATA command */
  5297. /***************** Bit definition for SDIO_RESPCMD register *****************/
  5298. #define SDIO_RESPCMD_RESPCMD_Pos (0U)
  5299. #define SDIO_RESPCMD_RESPCMD_Msk (0x3FU << SDIO_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
  5300. #define SDIO_RESPCMD_RESPCMD SDIO_RESPCMD_RESPCMD_Msk /*!< Response command index */
  5301. /****************** Bit definition for SDIO_RESP0 register ******************/
  5302. #define SDIO_RESP0_CARDSTATUS0_Pos (0U)
  5303. #define SDIO_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFU << SDIO_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */
  5304. #define SDIO_RESP0_CARDSTATUS0 SDIO_RESP0_CARDSTATUS0_Msk /*!< Card Status */
  5305. /****************** Bit definition for SDIO_RESP1 register ******************/
  5306. #define SDIO_RESP1_CARDSTATUS1_Pos (0U)
  5307. #define SDIO_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFU << SDIO_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
  5308. #define SDIO_RESP1_CARDSTATUS1 SDIO_RESP1_CARDSTATUS1_Msk /*!< Card Status */
  5309. /****************** Bit definition for SDIO_RESP2 register ******************/
  5310. #define SDIO_RESP2_CARDSTATUS2_Pos (0U)
  5311. #define SDIO_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFU << SDIO_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
  5312. #define SDIO_RESP2_CARDSTATUS2 SDIO_RESP2_CARDSTATUS2_Msk /*!< Card Status */
  5313. /****************** Bit definition for SDIO_RESP3 register ******************/
  5314. #define SDIO_RESP3_CARDSTATUS3_Pos (0U)
  5315. #define SDIO_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFU << SDIO_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
  5316. #define SDIO_RESP3_CARDSTATUS3 SDIO_RESP3_CARDSTATUS3_Msk /*!< Card Status */
  5317. /****************** Bit definition for SDIO_RESP4 register ******************/
  5318. #define SDIO_RESP4_CARDSTATUS4_Pos (0U)
  5319. #define SDIO_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFU << SDIO_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
  5320. #define SDIO_RESP4_CARDSTATUS4 SDIO_RESP4_CARDSTATUS4_Msk /*!< Card Status */
  5321. /****************** Bit definition for SDIO_DTIMER register *****************/
  5322. #define SDIO_DTIMER_DATATIME_Pos (0U)
  5323. #define SDIO_DTIMER_DATATIME_Msk (0xFFFFFFFFU << SDIO_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
  5324. #define SDIO_DTIMER_DATATIME SDIO_DTIMER_DATATIME_Msk /*!< Data timeout period. */
  5325. /****************** Bit definition for SDIO_DLEN register *******************/
  5326. #define SDIO_DLEN_DATALENGTH_Pos (0U)
  5327. #define SDIO_DLEN_DATALENGTH_Msk (0x1FFFFFFU << SDIO_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
  5328. #define SDIO_DLEN_DATALENGTH SDIO_DLEN_DATALENGTH_Msk /*!< Data length value */
  5329. /****************** Bit definition for SDIO_DCTRL register ******************/
  5330. #define SDIO_DCTRL_DTEN_Pos (0U)
  5331. #define SDIO_DCTRL_DTEN_Msk (0x1U << SDIO_DCTRL_DTEN_Pos) /*!< 0x00000001 */
  5332. #define SDIO_DCTRL_DTEN SDIO_DCTRL_DTEN_Msk /*!< Data transfer enabled bit */
  5333. #define SDIO_DCTRL_DTDIR_Pos (1U)
  5334. #define SDIO_DCTRL_DTDIR_Msk (0x1U << SDIO_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
  5335. #define SDIO_DCTRL_DTDIR SDIO_DCTRL_DTDIR_Msk /*!< Data transfer direction selection */
  5336. #define SDIO_DCTRL_DTMODE_Pos (2U)
  5337. #define SDIO_DCTRL_DTMODE_Msk (0x1U << SDIO_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
  5338. #define SDIO_DCTRL_DTMODE SDIO_DCTRL_DTMODE_Msk /*!< Data transfer mode selection */
  5339. #define SDIO_DCTRL_DMAEN_Pos (3U)
  5340. #define SDIO_DCTRL_DMAEN_Msk (0x1U << SDIO_DCTRL_DMAEN_Pos) /*!< 0x00000008 */
  5341. #define SDIO_DCTRL_DMAEN SDIO_DCTRL_DMAEN_Msk /*!< DMA enabled bit */
  5342. #define SDIO_DCTRL_DBLOCKSIZE_Pos (4U)
  5343. #define SDIO_DCTRL_DBLOCKSIZE_Msk (0xFU << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
  5344. #define SDIO_DCTRL_DBLOCKSIZE SDIO_DCTRL_DBLOCKSIZE_Msk /*!< DBLOCKSIZE[3:0] bits (Data block size) */
  5345. #define SDIO_DCTRL_DBLOCKSIZE_0 (0x1U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */
  5346. #define SDIO_DCTRL_DBLOCKSIZE_1 (0x2U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */
  5347. #define SDIO_DCTRL_DBLOCKSIZE_2 (0x4U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */
  5348. #define SDIO_DCTRL_DBLOCKSIZE_3 (0x8U << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */
  5349. #define SDIO_DCTRL_RWSTART_Pos (8U)
  5350. #define SDIO_DCTRL_RWSTART_Msk (0x1U << SDIO_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
  5351. #define SDIO_DCTRL_RWSTART SDIO_DCTRL_RWSTART_Msk /*!< Read wait start */
  5352. #define SDIO_DCTRL_RWSTOP_Pos (9U)
  5353. #define SDIO_DCTRL_RWSTOP_Msk (0x1U << SDIO_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
  5354. #define SDIO_DCTRL_RWSTOP SDIO_DCTRL_RWSTOP_Msk /*!< Read wait stop */
  5355. #define SDIO_DCTRL_RWMOD_Pos (10U)
  5356. #define SDIO_DCTRL_RWMOD_Msk (0x1U << SDIO_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
  5357. #define SDIO_DCTRL_RWMOD SDIO_DCTRL_RWMOD_Msk /*!< Read wait mode */
  5358. #define SDIO_DCTRL_SDIOEN_Pos (11U)
  5359. #define SDIO_DCTRL_SDIOEN_Msk (0x1U << SDIO_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
  5360. #define SDIO_DCTRL_SDIOEN SDIO_DCTRL_SDIOEN_Msk /*!< SD I/O enable functions */
  5361. /****************** Bit definition for SDIO_DCOUNT register *****************/
  5362. #define SDIO_DCOUNT_DATACOUNT_Pos (0U)
  5363. #define SDIO_DCOUNT_DATACOUNT_Msk (0x1FFFFFFU << SDIO_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
  5364. #define SDIO_DCOUNT_DATACOUNT SDIO_DCOUNT_DATACOUNT_Msk /*!< Data count value */
  5365. /****************** Bit definition for SDIO_STA register ********************/
  5366. #define SDIO_STA_CCRCFAIL_Pos (0U)
  5367. #define SDIO_STA_CCRCFAIL_Msk (0x1U << SDIO_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
  5368. #define SDIO_STA_CCRCFAIL SDIO_STA_CCRCFAIL_Msk /*!< Command response received (CRC check failed) */
  5369. #define SDIO_STA_DCRCFAIL_Pos (1U)
  5370. #define SDIO_STA_DCRCFAIL_Msk (0x1U << SDIO_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
  5371. #define SDIO_STA_DCRCFAIL SDIO_STA_DCRCFAIL_Msk /*!< Data block sent/received (CRC check failed) */
  5372. #define SDIO_STA_CTIMEOUT_Pos (2U)
  5373. #define SDIO_STA_CTIMEOUT_Msk (0x1U << SDIO_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
  5374. #define SDIO_STA_CTIMEOUT SDIO_STA_CTIMEOUT_Msk /*!< Command response timeout */
  5375. #define SDIO_STA_DTIMEOUT_Pos (3U)
  5376. #define SDIO_STA_DTIMEOUT_Msk (0x1U << SDIO_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
  5377. #define SDIO_STA_DTIMEOUT SDIO_STA_DTIMEOUT_Msk /*!< Data timeout */
  5378. #define SDIO_STA_TXUNDERR_Pos (4U)
  5379. #define SDIO_STA_TXUNDERR_Msk (0x1U << SDIO_STA_TXUNDERR_Pos) /*!< 0x00000010 */
  5380. #define SDIO_STA_TXUNDERR SDIO_STA_TXUNDERR_Msk /*!< Transmit FIFO underrun error */
  5381. #define SDIO_STA_RXOVERR_Pos (5U)
  5382. #define SDIO_STA_RXOVERR_Msk (0x1U << SDIO_STA_RXOVERR_Pos) /*!< 0x00000020 */
  5383. #define SDIO_STA_RXOVERR SDIO_STA_RXOVERR_Msk /*!< Received FIFO overrun error */
  5384. #define SDIO_STA_CMDREND_Pos (6U)
  5385. #define SDIO_STA_CMDREND_Msk (0x1U << SDIO_STA_CMDREND_Pos) /*!< 0x00000040 */
  5386. #define SDIO_STA_CMDREND SDIO_STA_CMDREND_Msk /*!< Command response received (CRC check passed) */
  5387. #define SDIO_STA_CMDSENT_Pos (7U)
  5388. #define SDIO_STA_CMDSENT_Msk (0x1U << SDIO_STA_CMDSENT_Pos) /*!< 0x00000080 */
  5389. #define SDIO_STA_CMDSENT SDIO_STA_CMDSENT_Msk /*!< Command sent (no response required) */
  5390. #define SDIO_STA_DATAEND_Pos (8U)
  5391. #define SDIO_STA_DATAEND_Msk (0x1U << SDIO_STA_DATAEND_Pos) /*!< 0x00000100 */
  5392. #define SDIO_STA_DATAEND SDIO_STA_DATAEND_Msk /*!< Data end (data counter, SDIDCOUNT, is zero) */
  5393. #define SDIO_STA_STBITERR_Pos (9U)
  5394. #define SDIO_STA_STBITERR_Msk (0x1U << SDIO_STA_STBITERR_Pos) /*!< 0x00000200 */
  5395. #define SDIO_STA_STBITERR SDIO_STA_STBITERR_Msk /*!< Start bit not detected on all data signals in wide bus mode */
  5396. #define SDIO_STA_DBCKEND_Pos (10U)
  5397. #define SDIO_STA_DBCKEND_Msk (0x1U << SDIO_STA_DBCKEND_Pos) /*!< 0x00000400 */
  5398. #define SDIO_STA_DBCKEND SDIO_STA_DBCKEND_Msk /*!< Data block sent/received (CRC check passed) */
  5399. #define SDIO_STA_CMDACT_Pos (11U)
  5400. #define SDIO_STA_CMDACT_Msk (0x1U << SDIO_STA_CMDACT_Pos) /*!< 0x00000800 */
  5401. #define SDIO_STA_CMDACT SDIO_STA_CMDACT_Msk /*!< Command transfer in progress */
  5402. #define SDIO_STA_TXACT_Pos (12U)
  5403. #define SDIO_STA_TXACT_Msk (0x1U << SDIO_STA_TXACT_Pos) /*!< 0x00001000 */
  5404. #define SDIO_STA_TXACT SDIO_STA_TXACT_Msk /*!< Data transmit in progress */
  5405. #define SDIO_STA_RXACT_Pos (13U)
  5406. #define SDIO_STA_RXACT_Msk (0x1U << SDIO_STA_RXACT_Pos) /*!< 0x00002000 */
  5407. #define SDIO_STA_RXACT SDIO_STA_RXACT_Msk /*!< Data receive in progress */
  5408. #define SDIO_STA_TXFIFOHE_Pos (14U)
  5409. #define SDIO_STA_TXFIFOHE_Msk (0x1U << SDIO_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
  5410. #define SDIO_STA_TXFIFOHE SDIO_STA_TXFIFOHE_Msk /*!< Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  5411. #define SDIO_STA_RXFIFOHF_Pos (15U)
  5412. #define SDIO_STA_RXFIFOHF_Msk (0x1U << SDIO_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
  5413. #define SDIO_STA_RXFIFOHF SDIO_STA_RXFIFOHF_Msk /*!< Receive FIFO Half Full: there are at least 8 words in the FIFO */
  5414. #define SDIO_STA_TXFIFOF_Pos (16U)
  5415. #define SDIO_STA_TXFIFOF_Msk (0x1U << SDIO_STA_TXFIFOF_Pos) /*!< 0x00010000 */
  5416. #define SDIO_STA_TXFIFOF SDIO_STA_TXFIFOF_Msk /*!< Transmit FIFO full */
  5417. #define SDIO_STA_RXFIFOF_Pos (17U)
  5418. #define SDIO_STA_RXFIFOF_Msk (0x1U << SDIO_STA_RXFIFOF_Pos) /*!< 0x00020000 */
  5419. #define SDIO_STA_RXFIFOF SDIO_STA_RXFIFOF_Msk /*!< Receive FIFO full */
  5420. #define SDIO_STA_TXFIFOE_Pos (18U)
  5421. #define SDIO_STA_TXFIFOE_Msk (0x1U << SDIO_STA_TXFIFOE_Pos) /*!< 0x00040000 */
  5422. #define SDIO_STA_TXFIFOE SDIO_STA_TXFIFOE_Msk /*!< Transmit FIFO empty */
  5423. #define SDIO_STA_RXFIFOE_Pos (19U)
  5424. #define SDIO_STA_RXFIFOE_Msk (0x1U << SDIO_STA_RXFIFOE_Pos) /*!< 0x00080000 */
  5425. #define SDIO_STA_RXFIFOE SDIO_STA_RXFIFOE_Msk /*!< Receive FIFO empty */
  5426. #define SDIO_STA_TXDAVL_Pos (20U)
  5427. #define SDIO_STA_TXDAVL_Msk (0x1U << SDIO_STA_TXDAVL_Pos) /*!< 0x00100000 */
  5428. #define SDIO_STA_TXDAVL SDIO_STA_TXDAVL_Msk /*!< Data available in transmit FIFO */
  5429. #define SDIO_STA_RXDAVL_Pos (21U)
  5430. #define SDIO_STA_RXDAVL_Msk (0x1U << SDIO_STA_RXDAVL_Pos) /*!< 0x00200000 */
  5431. #define SDIO_STA_RXDAVL SDIO_STA_RXDAVL_Msk /*!< Data available in receive FIFO */
  5432. #define SDIO_STA_SDIOIT_Pos (22U)
  5433. #define SDIO_STA_SDIOIT_Msk (0x1U << SDIO_STA_SDIOIT_Pos) /*!< 0x00400000 */
  5434. #define SDIO_STA_SDIOIT SDIO_STA_SDIOIT_Msk /*!< SDIO interrupt received */
  5435. #define SDIO_STA_CEATAEND_Pos (23U)
  5436. #define SDIO_STA_CEATAEND_Msk (0x1U << SDIO_STA_CEATAEND_Pos) /*!< 0x00800000 */
  5437. #define SDIO_STA_CEATAEND SDIO_STA_CEATAEND_Msk /*!< CE-ATA command completion signal received for CMD61 */
  5438. /******************* Bit definition for SDIO_ICR register *******************/
  5439. #define SDIO_ICR_CCRCFAILC_Pos (0U)
  5440. #define SDIO_ICR_CCRCFAILC_Msk (0x1U << SDIO_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
  5441. #define SDIO_ICR_CCRCFAILC SDIO_ICR_CCRCFAILC_Msk /*!< CCRCFAIL flag clear bit */
  5442. #define SDIO_ICR_DCRCFAILC_Pos (1U)
  5443. #define SDIO_ICR_DCRCFAILC_Msk (0x1U << SDIO_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
  5444. #define SDIO_ICR_DCRCFAILC SDIO_ICR_DCRCFAILC_Msk /*!< DCRCFAIL flag clear bit */
  5445. #define SDIO_ICR_CTIMEOUTC_Pos (2U)
  5446. #define SDIO_ICR_CTIMEOUTC_Msk (0x1U << SDIO_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
  5447. #define SDIO_ICR_CTIMEOUTC SDIO_ICR_CTIMEOUTC_Msk /*!< CTIMEOUT flag clear bit */
  5448. #define SDIO_ICR_DTIMEOUTC_Pos (3U)
  5449. #define SDIO_ICR_DTIMEOUTC_Msk (0x1U << SDIO_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
  5450. #define SDIO_ICR_DTIMEOUTC SDIO_ICR_DTIMEOUTC_Msk /*!< DTIMEOUT flag clear bit */
  5451. #define SDIO_ICR_TXUNDERRC_Pos (4U)
  5452. #define SDIO_ICR_TXUNDERRC_Msk (0x1U << SDIO_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
  5453. #define SDIO_ICR_TXUNDERRC SDIO_ICR_TXUNDERRC_Msk /*!< TXUNDERR flag clear bit */
  5454. #define SDIO_ICR_RXOVERRC_Pos (5U)
  5455. #define SDIO_ICR_RXOVERRC_Msk (0x1U << SDIO_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
  5456. #define SDIO_ICR_RXOVERRC SDIO_ICR_RXOVERRC_Msk /*!< RXOVERR flag clear bit */
  5457. #define SDIO_ICR_CMDRENDC_Pos (6U)
  5458. #define SDIO_ICR_CMDRENDC_Msk (0x1U << SDIO_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
  5459. #define SDIO_ICR_CMDRENDC SDIO_ICR_CMDRENDC_Msk /*!< CMDREND flag clear bit */
  5460. #define SDIO_ICR_CMDSENTC_Pos (7U)
  5461. #define SDIO_ICR_CMDSENTC_Msk (0x1U << SDIO_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
  5462. #define SDIO_ICR_CMDSENTC SDIO_ICR_CMDSENTC_Msk /*!< CMDSENT flag clear bit */
  5463. #define SDIO_ICR_DATAENDC_Pos (8U)
  5464. #define SDIO_ICR_DATAENDC_Msk (0x1U << SDIO_ICR_DATAENDC_Pos) /*!< 0x00000100 */
  5465. #define SDIO_ICR_DATAENDC SDIO_ICR_DATAENDC_Msk /*!< DATAEND flag clear bit */
  5466. #define SDIO_ICR_STBITERRC_Pos (9U)
  5467. #define SDIO_ICR_STBITERRC_Msk (0x1U << SDIO_ICR_STBITERRC_Pos) /*!< 0x00000200 */
  5468. #define SDIO_ICR_STBITERRC SDIO_ICR_STBITERRC_Msk /*!< STBITERR flag clear bit */
  5469. #define SDIO_ICR_DBCKENDC_Pos (10U)
  5470. #define SDIO_ICR_DBCKENDC_Msk (0x1U << SDIO_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
  5471. #define SDIO_ICR_DBCKENDC SDIO_ICR_DBCKENDC_Msk /*!< DBCKEND flag clear bit */
  5472. #define SDIO_ICR_SDIOITC_Pos (22U)
  5473. #define SDIO_ICR_SDIOITC_Msk (0x1U << SDIO_ICR_SDIOITC_Pos) /*!< 0x00400000 */
  5474. #define SDIO_ICR_SDIOITC SDIO_ICR_SDIOITC_Msk /*!< SDIOIT flag clear bit */
  5475. #define SDIO_ICR_CEATAENDC_Pos (23U)
  5476. #define SDIO_ICR_CEATAENDC_Msk (0x1U << SDIO_ICR_CEATAENDC_Pos) /*!< 0x00800000 */
  5477. #define SDIO_ICR_CEATAENDC SDIO_ICR_CEATAENDC_Msk /*!< CEATAEND flag clear bit */
  5478. /****************** Bit definition for SDIO_MASK register *******************/
  5479. #define SDIO_MASK_CCRCFAILIE_Pos (0U)
  5480. #define SDIO_MASK_CCRCFAILIE_Msk (0x1U << SDIO_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
  5481. #define SDIO_MASK_CCRCFAILIE SDIO_MASK_CCRCFAILIE_Msk /*!< Command CRC Fail Interrupt Enable */
  5482. #define SDIO_MASK_DCRCFAILIE_Pos (1U)
  5483. #define SDIO_MASK_DCRCFAILIE_Msk (0x1U << SDIO_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
  5484. #define SDIO_MASK_DCRCFAILIE SDIO_MASK_DCRCFAILIE_Msk /*!< Data CRC Fail Interrupt Enable */
  5485. #define SDIO_MASK_CTIMEOUTIE_Pos (2U)
  5486. #define SDIO_MASK_CTIMEOUTIE_Msk (0x1U << SDIO_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
  5487. #define SDIO_MASK_CTIMEOUTIE SDIO_MASK_CTIMEOUTIE_Msk /*!< Command TimeOut Interrupt Enable */
  5488. #define SDIO_MASK_DTIMEOUTIE_Pos (3U)
  5489. #define SDIO_MASK_DTIMEOUTIE_Msk (0x1U << SDIO_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
  5490. #define SDIO_MASK_DTIMEOUTIE SDIO_MASK_DTIMEOUTIE_Msk /*!< Data TimeOut Interrupt Enable */
  5491. #define SDIO_MASK_TXUNDERRIE_Pos (4U)
  5492. #define SDIO_MASK_TXUNDERRIE_Msk (0x1U << SDIO_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
  5493. #define SDIO_MASK_TXUNDERRIE SDIO_MASK_TXUNDERRIE_Msk /*!< Tx FIFO UnderRun Error Interrupt Enable */
  5494. #define SDIO_MASK_RXOVERRIE_Pos (5U)
  5495. #define SDIO_MASK_RXOVERRIE_Msk (0x1U << SDIO_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
  5496. #define SDIO_MASK_RXOVERRIE SDIO_MASK_RXOVERRIE_Msk /*!< Rx FIFO OverRun Error Interrupt Enable */
  5497. #define SDIO_MASK_CMDRENDIE_Pos (6U)
  5498. #define SDIO_MASK_CMDRENDIE_Msk (0x1U << SDIO_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
  5499. #define SDIO_MASK_CMDRENDIE SDIO_MASK_CMDRENDIE_Msk /*!< Command Response Received Interrupt Enable */
  5500. #define SDIO_MASK_CMDSENTIE_Pos (7U)
  5501. #define SDIO_MASK_CMDSENTIE_Msk (0x1U << SDIO_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
  5502. #define SDIO_MASK_CMDSENTIE SDIO_MASK_CMDSENTIE_Msk /*!< Command Sent Interrupt Enable */
  5503. #define SDIO_MASK_DATAENDIE_Pos (8U)
  5504. #define SDIO_MASK_DATAENDIE_Msk (0x1U << SDIO_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
  5505. #define SDIO_MASK_DATAENDIE SDIO_MASK_DATAENDIE_Msk /*!< Data End Interrupt Enable */
  5506. #define SDIO_MASK_STBITERRIE_Pos (9U)
  5507. #define SDIO_MASK_STBITERRIE_Msk (0x1U << SDIO_MASK_STBITERRIE_Pos) /*!< 0x00000200 */
  5508. #define SDIO_MASK_STBITERRIE SDIO_MASK_STBITERRIE_Msk /*!< Start Bit Error Interrupt Enable */
  5509. #define SDIO_MASK_DBCKENDIE_Pos (10U)
  5510. #define SDIO_MASK_DBCKENDIE_Msk (0x1U << SDIO_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
  5511. #define SDIO_MASK_DBCKENDIE SDIO_MASK_DBCKENDIE_Msk /*!< Data Block End Interrupt Enable */
  5512. #define SDIO_MASK_CMDACTIE_Pos (11U)
  5513. #define SDIO_MASK_CMDACTIE_Msk (0x1U << SDIO_MASK_CMDACTIE_Pos) /*!< 0x00000800 */
  5514. #define SDIO_MASK_CMDACTIE SDIO_MASK_CMDACTIE_Msk /*!< Command Acting Interrupt Enable */
  5515. #define SDIO_MASK_TXACTIE_Pos (12U)
  5516. #define SDIO_MASK_TXACTIE_Msk (0x1U << SDIO_MASK_TXACTIE_Pos) /*!< 0x00001000 */
  5517. #define SDIO_MASK_TXACTIE SDIO_MASK_TXACTIE_Msk /*!< Data Transmit Acting Interrupt Enable */
  5518. #define SDIO_MASK_RXACTIE_Pos (13U)
  5519. #define SDIO_MASK_RXACTIE_Msk (0x1U << SDIO_MASK_RXACTIE_Pos) /*!< 0x00002000 */
  5520. #define SDIO_MASK_RXACTIE SDIO_MASK_RXACTIE_Msk /*!< Data receive acting interrupt enabled */
  5521. #define SDIO_MASK_TXFIFOHEIE_Pos (14U)
  5522. #define SDIO_MASK_TXFIFOHEIE_Msk (0x1U << SDIO_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
  5523. #define SDIO_MASK_TXFIFOHEIE SDIO_MASK_TXFIFOHEIE_Msk /*!< Tx FIFO Half Empty interrupt Enable */
  5524. #define SDIO_MASK_RXFIFOHFIE_Pos (15U)
  5525. #define SDIO_MASK_RXFIFOHFIE_Msk (0x1U << SDIO_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
  5526. #define SDIO_MASK_RXFIFOHFIE SDIO_MASK_RXFIFOHFIE_Msk /*!< Rx FIFO Half Full interrupt Enable */
  5527. #define SDIO_MASK_TXFIFOFIE_Pos (16U)
  5528. #define SDIO_MASK_TXFIFOFIE_Msk (0x1U << SDIO_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */
  5529. #define SDIO_MASK_TXFIFOFIE SDIO_MASK_TXFIFOFIE_Msk /*!< Tx FIFO Full interrupt Enable */
  5530. #define SDIO_MASK_RXFIFOFIE_Pos (17U)
  5531. #define SDIO_MASK_RXFIFOFIE_Msk (0x1U << SDIO_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
  5532. #define SDIO_MASK_RXFIFOFIE SDIO_MASK_RXFIFOFIE_Msk /*!< Rx FIFO Full interrupt Enable */
  5533. #define SDIO_MASK_TXFIFOEIE_Pos (18U)
  5534. #define SDIO_MASK_TXFIFOEIE_Msk (0x1U << SDIO_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
  5535. #define SDIO_MASK_TXFIFOEIE SDIO_MASK_TXFIFOEIE_Msk /*!< Tx FIFO Empty interrupt Enable */
  5536. #define SDIO_MASK_RXFIFOEIE_Pos (19U)
  5537. #define SDIO_MASK_RXFIFOEIE_Msk (0x1U << SDIO_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */
  5538. #define SDIO_MASK_RXFIFOEIE SDIO_MASK_RXFIFOEIE_Msk /*!< Rx FIFO Empty interrupt Enable */
  5539. #define SDIO_MASK_TXDAVLIE_Pos (20U)
  5540. #define SDIO_MASK_TXDAVLIE_Msk (0x1U << SDIO_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */
  5541. #define SDIO_MASK_TXDAVLIE SDIO_MASK_TXDAVLIE_Msk /*!< Data available in Tx FIFO interrupt Enable */
  5542. #define SDIO_MASK_RXDAVLIE_Pos (21U)
  5543. #define SDIO_MASK_RXDAVLIE_Msk (0x1U << SDIO_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */
  5544. #define SDIO_MASK_RXDAVLIE SDIO_MASK_RXDAVLIE_Msk /*!< Data available in Rx FIFO interrupt Enable */
  5545. #define SDIO_MASK_SDIOITIE_Pos (22U)
  5546. #define SDIO_MASK_SDIOITIE_Msk (0x1U << SDIO_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
  5547. #define SDIO_MASK_SDIOITIE SDIO_MASK_SDIOITIE_Msk /*!< SDIO Mode Interrupt Received interrupt Enable */
  5548. #define SDIO_MASK_CEATAENDIE_Pos (23U)
  5549. #define SDIO_MASK_CEATAENDIE_Msk (0x1U << SDIO_MASK_CEATAENDIE_Pos) /*!< 0x00800000 */
  5550. #define SDIO_MASK_CEATAENDIE SDIO_MASK_CEATAENDIE_Msk /*!< CE-ATA command completion signal received Interrupt Enable */
  5551. /***************** Bit definition for SDIO_FIFOCNT register *****************/
  5552. #define SDIO_FIFOCNT_FIFOCOUNT_Pos (0U)
  5553. #define SDIO_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFU << SDIO_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */
  5554. #define SDIO_FIFOCNT_FIFOCOUNT SDIO_FIFOCNT_FIFOCOUNT_Msk /*!< Remaining number of words to be written to or read from the FIFO */
  5555. /****************** Bit definition for SDIO_FIFO register *******************/
  5556. #define SDIO_FIFO_FIFODATA_Pos (0U)
  5557. #define SDIO_FIFO_FIFODATA_Msk (0xFFFFFFFFU << SDIO_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
  5558. #define SDIO_FIFO_FIFODATA SDIO_FIFO_FIFODATA_Msk /*!< Receive and transmit FIFO data */
  5559. /******************************************************************************/
  5560. /* */
  5561. /* Serial Peripheral Interface */
  5562. /* */
  5563. /******************************************************************************/
  5564. /******************* Bit definition for SPI_CR1 register ********************/
  5565. #define SPI_CR1_CPHA_Pos (0U)
  5566. #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  5567. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
  5568. #define SPI_CR1_CPOL_Pos (1U)
  5569. #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  5570. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
  5571. #define SPI_CR1_MSTR_Pos (2U)
  5572. #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  5573. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
  5574. #define SPI_CR1_BR_Pos (3U)
  5575. #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  5576. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
  5577. #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  5578. #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  5579. #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  5580. #define SPI_CR1_SPE_Pos (6U)
  5581. #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  5582. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
  5583. #define SPI_CR1_LSBFIRST_Pos (7U)
  5584. #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  5585. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
  5586. #define SPI_CR1_SSI_Pos (8U)
  5587. #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  5588. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
  5589. #define SPI_CR1_SSM_Pos (9U)
  5590. #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  5591. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
  5592. #define SPI_CR1_RXONLY_Pos (10U)
  5593. #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  5594. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
  5595. #define SPI_CR1_DFF_Pos (11U)
  5596. #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
  5597. #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */
  5598. #define SPI_CR1_CRCNEXT_Pos (12U)
  5599. #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  5600. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
  5601. #define SPI_CR1_CRCEN_Pos (13U)
  5602. #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  5603. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
  5604. #define SPI_CR1_BIDIOE_Pos (14U)
  5605. #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  5606. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
  5607. #define SPI_CR1_BIDIMODE_Pos (15U)
  5608. #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  5609. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
  5610. /******************* Bit definition for SPI_CR2 register ********************/
  5611. #define SPI_CR2_RXDMAEN_Pos (0U)
  5612. #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  5613. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
  5614. #define SPI_CR2_TXDMAEN_Pos (1U)
  5615. #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  5616. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
  5617. #define SPI_CR2_SSOE_Pos (2U)
  5618. #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  5619. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
  5620. #define SPI_CR2_ERRIE_Pos (5U)
  5621. #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  5622. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
  5623. #define SPI_CR2_RXNEIE_Pos (6U)
  5624. #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  5625. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
  5626. #define SPI_CR2_TXEIE_Pos (7U)
  5627. #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  5628. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
  5629. /******************** Bit definition for SPI_SR register ********************/
  5630. #define SPI_SR_RXNE_Pos (0U)
  5631. #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  5632. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
  5633. #define SPI_SR_TXE_Pos (1U)
  5634. #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  5635. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
  5636. #define SPI_SR_CHSIDE_Pos (2U)
  5637. #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  5638. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
  5639. #define SPI_SR_UDR_Pos (3U)
  5640. #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  5641. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
  5642. #define SPI_SR_CRCERR_Pos (4U)
  5643. #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  5644. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
  5645. #define SPI_SR_MODF_Pos (5U)
  5646. #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  5647. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
  5648. #define SPI_SR_OVR_Pos (6U)
  5649. #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  5650. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
  5651. #define SPI_SR_BSY_Pos (7U)
  5652. #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  5653. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
  5654. /******************** Bit definition for SPI_DR register ********************/
  5655. #define SPI_DR_DR_Pos (0U)
  5656. #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  5657. #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
  5658. /******************* Bit definition for SPI_CRCPR register ******************/
  5659. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  5660. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  5661. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
  5662. /****************** Bit definition for SPI_RXCRCR register ******************/
  5663. #define SPI_RXCRCR_RXCRC_Pos (0U)
  5664. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  5665. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
  5666. /****************** Bit definition for SPI_TXCRCR register ******************/
  5667. #define SPI_TXCRCR_TXCRC_Pos (0U)
  5668. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  5669. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
  5670. /******************************************************************************/
  5671. /* */
  5672. /* Inter-integrated Circuit Interface */
  5673. /* */
  5674. /******************************************************************************/
  5675. /******************* Bit definition for I2C_CR1 register ********************/
  5676. #define I2C_CR1_PE_Pos (0U)
  5677. #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  5678. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral Enable */
  5679. #define I2C_CR1_SMBUS_Pos (1U)
  5680. #define I2C_CR1_SMBUS_Msk (0x1U << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */
  5681. #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!< SMBus Mode */
  5682. #define I2C_CR1_SMBTYPE_Pos (3U)
  5683. #define I2C_CR1_SMBTYPE_Msk (0x1U << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */
  5684. #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!< SMBus Type */
  5685. #define I2C_CR1_ENARP_Pos (4U)
  5686. #define I2C_CR1_ENARP_Msk (0x1U << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */
  5687. #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!< ARP Enable */
  5688. #define I2C_CR1_ENPEC_Pos (5U)
  5689. #define I2C_CR1_ENPEC_Msk (0x1U << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */
  5690. #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!< PEC Enable */
  5691. #define I2C_CR1_ENGC_Pos (6U)
  5692. #define I2C_CR1_ENGC_Msk (0x1U << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */
  5693. #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!< General Call Enable */
  5694. #define I2C_CR1_NOSTRETCH_Pos (7U)
  5695. #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */
  5696. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock Stretching Disable (Slave mode) */
  5697. #define I2C_CR1_START_Pos (8U)
  5698. #define I2C_CR1_START_Msk (0x1U << I2C_CR1_START_Pos) /*!< 0x00000100 */
  5699. #define I2C_CR1_START I2C_CR1_START_Msk /*!< Start Generation */
  5700. #define I2C_CR1_STOP_Pos (9U)
  5701. #define I2C_CR1_STOP_Msk (0x1U << I2C_CR1_STOP_Pos) /*!< 0x00000200 */
  5702. #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!< Stop Generation */
  5703. #define I2C_CR1_ACK_Pos (10U)
  5704. #define I2C_CR1_ACK_Msk (0x1U << I2C_CR1_ACK_Pos) /*!< 0x00000400 */
  5705. #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!< Acknowledge Enable */
  5706. #define I2C_CR1_POS_Pos (11U)
  5707. #define I2C_CR1_POS_Msk (0x1U << I2C_CR1_POS_Pos) /*!< 0x00000800 */
  5708. #define I2C_CR1_POS I2C_CR1_POS_Msk /*!< Acknowledge/PEC Position (for data reception) */
  5709. #define I2C_CR1_PEC_Pos (12U)
  5710. #define I2C_CR1_PEC_Msk (0x1U << I2C_CR1_PEC_Pos) /*!< 0x00001000 */
  5711. #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!< Packet Error Checking */
  5712. #define I2C_CR1_ALERT_Pos (13U)
  5713. #define I2C_CR1_ALERT_Msk (0x1U << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */
  5714. #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!< SMBus Alert */
  5715. #define I2C_CR1_SWRST_Pos (15U)
  5716. #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */
  5717. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software Reset */
  5718. /******************* Bit definition for I2C_CR2 register ********************/
  5719. #define I2C_CR2_FREQ_Pos (0U)
  5720. #define I2C_CR2_FREQ_Msk (0x3FU << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */
  5721. #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!< FREQ[5:0] bits (Peripheral Clock Frequency) */
  5722. #define I2C_CR2_FREQ_0 (0x01U << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */
  5723. #define I2C_CR2_FREQ_1 (0x02U << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */
  5724. #define I2C_CR2_FREQ_2 (0x04U << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */
  5725. #define I2C_CR2_FREQ_3 (0x08U << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */
  5726. #define I2C_CR2_FREQ_4 (0x10U << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */
  5727. #define I2C_CR2_FREQ_5 (0x20U << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */
  5728. #define I2C_CR2_ITERREN_Pos (8U)
  5729. #define I2C_CR2_ITERREN_Msk (0x1U << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */
  5730. #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!< Error Interrupt Enable */
  5731. #define I2C_CR2_ITEVTEN_Pos (9U)
  5732. #define I2C_CR2_ITEVTEN_Msk (0x1U << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */
  5733. #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!< Event Interrupt Enable */
  5734. #define I2C_CR2_ITBUFEN_Pos (10U)
  5735. #define I2C_CR2_ITBUFEN_Msk (0x1U << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */
  5736. #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!< Buffer Interrupt Enable */
  5737. #define I2C_CR2_DMAEN_Pos (11U)
  5738. #define I2C_CR2_DMAEN_Msk (0x1U << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */
  5739. #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!< DMA Requests Enable */
  5740. #define I2C_CR2_LAST_Pos (12U)
  5741. #define I2C_CR2_LAST_Msk (0x1U << I2C_CR2_LAST_Pos) /*!< 0x00001000 */
  5742. #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!< DMA Last Transfer */
  5743. /******************* Bit definition for I2C_OAR1 register *******************/
  5744. #define I2C_OAR1_ADD1_7 ((uint32_t)0x000000FE) /*!< Interface Address */
  5745. #define I2C_OAR1_ADD8_9 ((uint32_t)0x00000300) /*!< Interface Address */
  5746. #define I2C_OAR1_ADD0_Pos (0U)
  5747. #define I2C_OAR1_ADD0_Msk (0x1U << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */
  5748. #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!< Bit 0 */
  5749. #define I2C_OAR1_ADD1_Pos (1U)
  5750. #define I2C_OAR1_ADD1_Msk (0x1U << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */
  5751. #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!< Bit 1 */
  5752. #define I2C_OAR1_ADD2_Pos (2U)
  5753. #define I2C_OAR1_ADD2_Msk (0x1U << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */
  5754. #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!< Bit 2 */
  5755. #define I2C_OAR1_ADD3_Pos (3U)
  5756. #define I2C_OAR1_ADD3_Msk (0x1U << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */
  5757. #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!< Bit 3 */
  5758. #define I2C_OAR1_ADD4_Pos (4U)
  5759. #define I2C_OAR1_ADD4_Msk (0x1U << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */
  5760. #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!< Bit 4 */
  5761. #define I2C_OAR1_ADD5_Pos (5U)
  5762. #define I2C_OAR1_ADD5_Msk (0x1U << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */
  5763. #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!< Bit 5 */
  5764. #define I2C_OAR1_ADD6_Pos (6U)
  5765. #define I2C_OAR1_ADD6_Msk (0x1U << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */
  5766. #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!< Bit 6 */
  5767. #define I2C_OAR1_ADD7_Pos (7U)
  5768. #define I2C_OAR1_ADD7_Msk (0x1U << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */
  5769. #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!< Bit 7 */
  5770. #define I2C_OAR1_ADD8_Pos (8U)
  5771. #define I2C_OAR1_ADD8_Msk (0x1U << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */
  5772. #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!< Bit 8 */
  5773. #define I2C_OAR1_ADD9_Pos (9U)
  5774. #define I2C_OAR1_ADD9_Msk (0x1U << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */
  5775. #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!< Bit 9 */
  5776. #define I2C_OAR1_ADDMODE_Pos (15U)
  5777. #define I2C_OAR1_ADDMODE_Msk (0x1U << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */
  5778. #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!< Addressing Mode (Slave mode) */
  5779. /******************* Bit definition for I2C_OAR2 register *******************/
  5780. #define I2C_OAR2_ENDUAL_Pos (0U)
  5781. #define I2C_OAR2_ENDUAL_Msk (0x1U << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */
  5782. #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!< Dual addressing mode enable */
  5783. #define I2C_OAR2_ADD2_Pos (1U)
  5784. #define I2C_OAR2_ADD2_Msk (0x7FU << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */
  5785. #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!< Interface address */
  5786. /******************* Bit definition for I2C_SR1 register ********************/
  5787. #define I2C_SR1_SB_Pos (0U)
  5788. #define I2C_SR1_SB_Msk (0x1U << I2C_SR1_SB_Pos) /*!< 0x00000001 */
  5789. #define I2C_SR1_SB I2C_SR1_SB_Msk /*!< Start Bit (Master mode) */
  5790. #define I2C_SR1_ADDR_Pos (1U)
  5791. #define I2C_SR1_ADDR_Msk (0x1U << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */
  5792. #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!< Address sent (master mode)/matched (slave mode) */
  5793. #define I2C_SR1_BTF_Pos (2U)
  5794. #define I2C_SR1_BTF_Msk (0x1U << I2C_SR1_BTF_Pos) /*!< 0x00000004 */
  5795. #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!< Byte Transfer Finished */
  5796. #define I2C_SR1_ADD10_Pos (3U)
  5797. #define I2C_SR1_ADD10_Msk (0x1U << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */
  5798. #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!< 10-bit header sent (Master mode) */
  5799. #define I2C_SR1_STOPF_Pos (4U)
  5800. #define I2C_SR1_STOPF_Msk (0x1U << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */
  5801. #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!< Stop detection (Slave mode) */
  5802. #define I2C_SR1_RXNE_Pos (6U)
  5803. #define I2C_SR1_RXNE_Msk (0x1U << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */
  5804. #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!< Data Register not Empty (receivers) */
  5805. #define I2C_SR1_TXE_Pos (7U)
  5806. #define I2C_SR1_TXE_Msk (0x1U << I2C_SR1_TXE_Pos) /*!< 0x00000080 */
  5807. #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!< Data Register Empty (transmitters) */
  5808. #define I2C_SR1_BERR_Pos (8U)
  5809. #define I2C_SR1_BERR_Msk (0x1U << I2C_SR1_BERR_Pos) /*!< 0x00000100 */
  5810. #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!< Bus Error */
  5811. #define I2C_SR1_ARLO_Pos (9U)
  5812. #define I2C_SR1_ARLO_Msk (0x1U << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */
  5813. #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!< Arbitration Lost (master mode) */
  5814. #define I2C_SR1_AF_Pos (10U)
  5815. #define I2C_SR1_AF_Msk (0x1U << I2C_SR1_AF_Pos) /*!< 0x00000400 */
  5816. #define I2C_SR1_AF I2C_SR1_AF_Msk /*!< Acknowledge Failure */
  5817. #define I2C_SR1_OVR_Pos (11U)
  5818. #define I2C_SR1_OVR_Msk (0x1U << I2C_SR1_OVR_Pos) /*!< 0x00000800 */
  5819. #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!< Overrun/Underrun */
  5820. #define I2C_SR1_PECERR_Pos (12U)
  5821. #define I2C_SR1_PECERR_Msk (0x1U << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */
  5822. #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!< PEC Error in reception */
  5823. #define I2C_SR1_TIMEOUT_Pos (14U)
  5824. #define I2C_SR1_TIMEOUT_Msk (0x1U << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */
  5825. #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!< Timeout or Tlow Error */
  5826. #define I2C_SR1_SMBALERT_Pos (15U)
  5827. #define I2C_SR1_SMBALERT_Msk (0x1U << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */
  5828. #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!< SMBus Alert */
  5829. /******************* Bit definition for I2C_SR2 register ********************/
  5830. #define I2C_SR2_MSL_Pos (0U)
  5831. #define I2C_SR2_MSL_Msk (0x1U << I2C_SR2_MSL_Pos) /*!< 0x00000001 */
  5832. #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!< Master/Slave */
  5833. #define I2C_SR2_BUSY_Pos (1U)
  5834. #define I2C_SR2_BUSY_Msk (0x1U << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */
  5835. #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!< Bus Busy */
  5836. #define I2C_SR2_TRA_Pos (2U)
  5837. #define I2C_SR2_TRA_Msk (0x1U << I2C_SR2_TRA_Pos) /*!< 0x00000004 */
  5838. #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!< Transmitter/Receiver */
  5839. #define I2C_SR2_GENCALL_Pos (4U)
  5840. #define I2C_SR2_GENCALL_Msk (0x1U << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */
  5841. #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!< General Call Address (Slave mode) */
  5842. #define I2C_SR2_SMBDEFAULT_Pos (5U)
  5843. #define I2C_SR2_SMBDEFAULT_Msk (0x1U << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */
  5844. #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!< SMBus Device Default Address (Slave mode) */
  5845. #define I2C_SR2_SMBHOST_Pos (6U)
  5846. #define I2C_SR2_SMBHOST_Msk (0x1U << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */
  5847. #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!< SMBus Host Header (Slave mode) */
  5848. #define I2C_SR2_DUALF_Pos (7U)
  5849. #define I2C_SR2_DUALF_Msk (0x1U << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */
  5850. #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!< Dual Flag (Slave mode) */
  5851. #define I2C_SR2_PEC_Pos (8U)
  5852. #define I2C_SR2_PEC_Msk (0xFFU << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */
  5853. #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!< Packet Error Checking Register */
  5854. /******************* Bit definition for I2C_CCR register ********************/
  5855. #define I2C_CCR_CCR_Pos (0U)
  5856. #define I2C_CCR_CCR_Msk (0xFFFU << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */
  5857. #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!< Clock Control Register in Fast/Standard mode (Master mode) */
  5858. #define I2C_CCR_DUTY_Pos (14U)
  5859. #define I2C_CCR_DUTY_Msk (0x1U << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */
  5860. #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!< Fast Mode Duty Cycle */
  5861. #define I2C_CCR_FS_Pos (15U)
  5862. #define I2C_CCR_FS_Msk (0x1U << I2C_CCR_FS_Pos) /*!< 0x00008000 */
  5863. #define I2C_CCR_FS I2C_CCR_FS_Msk /*!< I2C Master Mode Selection */
  5864. /****************** Bit definition for I2C_TRISE register *******************/
  5865. #define I2C_TRISE_TRISE_Pos (0U)
  5866. #define I2C_TRISE_TRISE_Msk (0x3FU << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */
  5867. #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!< Maximum Rise Time in Fast/Standard mode (Master mode) */
  5868. /******************************************************************************/
  5869. /* */
  5870. /* Universal Synchronous Asynchronous Receiver Transmitter */
  5871. /* */
  5872. /******************************************************************************/
  5873. /******************* Bit definition for USART_SR register *******************/
  5874. #define USART_SR_PE_Pos (0U)
  5875. #define USART_SR_PE_Msk (0x1U << USART_SR_PE_Pos) /*!< 0x00000001 */
  5876. #define USART_SR_PE USART_SR_PE_Msk /*!< Parity Error */
  5877. #define USART_SR_FE_Pos (1U)
  5878. #define USART_SR_FE_Msk (0x1U << USART_SR_FE_Pos) /*!< 0x00000002 */
  5879. #define USART_SR_FE USART_SR_FE_Msk /*!< Framing Error */
  5880. #define USART_SR_NE_Pos (2U)
  5881. #define USART_SR_NE_Msk (0x1U << USART_SR_NE_Pos) /*!< 0x00000004 */
  5882. #define USART_SR_NE USART_SR_NE_Msk /*!< Noise Error Flag */
  5883. #define USART_SR_ORE_Pos (3U)
  5884. #define USART_SR_ORE_Msk (0x1U << USART_SR_ORE_Pos) /*!< 0x00000008 */
  5885. #define USART_SR_ORE USART_SR_ORE_Msk /*!< OverRun Error */
  5886. #define USART_SR_IDLE_Pos (4U)
  5887. #define USART_SR_IDLE_Msk (0x1U << USART_SR_IDLE_Pos) /*!< 0x00000010 */
  5888. #define USART_SR_IDLE USART_SR_IDLE_Msk /*!< IDLE line detected */
  5889. #define USART_SR_RXNE_Pos (5U)
  5890. #define USART_SR_RXNE_Msk (0x1U << USART_SR_RXNE_Pos) /*!< 0x00000020 */
  5891. #define USART_SR_RXNE USART_SR_RXNE_Msk /*!< Read Data Register Not Empty */
  5892. #define USART_SR_TC_Pos (6U)
  5893. #define USART_SR_TC_Msk (0x1U << USART_SR_TC_Pos) /*!< 0x00000040 */
  5894. #define USART_SR_TC USART_SR_TC_Msk /*!< Transmission Complete */
  5895. #define USART_SR_TXE_Pos (7U)
  5896. #define USART_SR_TXE_Msk (0x1U << USART_SR_TXE_Pos) /*!< 0x00000080 */
  5897. #define USART_SR_TXE USART_SR_TXE_Msk /*!< Transmit Data Register Empty */
  5898. #define USART_SR_LBD_Pos (8U)
  5899. #define USART_SR_LBD_Msk (0x1U << USART_SR_LBD_Pos) /*!< 0x00000100 */
  5900. #define USART_SR_LBD USART_SR_LBD_Msk /*!< LIN Break Detection Flag */
  5901. #define USART_SR_CTS_Pos (9U)
  5902. #define USART_SR_CTS_Msk (0x1U << USART_SR_CTS_Pos) /*!< 0x00000200 */
  5903. #define USART_SR_CTS USART_SR_CTS_Msk /*!< CTS Flag */
  5904. /******************* Bit definition for USART_DR register *******************/
  5905. #define USART_DR_DR_Pos (0U)
  5906. #define USART_DR_DR_Msk (0x1FFU << USART_DR_DR_Pos) /*!< 0x000001FF */
  5907. #define USART_DR_DR USART_DR_DR_Msk /*!< Data value */
  5908. /****************** Bit definition for USART_BRR register *******************/
  5909. #define USART_BRR_DIV_Fraction_Pos (0U)
  5910. #define USART_BRR_DIV_Fraction_Msk (0xFU << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */
  5911. #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!< Fraction of USARTDIV */
  5912. #define USART_BRR_DIV_Mantissa_Pos (4U)
  5913. #define USART_BRR_DIV_Mantissa_Msk (0xFFFU << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */
  5914. #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!< Mantissa of USARTDIV */
  5915. /****************** Bit definition for USART_CR1 register *******************/
  5916. #define USART_CR1_SBK_Pos (0U)
  5917. #define USART_CR1_SBK_Msk (0x1U << USART_CR1_SBK_Pos) /*!< 0x00000001 */
  5918. #define USART_CR1_SBK USART_CR1_SBK_Msk /*!< Send Break */
  5919. #define USART_CR1_RWU_Pos (1U)
  5920. #define USART_CR1_RWU_Msk (0x1U << USART_CR1_RWU_Pos) /*!< 0x00000002 */
  5921. #define USART_CR1_RWU USART_CR1_RWU_Msk /*!< Receiver wakeup */
  5922. #define USART_CR1_RE_Pos (2U)
  5923. #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
  5924. #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
  5925. #define USART_CR1_TE_Pos (3U)
  5926. #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
  5927. #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
  5928. #define USART_CR1_IDLEIE_Pos (4U)
  5929. #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  5930. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
  5931. #define USART_CR1_RXNEIE_Pos (5U)
  5932. #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  5933. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
  5934. #define USART_CR1_TCIE_Pos (6U)
  5935. #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  5936. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
  5937. #define USART_CR1_TXEIE_Pos (7U)
  5938. #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  5939. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< PE Interrupt Enable */
  5940. #define USART_CR1_PEIE_Pos (8U)
  5941. #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  5942. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
  5943. #define USART_CR1_PS_Pos (9U)
  5944. #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
  5945. #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
  5946. #define USART_CR1_PCE_Pos (10U)
  5947. #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  5948. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
  5949. #define USART_CR1_WAKE_Pos (11U)
  5950. #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  5951. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Wakeup method */
  5952. #define USART_CR1_M_Pos (12U)
  5953. #define USART_CR1_M_Msk (0x1U << USART_CR1_M_Pos) /*!< 0x00001000 */
  5954. #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
  5955. #define USART_CR1_UE_Pos (13U)
  5956. #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00002000 */
  5957. #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
  5958. /****************** Bit definition for USART_CR2 register *******************/
  5959. #define USART_CR2_ADD_Pos (0U)
  5960. #define USART_CR2_ADD_Msk (0xFU << USART_CR2_ADD_Pos) /*!< 0x0000000F */
  5961. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
  5962. #define USART_CR2_LBDL_Pos (5U)
  5963. #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  5964. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
  5965. #define USART_CR2_LBDIE_Pos (6U)
  5966. #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  5967. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
  5968. #define USART_CR2_LBCL_Pos (8U)
  5969. #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  5970. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
  5971. #define USART_CR2_CPHA_Pos (9U)
  5972. #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  5973. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
  5974. #define USART_CR2_CPOL_Pos (10U)
  5975. #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  5976. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
  5977. #define USART_CR2_CLKEN_Pos (11U)
  5978. #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  5979. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
  5980. #define USART_CR2_STOP_Pos (12U)
  5981. #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  5982. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
  5983. #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
  5984. #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
  5985. #define USART_CR2_LINEN_Pos (14U)
  5986. #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  5987. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
  5988. /****************** Bit definition for USART_CR3 register *******************/
  5989. #define USART_CR3_EIE_Pos (0U)
  5990. #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  5991. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
  5992. #define USART_CR3_IREN_Pos (1U)
  5993. #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  5994. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
  5995. #define USART_CR3_IRLP_Pos (2U)
  5996. #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  5997. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
  5998. #define USART_CR3_HDSEL_Pos (3U)
  5999. #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  6000. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
  6001. #define USART_CR3_NACK_Pos (4U)
  6002. #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  6003. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< Smartcard NACK enable */
  6004. #define USART_CR3_SCEN_Pos (5U)
  6005. #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  6006. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< Smartcard mode enable */
  6007. #define USART_CR3_DMAR_Pos (6U)
  6008. #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  6009. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
  6010. #define USART_CR3_DMAT_Pos (7U)
  6011. #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  6012. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
  6013. #define USART_CR3_RTSE_Pos (8U)
  6014. #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  6015. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
  6016. #define USART_CR3_CTSE_Pos (9U)
  6017. #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  6018. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
  6019. #define USART_CR3_CTSIE_Pos (10U)
  6020. #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  6021. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
  6022. /****************** Bit definition for USART_GTPR register ******************/
  6023. #define USART_GTPR_PSC_Pos (0U)
  6024. #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  6025. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
  6026. #define USART_GTPR_PSC_0 (0x01U << USART_GTPR_PSC_Pos) /*!< 0x00000001 */
  6027. #define USART_GTPR_PSC_1 (0x02U << USART_GTPR_PSC_Pos) /*!< 0x00000002 */
  6028. #define USART_GTPR_PSC_2 (0x04U << USART_GTPR_PSC_Pos) /*!< 0x00000004 */
  6029. #define USART_GTPR_PSC_3 (0x08U << USART_GTPR_PSC_Pos) /*!< 0x00000008 */
  6030. #define USART_GTPR_PSC_4 (0x10U << USART_GTPR_PSC_Pos) /*!< 0x00000010 */
  6031. #define USART_GTPR_PSC_5 (0x20U << USART_GTPR_PSC_Pos) /*!< 0x00000020 */
  6032. #define USART_GTPR_PSC_6 (0x40U << USART_GTPR_PSC_Pos) /*!< 0x00000040 */
  6033. #define USART_GTPR_PSC_7 (0x80U << USART_GTPR_PSC_Pos) /*!< 0x00000080 */
  6034. #define USART_GTPR_GT_Pos (8U)
  6035. #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  6036. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< Guard time value */
  6037. /******************************************************************************/
  6038. /* */
  6039. /* Debug MCU */
  6040. /* */
  6041. /******************************************************************************/
  6042. /**************** Bit definition for DBGMCU_IDCODE register *****************/
  6043. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  6044. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  6045. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
  6046. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  6047. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  6048. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
  6049. #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
  6050. #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
  6051. #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
  6052. #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
  6053. #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
  6054. #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
  6055. #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
  6056. #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
  6057. #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
  6058. #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
  6059. #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
  6060. #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
  6061. #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
  6062. #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
  6063. #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
  6064. #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
  6065. /****************** Bit definition for DBGMCU_CR register *******************/
  6066. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  6067. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  6068. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */
  6069. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  6070. #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  6071. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
  6072. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  6073. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  6074. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
  6075. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  6076. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
  6077. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk /*!< Trace Pin Assignment Control */
  6078. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  6079. #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
  6080. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk /*!< TRACE_MODE[1:0] bits (Trace Pin Assignment Control) */
  6081. #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
  6082. #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
  6083. #define DBGMCU_CR_DBG_IWDG_STOP_Pos (8U)
  6084. #define DBGMCU_CR_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_IWDG_STOP_Pos) /*!< 0x00000100 */
  6085. #define DBGMCU_CR_DBG_IWDG_STOP DBGMCU_CR_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
  6086. #define DBGMCU_CR_DBG_WWDG_STOP_Pos (9U)
  6087. #define DBGMCU_CR_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_CR_DBG_WWDG_STOP_Pos) /*!< 0x00000200 */
  6088. #define DBGMCU_CR_DBG_WWDG_STOP DBGMCU_CR_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
  6089. #define DBGMCU_CR_DBG_TIM1_STOP_Pos (10U)
  6090. #define DBGMCU_CR_DBG_TIM1_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM1_STOP_Pos) /*!< 0x00000400 */
  6091. #define DBGMCU_CR_DBG_TIM1_STOP DBGMCU_CR_DBG_TIM1_STOP_Msk /*!< TIM1 counter stopped when core is halted */
  6092. #define DBGMCU_CR_DBG_TIM2_STOP_Pos (11U)
  6093. #define DBGMCU_CR_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM2_STOP_Pos) /*!< 0x00000800 */
  6094. #define DBGMCU_CR_DBG_TIM2_STOP DBGMCU_CR_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
  6095. #define DBGMCU_CR_DBG_TIM3_STOP_Pos (12U)
  6096. #define DBGMCU_CR_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM3_STOP_Pos) /*!< 0x00001000 */
  6097. #define DBGMCU_CR_DBG_TIM3_STOP DBGMCU_CR_DBG_TIM3_STOP_Msk /*!< TIM3 counter stopped when core is halted */
  6098. #define DBGMCU_CR_DBG_TIM4_STOP_Pos (13U)
  6099. #define DBGMCU_CR_DBG_TIM4_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM4_STOP_Pos) /*!< 0x00002000 */
  6100. #define DBGMCU_CR_DBG_TIM4_STOP DBGMCU_CR_DBG_TIM4_STOP_Msk /*!< TIM4 counter stopped when core is halted */
  6101. #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos (15U)
  6102. #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00008000 */
  6103. #define DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C1_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */
  6104. #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos (16U)
  6105. #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1U << DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00010000 */
  6106. #define DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_CR_DBG_I2C2_SMBUS_TIMEOUT_Msk /*!< SMBUS timeout mode stopped when Core is halted */
  6107. #define DBGMCU_CR_DBG_TIM5_STOP_Pos (18U)
  6108. #define DBGMCU_CR_DBG_TIM5_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM5_STOP_Pos) /*!< 0x00040000 */
  6109. #define DBGMCU_CR_DBG_TIM5_STOP DBGMCU_CR_DBG_TIM5_STOP_Msk /*!< TIM5 counter stopped when core is halted */
  6110. #define DBGMCU_CR_DBG_TIM6_STOP_Pos (19U)
  6111. #define DBGMCU_CR_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM6_STOP_Pos) /*!< 0x00080000 */
  6112. #define DBGMCU_CR_DBG_TIM6_STOP DBGMCU_CR_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */
  6113. #define DBGMCU_CR_DBG_TIM7_STOP_Pos (20U)
  6114. #define DBGMCU_CR_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM7_STOP_Pos) /*!< 0x00100000 */
  6115. #define DBGMCU_CR_DBG_TIM7_STOP DBGMCU_CR_DBG_TIM7_STOP_Msk /*!< TIM7 counter stopped when core is halted */
  6116. #define DBGMCU_CR_DBG_TIM15_STOP_Pos (22U)
  6117. #define DBGMCU_CR_DBG_TIM15_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM15_STOP_Pos) /*!< 0x00400000 */
  6118. #define DBGMCU_CR_DBG_TIM15_STOP DBGMCU_CR_DBG_TIM15_STOP_Msk /*!< Debug TIM15 stopped when Core is halted */
  6119. #define DBGMCU_CR_DBG_TIM16_STOP_Pos (23U)
  6120. #define DBGMCU_CR_DBG_TIM16_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM16_STOP_Pos) /*!< 0x00800000 */
  6121. #define DBGMCU_CR_DBG_TIM16_STOP DBGMCU_CR_DBG_TIM16_STOP_Msk /*!< Debug TIM16 stopped when Core is halted */
  6122. #define DBGMCU_CR_DBG_TIM17_STOP_Pos (24U)
  6123. #define DBGMCU_CR_DBG_TIM17_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM17_STOP_Pos) /*!< 0x01000000 */
  6124. #define DBGMCU_CR_DBG_TIM17_STOP DBGMCU_CR_DBG_TIM17_STOP_Msk /*!< Debug TIM17 stopped when Core is halted */
  6125. #define DBGMCU_CR_DBG_TIM12_STOP_Pos (25U)
  6126. #define DBGMCU_CR_DBG_TIM12_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM12_STOP_Pos) /*!< 0x02000000 */
  6127. #define DBGMCU_CR_DBG_TIM12_STOP DBGMCU_CR_DBG_TIM12_STOP_Msk /*!< Debug TIM12 stopped when Core is halted */
  6128. #define DBGMCU_CR_DBG_TIM13_STOP_Pos (26U)
  6129. #define DBGMCU_CR_DBG_TIM13_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM13_STOP_Pos) /*!< 0x04000000 */
  6130. #define DBGMCU_CR_DBG_TIM13_STOP DBGMCU_CR_DBG_TIM13_STOP_Msk /*!< Debug TIM13 stopped when Core is halted */
  6131. #define DBGMCU_CR_DBG_TIM14_STOP_Pos (27U)
  6132. #define DBGMCU_CR_DBG_TIM14_STOP_Msk (0x1U << DBGMCU_CR_DBG_TIM14_STOP_Pos) /*!< 0x08000000 */
  6133. #define DBGMCU_CR_DBG_TIM14_STOP DBGMCU_CR_DBG_TIM14_STOP_Msk /*!< Debug TIM14 stopped when Core is halted */
  6134. /******************************************************************************/
  6135. /* */
  6136. /* FLASH and Option Bytes Registers */
  6137. /* */
  6138. /******************************************************************************/
  6139. /******************* Bit definition for FLASH_ACR register ******************/
  6140. #define FLASH_ACR_HLFCYA_Pos (3U)
  6141. #define FLASH_ACR_HLFCYA_Msk (0x1U << FLASH_ACR_HLFCYA_Pos) /*!< 0x00000008 */
  6142. #define FLASH_ACR_HLFCYA FLASH_ACR_HLFCYA_Msk /*!< Flash Half Cycle Access Enable */
  6143. /****************** Bit definition for FLASH_KEYR register ******************/
  6144. #define FLASH_KEYR_FKEYR_Pos (0U)
  6145. #define FLASH_KEYR_FKEYR_Msk (0xFFFFFFFFU << FLASH_KEYR_FKEYR_Pos) /*!< 0xFFFFFFFF */
  6146. #define FLASH_KEYR_FKEYR FLASH_KEYR_FKEYR_Msk /*!< FPEC Key */
  6147. #define RDP_KEY_Pos (0U)
  6148. #define RDP_KEY_Msk (0xA5U << RDP_KEY_Pos) /*!< 0x000000A5 */
  6149. #define RDP_KEY RDP_KEY_Msk /*!< RDP Key */
  6150. #define FLASH_KEY1_Pos (0U)
  6151. #define FLASH_KEY1_Msk (0x45670123U << FLASH_KEY1_Pos) /*!< 0x45670123 */
  6152. #define FLASH_KEY1 FLASH_KEY1_Msk /*!< FPEC Key1 */
  6153. #define FLASH_KEY2_Pos (0U)
  6154. #define FLASH_KEY2_Msk (0xCDEF89ABU << FLASH_KEY2_Pos) /*!< 0xCDEF89AB */
  6155. #define FLASH_KEY2 FLASH_KEY2_Msk /*!< FPEC Key2 */
  6156. /***************** Bit definition for FLASH_OPTKEYR register ****************/
  6157. #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
  6158. #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
  6159. #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option Byte Key */
  6160. #define FLASH_OPTKEY1 FLASH_KEY1 /*!< Option Byte Key1 */
  6161. #define FLASH_OPTKEY2 FLASH_KEY2 /*!< Option Byte Key2 */
  6162. /****************** Bit definition for FLASH_SR register ********************/
  6163. #define FLASH_SR_BSY_Pos (0U)
  6164. #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
  6165. #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
  6166. #define FLASH_SR_PGERR_Pos (2U)
  6167. #define FLASH_SR_PGERR_Msk (0x1U << FLASH_SR_PGERR_Pos) /*!< 0x00000004 */
  6168. #define FLASH_SR_PGERR FLASH_SR_PGERR_Msk /*!< Programming Error */
  6169. #define FLASH_SR_WRPRTERR_Pos (4U)
  6170. #define FLASH_SR_WRPRTERR_Msk (0x1U << FLASH_SR_WRPRTERR_Pos) /*!< 0x00000010 */
  6171. #define FLASH_SR_WRPRTERR FLASH_SR_WRPRTERR_Msk /*!< Write Protection Error */
  6172. #define FLASH_SR_EOP_Pos (5U)
  6173. #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000020 */
  6174. #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End of operation */
  6175. /******************* Bit definition for FLASH_CR register *******************/
  6176. #define FLASH_CR_PG_Pos (0U)
  6177. #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  6178. #define FLASH_CR_PG FLASH_CR_PG_Msk /*!< Programming */
  6179. #define FLASH_CR_PER_Pos (1U)
  6180. #define FLASH_CR_PER_Msk (0x1U << FLASH_CR_PER_Pos) /*!< 0x00000002 */
  6181. #define FLASH_CR_PER FLASH_CR_PER_Msk /*!< Page Erase */
  6182. #define FLASH_CR_MER_Pos (2U)
  6183. #define FLASH_CR_MER_Msk (0x1U << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  6184. #define FLASH_CR_MER FLASH_CR_MER_Msk /*!< Mass Erase */
  6185. #define FLASH_CR_OPTPG_Pos (4U)
  6186. #define FLASH_CR_OPTPG_Msk (0x1U << FLASH_CR_OPTPG_Pos) /*!< 0x00000010 */
  6187. #define FLASH_CR_OPTPG FLASH_CR_OPTPG_Msk /*!< Option Byte Programming */
  6188. #define FLASH_CR_OPTER_Pos (5U)
  6189. #define FLASH_CR_OPTER_Msk (0x1U << FLASH_CR_OPTER_Pos) /*!< 0x00000020 */
  6190. #define FLASH_CR_OPTER FLASH_CR_OPTER_Msk /*!< Option Byte Erase */
  6191. #define FLASH_CR_STRT_Pos (6U)
  6192. #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00000040 */
  6193. #define FLASH_CR_STRT FLASH_CR_STRT_Msk /*!< Start */
  6194. #define FLASH_CR_LOCK_Pos (7U)
  6195. #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x00000080 */
  6196. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk /*!< Lock */
  6197. #define FLASH_CR_OPTWRE_Pos (9U)
  6198. #define FLASH_CR_OPTWRE_Msk (0x1U << FLASH_CR_OPTWRE_Pos) /*!< 0x00000200 */
  6199. #define FLASH_CR_OPTWRE FLASH_CR_OPTWRE_Msk /*!< Option Bytes Write Enable */
  6200. #define FLASH_CR_ERRIE_Pos (10U)
  6201. #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x00000400 */
  6202. #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk /*!< Error Interrupt Enable */
  6203. #define FLASH_CR_EOPIE_Pos (12U)
  6204. #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x00001000 */
  6205. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk /*!< End of operation interrupt enable */
  6206. /******************* Bit definition for FLASH_AR register *******************/
  6207. #define FLASH_AR_FAR_Pos (0U)
  6208. #define FLASH_AR_FAR_Msk (0xFFFFFFFFU << FLASH_AR_FAR_Pos) /*!< 0xFFFFFFFF */
  6209. #define FLASH_AR_FAR FLASH_AR_FAR_Msk /*!< Flash Address */
  6210. /****************** Bit definition for FLASH_OBR register *******************/
  6211. #define FLASH_OBR_OPTERR_Pos (0U)
  6212. #define FLASH_OBR_OPTERR_Msk (0x1U << FLASH_OBR_OPTERR_Pos) /*!< 0x00000001 */
  6213. #define FLASH_OBR_OPTERR FLASH_OBR_OPTERR_Msk /*!< Option Byte Error */
  6214. #define FLASH_OBR_RDPRT_Pos (1U)
  6215. #define FLASH_OBR_RDPRT_Msk (0x1U << FLASH_OBR_RDPRT_Pos) /*!< 0x00000002 */
  6216. #define FLASH_OBR_RDPRT FLASH_OBR_RDPRT_Msk /*!< Read protection */
  6217. #define FLASH_OBR_IWDG_SW_Pos (2U)
  6218. #define FLASH_OBR_IWDG_SW_Msk (0x1U << FLASH_OBR_IWDG_SW_Pos) /*!< 0x00000004 */
  6219. #define FLASH_OBR_IWDG_SW FLASH_OBR_IWDG_SW_Msk /*!< IWDG SW */
  6220. #define FLASH_OBR_nRST_STOP_Pos (3U)
  6221. #define FLASH_OBR_nRST_STOP_Msk (0x1U << FLASH_OBR_nRST_STOP_Pos) /*!< 0x00000008 */
  6222. #define FLASH_OBR_nRST_STOP FLASH_OBR_nRST_STOP_Msk /*!< nRST_STOP */
  6223. #define FLASH_OBR_nRST_STDBY_Pos (4U)
  6224. #define FLASH_OBR_nRST_STDBY_Msk (0x1U << FLASH_OBR_nRST_STDBY_Pos) /*!< 0x00000010 */
  6225. #define FLASH_OBR_nRST_STDBY FLASH_OBR_nRST_STDBY_Msk /*!< nRST_STDBY */
  6226. #define FLASH_OBR_USER_Pos (2U)
  6227. #define FLASH_OBR_USER_Msk (0x7U << FLASH_OBR_USER_Pos) /*!< 0x0000001C */
  6228. #define FLASH_OBR_USER FLASH_OBR_USER_Msk /*!< User Option Bytes */
  6229. #define FLASH_OBR_DATA0_Pos (10U)
  6230. #define FLASH_OBR_DATA0_Msk (0xFFU << FLASH_OBR_DATA0_Pos) /*!< 0x0003FC00 */
  6231. #define FLASH_OBR_DATA0 FLASH_OBR_DATA0_Msk /*!< Data0 */
  6232. #define FLASH_OBR_DATA1_Pos (18U)
  6233. #define FLASH_OBR_DATA1_Msk (0xFFU << FLASH_OBR_DATA1_Pos) /*!< 0x03FC0000 */
  6234. #define FLASH_OBR_DATA1 FLASH_OBR_DATA1_Msk /*!< Data1 */
  6235. /****************** Bit definition for FLASH_WRPR register ******************/
  6236. #define FLASH_WRPR_WRP_Pos (0U)
  6237. #define FLASH_WRPR_WRP_Msk (0xFFFFFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0xFFFFFFFF */
  6238. #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protect */
  6239. /*----------------------------------------------------------------------------*/
  6240. /****************** Bit definition for FLASH_RDP register *******************/
  6241. #define FLASH_RDP_RDP_Pos (0U)
  6242. #define FLASH_RDP_RDP_Msk (0xFFU << FLASH_RDP_RDP_Pos) /*!< 0x000000FF */
  6243. #define FLASH_RDP_RDP FLASH_RDP_RDP_Msk /*!< Read protection option byte */
  6244. #define FLASH_RDP_nRDP_Pos (8U)
  6245. #define FLASH_RDP_nRDP_Msk (0xFFU << FLASH_RDP_nRDP_Pos) /*!< 0x0000FF00 */
  6246. #define FLASH_RDP_nRDP FLASH_RDP_nRDP_Msk /*!< Read protection complemented option byte */
  6247. /****************** Bit definition for FLASH_USER register ******************/
  6248. #define FLASH_USER_USER_Pos (16U)
  6249. #define FLASH_USER_USER_Msk (0xFFU << FLASH_USER_USER_Pos) /*!< 0x00FF0000 */
  6250. #define FLASH_USER_USER FLASH_USER_USER_Msk /*!< User option byte */
  6251. #define FLASH_USER_nUSER_Pos (24U)
  6252. #define FLASH_USER_nUSER_Msk (0xFFU << FLASH_USER_nUSER_Pos) /*!< 0xFF000000 */
  6253. #define FLASH_USER_nUSER FLASH_USER_nUSER_Msk /*!< User complemented option byte */
  6254. /****************** Bit definition for FLASH_Data0 register *****************/
  6255. #define FLASH_DATA0_DATA0_Pos (0U)
  6256. #define FLASH_DATA0_DATA0_Msk (0xFFU << FLASH_DATA0_DATA0_Pos) /*!< 0x000000FF */
  6257. #define FLASH_DATA0_DATA0 FLASH_DATA0_DATA0_Msk /*!< User data storage option byte */
  6258. #define FLASH_DATA0_nDATA0_Pos (8U)
  6259. #define FLASH_DATA0_nDATA0_Msk (0xFFU << FLASH_DATA0_nDATA0_Pos) /*!< 0x0000FF00 */
  6260. #define FLASH_DATA0_nDATA0 FLASH_DATA0_nDATA0_Msk /*!< User data storage complemented option byte */
  6261. /****************** Bit definition for FLASH_Data1 register *****************/
  6262. #define FLASH_DATA1_DATA1_Pos (16U)
  6263. #define FLASH_DATA1_DATA1_Msk (0xFFU << FLASH_DATA1_DATA1_Pos) /*!< 0x00FF0000 */
  6264. #define FLASH_DATA1_DATA1 FLASH_DATA1_DATA1_Msk /*!< User data storage option byte */
  6265. #define FLASH_DATA1_nDATA1_Pos (24U)
  6266. #define FLASH_DATA1_nDATA1_Msk (0xFFU << FLASH_DATA1_nDATA1_Pos) /*!< 0xFF000000 */
  6267. #define FLASH_DATA1_nDATA1 FLASH_DATA1_nDATA1_Msk /*!< User data storage complemented option byte */
  6268. /****************** Bit definition for FLASH_WRP0 register ******************/
  6269. #define FLASH_WRP0_WRP0_Pos (0U)
  6270. #define FLASH_WRP0_WRP0_Msk (0xFFU << FLASH_WRP0_WRP0_Pos) /*!< 0x000000FF */
  6271. #define FLASH_WRP0_WRP0 FLASH_WRP0_WRP0_Msk /*!< Flash memory write protection option bytes */
  6272. #define FLASH_WRP0_nWRP0_Pos (8U)
  6273. #define FLASH_WRP0_nWRP0_Msk (0xFFU << FLASH_WRP0_nWRP0_Pos) /*!< 0x0000FF00 */
  6274. #define FLASH_WRP0_nWRP0 FLASH_WRP0_nWRP0_Msk /*!< Flash memory write protection complemented option bytes */
  6275. /****************** Bit definition for FLASH_WRP1 register ******************/
  6276. #define FLASH_WRP1_WRP1_Pos (16U)
  6277. #define FLASH_WRP1_WRP1_Msk (0xFFU << FLASH_WRP1_WRP1_Pos) /*!< 0x00FF0000 */
  6278. #define FLASH_WRP1_WRP1 FLASH_WRP1_WRP1_Msk /*!< Flash memory write protection option bytes */
  6279. #define FLASH_WRP1_nWRP1_Pos (24U)
  6280. #define FLASH_WRP1_nWRP1_Msk (0xFFU << FLASH_WRP1_nWRP1_Pos) /*!< 0xFF000000 */
  6281. #define FLASH_WRP1_nWRP1 FLASH_WRP1_nWRP1_Msk /*!< Flash memory write protection complemented option bytes */
  6282. /****************** Bit definition for FLASH_WRP2 register ******************/
  6283. #define FLASH_WRP2_WRP2_Pos (0U)
  6284. #define FLASH_WRP2_WRP2_Msk (0xFFU << FLASH_WRP2_WRP2_Pos) /*!< 0x000000FF */
  6285. #define FLASH_WRP2_WRP2 FLASH_WRP2_WRP2_Msk /*!< Flash memory write protection option bytes */
  6286. #define FLASH_WRP2_nWRP2_Pos (8U)
  6287. #define FLASH_WRP2_nWRP2_Msk (0xFFU << FLASH_WRP2_nWRP2_Pos) /*!< 0x0000FF00 */
  6288. #define FLASH_WRP2_nWRP2 FLASH_WRP2_nWRP2_Msk /*!< Flash memory write protection complemented option bytes */
  6289. /****************** Bit definition for FLASH_WRP3 register ******************/
  6290. #define FLASH_WRP3_WRP3_Pos (16U)
  6291. #define FLASH_WRP3_WRP3_Msk (0xFFU << FLASH_WRP3_WRP3_Pos) /*!< 0x00FF0000 */
  6292. #define FLASH_WRP3_WRP3 FLASH_WRP3_WRP3_Msk /*!< Flash memory write protection option bytes */
  6293. #define FLASH_WRP3_nWRP3_Pos (24U)
  6294. #define FLASH_WRP3_nWRP3_Msk (0xFFU << FLASH_WRP3_nWRP3_Pos) /*!< 0xFF000000 */
  6295. #define FLASH_WRP3_nWRP3 FLASH_WRP3_nWRP3_Msk /*!< Flash memory write protection complemented option bytes */
  6296. /**
  6297. * @}
  6298. */
  6299. /**
  6300. * @}
  6301. */
  6302. /** @addtogroup Exported_macro
  6303. * @{
  6304. */
  6305. /****************************** ADC Instances *********************************/
  6306. #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1))
  6307. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  6308. #define IS_ADC_DMA_CAPABILITY_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  6309. /****************************** CEC Instances *********************************/
  6310. #define IS_CEC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CEC)
  6311. /****************************** CRC Instances *********************************/
  6312. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  6313. /****************************** DAC Instances *********************************/
  6314. #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
  6315. /****************************** DMA Instances *********************************/
  6316. #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
  6317. ((INSTANCE) == DMA1_Channel2) || \
  6318. ((INSTANCE) == DMA1_Channel3) || \
  6319. ((INSTANCE) == DMA1_Channel4) || \
  6320. ((INSTANCE) == DMA1_Channel5) || \
  6321. ((INSTANCE) == DMA1_Channel6) || \
  6322. ((INSTANCE) == DMA1_Channel7) || \
  6323. ((INSTANCE) == DMA2_Channel1) || \
  6324. ((INSTANCE) == DMA2_Channel2) || \
  6325. ((INSTANCE) == DMA2_Channel3) || \
  6326. ((INSTANCE) == DMA2_Channel4) || \
  6327. ((INSTANCE) == DMA2_Channel5))
  6328. /******************************* GPIO Instances *******************************/
  6329. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  6330. ((INSTANCE) == GPIOB) || \
  6331. ((INSTANCE) == GPIOC) || \
  6332. ((INSTANCE) == GPIOD) || \
  6333. ((INSTANCE) == GPIOE) || \
  6334. ((INSTANCE) == GPIOF) || \
  6335. ((INSTANCE) == GPIOG))
  6336. /**************************** GPIO Alternate Function Instances ***************/
  6337. #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  6338. /**************************** GPIO Lock Instances *****************************/
  6339. #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
  6340. /******************************** I2C Instances *******************************/
  6341. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  6342. ((INSTANCE) == I2C2))
  6343. /****************************** IWDG Instances ********************************/
  6344. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  6345. /******************************** SPI Instances *******************************/
  6346. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  6347. ((INSTANCE) == SPI2) || \
  6348. ((INSTANCE) == SPI3))
  6349. /****************************** START TIM Instances ***************************/
  6350. /****************************** TIM Instances *********************************/
  6351. #define IS_TIM_INSTANCE(INSTANCE)\
  6352. (((INSTANCE) == TIM1) || \
  6353. ((INSTANCE) == TIM2) || \
  6354. ((INSTANCE) == TIM3) || \
  6355. ((INSTANCE) == TIM4) || \
  6356. ((INSTANCE) == TIM5) || \
  6357. ((INSTANCE) == TIM6) || \
  6358. ((INSTANCE) == TIM7) || \
  6359. ((INSTANCE) == TIM12) || \
  6360. ((INSTANCE) == TIM13) || \
  6361. ((INSTANCE) == TIM14) || \
  6362. ((INSTANCE) == TIM15) || \
  6363. ((INSTANCE) == TIM16) || \
  6364. ((INSTANCE) == TIM17))
  6365. #define IS_TIM_CC1_INSTANCE(INSTANCE)\
  6366. (((INSTANCE) == TIM1) || \
  6367. ((INSTANCE) == TIM2) || \
  6368. ((INSTANCE) == TIM3) || \
  6369. ((INSTANCE) == TIM4) || \
  6370. ((INSTANCE) == TIM5) || \
  6371. ((INSTANCE) == TIM12) || \
  6372. ((INSTANCE) == TIM13) || \
  6373. ((INSTANCE) == TIM14) || \
  6374. ((INSTANCE) == TIM15) || \
  6375. ((INSTANCE) == TIM16) || \
  6376. ((INSTANCE) == TIM17))
  6377. #define IS_TIM_CC2_INSTANCE(INSTANCE)\
  6378. (((INSTANCE) == TIM1) || \
  6379. ((INSTANCE) == TIM2) || \
  6380. ((INSTANCE) == TIM3) || \
  6381. ((INSTANCE) == TIM4) || \
  6382. ((INSTANCE) == TIM5) || \
  6383. ((INSTANCE) == TIM12) || \
  6384. ((INSTANCE) == TIM15))
  6385. #define IS_TIM_CC3_INSTANCE(INSTANCE)\
  6386. (((INSTANCE) == TIM1) || \
  6387. ((INSTANCE) == TIM2) || \
  6388. ((INSTANCE) == TIM3) || \
  6389. ((INSTANCE) == TIM4) || \
  6390. ((INSTANCE) == TIM5))
  6391. #define IS_TIM_CC4_INSTANCE(INSTANCE)\
  6392. (((INSTANCE) == TIM1) || \
  6393. ((INSTANCE) == TIM2) || \
  6394. ((INSTANCE) == TIM3) || \
  6395. ((INSTANCE) == TIM4) || \
  6396. ((INSTANCE) == TIM5))
  6397. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE)\
  6398. (((INSTANCE) == TIM1) || \
  6399. ((INSTANCE) == TIM2) || \
  6400. ((INSTANCE) == TIM3) || \
  6401. ((INSTANCE) == TIM4) || \
  6402. ((INSTANCE) == TIM5))
  6403. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE)\
  6404. (((INSTANCE) == TIM1) || \
  6405. ((INSTANCE) == TIM2) || \
  6406. ((INSTANCE) == TIM3) || \
  6407. ((INSTANCE) == TIM4) || \
  6408. ((INSTANCE) == TIM5))
  6409. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE)\
  6410. (((INSTANCE) == TIM1) || \
  6411. ((INSTANCE) == TIM2) || \
  6412. ((INSTANCE) == TIM3) || \
  6413. ((INSTANCE) == TIM4) || \
  6414. ((INSTANCE) == TIM5) || \
  6415. ((INSTANCE) == TIM12) || \
  6416. ((INSTANCE) == TIM15))
  6417. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE)\
  6418. (((INSTANCE) == TIM1) || \
  6419. ((INSTANCE) == TIM2) || \
  6420. ((INSTANCE) == TIM3) || \
  6421. ((INSTANCE) == TIM4) || \
  6422. ((INSTANCE) == TIM5) || \
  6423. ((INSTANCE) == TIM12) || \
  6424. ((INSTANCE) == TIM15))
  6425. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE)\
  6426. (((INSTANCE) == TIM1) || \
  6427. ((INSTANCE) == TIM2) || \
  6428. ((INSTANCE) == TIM3) || \
  6429. ((INSTANCE) == TIM4) || \
  6430. ((INSTANCE) == TIM5))
  6431. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE)\
  6432. (((INSTANCE) == TIM1) || \
  6433. ((INSTANCE) == TIM2) || \
  6434. ((INSTANCE) == TIM3) || \
  6435. ((INSTANCE) == TIM4) || \
  6436. ((INSTANCE) == TIM5))
  6437. #define IS_TIM_XOR_INSTANCE(INSTANCE)\
  6438. (((INSTANCE) == TIM1) || \
  6439. ((INSTANCE) == TIM2) || \
  6440. ((INSTANCE) == TIM3) || \
  6441. ((INSTANCE) == TIM4) || \
  6442. ((INSTANCE) == TIM5))
  6443. #define IS_TIM_MASTER_INSTANCE(INSTANCE)\
  6444. (((INSTANCE) == TIM1) || \
  6445. ((INSTANCE) == TIM2) || \
  6446. ((INSTANCE) == TIM3) || \
  6447. ((INSTANCE) == TIM4) || \
  6448. ((INSTANCE) == TIM5) || \
  6449. ((INSTANCE) == TIM6) || \
  6450. ((INSTANCE) == TIM7) || \
  6451. ((INSTANCE) == TIM12) || \
  6452. ((INSTANCE) == TIM15))
  6453. #define IS_TIM_SLAVE_INSTANCE(INSTANCE)\
  6454. (((INSTANCE) == TIM1) || \
  6455. ((INSTANCE) == TIM2) || \
  6456. ((INSTANCE) == TIM3) || \
  6457. ((INSTANCE) == TIM4) || \
  6458. ((INSTANCE) == TIM5) || \
  6459. ((INSTANCE) == TIM12) || \
  6460. ((INSTANCE) == TIM15))
  6461. #define IS_TIM_DMABURST_INSTANCE(INSTANCE)\
  6462. (((INSTANCE) == TIM1) || \
  6463. ((INSTANCE) == TIM2) || \
  6464. ((INSTANCE) == TIM3) || \
  6465. ((INSTANCE) == TIM4) || \
  6466. ((INSTANCE) == TIM5) || \
  6467. ((INSTANCE) == TIM15) || \
  6468. ((INSTANCE) == TIM16) || \
  6469. ((INSTANCE) == TIM17))
  6470. #define IS_TIM_BREAK_INSTANCE(INSTANCE)\
  6471. (((INSTANCE) == TIM1) || \
  6472. ((INSTANCE) == TIM15) || \
  6473. ((INSTANCE) == TIM16) || \
  6474. ((INSTANCE) == TIM17))
  6475. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  6476. ((((INSTANCE) == TIM1) && \
  6477. (((CHANNEL) == TIM_CHANNEL_1) || \
  6478. ((CHANNEL) == TIM_CHANNEL_2) || \
  6479. ((CHANNEL) == TIM_CHANNEL_3) || \
  6480. ((CHANNEL) == TIM_CHANNEL_4))) \
  6481. || \
  6482. (((INSTANCE) == TIM2) && \
  6483. (((CHANNEL) == TIM_CHANNEL_1) || \
  6484. ((CHANNEL) == TIM_CHANNEL_2) || \
  6485. ((CHANNEL) == TIM_CHANNEL_3) || \
  6486. ((CHANNEL) == TIM_CHANNEL_4))) \
  6487. || \
  6488. (((INSTANCE) == TIM3) && \
  6489. (((CHANNEL) == TIM_CHANNEL_1) || \
  6490. ((CHANNEL) == TIM_CHANNEL_2) || \
  6491. ((CHANNEL) == TIM_CHANNEL_3) || \
  6492. ((CHANNEL) == TIM_CHANNEL_4))) \
  6493. || \
  6494. (((INSTANCE) == TIM4) && \
  6495. (((CHANNEL) == TIM_CHANNEL_1) || \
  6496. ((CHANNEL) == TIM_CHANNEL_2) || \
  6497. ((CHANNEL) == TIM_CHANNEL_3) || \
  6498. ((CHANNEL) == TIM_CHANNEL_4))) \
  6499. || \
  6500. (((INSTANCE) == TIM5) && \
  6501. (((CHANNEL) == TIM_CHANNEL_1) || \
  6502. ((CHANNEL) == TIM_CHANNEL_2) || \
  6503. ((CHANNEL) == TIM_CHANNEL_3) || \
  6504. ((CHANNEL) == TIM_CHANNEL_4))) \
  6505. || \
  6506. (((INSTANCE) == TIM12) && \
  6507. (((CHANNEL) == TIM_CHANNEL_1) || \
  6508. ((CHANNEL) == TIM_CHANNEL_2))) \
  6509. || \
  6510. (((INSTANCE) == TIM13) && \
  6511. (((CHANNEL) == TIM_CHANNEL_1))) \
  6512. || \
  6513. (((INSTANCE) == TIM14) && \
  6514. (((CHANNEL) == TIM_CHANNEL_1))) \
  6515. || \
  6516. (((INSTANCE) == TIM15) && \
  6517. (((CHANNEL) == TIM_CHANNEL_1) || \
  6518. ((CHANNEL) == TIM_CHANNEL_2))) \
  6519. || \
  6520. (((INSTANCE) == TIM16) && \
  6521. (((CHANNEL) == TIM_CHANNEL_1))) \
  6522. || \
  6523. (((INSTANCE) == TIM17) && \
  6524. (((CHANNEL) == TIM_CHANNEL_1))))
  6525. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  6526. ((((INSTANCE) == TIM1) && \
  6527. (((CHANNEL) == TIM_CHANNEL_1) || \
  6528. ((CHANNEL) == TIM_CHANNEL_2) || \
  6529. ((CHANNEL) == TIM_CHANNEL_3))) \
  6530. || \
  6531. (((INSTANCE) == TIM15) && \
  6532. ((CHANNEL) == TIM_CHANNEL_1)) \
  6533. || \
  6534. (((INSTANCE) == TIM16) && \
  6535. ((CHANNEL) == TIM_CHANNEL_1)) \
  6536. || \
  6537. (((INSTANCE) == TIM17) && \
  6538. ((CHANNEL) == TIM_CHANNEL_1)))
  6539. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE)\
  6540. (((INSTANCE) == TIM1) || \
  6541. ((INSTANCE) == TIM2) || \
  6542. ((INSTANCE) == TIM3) || \
  6543. ((INSTANCE) == TIM4) || \
  6544. ((INSTANCE) == TIM5))
  6545. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE)\
  6546. (((INSTANCE) == TIM1) || \
  6547. ((INSTANCE) == TIM15) || \
  6548. ((INSTANCE) == TIM16) || \
  6549. ((INSTANCE) == TIM17))
  6550. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE)\
  6551. (((INSTANCE) == TIM1) || \
  6552. ((INSTANCE) == TIM2) || \
  6553. ((INSTANCE) == TIM3) || \
  6554. ((INSTANCE) == TIM4) || \
  6555. ((INSTANCE) == TIM5) || \
  6556. ((INSTANCE) == TIM12) || \
  6557. ((INSTANCE) == TIM13) || \
  6558. ((INSTANCE) == TIM14) || \
  6559. ((INSTANCE) == TIM15) || \
  6560. ((INSTANCE) == TIM16) || \
  6561. ((INSTANCE) == TIM17))
  6562. #define IS_TIM_DMA_INSTANCE(INSTANCE)\
  6563. (((INSTANCE) == TIM1) || \
  6564. ((INSTANCE) == TIM2) || \
  6565. ((INSTANCE) == TIM3) || \
  6566. ((INSTANCE) == TIM4) || \
  6567. ((INSTANCE) == TIM5) || \
  6568. ((INSTANCE) == TIM6) || \
  6569. ((INSTANCE) == TIM7) || \
  6570. ((INSTANCE) == TIM15) || \
  6571. ((INSTANCE) == TIM16) || \
  6572. ((INSTANCE) == TIM17))
  6573. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE)\
  6574. (((INSTANCE) == TIM1) || \
  6575. ((INSTANCE) == TIM2) || \
  6576. ((INSTANCE) == TIM3) || \
  6577. ((INSTANCE) == TIM4) || \
  6578. ((INSTANCE) == TIM5) || \
  6579. ((INSTANCE) == TIM15) || \
  6580. ((INSTANCE) == TIM16) || \
  6581. ((INSTANCE) == TIM17))
  6582. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE)\
  6583. (((INSTANCE) == TIM1) || \
  6584. ((INSTANCE) == TIM15) || \
  6585. ((INSTANCE) == TIM16) || \
  6586. ((INSTANCE) == TIM17))
  6587. /****************************** END TIM Instances *****************************/
  6588. /******************** USART Instances : Synchronous mode **********************/
  6589. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6590. ((INSTANCE) == USART2) || \
  6591. ((INSTANCE) == USART3))
  6592. /******************** UART Instances : Asynchronous mode **********************/
  6593. #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6594. ((INSTANCE) == USART2) || \
  6595. ((INSTANCE) == USART3) || \
  6596. ((INSTANCE) == UART4) || \
  6597. ((INSTANCE) == UART5))
  6598. /******************** UART Instances : Half-Duplex mode **********************/
  6599. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6600. ((INSTANCE) == USART2) || \
  6601. ((INSTANCE) == USART3) || \
  6602. ((INSTANCE) == UART4) || \
  6603. ((INSTANCE) == UART5))
  6604. /******************** UART Instances : LIN mode **********************/
  6605. #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6606. ((INSTANCE) == USART2) || \
  6607. ((INSTANCE) == USART3) || \
  6608. ((INSTANCE) == UART4) || \
  6609. ((INSTANCE) == UART5))
  6610. /****************** UART Instances : Hardware Flow control ********************/
  6611. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6612. ((INSTANCE) == USART2) || \
  6613. ((INSTANCE) == USART3))
  6614. /********************* UART Instances : Smard card mode ***********************/
  6615. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6616. ((INSTANCE) == USART2) || \
  6617. ((INSTANCE) == USART3))
  6618. /*********************** UART Instances : IRDA mode ***************************/
  6619. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6620. ((INSTANCE) == USART2) || \
  6621. ((INSTANCE) == USART3) || \
  6622. ((INSTANCE) == UART4) || \
  6623. ((INSTANCE) == UART5))
  6624. /***************** UART Instances : Multi-Processor mode **********************/
  6625. #define IS_UART_MULTIPROCESSOR_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6626. ((INSTANCE) == USART2) || \
  6627. ((INSTANCE) == USART3) || \
  6628. ((INSTANCE) == UART4) || \
  6629. ((INSTANCE) == UART5))
  6630. /***************** UART Instances : DMA mode available **********************/
  6631. #define IS_UART_DMA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  6632. ((INSTANCE) == USART2) || \
  6633. ((INSTANCE) == USART3) || \
  6634. ((INSTANCE) == UART4) || \
  6635. ((INSTANCE) == UART5))
  6636. /****************************** RTC Instances *********************************/
  6637. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  6638. /**************************** WWDG Instances *****************************/
  6639. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  6640. /**
  6641. * @}
  6642. */
  6643. /******************************************************************************/
  6644. /* For a painless codes migration between the STM32F1xx device product */
  6645. /* lines, the aliases defined below are put in place to overcome the */
  6646. /* differences in the interrupt handlers and IRQn definitions. */
  6647. /* No need to update developed interrupt code when moving across */
  6648. /* product lines within the same STM32F1 Family */
  6649. /******************************************************************************/
  6650. /* Aliases for __IRQn */
  6651. #define ADC1_2_IRQn ADC1_IRQn
  6652. #define USBWakeUp_IRQn CEC_IRQn
  6653. #define OTG_FS_WKUP_IRQn CEC_IRQn
  6654. #define TIM8_BRK_TIM12_IRQn TIM12_IRQn
  6655. #define TIM8_BRK_IRQn TIM12_IRQn
  6656. #define TIM8_UP_IRQn TIM13_IRQn
  6657. #define TIM8_UP_TIM13_IRQn TIM13_IRQn
  6658. #define TIM8_TRG_COM_IRQn TIM14_IRQn
  6659. #define TIM8_TRG_COM_TIM14_IRQn TIM14_IRQn
  6660. #define TIM1_BRK_IRQn TIM1_BRK_TIM15_IRQn
  6661. #define TIM9_IRQn TIM1_BRK_TIM15_IRQn
  6662. #define TIM1_BRK_TIM9_IRQn TIM1_BRK_TIM15_IRQn
  6663. #define TIM1_TRG_COM_TIM11_IRQn TIM1_TRG_COM_TIM17_IRQn
  6664. #define TIM1_TRG_COM_IRQn TIM1_TRG_COM_TIM17_IRQn
  6665. #define TIM11_IRQn TIM1_TRG_COM_TIM17_IRQn
  6666. #define TIM10_IRQn TIM1_UP_TIM16_IRQn
  6667. #define TIM1_UP_IRQn TIM1_UP_TIM16_IRQn
  6668. #define TIM1_UP_TIM10_IRQn TIM1_UP_TIM16_IRQn
  6669. #define TIM6_IRQn TIM6_DAC_IRQn
  6670. /* Aliases for __IRQHandler */
  6671. #define ADC1_2_IRQHandler ADC1_IRQHandler
  6672. #define USBWakeUp_IRQHandler CEC_IRQHandler
  6673. #define OTG_FS_WKUP_IRQHandler CEC_IRQHandler
  6674. #define TIM8_BRK_TIM12_IRQHandler TIM12_IRQHandler
  6675. #define TIM8_BRK_IRQHandler TIM12_IRQHandler
  6676. #define TIM8_UP_IRQHandler TIM13_IRQHandler
  6677. #define TIM8_UP_TIM13_IRQHandler TIM13_IRQHandler
  6678. #define TIM8_TRG_COM_IRQHandler TIM14_IRQHandler
  6679. #define TIM8_TRG_COM_TIM14_IRQHandler TIM14_IRQHandler
  6680. #define TIM1_BRK_IRQHandler TIM1_BRK_TIM15_IRQHandler
  6681. #define TIM9_IRQHandler TIM1_BRK_TIM15_IRQHandler
  6682. #define TIM1_BRK_TIM9_IRQHandler TIM1_BRK_TIM15_IRQHandler
  6683. #define TIM1_TRG_COM_TIM11_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
  6684. #define TIM1_TRG_COM_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
  6685. #define TIM11_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
  6686. #define TIM10_IRQHandler TIM1_UP_TIM16_IRQHandler
  6687. #define TIM1_UP_IRQHandler TIM1_UP_TIM16_IRQHandler
  6688. #define TIM1_UP_TIM10_IRQHandler TIM1_UP_TIM16_IRQHandler
  6689. #define TIM6_IRQHandler TIM6_DAC_IRQHandler
  6690. /**
  6691. * @}
  6692. */
  6693. /**
  6694. * @}
  6695. */
  6696. #ifdef __cplusplus
  6697. }
  6698. #endif /* __cplusplus */
  6699. #endif /* __STM32F100xE_H */
  6700. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/